1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * card driver for models with CS4398/CS4362A DACs (Xonar D1/DX)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun * Xonar D1/DX
10*4882a593Smuzhiyun * -----------
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * CMI8788:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * I²C <-> CS4398 (addr 1001111) (front)
15*4882a593Smuzhiyun * <-> CS4362A (addr 0011000) (surround, center/LFE, back)
16*4882a593Smuzhiyun *
17*4882a593Smuzhiyun * GPI 0 <- external power present (DX only)
18*4882a593Smuzhiyun *
19*4882a593Smuzhiyun * GPIO 0 -> enable output to speakers
20*4882a593Smuzhiyun * GPIO 1 -> route output to front panel
21*4882a593Smuzhiyun * GPIO 2 -> M0 of CS5361
22*4882a593Smuzhiyun * GPIO 3 -> M1 of CS5361
23*4882a593Smuzhiyun * GPIO 6 -> ?
24*4882a593Smuzhiyun * GPIO 7 -> ?
25*4882a593Smuzhiyun * GPIO 8 -> route input jack to line-in (0) or mic-in (1)
26*4882a593Smuzhiyun *
27*4882a593Smuzhiyun * CM9780:
28*4882a593Smuzhiyun *
29*4882a593Smuzhiyun * LINE_OUT -> input of ADC
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * AUX_IN <- aux
32*4882a593Smuzhiyun * MIC_IN <- mic
33*4882a593Smuzhiyun * FMIC_IN <- front mic
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun * GPO 0 -> route line-in (0) or AC97 output (1) to CS5361 input
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <linux/pci.h>
39*4882a593Smuzhiyun #include <linux/delay.h>
40*4882a593Smuzhiyun #include <sound/ac97_codec.h>
41*4882a593Smuzhiyun #include <sound/control.h>
42*4882a593Smuzhiyun #include <sound/core.h>
43*4882a593Smuzhiyun #include <sound/pcm.h>
44*4882a593Smuzhiyun #include <sound/pcm_params.h>
45*4882a593Smuzhiyun #include <sound/tlv.h>
46*4882a593Smuzhiyun #include "xonar.h"
47*4882a593Smuzhiyun #include "cm9780.h"
48*4882a593Smuzhiyun #include "cs4398.h"
49*4882a593Smuzhiyun #include "cs4362a.h"
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define GPI_EXT_POWER 0x01
52*4882a593Smuzhiyun #define GPIO_D1_OUTPUT_ENABLE 0x0001
53*4882a593Smuzhiyun #define GPIO_D1_FRONT_PANEL 0x0002
54*4882a593Smuzhiyun #define GPIO_D1_MAGIC 0x00c0
55*4882a593Smuzhiyun #define GPIO_D1_INPUT_ROUTE 0x0100
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define I2C_DEVICE_CS4398 0x9e /* 10011, AD1=1, AD0=1, /W=0 */
58*4882a593Smuzhiyun #define I2C_DEVICE_CS4362A 0x30 /* 001100, AD0=0, /W=0 */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct xonar_cs43xx {
61*4882a593Smuzhiyun struct xonar_generic generic;
62*4882a593Smuzhiyun u8 cs4398_regs[8];
63*4882a593Smuzhiyun u8 cs4362a_regs[15];
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
cs4398_write(struct oxygen * chip,u8 reg,u8 value)66*4882a593Smuzhiyun static void cs4398_write(struct oxygen *chip, u8 reg, u8 value)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun oxygen_write_i2c(chip, I2C_DEVICE_CS4398, reg, value);
71*4882a593Smuzhiyun if (reg < ARRAY_SIZE(data->cs4398_regs))
72*4882a593Smuzhiyun data->cs4398_regs[reg] = value;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
cs4398_write_cached(struct oxygen * chip,u8 reg,u8 value)75*4882a593Smuzhiyun static void cs4398_write_cached(struct oxygen *chip, u8 reg, u8 value)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (value != data->cs4398_regs[reg])
80*4882a593Smuzhiyun cs4398_write(chip, reg, value);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
cs4362a_write(struct oxygen * chip,u8 reg,u8 value)83*4882a593Smuzhiyun static void cs4362a_write(struct oxygen *chip, u8 reg, u8 value)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun oxygen_write_i2c(chip, I2C_DEVICE_CS4362A, reg, value);
88*4882a593Smuzhiyun if (reg < ARRAY_SIZE(data->cs4362a_regs))
89*4882a593Smuzhiyun data->cs4362a_regs[reg] = value;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
cs4362a_write_cached(struct oxygen * chip,u8 reg,u8 value)92*4882a593Smuzhiyun static void cs4362a_write_cached(struct oxygen *chip, u8 reg, u8 value)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (value != data->cs4362a_regs[reg])
97*4882a593Smuzhiyun cs4362a_write(chip, reg, value);
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
cs43xx_registers_init(struct oxygen * chip)100*4882a593Smuzhiyun static void cs43xx_registers_init(struct oxygen *chip)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
103*4882a593Smuzhiyun unsigned int i;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* set CPEN (control port mode) and power down */
106*4882a593Smuzhiyun cs4398_write(chip, 8, CS4398_CPEN | CS4398_PDN);
107*4882a593Smuzhiyun cs4362a_write(chip, 0x01, CS4362A_PDN | CS4362A_CPEN);
108*4882a593Smuzhiyun /* configure */
109*4882a593Smuzhiyun cs4398_write(chip, 2, data->cs4398_regs[2]);
110*4882a593Smuzhiyun cs4398_write(chip, 3, CS4398_ATAPI_B_R | CS4398_ATAPI_A_L);
111*4882a593Smuzhiyun cs4398_write(chip, 4, data->cs4398_regs[4]);
112*4882a593Smuzhiyun cs4398_write(chip, 5, data->cs4398_regs[5]);
113*4882a593Smuzhiyun cs4398_write(chip, 6, data->cs4398_regs[6]);
114*4882a593Smuzhiyun cs4398_write(chip, 7, data->cs4398_regs[7]);
115*4882a593Smuzhiyun cs4362a_write(chip, 0x02, CS4362A_DIF_LJUST);
116*4882a593Smuzhiyun cs4362a_write(chip, 0x03, CS4362A_MUTEC_6 | CS4362A_AMUTE |
117*4882a593Smuzhiyun CS4362A_RMP_UP | CS4362A_ZERO_CROSS | CS4362A_SOFT_RAMP);
118*4882a593Smuzhiyun cs4362a_write(chip, 0x04, data->cs4362a_regs[0x04]);
119*4882a593Smuzhiyun cs4362a_write(chip, 0x05, 0);
120*4882a593Smuzhiyun for (i = 6; i <= 14; ++i)
121*4882a593Smuzhiyun cs4362a_write(chip, i, data->cs4362a_regs[i]);
122*4882a593Smuzhiyun /* clear power down */
123*4882a593Smuzhiyun cs4398_write(chip, 8, CS4398_CPEN);
124*4882a593Smuzhiyun cs4362a_write(chip, 0x01, CS4362A_CPEN);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
xonar_d1_init(struct oxygen * chip)127*4882a593Smuzhiyun static void xonar_d1_init(struct oxygen *chip)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun data->generic.anti_pop_delay = 800;
132*4882a593Smuzhiyun data->generic.output_enable_bit = GPIO_D1_OUTPUT_ENABLE;
133*4882a593Smuzhiyun data->cs4398_regs[2] =
134*4882a593Smuzhiyun CS4398_FM_SINGLE | CS4398_DEM_NONE | CS4398_DIF_LJUST;
135*4882a593Smuzhiyun data->cs4398_regs[4] = CS4398_MUTEP_LOW |
136*4882a593Smuzhiyun CS4398_MUTE_B | CS4398_MUTE_A | CS4398_PAMUTE;
137*4882a593Smuzhiyun data->cs4398_regs[5] = 60 * 2;
138*4882a593Smuzhiyun data->cs4398_regs[6] = 60 * 2;
139*4882a593Smuzhiyun data->cs4398_regs[7] = CS4398_RMP_DN | CS4398_RMP_UP |
140*4882a593Smuzhiyun CS4398_ZERO_CROSS | CS4398_SOFT_RAMP;
141*4882a593Smuzhiyun data->cs4362a_regs[4] = CS4362A_RMP_DN | CS4362A_DEM_NONE;
142*4882a593Smuzhiyun data->cs4362a_regs[6] = CS4362A_FM_SINGLE |
143*4882a593Smuzhiyun CS4362A_ATAPI_B_R | CS4362A_ATAPI_A_L;
144*4882a593Smuzhiyun data->cs4362a_regs[7] = 60 | CS4362A_MUTE;
145*4882a593Smuzhiyun data->cs4362a_regs[8] = 60 | CS4362A_MUTE;
146*4882a593Smuzhiyun data->cs4362a_regs[9] = data->cs4362a_regs[6];
147*4882a593Smuzhiyun data->cs4362a_regs[10] = 60 | CS4362A_MUTE;
148*4882a593Smuzhiyun data->cs4362a_regs[11] = 60 | CS4362A_MUTE;
149*4882a593Smuzhiyun data->cs4362a_regs[12] = data->cs4362a_regs[6];
150*4882a593Smuzhiyun data->cs4362a_regs[13] = 60 | CS4362A_MUTE;
151*4882a593Smuzhiyun data->cs4362a_regs[14] = 60 | CS4362A_MUTE;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun oxygen_write16(chip, OXYGEN_2WIRE_BUS_STATUS,
154*4882a593Smuzhiyun OXYGEN_2WIRE_LENGTH_8 |
155*4882a593Smuzhiyun OXYGEN_2WIRE_INTERRUPT_MASK |
156*4882a593Smuzhiyun OXYGEN_2WIRE_SPEED_FAST);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun cs43xx_registers_init(chip);
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun oxygen_set_bits16(chip, OXYGEN_GPIO_CONTROL,
161*4882a593Smuzhiyun GPIO_D1_FRONT_PANEL |
162*4882a593Smuzhiyun GPIO_D1_MAGIC |
163*4882a593Smuzhiyun GPIO_D1_INPUT_ROUTE);
164*4882a593Smuzhiyun oxygen_clear_bits16(chip, OXYGEN_GPIO_DATA,
165*4882a593Smuzhiyun GPIO_D1_FRONT_PANEL | GPIO_D1_INPUT_ROUTE);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun xonar_init_cs53x1(chip);
168*4882a593Smuzhiyun xonar_enable_output(chip);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun snd_component_add(chip->card, "CS4398");
171*4882a593Smuzhiyun snd_component_add(chip->card, "CS4362A");
172*4882a593Smuzhiyun snd_component_add(chip->card, "CS5361");
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
xonar_dx_init(struct oxygen * chip)175*4882a593Smuzhiyun static void xonar_dx_init(struct oxygen *chip)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun data->generic.ext_power_reg = OXYGEN_GPI_DATA;
180*4882a593Smuzhiyun data->generic.ext_power_int_reg = OXYGEN_GPI_INTERRUPT_MASK;
181*4882a593Smuzhiyun data->generic.ext_power_bit = GPI_EXT_POWER;
182*4882a593Smuzhiyun xonar_init_ext_power(chip);
183*4882a593Smuzhiyun xonar_d1_init(chip);
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
xonar_d1_cleanup(struct oxygen * chip)186*4882a593Smuzhiyun static void xonar_d1_cleanup(struct oxygen *chip)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun xonar_disable_output(chip);
189*4882a593Smuzhiyun cs4362a_write(chip, 0x01, CS4362A_PDN | CS4362A_CPEN);
190*4882a593Smuzhiyun oxygen_clear_bits8(chip, OXYGEN_FUNCTION, OXYGEN_FUNCTION_RESET_CODEC);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
xonar_d1_suspend(struct oxygen * chip)193*4882a593Smuzhiyun static void xonar_d1_suspend(struct oxygen *chip)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun xonar_d1_cleanup(chip);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
xonar_d1_resume(struct oxygen * chip)198*4882a593Smuzhiyun static void xonar_d1_resume(struct oxygen *chip)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun oxygen_set_bits8(chip, OXYGEN_FUNCTION, OXYGEN_FUNCTION_RESET_CODEC);
201*4882a593Smuzhiyun msleep(1);
202*4882a593Smuzhiyun cs43xx_registers_init(chip);
203*4882a593Smuzhiyun xonar_enable_output(chip);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
set_cs43xx_params(struct oxygen * chip,struct snd_pcm_hw_params * params)206*4882a593Smuzhiyun static void set_cs43xx_params(struct oxygen *chip,
207*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
210*4882a593Smuzhiyun u8 cs4398_fm, cs4362a_fm;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (params_rate(params) <= 50000) {
213*4882a593Smuzhiyun cs4398_fm = CS4398_FM_SINGLE;
214*4882a593Smuzhiyun cs4362a_fm = CS4362A_FM_SINGLE;
215*4882a593Smuzhiyun } else if (params_rate(params) <= 100000) {
216*4882a593Smuzhiyun cs4398_fm = CS4398_FM_DOUBLE;
217*4882a593Smuzhiyun cs4362a_fm = CS4362A_FM_DOUBLE;
218*4882a593Smuzhiyun } else {
219*4882a593Smuzhiyun cs4398_fm = CS4398_FM_QUAD;
220*4882a593Smuzhiyun cs4362a_fm = CS4362A_FM_QUAD;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun cs4398_fm |= CS4398_DEM_NONE | CS4398_DIF_LJUST;
223*4882a593Smuzhiyun cs4398_write_cached(chip, 2, cs4398_fm);
224*4882a593Smuzhiyun cs4362a_fm |= data->cs4362a_regs[6] & ~CS4362A_FM_MASK;
225*4882a593Smuzhiyun cs4362a_write_cached(chip, 6, cs4362a_fm);
226*4882a593Smuzhiyun cs4362a_write_cached(chip, 12, cs4362a_fm);
227*4882a593Smuzhiyun cs4362a_fm &= CS4362A_FM_MASK;
228*4882a593Smuzhiyun cs4362a_fm |= data->cs4362a_regs[9] & ~CS4362A_FM_MASK;
229*4882a593Smuzhiyun cs4362a_write_cached(chip, 9, cs4362a_fm);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
update_cs4362a_volumes(struct oxygen * chip)232*4882a593Smuzhiyun static void update_cs4362a_volumes(struct oxygen *chip)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun unsigned int i;
235*4882a593Smuzhiyun u8 mute;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun mute = chip->dac_mute ? CS4362A_MUTE : 0;
238*4882a593Smuzhiyun for (i = 0; i < 6; ++i)
239*4882a593Smuzhiyun cs4362a_write_cached(chip, 7 + i + i / 2,
240*4882a593Smuzhiyun (127 - chip->dac_volume[2 + i]) | mute);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
update_cs43xx_volume(struct oxygen * chip)243*4882a593Smuzhiyun static void update_cs43xx_volume(struct oxygen *chip)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun cs4398_write_cached(chip, 5, (127 - chip->dac_volume[0]) * 2);
246*4882a593Smuzhiyun cs4398_write_cached(chip, 6, (127 - chip->dac_volume[1]) * 2);
247*4882a593Smuzhiyun update_cs4362a_volumes(chip);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
update_cs43xx_mute(struct oxygen * chip)250*4882a593Smuzhiyun static void update_cs43xx_mute(struct oxygen *chip)
251*4882a593Smuzhiyun {
252*4882a593Smuzhiyun u8 reg;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun reg = CS4398_MUTEP_LOW | CS4398_PAMUTE;
255*4882a593Smuzhiyun if (chip->dac_mute)
256*4882a593Smuzhiyun reg |= CS4398_MUTE_B | CS4398_MUTE_A;
257*4882a593Smuzhiyun cs4398_write_cached(chip, 4, reg);
258*4882a593Smuzhiyun update_cs4362a_volumes(chip);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun
update_cs43xx_center_lfe_mix(struct oxygen * chip,bool mixed)261*4882a593Smuzhiyun static void update_cs43xx_center_lfe_mix(struct oxygen *chip, bool mixed)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
264*4882a593Smuzhiyun u8 reg;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun reg = data->cs4362a_regs[9] & ~CS4362A_ATAPI_MASK;
267*4882a593Smuzhiyun if (mixed)
268*4882a593Smuzhiyun reg |= CS4362A_ATAPI_B_LR | CS4362A_ATAPI_A_LR;
269*4882a593Smuzhiyun else
270*4882a593Smuzhiyun reg |= CS4362A_ATAPI_B_R | CS4362A_ATAPI_A_L;
271*4882a593Smuzhiyun cs4362a_write_cached(chip, 9, reg);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static const struct snd_kcontrol_new front_panel_switch = {
275*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
276*4882a593Smuzhiyun .name = "Front Panel Playback Switch",
277*4882a593Smuzhiyun .info = snd_ctl_boolean_mono_info,
278*4882a593Smuzhiyun .get = xonar_gpio_bit_switch_get,
279*4882a593Smuzhiyun .put = xonar_gpio_bit_switch_put,
280*4882a593Smuzhiyun .private_value = GPIO_D1_FRONT_PANEL,
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
rolloff_info(struct snd_kcontrol * ctl,struct snd_ctl_elem_info * info)283*4882a593Smuzhiyun static int rolloff_info(struct snd_kcontrol *ctl,
284*4882a593Smuzhiyun struct snd_ctl_elem_info *info)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun static const char *const names[2] = {
287*4882a593Smuzhiyun "Fast Roll-off", "Slow Roll-off"
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return snd_ctl_enum_info(info, 1, 2, names);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
rolloff_get(struct snd_kcontrol * ctl,struct snd_ctl_elem_value * value)293*4882a593Smuzhiyun static int rolloff_get(struct snd_kcontrol *ctl,
294*4882a593Smuzhiyun struct snd_ctl_elem_value *value)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun struct oxygen *chip = ctl->private_data;
297*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun value->value.enumerated.item[0] =
300*4882a593Smuzhiyun (data->cs4398_regs[7] & CS4398_FILT_SEL) != 0;
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
rolloff_put(struct snd_kcontrol * ctl,struct snd_ctl_elem_value * value)304*4882a593Smuzhiyun static int rolloff_put(struct snd_kcontrol *ctl,
305*4882a593Smuzhiyun struct snd_ctl_elem_value *value)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct oxygen *chip = ctl->private_data;
308*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
309*4882a593Smuzhiyun int changed;
310*4882a593Smuzhiyun u8 reg;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun mutex_lock(&chip->mutex);
313*4882a593Smuzhiyun reg = data->cs4398_regs[7];
314*4882a593Smuzhiyun if (value->value.enumerated.item[0])
315*4882a593Smuzhiyun reg |= CS4398_FILT_SEL;
316*4882a593Smuzhiyun else
317*4882a593Smuzhiyun reg &= ~CS4398_FILT_SEL;
318*4882a593Smuzhiyun changed = reg != data->cs4398_regs[7];
319*4882a593Smuzhiyun if (changed) {
320*4882a593Smuzhiyun cs4398_write(chip, 7, reg);
321*4882a593Smuzhiyun if (reg & CS4398_FILT_SEL)
322*4882a593Smuzhiyun reg = data->cs4362a_regs[0x04] | CS4362A_FILT_SEL;
323*4882a593Smuzhiyun else
324*4882a593Smuzhiyun reg = data->cs4362a_regs[0x04] & ~CS4362A_FILT_SEL;
325*4882a593Smuzhiyun cs4362a_write(chip, 0x04, reg);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun mutex_unlock(&chip->mutex);
328*4882a593Smuzhiyun return changed;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun static const struct snd_kcontrol_new rolloff_control = {
332*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
333*4882a593Smuzhiyun .name = "DAC Filter Playback Enum",
334*4882a593Smuzhiyun .info = rolloff_info,
335*4882a593Smuzhiyun .get = rolloff_get,
336*4882a593Smuzhiyun .put = rolloff_put,
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun
xonar_d1_line_mic_ac97_switch(struct oxygen * chip,unsigned int reg,unsigned int mute)339*4882a593Smuzhiyun static void xonar_d1_line_mic_ac97_switch(struct oxygen *chip,
340*4882a593Smuzhiyun unsigned int reg, unsigned int mute)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun if (reg == AC97_LINE) {
343*4882a593Smuzhiyun spin_lock_irq(&chip->reg_lock);
344*4882a593Smuzhiyun oxygen_write16_masked(chip, OXYGEN_GPIO_DATA,
345*4882a593Smuzhiyun mute ? GPIO_D1_INPUT_ROUTE : 0,
346*4882a593Smuzhiyun GPIO_D1_INPUT_ROUTE);
347*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(cs4362a_db_scale, -6000, 100, 0);
352*4882a593Smuzhiyun
xonar_d1_mixer_init(struct oxygen * chip)353*4882a593Smuzhiyun static int xonar_d1_mixer_init(struct oxygen *chip)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun int err;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun err = snd_ctl_add(chip->card, snd_ctl_new1(&front_panel_switch, chip));
358*4882a593Smuzhiyun if (err < 0)
359*4882a593Smuzhiyun return err;
360*4882a593Smuzhiyun err = snd_ctl_add(chip->card, snd_ctl_new1(&rolloff_control, chip));
361*4882a593Smuzhiyun if (err < 0)
362*4882a593Smuzhiyun return err;
363*4882a593Smuzhiyun return 0;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
dump_cs4362a_registers(struct xonar_cs43xx * data,struct snd_info_buffer * buffer)366*4882a593Smuzhiyun static void dump_cs4362a_registers(struct xonar_cs43xx *data,
367*4882a593Smuzhiyun struct snd_info_buffer *buffer)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun unsigned int i;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun snd_iprintf(buffer, "\nCS4362A:");
372*4882a593Smuzhiyun for (i = 1; i <= 14; ++i)
373*4882a593Smuzhiyun snd_iprintf(buffer, " %02x", data->cs4362a_regs[i]);
374*4882a593Smuzhiyun snd_iprintf(buffer, "\n");
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
dump_d1_registers(struct oxygen * chip,struct snd_info_buffer * buffer)377*4882a593Smuzhiyun static void dump_d1_registers(struct oxygen *chip,
378*4882a593Smuzhiyun struct snd_info_buffer *buffer)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun struct xonar_cs43xx *data = chip->model_data;
381*4882a593Smuzhiyun unsigned int i;
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun snd_iprintf(buffer, "\nCS4398: 7?");
384*4882a593Smuzhiyun for (i = 2; i < 8; ++i)
385*4882a593Smuzhiyun snd_iprintf(buffer, " %02x", data->cs4398_regs[i]);
386*4882a593Smuzhiyun snd_iprintf(buffer, "\n");
387*4882a593Smuzhiyun dump_cs4362a_registers(data, buffer);
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun static const struct oxygen_model model_xonar_d1 = {
391*4882a593Smuzhiyun .longname = "Asus Virtuoso 100",
392*4882a593Smuzhiyun .chip = "AV200",
393*4882a593Smuzhiyun .init = xonar_d1_init,
394*4882a593Smuzhiyun .mixer_init = xonar_d1_mixer_init,
395*4882a593Smuzhiyun .cleanup = xonar_d1_cleanup,
396*4882a593Smuzhiyun .suspend = xonar_d1_suspend,
397*4882a593Smuzhiyun .resume = xonar_d1_resume,
398*4882a593Smuzhiyun .set_dac_params = set_cs43xx_params,
399*4882a593Smuzhiyun .set_adc_params = xonar_set_cs53x1_params,
400*4882a593Smuzhiyun .update_dac_volume = update_cs43xx_volume,
401*4882a593Smuzhiyun .update_dac_mute = update_cs43xx_mute,
402*4882a593Smuzhiyun .update_center_lfe_mix = update_cs43xx_center_lfe_mix,
403*4882a593Smuzhiyun .ac97_switch = xonar_d1_line_mic_ac97_switch,
404*4882a593Smuzhiyun .dump_registers = dump_d1_registers,
405*4882a593Smuzhiyun .dac_tlv = cs4362a_db_scale,
406*4882a593Smuzhiyun .model_data_size = sizeof(struct xonar_cs43xx),
407*4882a593Smuzhiyun .device_config = PLAYBACK_0_TO_I2S |
408*4882a593Smuzhiyun PLAYBACK_1_TO_SPDIF |
409*4882a593Smuzhiyun CAPTURE_0_FROM_I2S_2 |
410*4882a593Smuzhiyun CAPTURE_1_FROM_SPDIF |
411*4882a593Smuzhiyun AC97_FMIC_SWITCH,
412*4882a593Smuzhiyun .dac_channels_pcm = 8,
413*4882a593Smuzhiyun .dac_channels_mixer = 8,
414*4882a593Smuzhiyun .dac_volume_min = 127 - 60,
415*4882a593Smuzhiyun .dac_volume_max = 127,
416*4882a593Smuzhiyun .function_flags = OXYGEN_FUNCTION_2WIRE,
417*4882a593Smuzhiyun .dac_mclks = OXYGEN_MCLKS(256, 128, 128),
418*4882a593Smuzhiyun .adc_mclks = OXYGEN_MCLKS(256, 128, 128),
419*4882a593Smuzhiyun .dac_i2s_format = OXYGEN_I2S_FORMAT_LJUST,
420*4882a593Smuzhiyun .adc_i2s_format = OXYGEN_I2S_FORMAT_LJUST,
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun
get_xonar_cs43xx_model(struct oxygen * chip,const struct pci_device_id * id)423*4882a593Smuzhiyun int get_xonar_cs43xx_model(struct oxygen *chip,
424*4882a593Smuzhiyun const struct pci_device_id *id)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun switch (id->subdevice) {
427*4882a593Smuzhiyun case 0x834f:
428*4882a593Smuzhiyun chip->model = model_xonar_d1;
429*4882a593Smuzhiyun chip->model.shortname = "Xonar D1";
430*4882a593Smuzhiyun break;
431*4882a593Smuzhiyun case 0x8275:
432*4882a593Smuzhiyun case 0x8327:
433*4882a593Smuzhiyun chip->model = model_xonar_d1;
434*4882a593Smuzhiyun chip->model.shortname = "Xonar DX";
435*4882a593Smuzhiyun chip->model.init = xonar_dx_init;
436*4882a593Smuzhiyun break;
437*4882a593Smuzhiyun default:
438*4882a593Smuzhiyun return -EINVAL;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun return 0;
441*4882a593Smuzhiyun }
442