xref: /OK3568_Linux_fs/kernel/sound/pci/oxygen/oxygen_pcm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * C-Media CMI8788 driver - PCM code
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <sound/control.h>
10*4882a593Smuzhiyun #include <sound/core.h>
11*4882a593Smuzhiyun #include <sound/pcm.h>
12*4882a593Smuzhiyun #include <sound/pcm_params.h>
13*4882a593Smuzhiyun #include "oxygen.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun /* most DMA channels have a 16-bit counter for 32-bit words */
16*4882a593Smuzhiyun #define BUFFER_BYTES_MAX		((1 << 16) * 4)
17*4882a593Smuzhiyun /* the multichannel DMA channel has a 24-bit counter */
18*4882a593Smuzhiyun #define BUFFER_BYTES_MAX_MULTICH	((1 << 24) * 4)
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define FIFO_BYTES			256
21*4882a593Smuzhiyun #define FIFO_BYTES_MULTICH		1024
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define PERIOD_BYTES_MIN		64
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define DEFAULT_BUFFER_BYTES		(BUFFER_BYTES_MAX / 2)
26*4882a593Smuzhiyun #define DEFAULT_BUFFER_BYTES_MULTICH	(1024 * 1024)
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const struct snd_pcm_hardware oxygen_stereo_hardware = {
29*4882a593Smuzhiyun 	.info = SNDRV_PCM_INFO_MMAP |
30*4882a593Smuzhiyun 		SNDRV_PCM_INFO_MMAP_VALID |
31*4882a593Smuzhiyun 		SNDRV_PCM_INFO_INTERLEAVED |
32*4882a593Smuzhiyun 		SNDRV_PCM_INFO_PAUSE |
33*4882a593Smuzhiyun 		SNDRV_PCM_INFO_SYNC_START |
34*4882a593Smuzhiyun 		SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
35*4882a593Smuzhiyun 	.formats = SNDRV_PCM_FMTBIT_S16_LE |
36*4882a593Smuzhiyun 		   SNDRV_PCM_FMTBIT_S32_LE,
37*4882a593Smuzhiyun 	.rates = SNDRV_PCM_RATE_32000 |
38*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_44100 |
39*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_48000 |
40*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_64000 |
41*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_88200 |
42*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_96000 |
43*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_176400 |
44*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_192000,
45*4882a593Smuzhiyun 	.rate_min = 32000,
46*4882a593Smuzhiyun 	.rate_max = 192000,
47*4882a593Smuzhiyun 	.channels_min = 2,
48*4882a593Smuzhiyun 	.channels_max = 2,
49*4882a593Smuzhiyun 	.buffer_bytes_max = BUFFER_BYTES_MAX,
50*4882a593Smuzhiyun 	.period_bytes_min = PERIOD_BYTES_MIN,
51*4882a593Smuzhiyun 	.period_bytes_max = BUFFER_BYTES_MAX,
52*4882a593Smuzhiyun 	.periods_min = 1,
53*4882a593Smuzhiyun 	.periods_max = BUFFER_BYTES_MAX / PERIOD_BYTES_MIN,
54*4882a593Smuzhiyun 	.fifo_size = FIFO_BYTES,
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun static const struct snd_pcm_hardware oxygen_multichannel_hardware = {
57*4882a593Smuzhiyun 	.info = SNDRV_PCM_INFO_MMAP |
58*4882a593Smuzhiyun 		SNDRV_PCM_INFO_MMAP_VALID |
59*4882a593Smuzhiyun 		SNDRV_PCM_INFO_INTERLEAVED |
60*4882a593Smuzhiyun 		SNDRV_PCM_INFO_PAUSE |
61*4882a593Smuzhiyun 		SNDRV_PCM_INFO_SYNC_START |
62*4882a593Smuzhiyun 		SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
63*4882a593Smuzhiyun 	.formats = SNDRV_PCM_FMTBIT_S16_LE |
64*4882a593Smuzhiyun 		   SNDRV_PCM_FMTBIT_S32_LE,
65*4882a593Smuzhiyun 	.rates = SNDRV_PCM_RATE_32000 |
66*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_44100 |
67*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_48000 |
68*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_64000 |
69*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_88200 |
70*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_96000 |
71*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_176400 |
72*4882a593Smuzhiyun 		 SNDRV_PCM_RATE_192000,
73*4882a593Smuzhiyun 	.rate_min = 32000,
74*4882a593Smuzhiyun 	.rate_max = 192000,
75*4882a593Smuzhiyun 	.channels_min = 2,
76*4882a593Smuzhiyun 	.channels_max = 8,
77*4882a593Smuzhiyun 	.buffer_bytes_max = BUFFER_BYTES_MAX_MULTICH,
78*4882a593Smuzhiyun 	.period_bytes_min = PERIOD_BYTES_MIN,
79*4882a593Smuzhiyun 	.period_bytes_max = BUFFER_BYTES_MAX_MULTICH,
80*4882a593Smuzhiyun 	.periods_min = 1,
81*4882a593Smuzhiyun 	.periods_max = BUFFER_BYTES_MAX_MULTICH / PERIOD_BYTES_MIN,
82*4882a593Smuzhiyun 	.fifo_size = FIFO_BYTES_MULTICH,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun static const struct snd_pcm_hardware oxygen_ac97_hardware = {
85*4882a593Smuzhiyun 	.info = SNDRV_PCM_INFO_MMAP |
86*4882a593Smuzhiyun 		SNDRV_PCM_INFO_MMAP_VALID |
87*4882a593Smuzhiyun 		SNDRV_PCM_INFO_INTERLEAVED |
88*4882a593Smuzhiyun 		SNDRV_PCM_INFO_PAUSE |
89*4882a593Smuzhiyun 		SNDRV_PCM_INFO_SYNC_START |
90*4882a593Smuzhiyun 		SNDRV_PCM_INFO_NO_PERIOD_WAKEUP,
91*4882a593Smuzhiyun 	.formats = SNDRV_PCM_FMTBIT_S16_LE,
92*4882a593Smuzhiyun 	.rates = SNDRV_PCM_RATE_48000,
93*4882a593Smuzhiyun 	.rate_min = 48000,
94*4882a593Smuzhiyun 	.rate_max = 48000,
95*4882a593Smuzhiyun 	.channels_min = 2,
96*4882a593Smuzhiyun 	.channels_max = 2,
97*4882a593Smuzhiyun 	.buffer_bytes_max = BUFFER_BYTES_MAX,
98*4882a593Smuzhiyun 	.period_bytes_min = PERIOD_BYTES_MIN,
99*4882a593Smuzhiyun 	.period_bytes_max = BUFFER_BYTES_MAX,
100*4882a593Smuzhiyun 	.periods_min = 1,
101*4882a593Smuzhiyun 	.periods_max = BUFFER_BYTES_MAX / PERIOD_BYTES_MIN,
102*4882a593Smuzhiyun 	.fifo_size = FIFO_BYTES,
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun static const struct snd_pcm_hardware *const oxygen_hardware[PCM_COUNT] = {
106*4882a593Smuzhiyun 	[PCM_A] = &oxygen_stereo_hardware,
107*4882a593Smuzhiyun 	[PCM_B] = &oxygen_stereo_hardware,
108*4882a593Smuzhiyun 	[PCM_C] = &oxygen_stereo_hardware,
109*4882a593Smuzhiyun 	[PCM_SPDIF] = &oxygen_stereo_hardware,
110*4882a593Smuzhiyun 	[PCM_MULTICH] = &oxygen_multichannel_hardware,
111*4882a593Smuzhiyun 	[PCM_AC97] = &oxygen_ac97_hardware,
112*4882a593Smuzhiyun };
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static inline unsigned int
oxygen_substream_channel(struct snd_pcm_substream * substream)115*4882a593Smuzhiyun oxygen_substream_channel(struct snd_pcm_substream *substream)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	return (unsigned int)(uintptr_t)substream->runtime->private_data;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
oxygen_open(struct snd_pcm_substream * substream,unsigned int channel)120*4882a593Smuzhiyun static int oxygen_open(struct snd_pcm_substream *substream,
121*4882a593Smuzhiyun 		       unsigned int channel)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
124*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
125*4882a593Smuzhiyun 	int err;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	runtime->private_data = (void *)(uintptr_t)channel;
128*4882a593Smuzhiyun 	if (channel == PCM_B && chip->has_ac97_1 &&
129*4882a593Smuzhiyun 	    (chip->model.device_config & CAPTURE_2_FROM_AC97_1))
130*4882a593Smuzhiyun 		runtime->hw = oxygen_ac97_hardware;
131*4882a593Smuzhiyun 	else
132*4882a593Smuzhiyun 		runtime->hw = *oxygen_hardware[channel];
133*4882a593Smuzhiyun 	switch (channel) {
134*4882a593Smuzhiyun 	case PCM_C:
135*4882a593Smuzhiyun 		if (chip->model.device_config & CAPTURE_1_FROM_SPDIF) {
136*4882a593Smuzhiyun 			runtime->hw.rates &= ~(SNDRV_PCM_RATE_32000 |
137*4882a593Smuzhiyun 					       SNDRV_PCM_RATE_64000);
138*4882a593Smuzhiyun 			runtime->hw.rate_min = 44100;
139*4882a593Smuzhiyun 		}
140*4882a593Smuzhiyun 		fallthrough;
141*4882a593Smuzhiyun 	case PCM_A:
142*4882a593Smuzhiyun 	case PCM_B:
143*4882a593Smuzhiyun 		runtime->hw.fifo_size = 0;
144*4882a593Smuzhiyun 		break;
145*4882a593Smuzhiyun 	case PCM_MULTICH:
146*4882a593Smuzhiyun 		runtime->hw.channels_max = chip->model.dac_channels_pcm;
147*4882a593Smuzhiyun 		break;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 	if (chip->model.pcm_hardware_filter)
150*4882a593Smuzhiyun 		chip->model.pcm_hardware_filter(channel, &runtime->hw);
151*4882a593Smuzhiyun 	err = snd_pcm_hw_constraint_step(runtime, 0,
152*4882a593Smuzhiyun 					 SNDRV_PCM_HW_PARAM_PERIOD_BYTES, 32);
153*4882a593Smuzhiyun 	if (err < 0)
154*4882a593Smuzhiyun 		return err;
155*4882a593Smuzhiyun 	err = snd_pcm_hw_constraint_step(runtime, 0,
156*4882a593Smuzhiyun 					 SNDRV_PCM_HW_PARAM_BUFFER_BYTES, 32);
157*4882a593Smuzhiyun 	if (err < 0)
158*4882a593Smuzhiyun 		return err;
159*4882a593Smuzhiyun 	if (runtime->hw.formats & SNDRV_PCM_FMTBIT_S32_LE) {
160*4882a593Smuzhiyun 		err = snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
161*4882a593Smuzhiyun 		if (err < 0)
162*4882a593Smuzhiyun 			return err;
163*4882a593Smuzhiyun 	}
164*4882a593Smuzhiyun 	if (runtime->hw.channels_max > 2) {
165*4882a593Smuzhiyun 		err = snd_pcm_hw_constraint_step(runtime, 0,
166*4882a593Smuzhiyun 						 SNDRV_PCM_HW_PARAM_CHANNELS,
167*4882a593Smuzhiyun 						 2);
168*4882a593Smuzhiyun 		if (err < 0)
169*4882a593Smuzhiyun 			return err;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 	snd_pcm_set_sync(substream);
172*4882a593Smuzhiyun 	chip->streams[channel] = substream;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	mutex_lock(&chip->mutex);
175*4882a593Smuzhiyun 	chip->pcm_active |= 1 << channel;
176*4882a593Smuzhiyun 	if (channel == PCM_SPDIF) {
177*4882a593Smuzhiyun 		chip->spdif_pcm_bits = chip->spdif_bits;
178*4882a593Smuzhiyun 		chip->controls[CONTROL_SPDIF_PCM]->vd[0].access &=
179*4882a593Smuzhiyun 			~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
180*4882a593Smuzhiyun 		snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE |
181*4882a593Smuzhiyun 			       SNDRV_CTL_EVENT_MASK_INFO,
182*4882a593Smuzhiyun 			       &chip->controls[CONTROL_SPDIF_PCM]->id);
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 	mutex_unlock(&chip->mutex);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
oxygen_rec_a_open(struct snd_pcm_substream * substream)189*4882a593Smuzhiyun static int oxygen_rec_a_open(struct snd_pcm_substream *substream)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	return oxygen_open(substream, PCM_A);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
oxygen_rec_b_open(struct snd_pcm_substream * substream)194*4882a593Smuzhiyun static int oxygen_rec_b_open(struct snd_pcm_substream *substream)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	return oxygen_open(substream, PCM_B);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
oxygen_rec_c_open(struct snd_pcm_substream * substream)199*4882a593Smuzhiyun static int oxygen_rec_c_open(struct snd_pcm_substream *substream)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	return oxygen_open(substream, PCM_C);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
oxygen_spdif_open(struct snd_pcm_substream * substream)204*4882a593Smuzhiyun static int oxygen_spdif_open(struct snd_pcm_substream *substream)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	return oxygen_open(substream, PCM_SPDIF);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
oxygen_multich_open(struct snd_pcm_substream * substream)209*4882a593Smuzhiyun static int oxygen_multich_open(struct snd_pcm_substream *substream)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	return oxygen_open(substream, PCM_MULTICH);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
oxygen_ac97_open(struct snd_pcm_substream * substream)214*4882a593Smuzhiyun static int oxygen_ac97_open(struct snd_pcm_substream *substream)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun 	return oxygen_open(substream, PCM_AC97);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
oxygen_close(struct snd_pcm_substream * substream)219*4882a593Smuzhiyun static int oxygen_close(struct snd_pcm_substream *substream)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
222*4882a593Smuzhiyun 	unsigned int channel = oxygen_substream_channel(substream);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	mutex_lock(&chip->mutex);
225*4882a593Smuzhiyun 	chip->pcm_active &= ~(1 << channel);
226*4882a593Smuzhiyun 	if (channel == PCM_SPDIF) {
227*4882a593Smuzhiyun 		chip->controls[CONTROL_SPDIF_PCM]->vd[0].access |=
228*4882a593Smuzhiyun 			SNDRV_CTL_ELEM_ACCESS_INACTIVE;
229*4882a593Smuzhiyun 		snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE |
230*4882a593Smuzhiyun 			       SNDRV_CTL_EVENT_MASK_INFO,
231*4882a593Smuzhiyun 			       &chip->controls[CONTROL_SPDIF_PCM]->id);
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 	if (channel == PCM_SPDIF || channel == PCM_MULTICH)
234*4882a593Smuzhiyun 		oxygen_update_spdif_source(chip);
235*4882a593Smuzhiyun 	mutex_unlock(&chip->mutex);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	chip->streams[channel] = NULL;
238*4882a593Smuzhiyun 	return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
oxygen_format(struct snd_pcm_hw_params * hw_params)241*4882a593Smuzhiyun static unsigned int oxygen_format(struct snd_pcm_hw_params *hw_params)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	if (params_format(hw_params) == SNDRV_PCM_FORMAT_S32_LE)
244*4882a593Smuzhiyun 		return OXYGEN_FORMAT_24;
245*4882a593Smuzhiyun 	else
246*4882a593Smuzhiyun 		return OXYGEN_FORMAT_16;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
oxygen_rate(struct snd_pcm_hw_params * hw_params)249*4882a593Smuzhiyun static unsigned int oxygen_rate(struct snd_pcm_hw_params *hw_params)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	switch (params_rate(hw_params)) {
252*4882a593Smuzhiyun 	case 32000:
253*4882a593Smuzhiyun 		return OXYGEN_RATE_32000;
254*4882a593Smuzhiyun 	case 44100:
255*4882a593Smuzhiyun 		return OXYGEN_RATE_44100;
256*4882a593Smuzhiyun 	default: /* 48000 */
257*4882a593Smuzhiyun 		return OXYGEN_RATE_48000;
258*4882a593Smuzhiyun 	case 64000:
259*4882a593Smuzhiyun 		return OXYGEN_RATE_64000;
260*4882a593Smuzhiyun 	case 88200:
261*4882a593Smuzhiyun 		return OXYGEN_RATE_88200;
262*4882a593Smuzhiyun 	case 96000:
263*4882a593Smuzhiyun 		return OXYGEN_RATE_96000;
264*4882a593Smuzhiyun 	case 176400:
265*4882a593Smuzhiyun 		return OXYGEN_RATE_176400;
266*4882a593Smuzhiyun 	case 192000:
267*4882a593Smuzhiyun 		return OXYGEN_RATE_192000;
268*4882a593Smuzhiyun 	}
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
oxygen_i2s_bits(struct snd_pcm_hw_params * hw_params)271*4882a593Smuzhiyun static unsigned int oxygen_i2s_bits(struct snd_pcm_hw_params *hw_params)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	if (params_format(hw_params) == SNDRV_PCM_FORMAT_S32_LE)
274*4882a593Smuzhiyun 		return OXYGEN_I2S_BITS_24;
275*4882a593Smuzhiyun 	else
276*4882a593Smuzhiyun 		return OXYGEN_I2S_BITS_16;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
oxygen_play_channels(struct snd_pcm_hw_params * hw_params)279*4882a593Smuzhiyun static unsigned int oxygen_play_channels(struct snd_pcm_hw_params *hw_params)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	switch (params_channels(hw_params)) {
282*4882a593Smuzhiyun 	default: /* 2 */
283*4882a593Smuzhiyun 		return OXYGEN_PLAY_CHANNELS_2;
284*4882a593Smuzhiyun 	case 4:
285*4882a593Smuzhiyun 		return OXYGEN_PLAY_CHANNELS_4;
286*4882a593Smuzhiyun 	case 6:
287*4882a593Smuzhiyun 		return OXYGEN_PLAY_CHANNELS_6;
288*4882a593Smuzhiyun 	case 8:
289*4882a593Smuzhiyun 		return OXYGEN_PLAY_CHANNELS_8;
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static const unsigned int channel_base_registers[PCM_COUNT] = {
294*4882a593Smuzhiyun 	[PCM_A] = OXYGEN_DMA_A_ADDRESS,
295*4882a593Smuzhiyun 	[PCM_B] = OXYGEN_DMA_B_ADDRESS,
296*4882a593Smuzhiyun 	[PCM_C] = OXYGEN_DMA_C_ADDRESS,
297*4882a593Smuzhiyun 	[PCM_SPDIF] = OXYGEN_DMA_SPDIF_ADDRESS,
298*4882a593Smuzhiyun 	[PCM_MULTICH] = OXYGEN_DMA_MULTICH_ADDRESS,
299*4882a593Smuzhiyun 	[PCM_AC97] = OXYGEN_DMA_AC97_ADDRESS,
300*4882a593Smuzhiyun };
301*4882a593Smuzhiyun 
oxygen_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)302*4882a593Smuzhiyun static int oxygen_hw_params(struct snd_pcm_substream *substream,
303*4882a593Smuzhiyun 			    struct snd_pcm_hw_params *hw_params)
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
306*4882a593Smuzhiyun 	unsigned int channel = oxygen_substream_channel(substream);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	oxygen_write32(chip, channel_base_registers[channel],
309*4882a593Smuzhiyun 		       (u32)substream->runtime->dma_addr);
310*4882a593Smuzhiyun 	if (channel == PCM_MULTICH) {
311*4882a593Smuzhiyun 		oxygen_write32(chip, OXYGEN_DMA_MULTICH_COUNT,
312*4882a593Smuzhiyun 			       params_buffer_bytes(hw_params) / 4 - 1);
313*4882a593Smuzhiyun 		oxygen_write32(chip, OXYGEN_DMA_MULTICH_TCOUNT,
314*4882a593Smuzhiyun 			       params_period_bytes(hw_params) / 4 - 1);
315*4882a593Smuzhiyun 	} else {
316*4882a593Smuzhiyun 		oxygen_write16(chip, channel_base_registers[channel] + 4,
317*4882a593Smuzhiyun 			       params_buffer_bytes(hw_params) / 4 - 1);
318*4882a593Smuzhiyun 		oxygen_write16(chip, channel_base_registers[channel] + 6,
319*4882a593Smuzhiyun 			       params_period_bytes(hw_params) / 4 - 1);
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 	return 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun 
get_mclk(struct oxygen * chip,unsigned int channel,struct snd_pcm_hw_params * params)324*4882a593Smuzhiyun static u16 get_mclk(struct oxygen *chip, unsigned int channel,
325*4882a593Smuzhiyun 		    struct snd_pcm_hw_params *params)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	unsigned int mclks, shift;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	if (channel == PCM_MULTICH)
330*4882a593Smuzhiyun 		mclks = chip->model.dac_mclks;
331*4882a593Smuzhiyun 	else
332*4882a593Smuzhiyun 		mclks = chip->model.adc_mclks;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (params_rate(params) <= 48000)
335*4882a593Smuzhiyun 		shift = 0;
336*4882a593Smuzhiyun 	else if (params_rate(params) <= 96000)
337*4882a593Smuzhiyun 		shift = 2;
338*4882a593Smuzhiyun 	else
339*4882a593Smuzhiyun 		shift = 4;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return OXYGEN_I2S_MCLK(mclks >> shift);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
oxygen_rec_a_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)344*4882a593Smuzhiyun static int oxygen_rec_a_hw_params(struct snd_pcm_substream *substream,
345*4882a593Smuzhiyun 				  struct snd_pcm_hw_params *hw_params)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
348*4882a593Smuzhiyun 	int err;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	err = oxygen_hw_params(substream, hw_params);
351*4882a593Smuzhiyun 	if (err < 0)
352*4882a593Smuzhiyun 		return err;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
355*4882a593Smuzhiyun 	oxygen_write8_masked(chip, OXYGEN_REC_FORMAT,
356*4882a593Smuzhiyun 			     oxygen_format(hw_params) << OXYGEN_REC_FORMAT_A_SHIFT,
357*4882a593Smuzhiyun 			     OXYGEN_REC_FORMAT_A_MASK);
358*4882a593Smuzhiyun 	oxygen_write16_masked(chip, OXYGEN_I2S_A_FORMAT,
359*4882a593Smuzhiyun 			      oxygen_rate(hw_params) |
360*4882a593Smuzhiyun 			      chip->model.adc_i2s_format |
361*4882a593Smuzhiyun 			      get_mclk(chip, PCM_A, hw_params) |
362*4882a593Smuzhiyun 			      oxygen_i2s_bits(hw_params),
363*4882a593Smuzhiyun 			      OXYGEN_I2S_RATE_MASK |
364*4882a593Smuzhiyun 			      OXYGEN_I2S_FORMAT_MASK |
365*4882a593Smuzhiyun 			      OXYGEN_I2S_MCLK_MASK |
366*4882a593Smuzhiyun 			      OXYGEN_I2S_BITS_MASK);
367*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	mutex_lock(&chip->mutex);
370*4882a593Smuzhiyun 	chip->model.set_adc_params(chip, hw_params);
371*4882a593Smuzhiyun 	mutex_unlock(&chip->mutex);
372*4882a593Smuzhiyun 	return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun 
oxygen_rec_b_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)375*4882a593Smuzhiyun static int oxygen_rec_b_hw_params(struct snd_pcm_substream *substream,
376*4882a593Smuzhiyun 				  struct snd_pcm_hw_params *hw_params)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
379*4882a593Smuzhiyun 	int is_ac97;
380*4882a593Smuzhiyun 	int err;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	err = oxygen_hw_params(substream, hw_params);
383*4882a593Smuzhiyun 	if (err < 0)
384*4882a593Smuzhiyun 		return err;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	is_ac97 = chip->has_ac97_1 &&
387*4882a593Smuzhiyun 		(chip->model.device_config & CAPTURE_2_FROM_AC97_1);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
390*4882a593Smuzhiyun 	oxygen_write8_masked(chip, OXYGEN_REC_FORMAT,
391*4882a593Smuzhiyun 			     oxygen_format(hw_params) << OXYGEN_REC_FORMAT_B_SHIFT,
392*4882a593Smuzhiyun 			     OXYGEN_REC_FORMAT_B_MASK);
393*4882a593Smuzhiyun 	if (!is_ac97)
394*4882a593Smuzhiyun 		oxygen_write16_masked(chip, OXYGEN_I2S_B_FORMAT,
395*4882a593Smuzhiyun 				      oxygen_rate(hw_params) |
396*4882a593Smuzhiyun 				      chip->model.adc_i2s_format |
397*4882a593Smuzhiyun 				      get_mclk(chip, PCM_B, hw_params) |
398*4882a593Smuzhiyun 				      oxygen_i2s_bits(hw_params),
399*4882a593Smuzhiyun 				      OXYGEN_I2S_RATE_MASK |
400*4882a593Smuzhiyun 				      OXYGEN_I2S_FORMAT_MASK |
401*4882a593Smuzhiyun 				      OXYGEN_I2S_MCLK_MASK |
402*4882a593Smuzhiyun 				      OXYGEN_I2S_BITS_MASK);
403*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	if (!is_ac97) {
406*4882a593Smuzhiyun 		mutex_lock(&chip->mutex);
407*4882a593Smuzhiyun 		chip->model.set_adc_params(chip, hw_params);
408*4882a593Smuzhiyun 		mutex_unlock(&chip->mutex);
409*4882a593Smuzhiyun 	}
410*4882a593Smuzhiyun 	return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun 
oxygen_rec_c_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)413*4882a593Smuzhiyun static int oxygen_rec_c_hw_params(struct snd_pcm_substream *substream,
414*4882a593Smuzhiyun 				  struct snd_pcm_hw_params *hw_params)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
417*4882a593Smuzhiyun 	bool is_spdif;
418*4882a593Smuzhiyun 	int err;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	err = oxygen_hw_params(substream, hw_params);
421*4882a593Smuzhiyun 	if (err < 0)
422*4882a593Smuzhiyun 		return err;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	is_spdif = chip->model.device_config & CAPTURE_1_FROM_SPDIF;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
427*4882a593Smuzhiyun 	oxygen_write8_masked(chip, OXYGEN_REC_FORMAT,
428*4882a593Smuzhiyun 			     oxygen_format(hw_params) << OXYGEN_REC_FORMAT_C_SHIFT,
429*4882a593Smuzhiyun 			     OXYGEN_REC_FORMAT_C_MASK);
430*4882a593Smuzhiyun 	if (!is_spdif)
431*4882a593Smuzhiyun 		oxygen_write16_masked(chip, OXYGEN_I2S_C_FORMAT,
432*4882a593Smuzhiyun 				      oxygen_rate(hw_params) |
433*4882a593Smuzhiyun 				      chip->model.adc_i2s_format |
434*4882a593Smuzhiyun 				      get_mclk(chip, PCM_B, hw_params) |
435*4882a593Smuzhiyun 				      oxygen_i2s_bits(hw_params),
436*4882a593Smuzhiyun 				      OXYGEN_I2S_RATE_MASK |
437*4882a593Smuzhiyun 				      OXYGEN_I2S_FORMAT_MASK |
438*4882a593Smuzhiyun 				      OXYGEN_I2S_MCLK_MASK |
439*4882a593Smuzhiyun 				      OXYGEN_I2S_BITS_MASK);
440*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	if (!is_spdif) {
443*4882a593Smuzhiyun 		mutex_lock(&chip->mutex);
444*4882a593Smuzhiyun 		chip->model.set_adc_params(chip, hw_params);
445*4882a593Smuzhiyun 		mutex_unlock(&chip->mutex);
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 	return 0;
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun 
oxygen_spdif_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)450*4882a593Smuzhiyun static int oxygen_spdif_hw_params(struct snd_pcm_substream *substream,
451*4882a593Smuzhiyun 				  struct snd_pcm_hw_params *hw_params)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
454*4882a593Smuzhiyun 	int err;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	err = oxygen_hw_params(substream, hw_params);
457*4882a593Smuzhiyun 	if (err < 0)
458*4882a593Smuzhiyun 		return err;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	mutex_lock(&chip->mutex);
461*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
462*4882a593Smuzhiyun 	oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
463*4882a593Smuzhiyun 			    OXYGEN_SPDIF_OUT_ENABLE);
464*4882a593Smuzhiyun 	oxygen_write8_masked(chip, OXYGEN_PLAY_FORMAT,
465*4882a593Smuzhiyun 			     oxygen_format(hw_params) << OXYGEN_SPDIF_FORMAT_SHIFT,
466*4882a593Smuzhiyun 			     OXYGEN_SPDIF_FORMAT_MASK);
467*4882a593Smuzhiyun 	oxygen_write32_masked(chip, OXYGEN_SPDIF_CONTROL,
468*4882a593Smuzhiyun 			      oxygen_rate(hw_params) << OXYGEN_SPDIF_OUT_RATE_SHIFT,
469*4882a593Smuzhiyun 			      OXYGEN_SPDIF_OUT_RATE_MASK);
470*4882a593Smuzhiyun 	oxygen_update_spdif_source(chip);
471*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
472*4882a593Smuzhiyun 	mutex_unlock(&chip->mutex);
473*4882a593Smuzhiyun 	return 0;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun 
oxygen_multich_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)476*4882a593Smuzhiyun static int oxygen_multich_hw_params(struct snd_pcm_substream *substream,
477*4882a593Smuzhiyun 				    struct snd_pcm_hw_params *hw_params)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
480*4882a593Smuzhiyun 	int err;
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	err = oxygen_hw_params(substream, hw_params);
483*4882a593Smuzhiyun 	if (err < 0)
484*4882a593Smuzhiyun 		return err;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	mutex_lock(&chip->mutex);
487*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
488*4882a593Smuzhiyun 	oxygen_write8_masked(chip, OXYGEN_PLAY_CHANNELS,
489*4882a593Smuzhiyun 			     oxygen_play_channels(hw_params),
490*4882a593Smuzhiyun 			     OXYGEN_PLAY_CHANNELS_MASK);
491*4882a593Smuzhiyun 	oxygen_write8_masked(chip, OXYGEN_PLAY_FORMAT,
492*4882a593Smuzhiyun 			     oxygen_format(hw_params) << OXYGEN_MULTICH_FORMAT_SHIFT,
493*4882a593Smuzhiyun 			     OXYGEN_MULTICH_FORMAT_MASK);
494*4882a593Smuzhiyun 	oxygen_write16_masked(chip, OXYGEN_I2S_MULTICH_FORMAT,
495*4882a593Smuzhiyun 			      oxygen_rate(hw_params) |
496*4882a593Smuzhiyun 			      chip->model.dac_i2s_format |
497*4882a593Smuzhiyun 			      get_mclk(chip, PCM_MULTICH, hw_params) |
498*4882a593Smuzhiyun 			      oxygen_i2s_bits(hw_params),
499*4882a593Smuzhiyun 			      OXYGEN_I2S_RATE_MASK |
500*4882a593Smuzhiyun 			      OXYGEN_I2S_FORMAT_MASK |
501*4882a593Smuzhiyun 			      OXYGEN_I2S_MCLK_MASK |
502*4882a593Smuzhiyun 			      OXYGEN_I2S_BITS_MASK);
503*4882a593Smuzhiyun 	oxygen_update_spdif_source(chip);
504*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	chip->model.set_dac_params(chip, hw_params);
507*4882a593Smuzhiyun 	oxygen_update_dac_routing(chip);
508*4882a593Smuzhiyun 	mutex_unlock(&chip->mutex);
509*4882a593Smuzhiyun 	return 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun 
oxygen_hw_free(struct snd_pcm_substream * substream)512*4882a593Smuzhiyun static int oxygen_hw_free(struct snd_pcm_substream *substream)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
515*4882a593Smuzhiyun 	unsigned int channel = oxygen_substream_channel(substream);
516*4882a593Smuzhiyun 	unsigned int channel_mask = 1 << channel;
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
519*4882a593Smuzhiyun 	chip->interrupt_mask &= ~channel_mask;
520*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	oxygen_set_bits8(chip, OXYGEN_DMA_FLUSH, channel_mask);
523*4882a593Smuzhiyun 	oxygen_clear_bits8(chip, OXYGEN_DMA_FLUSH, channel_mask);
524*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	return 0;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
oxygen_spdif_hw_free(struct snd_pcm_substream * substream)529*4882a593Smuzhiyun static int oxygen_spdif_hw_free(struct snd_pcm_substream *substream)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
534*4882a593Smuzhiyun 	oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
535*4882a593Smuzhiyun 			    OXYGEN_SPDIF_OUT_ENABLE);
536*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
537*4882a593Smuzhiyun 	return oxygen_hw_free(substream);
538*4882a593Smuzhiyun }
539*4882a593Smuzhiyun 
oxygen_prepare(struct snd_pcm_substream * substream)540*4882a593Smuzhiyun static int oxygen_prepare(struct snd_pcm_substream *substream)
541*4882a593Smuzhiyun {
542*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
543*4882a593Smuzhiyun 	unsigned int channel = oxygen_substream_channel(substream);
544*4882a593Smuzhiyun 	unsigned int channel_mask = 1 << channel;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
547*4882a593Smuzhiyun 	oxygen_set_bits8(chip, OXYGEN_DMA_FLUSH, channel_mask);
548*4882a593Smuzhiyun 	oxygen_clear_bits8(chip, OXYGEN_DMA_FLUSH, channel_mask);
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	if (substream->runtime->no_period_wakeup)
551*4882a593Smuzhiyun 		chip->interrupt_mask &= ~channel_mask;
552*4882a593Smuzhiyun 	else
553*4882a593Smuzhiyun 		chip->interrupt_mask |= channel_mask;
554*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
555*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
556*4882a593Smuzhiyun 	return 0;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
oxygen_trigger(struct snd_pcm_substream * substream,int cmd)559*4882a593Smuzhiyun static int oxygen_trigger(struct snd_pcm_substream *substream, int cmd)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
562*4882a593Smuzhiyun 	struct snd_pcm_substream *s;
563*4882a593Smuzhiyun 	unsigned int mask = 0;
564*4882a593Smuzhiyun 	int pausing;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	switch (cmd) {
567*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
568*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
569*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
570*4882a593Smuzhiyun 		pausing = 0;
571*4882a593Smuzhiyun 		break;
572*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
573*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
574*4882a593Smuzhiyun 		pausing = 1;
575*4882a593Smuzhiyun 		break;
576*4882a593Smuzhiyun 	default:
577*4882a593Smuzhiyun 		return -EINVAL;
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	snd_pcm_group_for_each_entry(s, substream) {
581*4882a593Smuzhiyun 		if (snd_pcm_substream_chip(s) == chip) {
582*4882a593Smuzhiyun 			mask |= 1 << oxygen_substream_channel(s);
583*4882a593Smuzhiyun 			snd_pcm_trigger_done(s, substream);
584*4882a593Smuzhiyun 		}
585*4882a593Smuzhiyun 	}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	spin_lock(&chip->reg_lock);
588*4882a593Smuzhiyun 	if (!pausing) {
589*4882a593Smuzhiyun 		if (cmd == SNDRV_PCM_TRIGGER_START)
590*4882a593Smuzhiyun 			chip->pcm_running |= mask;
591*4882a593Smuzhiyun 		else
592*4882a593Smuzhiyun 			chip->pcm_running &= ~mask;
593*4882a593Smuzhiyun 		oxygen_write8(chip, OXYGEN_DMA_STATUS, chip->pcm_running);
594*4882a593Smuzhiyun 	} else {
595*4882a593Smuzhiyun 		if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH)
596*4882a593Smuzhiyun 			oxygen_set_bits8(chip, OXYGEN_DMA_PAUSE, mask);
597*4882a593Smuzhiyun 		else
598*4882a593Smuzhiyun 			oxygen_clear_bits8(chip, OXYGEN_DMA_PAUSE, mask);
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun 	spin_unlock(&chip->reg_lock);
601*4882a593Smuzhiyun 	return 0;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun 
oxygen_pointer(struct snd_pcm_substream * substream)604*4882a593Smuzhiyun static snd_pcm_uframes_t oxygen_pointer(struct snd_pcm_substream *substream)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun 	struct oxygen *chip = snd_pcm_substream_chip(substream);
607*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
608*4882a593Smuzhiyun 	unsigned int channel = oxygen_substream_channel(substream);
609*4882a593Smuzhiyun 	u32 curr_addr;
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	/* no spinlock, this read should be atomic */
612*4882a593Smuzhiyun 	curr_addr = oxygen_read32(chip, channel_base_registers[channel]);
613*4882a593Smuzhiyun 	return bytes_to_frames(runtime, curr_addr - (u32)runtime->dma_addr);
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun static const struct snd_pcm_ops oxygen_rec_a_ops = {
617*4882a593Smuzhiyun 	.open      = oxygen_rec_a_open,
618*4882a593Smuzhiyun 	.close     = oxygen_close,
619*4882a593Smuzhiyun 	.hw_params = oxygen_rec_a_hw_params,
620*4882a593Smuzhiyun 	.hw_free   = oxygen_hw_free,
621*4882a593Smuzhiyun 	.prepare   = oxygen_prepare,
622*4882a593Smuzhiyun 	.trigger   = oxygen_trigger,
623*4882a593Smuzhiyun 	.pointer   = oxygen_pointer,
624*4882a593Smuzhiyun };
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun static const struct snd_pcm_ops oxygen_rec_b_ops = {
627*4882a593Smuzhiyun 	.open      = oxygen_rec_b_open,
628*4882a593Smuzhiyun 	.close     = oxygen_close,
629*4882a593Smuzhiyun 	.hw_params = oxygen_rec_b_hw_params,
630*4882a593Smuzhiyun 	.hw_free   = oxygen_hw_free,
631*4882a593Smuzhiyun 	.prepare   = oxygen_prepare,
632*4882a593Smuzhiyun 	.trigger   = oxygen_trigger,
633*4882a593Smuzhiyun 	.pointer   = oxygen_pointer,
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun static const struct snd_pcm_ops oxygen_rec_c_ops = {
637*4882a593Smuzhiyun 	.open      = oxygen_rec_c_open,
638*4882a593Smuzhiyun 	.close     = oxygen_close,
639*4882a593Smuzhiyun 	.hw_params = oxygen_rec_c_hw_params,
640*4882a593Smuzhiyun 	.hw_free   = oxygen_hw_free,
641*4882a593Smuzhiyun 	.prepare   = oxygen_prepare,
642*4882a593Smuzhiyun 	.trigger   = oxygen_trigger,
643*4882a593Smuzhiyun 	.pointer   = oxygen_pointer,
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun static const struct snd_pcm_ops oxygen_spdif_ops = {
647*4882a593Smuzhiyun 	.open      = oxygen_spdif_open,
648*4882a593Smuzhiyun 	.close     = oxygen_close,
649*4882a593Smuzhiyun 	.hw_params = oxygen_spdif_hw_params,
650*4882a593Smuzhiyun 	.hw_free   = oxygen_spdif_hw_free,
651*4882a593Smuzhiyun 	.prepare   = oxygen_prepare,
652*4882a593Smuzhiyun 	.trigger   = oxygen_trigger,
653*4882a593Smuzhiyun 	.pointer   = oxygen_pointer,
654*4882a593Smuzhiyun };
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun static const struct snd_pcm_ops oxygen_multich_ops = {
657*4882a593Smuzhiyun 	.open      = oxygen_multich_open,
658*4882a593Smuzhiyun 	.close     = oxygen_close,
659*4882a593Smuzhiyun 	.hw_params = oxygen_multich_hw_params,
660*4882a593Smuzhiyun 	.hw_free   = oxygen_hw_free,
661*4882a593Smuzhiyun 	.prepare   = oxygen_prepare,
662*4882a593Smuzhiyun 	.trigger   = oxygen_trigger,
663*4882a593Smuzhiyun 	.pointer   = oxygen_pointer,
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun static const struct snd_pcm_ops oxygen_ac97_ops = {
667*4882a593Smuzhiyun 	.open      = oxygen_ac97_open,
668*4882a593Smuzhiyun 	.close     = oxygen_close,
669*4882a593Smuzhiyun 	.hw_params = oxygen_hw_params,
670*4882a593Smuzhiyun 	.hw_free   = oxygen_hw_free,
671*4882a593Smuzhiyun 	.prepare   = oxygen_prepare,
672*4882a593Smuzhiyun 	.trigger   = oxygen_trigger,
673*4882a593Smuzhiyun 	.pointer   = oxygen_pointer,
674*4882a593Smuzhiyun };
675*4882a593Smuzhiyun 
oxygen_pcm_init(struct oxygen * chip)676*4882a593Smuzhiyun int oxygen_pcm_init(struct oxygen *chip)
677*4882a593Smuzhiyun {
678*4882a593Smuzhiyun 	struct snd_pcm *pcm;
679*4882a593Smuzhiyun 	int outs, ins;
680*4882a593Smuzhiyun 	int err;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	outs = !!(chip->model.device_config & PLAYBACK_0_TO_I2S);
683*4882a593Smuzhiyun 	ins = !!(chip->model.device_config & (CAPTURE_0_FROM_I2S_1 |
684*4882a593Smuzhiyun 					      CAPTURE_0_FROM_I2S_2));
685*4882a593Smuzhiyun 	if (outs | ins) {
686*4882a593Smuzhiyun 		err = snd_pcm_new(chip->card, "Multichannel",
687*4882a593Smuzhiyun 				  0, outs, ins, &pcm);
688*4882a593Smuzhiyun 		if (err < 0)
689*4882a593Smuzhiyun 			return err;
690*4882a593Smuzhiyun 		if (outs)
691*4882a593Smuzhiyun 			snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
692*4882a593Smuzhiyun 					&oxygen_multich_ops);
693*4882a593Smuzhiyun 		if (chip->model.device_config & CAPTURE_0_FROM_I2S_1)
694*4882a593Smuzhiyun 			snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
695*4882a593Smuzhiyun 					&oxygen_rec_a_ops);
696*4882a593Smuzhiyun 		else if (chip->model.device_config & CAPTURE_0_FROM_I2S_2)
697*4882a593Smuzhiyun 			snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
698*4882a593Smuzhiyun 					&oxygen_rec_b_ops);
699*4882a593Smuzhiyun 		pcm->private_data = chip;
700*4882a593Smuzhiyun 		strcpy(pcm->name, "Multichannel");
701*4882a593Smuzhiyun 		if (outs)
702*4882a593Smuzhiyun 			snd_pcm_set_managed_buffer(pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream,
703*4882a593Smuzhiyun 						   SNDRV_DMA_TYPE_DEV,
704*4882a593Smuzhiyun 						   &chip->pci->dev,
705*4882a593Smuzhiyun 						   DEFAULT_BUFFER_BYTES_MULTICH,
706*4882a593Smuzhiyun 						   BUFFER_BYTES_MAX_MULTICH);
707*4882a593Smuzhiyun 		if (ins)
708*4882a593Smuzhiyun 			snd_pcm_set_managed_buffer(pcm->streams[SNDRV_PCM_STREAM_CAPTURE].substream,
709*4882a593Smuzhiyun 						   SNDRV_DMA_TYPE_DEV,
710*4882a593Smuzhiyun 						   &chip->pci->dev,
711*4882a593Smuzhiyun 						   DEFAULT_BUFFER_BYTES,
712*4882a593Smuzhiyun 						   BUFFER_BYTES_MAX);
713*4882a593Smuzhiyun 	}
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	outs = !!(chip->model.device_config & PLAYBACK_1_TO_SPDIF);
716*4882a593Smuzhiyun 	ins = !!(chip->model.device_config & CAPTURE_1_FROM_SPDIF);
717*4882a593Smuzhiyun 	if (outs | ins) {
718*4882a593Smuzhiyun 		err = snd_pcm_new(chip->card, "Digital", 1, outs, ins, &pcm);
719*4882a593Smuzhiyun 		if (err < 0)
720*4882a593Smuzhiyun 			return err;
721*4882a593Smuzhiyun 		if (outs)
722*4882a593Smuzhiyun 			snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
723*4882a593Smuzhiyun 					&oxygen_spdif_ops);
724*4882a593Smuzhiyun 		if (ins)
725*4882a593Smuzhiyun 			snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
726*4882a593Smuzhiyun 					&oxygen_rec_c_ops);
727*4882a593Smuzhiyun 		pcm->private_data = chip;
728*4882a593Smuzhiyun 		strcpy(pcm->name, "Digital");
729*4882a593Smuzhiyun 		snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
730*4882a593Smuzhiyun 					       &chip->pci->dev,
731*4882a593Smuzhiyun 					       DEFAULT_BUFFER_BYTES,
732*4882a593Smuzhiyun 					       BUFFER_BYTES_MAX);
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	if (chip->has_ac97_1) {
736*4882a593Smuzhiyun 		outs = !!(chip->model.device_config & PLAYBACK_2_TO_AC97_1);
737*4882a593Smuzhiyun 		ins = !!(chip->model.device_config & CAPTURE_2_FROM_AC97_1);
738*4882a593Smuzhiyun 	} else {
739*4882a593Smuzhiyun 		outs = 0;
740*4882a593Smuzhiyun 		ins = !!(chip->model.device_config & CAPTURE_2_FROM_I2S_2);
741*4882a593Smuzhiyun 	}
742*4882a593Smuzhiyun 	if (outs | ins) {
743*4882a593Smuzhiyun 		err = snd_pcm_new(chip->card, outs ? "AC97" : "Analog2",
744*4882a593Smuzhiyun 				  2, outs, ins, &pcm);
745*4882a593Smuzhiyun 		if (err < 0)
746*4882a593Smuzhiyun 			return err;
747*4882a593Smuzhiyun 		if (outs) {
748*4882a593Smuzhiyun 			snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
749*4882a593Smuzhiyun 					&oxygen_ac97_ops);
750*4882a593Smuzhiyun 			oxygen_write8_masked(chip, OXYGEN_REC_ROUTING,
751*4882a593Smuzhiyun 					     OXYGEN_REC_B_ROUTE_AC97_1,
752*4882a593Smuzhiyun 					     OXYGEN_REC_B_ROUTE_MASK);
753*4882a593Smuzhiyun 		}
754*4882a593Smuzhiyun 		if (ins)
755*4882a593Smuzhiyun 			snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
756*4882a593Smuzhiyun 					&oxygen_rec_b_ops);
757*4882a593Smuzhiyun 		pcm->private_data = chip;
758*4882a593Smuzhiyun 		strcpy(pcm->name, outs ? "Front Panel" : "Analog 2");
759*4882a593Smuzhiyun 		snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
760*4882a593Smuzhiyun 					       &chip->pci->dev,
761*4882a593Smuzhiyun 					       DEFAULT_BUFFER_BYTES,
762*4882a593Smuzhiyun 					       BUFFER_BYTES_MAX);
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	ins = !!(chip->model.device_config & CAPTURE_3_FROM_I2S_3);
766*4882a593Smuzhiyun 	if (ins) {
767*4882a593Smuzhiyun 		err = snd_pcm_new(chip->card, "Analog3", 3, 0, ins, &pcm);
768*4882a593Smuzhiyun 		if (err < 0)
769*4882a593Smuzhiyun 			return err;
770*4882a593Smuzhiyun 		snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
771*4882a593Smuzhiyun 				&oxygen_rec_c_ops);
772*4882a593Smuzhiyun 		oxygen_write8_masked(chip, OXYGEN_REC_ROUTING,
773*4882a593Smuzhiyun 				     OXYGEN_REC_C_ROUTE_I2S_ADC_3,
774*4882a593Smuzhiyun 				     OXYGEN_REC_C_ROUTE_MASK);
775*4882a593Smuzhiyun 		pcm->private_data = chip;
776*4882a593Smuzhiyun 		strcpy(pcm->name, "Analog 3");
777*4882a593Smuzhiyun 		snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
778*4882a593Smuzhiyun 					       &chip->pci->dev,
779*4882a593Smuzhiyun 					       DEFAULT_BUFFER_BYTES,
780*4882a593Smuzhiyun 					       BUFFER_BYTES_MAX);
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 	return 0;
783*4882a593Smuzhiyun }
784