xref: /OK3568_Linux_fs/kernel/sound/pci/oxygen/oxygen_lib.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * C-Media CMI8788 driver - main driver module
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/mutex.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <sound/ac97_codec.h>
15*4882a593Smuzhiyun #include <sound/asoundef.h>
16*4882a593Smuzhiyun #include <sound/core.h>
17*4882a593Smuzhiyun #include <sound/info.h>
18*4882a593Smuzhiyun #include <sound/mpu401.h>
19*4882a593Smuzhiyun #include <sound/pcm.h>
20*4882a593Smuzhiyun #include "oxygen.h"
21*4882a593Smuzhiyun #include "cm9780.h"
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
24*4882a593Smuzhiyun MODULE_DESCRIPTION("C-Media CMI8788 helper library");
25*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define DRIVER "oxygen"
28*4882a593Smuzhiyun 
oxygen_uart_input_ready(struct oxygen * chip)29*4882a593Smuzhiyun static inline int oxygen_uart_input_ready(struct oxygen *chip)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	return !(oxygen_read8(chip, OXYGEN_MPU401 + 1) & MPU401_RX_EMPTY);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
oxygen_read_uart(struct oxygen * chip)34*4882a593Smuzhiyun static void oxygen_read_uart(struct oxygen *chip)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	if (unlikely(!oxygen_uart_input_ready(chip))) {
37*4882a593Smuzhiyun 		/* no data, but read it anyway to clear the interrupt */
38*4882a593Smuzhiyun 		oxygen_read8(chip, OXYGEN_MPU401);
39*4882a593Smuzhiyun 		return;
40*4882a593Smuzhiyun 	}
41*4882a593Smuzhiyun 	do {
42*4882a593Smuzhiyun 		u8 data = oxygen_read8(chip, OXYGEN_MPU401);
43*4882a593Smuzhiyun 		if (data == MPU401_ACK)
44*4882a593Smuzhiyun 			continue;
45*4882a593Smuzhiyun 		if (chip->uart_input_count >= ARRAY_SIZE(chip->uart_input))
46*4882a593Smuzhiyun 			chip->uart_input_count = 0;
47*4882a593Smuzhiyun 		chip->uart_input[chip->uart_input_count++] = data;
48*4882a593Smuzhiyun 	} while (oxygen_uart_input_ready(chip));
49*4882a593Smuzhiyun 	if (chip->model.uart_input)
50*4882a593Smuzhiyun 		chip->model.uart_input(chip);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
oxygen_interrupt(int dummy,void * dev_id)53*4882a593Smuzhiyun static irqreturn_t oxygen_interrupt(int dummy, void *dev_id)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct oxygen *chip = dev_id;
56*4882a593Smuzhiyun 	unsigned int status, clear, elapsed_streams, i;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	status = oxygen_read16(chip, OXYGEN_INTERRUPT_STATUS);
59*4882a593Smuzhiyun 	if (!status)
60*4882a593Smuzhiyun 		return IRQ_NONE;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	spin_lock(&chip->reg_lock);
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	clear = status & (OXYGEN_CHANNEL_A |
65*4882a593Smuzhiyun 			  OXYGEN_CHANNEL_B |
66*4882a593Smuzhiyun 			  OXYGEN_CHANNEL_C |
67*4882a593Smuzhiyun 			  OXYGEN_CHANNEL_SPDIF |
68*4882a593Smuzhiyun 			  OXYGEN_CHANNEL_MULTICH |
69*4882a593Smuzhiyun 			  OXYGEN_CHANNEL_AC97 |
70*4882a593Smuzhiyun 			  OXYGEN_INT_SPDIF_IN_DETECT |
71*4882a593Smuzhiyun 			  OXYGEN_INT_GPIO |
72*4882a593Smuzhiyun 			  OXYGEN_INT_AC97);
73*4882a593Smuzhiyun 	if (clear) {
74*4882a593Smuzhiyun 		if (clear & OXYGEN_INT_SPDIF_IN_DETECT)
75*4882a593Smuzhiyun 			chip->interrupt_mask &= ~OXYGEN_INT_SPDIF_IN_DETECT;
76*4882a593Smuzhiyun 		oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
77*4882a593Smuzhiyun 			       chip->interrupt_mask & ~clear);
78*4882a593Smuzhiyun 		oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
79*4882a593Smuzhiyun 			       chip->interrupt_mask);
80*4882a593Smuzhiyun 	}
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	elapsed_streams = status & chip->pcm_running;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	spin_unlock(&chip->reg_lock);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	for (i = 0; i < PCM_COUNT; ++i)
87*4882a593Smuzhiyun 		if ((elapsed_streams & (1 << i)) && chip->streams[i])
88*4882a593Smuzhiyun 			snd_pcm_period_elapsed(chip->streams[i]);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	if (status & OXYGEN_INT_SPDIF_IN_DETECT) {
91*4882a593Smuzhiyun 		spin_lock(&chip->reg_lock);
92*4882a593Smuzhiyun 		i = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
93*4882a593Smuzhiyun 		if (i & (OXYGEN_SPDIF_SENSE_INT | OXYGEN_SPDIF_LOCK_INT |
94*4882a593Smuzhiyun 			 OXYGEN_SPDIF_RATE_INT)) {
95*4882a593Smuzhiyun 			/* write the interrupt bit(s) to clear */
96*4882a593Smuzhiyun 			oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, i);
97*4882a593Smuzhiyun 			schedule_work(&chip->spdif_input_bits_work);
98*4882a593Smuzhiyun 		}
99*4882a593Smuzhiyun 		spin_unlock(&chip->reg_lock);
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (status & OXYGEN_INT_GPIO)
103*4882a593Smuzhiyun 		schedule_work(&chip->gpio_work);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	if (status & OXYGEN_INT_MIDI) {
106*4882a593Smuzhiyun 		if (chip->midi)
107*4882a593Smuzhiyun 			snd_mpu401_uart_interrupt(0, chip->midi->private_data);
108*4882a593Smuzhiyun 		else
109*4882a593Smuzhiyun 			oxygen_read_uart(chip);
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (status & OXYGEN_INT_AC97)
113*4882a593Smuzhiyun 		wake_up(&chip->ac97_waitqueue);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return IRQ_HANDLED;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
oxygen_spdif_input_bits_changed(struct work_struct * work)118*4882a593Smuzhiyun static void oxygen_spdif_input_bits_changed(struct work_struct *work)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct oxygen *chip = container_of(work, struct oxygen,
121*4882a593Smuzhiyun 					   spdif_input_bits_work);
122*4882a593Smuzhiyun 	u32 reg;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/*
125*4882a593Smuzhiyun 	 * This function gets called when there is new activity on the SPDIF
126*4882a593Smuzhiyun 	 * input, or when we lose lock on the input signal, or when the rate
127*4882a593Smuzhiyun 	 * changes.
128*4882a593Smuzhiyun 	 */
129*4882a593Smuzhiyun 	msleep(1);
130*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
131*4882a593Smuzhiyun 	reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
132*4882a593Smuzhiyun 	if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
133*4882a593Smuzhiyun 		    OXYGEN_SPDIF_LOCK_STATUS))
134*4882a593Smuzhiyun 	    == OXYGEN_SPDIF_SENSE_STATUS) {
135*4882a593Smuzhiyun 		/*
136*4882a593Smuzhiyun 		 * If we detect activity on the SPDIF input but cannot lock to
137*4882a593Smuzhiyun 		 * a signal, the clock bit is likely to be wrong.
138*4882a593Smuzhiyun 		 */
139*4882a593Smuzhiyun 		reg ^= OXYGEN_SPDIF_IN_CLOCK_MASK;
140*4882a593Smuzhiyun 		oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
141*4882a593Smuzhiyun 		spin_unlock_irq(&chip->reg_lock);
142*4882a593Smuzhiyun 		msleep(1);
143*4882a593Smuzhiyun 		spin_lock_irq(&chip->reg_lock);
144*4882a593Smuzhiyun 		reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
145*4882a593Smuzhiyun 		if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
146*4882a593Smuzhiyun 			    OXYGEN_SPDIF_LOCK_STATUS))
147*4882a593Smuzhiyun 		    == OXYGEN_SPDIF_SENSE_STATUS) {
148*4882a593Smuzhiyun 			/* nothing detected with either clock; give up */
149*4882a593Smuzhiyun 			if ((reg & OXYGEN_SPDIF_IN_CLOCK_MASK)
150*4882a593Smuzhiyun 			    == OXYGEN_SPDIF_IN_CLOCK_192) {
151*4882a593Smuzhiyun 				/*
152*4882a593Smuzhiyun 				 * Reset clock to <= 96 kHz because this is
153*4882a593Smuzhiyun 				 * more likely to be received next time.
154*4882a593Smuzhiyun 				 */
155*4882a593Smuzhiyun 				reg &= ~OXYGEN_SPDIF_IN_CLOCK_MASK;
156*4882a593Smuzhiyun 				reg |= OXYGEN_SPDIF_IN_CLOCK_96;
157*4882a593Smuzhiyun 				oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
158*4882a593Smuzhiyun 			}
159*4882a593Smuzhiyun 		}
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	if (chip->controls[CONTROL_SPDIF_INPUT_BITS]) {
164*4882a593Smuzhiyun 		spin_lock_irq(&chip->reg_lock);
165*4882a593Smuzhiyun 		chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
166*4882a593Smuzhiyun 		oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
167*4882a593Smuzhiyun 			       chip->interrupt_mask);
168*4882a593Smuzhiyun 		spin_unlock_irq(&chip->reg_lock);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 		/*
171*4882a593Smuzhiyun 		 * We don't actually know that any channel status bits have
172*4882a593Smuzhiyun 		 * changed, but let's send a notification just to be sure.
173*4882a593Smuzhiyun 		 */
174*4882a593Smuzhiyun 		snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
175*4882a593Smuzhiyun 			       &chip->controls[CONTROL_SPDIF_INPUT_BITS]->id);
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
oxygen_gpio_changed(struct work_struct * work)179*4882a593Smuzhiyun static void oxygen_gpio_changed(struct work_struct *work)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	struct oxygen *chip = container_of(work, struct oxygen, gpio_work);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (chip->model.gpio_changed)
184*4882a593Smuzhiyun 		chip->model.gpio_changed(chip);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
oxygen_proc_read(struct snd_info_entry * entry,struct snd_info_buffer * buffer)187*4882a593Smuzhiyun static void oxygen_proc_read(struct snd_info_entry *entry,
188*4882a593Smuzhiyun 			     struct snd_info_buffer *buffer)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct oxygen *chip = entry->private_data;
191*4882a593Smuzhiyun 	int i, j;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	switch (oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_PACKAGE_ID_MASK) {
194*4882a593Smuzhiyun 	case OXYGEN_PACKAGE_ID_8786: i = '6'; break;
195*4882a593Smuzhiyun 	case OXYGEN_PACKAGE_ID_8787: i = '7'; break;
196*4882a593Smuzhiyun 	case OXYGEN_PACKAGE_ID_8788: i = '8'; break;
197*4882a593Smuzhiyun 	default:                     i = '?'; break;
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 	snd_iprintf(buffer, "CMI878%c:\n", i);
200*4882a593Smuzhiyun 	for (i = 0; i < OXYGEN_IO_SIZE; i += 0x10) {
201*4882a593Smuzhiyun 		snd_iprintf(buffer, "%02x:", i);
202*4882a593Smuzhiyun 		for (j = 0; j < 0x10; ++j)
203*4882a593Smuzhiyun 			snd_iprintf(buffer, " %02x", oxygen_read8(chip, i + j));
204*4882a593Smuzhiyun 		snd_iprintf(buffer, "\n");
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 	if (mutex_lock_interruptible(&chip->mutex) < 0)
207*4882a593Smuzhiyun 		return;
208*4882a593Smuzhiyun 	if (chip->has_ac97_0) {
209*4882a593Smuzhiyun 		snd_iprintf(buffer, "\nAC97:\n");
210*4882a593Smuzhiyun 		for (i = 0; i < 0x80; i += 0x10) {
211*4882a593Smuzhiyun 			snd_iprintf(buffer, "%02x:", i);
212*4882a593Smuzhiyun 			for (j = 0; j < 0x10; j += 2)
213*4882a593Smuzhiyun 				snd_iprintf(buffer, " %04x",
214*4882a593Smuzhiyun 					    oxygen_read_ac97(chip, 0, i + j));
215*4882a593Smuzhiyun 			snd_iprintf(buffer, "\n");
216*4882a593Smuzhiyun 		}
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 	if (chip->has_ac97_1) {
219*4882a593Smuzhiyun 		snd_iprintf(buffer, "\nAC97 2:\n");
220*4882a593Smuzhiyun 		for (i = 0; i < 0x80; i += 0x10) {
221*4882a593Smuzhiyun 			snd_iprintf(buffer, "%02x:", i);
222*4882a593Smuzhiyun 			for (j = 0; j < 0x10; j += 2)
223*4882a593Smuzhiyun 				snd_iprintf(buffer, " %04x",
224*4882a593Smuzhiyun 					    oxygen_read_ac97(chip, 1, i + j));
225*4882a593Smuzhiyun 			snd_iprintf(buffer, "\n");
226*4882a593Smuzhiyun 		}
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 	mutex_unlock(&chip->mutex);
229*4882a593Smuzhiyun 	if (chip->model.dump_registers)
230*4882a593Smuzhiyun 		chip->model.dump_registers(chip, buffer);
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
oxygen_proc_init(struct oxygen * chip)233*4882a593Smuzhiyun static void oxygen_proc_init(struct oxygen *chip)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	snd_card_ro_proc_new(chip->card, "oxygen", chip, oxygen_proc_read);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun static const struct pci_device_id *
oxygen_search_pci_id(struct oxygen * chip,const struct pci_device_id ids[])239*4882a593Smuzhiyun oxygen_search_pci_id(struct oxygen *chip, const struct pci_device_id ids[])
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	u16 subdevice;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/*
244*4882a593Smuzhiyun 	 * Make sure the EEPROM pins are available, i.e., not used for SPI.
245*4882a593Smuzhiyun 	 * (This function is called before we initialize or use SPI.)
246*4882a593Smuzhiyun 	 */
247*4882a593Smuzhiyun 	oxygen_clear_bits8(chip, OXYGEN_FUNCTION,
248*4882a593Smuzhiyun 			   OXYGEN_FUNCTION_ENABLE_SPI_4_5);
249*4882a593Smuzhiyun 	/*
250*4882a593Smuzhiyun 	 * Read the subsystem device ID directly from the EEPROM, because the
251*4882a593Smuzhiyun 	 * chip didn't if the first EEPROM word was overwritten.
252*4882a593Smuzhiyun 	 */
253*4882a593Smuzhiyun 	subdevice = oxygen_read_eeprom(chip, 2);
254*4882a593Smuzhiyun 	/* use default ID if EEPROM is missing */
255*4882a593Smuzhiyun 	if (subdevice == 0xffff && oxygen_read_eeprom(chip, 1) == 0xffff)
256*4882a593Smuzhiyun 		subdevice = 0x8788;
257*4882a593Smuzhiyun 	/*
258*4882a593Smuzhiyun 	 * We use only the subsystem device ID for searching because it is
259*4882a593Smuzhiyun 	 * unique even without the subsystem vendor ID, which may have been
260*4882a593Smuzhiyun 	 * overwritten in the EEPROM.
261*4882a593Smuzhiyun 	 */
262*4882a593Smuzhiyun 	for (; ids->vendor; ++ids)
263*4882a593Smuzhiyun 		if (ids->subdevice == subdevice &&
264*4882a593Smuzhiyun 		    ids->driver_data != BROKEN_EEPROM_DRIVER_DATA)
265*4882a593Smuzhiyun 			return ids;
266*4882a593Smuzhiyun 	return NULL;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
oxygen_restore_eeprom(struct oxygen * chip,const struct pci_device_id * id)269*4882a593Smuzhiyun static void oxygen_restore_eeprom(struct oxygen *chip,
270*4882a593Smuzhiyun 				  const struct pci_device_id *id)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	u16 eeprom_id;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	eeprom_id = oxygen_read_eeprom(chip, 0);
275*4882a593Smuzhiyun 	if (eeprom_id != OXYGEN_EEPROM_ID &&
276*4882a593Smuzhiyun 	    (eeprom_id != 0xffff || id->subdevice != 0x8788)) {
277*4882a593Smuzhiyun 		/*
278*4882a593Smuzhiyun 		 * This function gets called only when a known card model has
279*4882a593Smuzhiyun 		 * been detected, i.e., we know there is a valid subsystem
280*4882a593Smuzhiyun 		 * product ID at index 2 in the EEPROM.  Therefore, we have
281*4882a593Smuzhiyun 		 * been able to deduce the correct subsystem vendor ID, and
282*4882a593Smuzhiyun 		 * this is enough information to restore the original EEPROM
283*4882a593Smuzhiyun 		 * contents.
284*4882a593Smuzhiyun 		 */
285*4882a593Smuzhiyun 		oxygen_write_eeprom(chip, 1, id->subvendor);
286*4882a593Smuzhiyun 		oxygen_write_eeprom(chip, 0, OXYGEN_EEPROM_ID);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 		oxygen_set_bits8(chip, OXYGEN_MISC,
289*4882a593Smuzhiyun 				 OXYGEN_MISC_WRITE_PCI_SUBID);
290*4882a593Smuzhiyun 		pci_write_config_word(chip->pci, PCI_SUBSYSTEM_VENDOR_ID,
291*4882a593Smuzhiyun 				      id->subvendor);
292*4882a593Smuzhiyun 		pci_write_config_word(chip->pci, PCI_SUBSYSTEM_ID,
293*4882a593Smuzhiyun 				      id->subdevice);
294*4882a593Smuzhiyun 		oxygen_clear_bits8(chip, OXYGEN_MISC,
295*4882a593Smuzhiyun 				   OXYGEN_MISC_WRITE_PCI_SUBID);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 		dev_info(chip->card->dev, "EEPROM ID restored\n");
298*4882a593Smuzhiyun 	}
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
configure_pcie_bridge(struct pci_dev * pci)301*4882a593Smuzhiyun static void configure_pcie_bridge(struct pci_dev *pci)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun 	enum { PEX811X, PI7C9X110, XIO2001 };
304*4882a593Smuzhiyun 	static const struct pci_device_id bridge_ids[] = {
305*4882a593Smuzhiyun 		{ PCI_VDEVICE(PLX, 0x8111), .driver_data = PEX811X },
306*4882a593Smuzhiyun 		{ PCI_VDEVICE(PLX, 0x8112), .driver_data = PEX811X },
307*4882a593Smuzhiyun 		{ PCI_DEVICE(0x12d8, 0xe110), .driver_data = PI7C9X110 },
308*4882a593Smuzhiyun 		{ PCI_VDEVICE(TI, 0x8240), .driver_data = XIO2001 },
309*4882a593Smuzhiyun 		{ }
310*4882a593Smuzhiyun 	};
311*4882a593Smuzhiyun 	struct pci_dev *bridge;
312*4882a593Smuzhiyun 	const struct pci_device_id *id;
313*4882a593Smuzhiyun 	u32 tmp;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (!pci->bus || !pci->bus->self)
316*4882a593Smuzhiyun 		return;
317*4882a593Smuzhiyun 	bridge = pci->bus->self;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	id = pci_match_id(bridge_ids, bridge);
320*4882a593Smuzhiyun 	if (!id)
321*4882a593Smuzhiyun 		return;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	switch (id->driver_data) {
324*4882a593Smuzhiyun 	case PEX811X:	/* PLX PEX8111/PEX8112 PCIe/PCI bridge */
325*4882a593Smuzhiyun 		pci_read_config_dword(bridge, 0x48, &tmp);
326*4882a593Smuzhiyun 		tmp |= 1;	/* enable blind prefetching */
327*4882a593Smuzhiyun 		tmp |= 1 << 11;	/* enable beacon generation */
328*4882a593Smuzhiyun 		pci_write_config_dword(bridge, 0x48, tmp);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		pci_write_config_dword(bridge, 0x84, 0x0c);
331*4882a593Smuzhiyun 		pci_read_config_dword(bridge, 0x88, &tmp);
332*4882a593Smuzhiyun 		tmp &= ~(7 << 27);
333*4882a593Smuzhiyun 		tmp |= 2 << 27;	/* set prefetch size to 128 bytes */
334*4882a593Smuzhiyun 		pci_write_config_dword(bridge, 0x88, tmp);
335*4882a593Smuzhiyun 		break;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	case PI7C9X110:	/* Pericom PI7C9X110 PCIe/PCI bridge */
338*4882a593Smuzhiyun 		pci_read_config_dword(bridge, 0x40, &tmp);
339*4882a593Smuzhiyun 		tmp |= 1;	/* park the PCI arbiter to the sound chip */
340*4882a593Smuzhiyun 		pci_write_config_dword(bridge, 0x40, tmp);
341*4882a593Smuzhiyun 		break;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	case XIO2001: /* Texas Instruments XIO2001 PCIe/PCI bridge */
344*4882a593Smuzhiyun 		pci_read_config_dword(bridge, 0xe8, &tmp);
345*4882a593Smuzhiyun 		tmp &= ~0xf;	/* request length limit: 64 bytes */
346*4882a593Smuzhiyun 		tmp &= ~(0xf << 8);
347*4882a593Smuzhiyun 		tmp |= 1 << 8;	/* request count limit: one buffer */
348*4882a593Smuzhiyun 		pci_write_config_dword(bridge, 0xe8, tmp);
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 	}
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
oxygen_init(struct oxygen * chip)353*4882a593Smuzhiyun static void oxygen_init(struct oxygen *chip)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun 	unsigned int i;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	chip->dac_routing = 1;
358*4882a593Smuzhiyun 	for (i = 0; i < 8; ++i)
359*4882a593Smuzhiyun 		chip->dac_volume[i] = chip->model.dac_volume_min;
360*4882a593Smuzhiyun 	chip->dac_mute = 1;
361*4882a593Smuzhiyun 	chip->spdif_playback_enable = 0;
362*4882a593Smuzhiyun 	chip->spdif_bits = OXYGEN_SPDIF_C | OXYGEN_SPDIF_ORIGINAL |
363*4882a593Smuzhiyun 		(IEC958_AES1_CON_PCM_CODER << OXYGEN_SPDIF_CATEGORY_SHIFT);
364*4882a593Smuzhiyun 	chip->spdif_pcm_bits = chip->spdif_bits;
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if (!(oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_REVISION_2))
367*4882a593Smuzhiyun 		oxygen_set_bits8(chip, OXYGEN_MISC,
368*4882a593Smuzhiyun 				 OXYGEN_MISC_PCI_MEM_W_1_CLOCK);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	i = oxygen_read16(chip, OXYGEN_AC97_CONTROL);
371*4882a593Smuzhiyun 	chip->has_ac97_0 = (i & OXYGEN_AC97_CODEC_0) != 0;
372*4882a593Smuzhiyun 	chip->has_ac97_1 = (i & OXYGEN_AC97_CODEC_1) != 0;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	oxygen_write8_masked(chip, OXYGEN_FUNCTION,
375*4882a593Smuzhiyun 			     OXYGEN_FUNCTION_RESET_CODEC |
376*4882a593Smuzhiyun 			     chip->model.function_flags,
377*4882a593Smuzhiyun 			     OXYGEN_FUNCTION_RESET_CODEC |
378*4882a593Smuzhiyun 			     OXYGEN_FUNCTION_2WIRE_SPI_MASK |
379*4882a593Smuzhiyun 			     OXYGEN_FUNCTION_ENABLE_SPI_4_5);
380*4882a593Smuzhiyun 	oxygen_write8(chip, OXYGEN_DMA_STATUS, 0);
381*4882a593Smuzhiyun 	oxygen_write8(chip, OXYGEN_DMA_PAUSE, 0);
382*4882a593Smuzhiyun 	oxygen_write8(chip, OXYGEN_PLAY_CHANNELS,
383*4882a593Smuzhiyun 		      OXYGEN_PLAY_CHANNELS_2 |
384*4882a593Smuzhiyun 		      OXYGEN_DMA_A_BURST_8 |
385*4882a593Smuzhiyun 		      OXYGEN_DMA_MULTICH_BURST_8);
386*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
387*4882a593Smuzhiyun 	oxygen_write8_masked(chip, OXYGEN_MISC,
388*4882a593Smuzhiyun 			     chip->model.misc_flags,
389*4882a593Smuzhiyun 			     OXYGEN_MISC_WRITE_PCI_SUBID |
390*4882a593Smuzhiyun 			     OXYGEN_MISC_REC_C_FROM_SPDIF |
391*4882a593Smuzhiyun 			     OXYGEN_MISC_REC_B_FROM_AC97 |
392*4882a593Smuzhiyun 			     OXYGEN_MISC_REC_A_FROM_MULTICH |
393*4882a593Smuzhiyun 			     OXYGEN_MISC_MIDI);
394*4882a593Smuzhiyun 	oxygen_write8(chip, OXYGEN_REC_FORMAT,
395*4882a593Smuzhiyun 		      (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_A_SHIFT) |
396*4882a593Smuzhiyun 		      (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_B_SHIFT) |
397*4882a593Smuzhiyun 		      (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_C_SHIFT));
398*4882a593Smuzhiyun 	oxygen_write8(chip, OXYGEN_PLAY_FORMAT,
399*4882a593Smuzhiyun 		      (OXYGEN_FORMAT_16 << OXYGEN_SPDIF_FORMAT_SHIFT) |
400*4882a593Smuzhiyun 		      (OXYGEN_FORMAT_16 << OXYGEN_MULTICH_FORMAT_SHIFT));
401*4882a593Smuzhiyun 	oxygen_write8(chip, OXYGEN_REC_CHANNELS, OXYGEN_REC_CHANNELS_2_2_2);
402*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_I2S_MULTICH_FORMAT,
403*4882a593Smuzhiyun 		       OXYGEN_RATE_48000 |
404*4882a593Smuzhiyun 		       chip->model.dac_i2s_format |
405*4882a593Smuzhiyun 		       OXYGEN_I2S_MCLK(chip->model.dac_mclks) |
406*4882a593Smuzhiyun 		       OXYGEN_I2S_BITS_16 |
407*4882a593Smuzhiyun 		       OXYGEN_I2S_MASTER |
408*4882a593Smuzhiyun 		       OXYGEN_I2S_BCLK_64);
409*4882a593Smuzhiyun 	if (chip->model.device_config & CAPTURE_0_FROM_I2S_1)
410*4882a593Smuzhiyun 		oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
411*4882a593Smuzhiyun 			       OXYGEN_RATE_48000 |
412*4882a593Smuzhiyun 			       chip->model.adc_i2s_format |
413*4882a593Smuzhiyun 			       OXYGEN_I2S_MCLK(chip->model.adc_mclks) |
414*4882a593Smuzhiyun 			       OXYGEN_I2S_BITS_16 |
415*4882a593Smuzhiyun 			       OXYGEN_I2S_MASTER |
416*4882a593Smuzhiyun 			       OXYGEN_I2S_BCLK_64);
417*4882a593Smuzhiyun 	else
418*4882a593Smuzhiyun 		oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
419*4882a593Smuzhiyun 			       OXYGEN_I2S_MASTER |
420*4882a593Smuzhiyun 			       OXYGEN_I2S_MUTE_MCLK);
421*4882a593Smuzhiyun 	if (chip->model.device_config & (CAPTURE_0_FROM_I2S_2 |
422*4882a593Smuzhiyun 					 CAPTURE_2_FROM_I2S_2))
423*4882a593Smuzhiyun 		oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
424*4882a593Smuzhiyun 			       OXYGEN_RATE_48000 |
425*4882a593Smuzhiyun 			       chip->model.adc_i2s_format |
426*4882a593Smuzhiyun 			       OXYGEN_I2S_MCLK(chip->model.adc_mclks) |
427*4882a593Smuzhiyun 			       OXYGEN_I2S_BITS_16 |
428*4882a593Smuzhiyun 			       OXYGEN_I2S_MASTER |
429*4882a593Smuzhiyun 			       OXYGEN_I2S_BCLK_64);
430*4882a593Smuzhiyun 	else
431*4882a593Smuzhiyun 		oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
432*4882a593Smuzhiyun 			       OXYGEN_I2S_MASTER |
433*4882a593Smuzhiyun 			       OXYGEN_I2S_MUTE_MCLK);
434*4882a593Smuzhiyun 	if (chip->model.device_config & CAPTURE_3_FROM_I2S_3)
435*4882a593Smuzhiyun 		oxygen_write16(chip, OXYGEN_I2S_C_FORMAT,
436*4882a593Smuzhiyun 			       OXYGEN_RATE_48000 |
437*4882a593Smuzhiyun 			       chip->model.adc_i2s_format |
438*4882a593Smuzhiyun 			       OXYGEN_I2S_MCLK(chip->model.adc_mclks) |
439*4882a593Smuzhiyun 			       OXYGEN_I2S_BITS_16 |
440*4882a593Smuzhiyun 			       OXYGEN_I2S_MASTER |
441*4882a593Smuzhiyun 			       OXYGEN_I2S_BCLK_64);
442*4882a593Smuzhiyun 	else
443*4882a593Smuzhiyun 		oxygen_write16(chip, OXYGEN_I2S_C_FORMAT,
444*4882a593Smuzhiyun 			       OXYGEN_I2S_MASTER |
445*4882a593Smuzhiyun 			       OXYGEN_I2S_MUTE_MCLK);
446*4882a593Smuzhiyun 	oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
447*4882a593Smuzhiyun 			    OXYGEN_SPDIF_OUT_ENABLE |
448*4882a593Smuzhiyun 			    OXYGEN_SPDIF_LOOPBACK);
449*4882a593Smuzhiyun 	if (chip->model.device_config & CAPTURE_1_FROM_SPDIF)
450*4882a593Smuzhiyun 		oxygen_write32_masked(chip, OXYGEN_SPDIF_CONTROL,
451*4882a593Smuzhiyun 				      OXYGEN_SPDIF_SENSE_MASK |
452*4882a593Smuzhiyun 				      OXYGEN_SPDIF_LOCK_MASK |
453*4882a593Smuzhiyun 				      OXYGEN_SPDIF_RATE_MASK |
454*4882a593Smuzhiyun 				      OXYGEN_SPDIF_LOCK_PAR |
455*4882a593Smuzhiyun 				      OXYGEN_SPDIF_IN_CLOCK_96,
456*4882a593Smuzhiyun 				      OXYGEN_SPDIF_SENSE_MASK |
457*4882a593Smuzhiyun 				      OXYGEN_SPDIF_LOCK_MASK |
458*4882a593Smuzhiyun 				      OXYGEN_SPDIF_RATE_MASK |
459*4882a593Smuzhiyun 				      OXYGEN_SPDIF_SENSE_PAR |
460*4882a593Smuzhiyun 				      OXYGEN_SPDIF_LOCK_PAR |
461*4882a593Smuzhiyun 				      OXYGEN_SPDIF_IN_CLOCK_MASK);
462*4882a593Smuzhiyun 	else
463*4882a593Smuzhiyun 		oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
464*4882a593Smuzhiyun 				    OXYGEN_SPDIF_SENSE_MASK |
465*4882a593Smuzhiyun 				    OXYGEN_SPDIF_LOCK_MASK |
466*4882a593Smuzhiyun 				    OXYGEN_SPDIF_RATE_MASK);
467*4882a593Smuzhiyun 	oxygen_write32(chip, OXYGEN_SPDIF_OUTPUT_BITS, chip->spdif_bits);
468*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_2WIRE_BUS_STATUS,
469*4882a593Smuzhiyun 		       OXYGEN_2WIRE_LENGTH_8 |
470*4882a593Smuzhiyun 		       OXYGEN_2WIRE_INTERRUPT_MASK |
471*4882a593Smuzhiyun 		       OXYGEN_2WIRE_SPEED_STANDARD);
472*4882a593Smuzhiyun 	oxygen_clear_bits8(chip, OXYGEN_MPU401_CONTROL, OXYGEN_MPU401_LOOPBACK);
473*4882a593Smuzhiyun 	oxygen_write8(chip, OXYGEN_GPI_INTERRUPT_MASK, 0);
474*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_GPIO_INTERRUPT_MASK, 0);
475*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_PLAY_ROUTING,
476*4882a593Smuzhiyun 		       OXYGEN_PLAY_MULTICH_I2S_DAC |
477*4882a593Smuzhiyun 		       OXYGEN_PLAY_SPDIF_SPDIF |
478*4882a593Smuzhiyun 		       (0 << OXYGEN_PLAY_DAC0_SOURCE_SHIFT) |
479*4882a593Smuzhiyun 		       (1 << OXYGEN_PLAY_DAC1_SOURCE_SHIFT) |
480*4882a593Smuzhiyun 		       (2 << OXYGEN_PLAY_DAC2_SOURCE_SHIFT) |
481*4882a593Smuzhiyun 		       (3 << OXYGEN_PLAY_DAC3_SOURCE_SHIFT));
482*4882a593Smuzhiyun 	oxygen_write8(chip, OXYGEN_REC_ROUTING,
483*4882a593Smuzhiyun 		      OXYGEN_REC_A_ROUTE_I2S_ADC_1 |
484*4882a593Smuzhiyun 		      OXYGEN_REC_B_ROUTE_I2S_ADC_2 |
485*4882a593Smuzhiyun 		      OXYGEN_REC_C_ROUTE_SPDIF);
486*4882a593Smuzhiyun 	oxygen_write8(chip, OXYGEN_ADC_MONITOR, 0);
487*4882a593Smuzhiyun 	oxygen_write8(chip, OXYGEN_A_MONITOR_ROUTING,
488*4882a593Smuzhiyun 		      (0 << OXYGEN_A_MONITOR_ROUTE_0_SHIFT) |
489*4882a593Smuzhiyun 		      (1 << OXYGEN_A_MONITOR_ROUTE_1_SHIFT) |
490*4882a593Smuzhiyun 		      (2 << OXYGEN_A_MONITOR_ROUTE_2_SHIFT) |
491*4882a593Smuzhiyun 		      (3 << OXYGEN_A_MONITOR_ROUTE_3_SHIFT));
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	if (chip->has_ac97_0 | chip->has_ac97_1)
494*4882a593Smuzhiyun 		oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK,
495*4882a593Smuzhiyun 			      OXYGEN_AC97_INT_READ_DONE |
496*4882a593Smuzhiyun 			      OXYGEN_AC97_INT_WRITE_DONE);
497*4882a593Smuzhiyun 	else
498*4882a593Smuzhiyun 		oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK, 0);
499*4882a593Smuzhiyun 	oxygen_write32(chip, OXYGEN_AC97_OUT_CONFIG, 0);
500*4882a593Smuzhiyun 	oxygen_write32(chip, OXYGEN_AC97_IN_CONFIG, 0);
501*4882a593Smuzhiyun 	if (!(chip->has_ac97_0 | chip->has_ac97_1))
502*4882a593Smuzhiyun 		oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
503*4882a593Smuzhiyun 				  OXYGEN_AC97_CLOCK_DISABLE);
504*4882a593Smuzhiyun 	if (!chip->has_ac97_0) {
505*4882a593Smuzhiyun 		oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
506*4882a593Smuzhiyun 				  OXYGEN_AC97_NO_CODEC_0);
507*4882a593Smuzhiyun 	} else {
508*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_RESET, 0);
509*4882a593Smuzhiyun 		msleep(1);
510*4882a593Smuzhiyun 		oxygen_ac97_set_bits(chip, 0, CM9780_GPIO_SETUP,
511*4882a593Smuzhiyun 				     CM9780_GPIO0IO | CM9780_GPIO1IO);
512*4882a593Smuzhiyun 		oxygen_ac97_set_bits(chip, 0, CM9780_MIXER,
513*4882a593Smuzhiyun 				     CM9780_BSTSEL | CM9780_STRO_MIC |
514*4882a593Smuzhiyun 				     CM9780_MIX2FR | CM9780_PCBSW);
515*4882a593Smuzhiyun 		oxygen_ac97_set_bits(chip, 0, CM9780_JACK,
516*4882a593Smuzhiyun 				     CM9780_RSOE | CM9780_CBOE |
517*4882a593Smuzhiyun 				     CM9780_SSOE | CM9780_FROE |
518*4882a593Smuzhiyun 				     CM9780_MIC2MIC | CM9780_LI2LI);
519*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_MASTER, 0x0000);
520*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_PC_BEEP, 0x8000);
521*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_MIC, 0x8808);
522*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_LINE, 0x0808);
523*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_CD, 0x8808);
524*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_VIDEO, 0x8808);
525*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_AUX, 0x8808);
526*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_REC_GAIN, 0x8000);
527*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_CENTER_LFE_MASTER, 0x8080);
528*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 0, AC97_SURROUND_MASTER, 0x8080);
529*4882a593Smuzhiyun 		oxygen_ac97_clear_bits(chip, 0, CM9780_GPIO_STATUS,
530*4882a593Smuzhiyun 				       CM9780_GPO0);
531*4882a593Smuzhiyun 		/* power down unused ADCs and DACs */
532*4882a593Smuzhiyun 		oxygen_ac97_set_bits(chip, 0, AC97_POWERDOWN,
533*4882a593Smuzhiyun 				     AC97_PD_PR0 | AC97_PD_PR1);
534*4882a593Smuzhiyun 		oxygen_ac97_set_bits(chip, 0, AC97_EXTENDED_STATUS,
535*4882a593Smuzhiyun 				     AC97_EA_PRI | AC97_EA_PRJ | AC97_EA_PRK);
536*4882a593Smuzhiyun 	}
537*4882a593Smuzhiyun 	if (chip->has_ac97_1) {
538*4882a593Smuzhiyun 		oxygen_set_bits32(chip, OXYGEN_AC97_OUT_CONFIG,
539*4882a593Smuzhiyun 				  OXYGEN_AC97_CODEC1_SLOT3 |
540*4882a593Smuzhiyun 				  OXYGEN_AC97_CODEC1_SLOT4);
541*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_RESET, 0);
542*4882a593Smuzhiyun 		msleep(1);
543*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_MASTER, 0x0000);
544*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_HEADPHONE, 0x8000);
545*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_PC_BEEP, 0x8000);
546*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_MIC, 0x8808);
547*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_LINE, 0x8808);
548*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_CD, 0x8808);
549*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_VIDEO, 0x8808);
550*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_AUX, 0x8808);
551*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_PCM, 0x0808);
552*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_REC_SEL, 0x0000);
553*4882a593Smuzhiyun 		oxygen_write_ac97(chip, 1, AC97_REC_GAIN, 0x0000);
554*4882a593Smuzhiyun 		oxygen_ac97_set_bits(chip, 1, 0x6a, 0x0040);
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun 
oxygen_shutdown(struct oxygen * chip)558*4882a593Smuzhiyun static void oxygen_shutdown(struct oxygen *chip)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
561*4882a593Smuzhiyun 	chip->interrupt_mask = 0;
562*4882a593Smuzhiyun 	chip->pcm_running = 0;
563*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
564*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
565*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun 
oxygen_card_free(struct snd_card * card)568*4882a593Smuzhiyun static void oxygen_card_free(struct snd_card *card)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun 	struct oxygen *chip = card->private_data;
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	oxygen_shutdown(chip);
573*4882a593Smuzhiyun 	if (chip->irq >= 0)
574*4882a593Smuzhiyun 		free_irq(chip->irq, chip);
575*4882a593Smuzhiyun 	flush_work(&chip->spdif_input_bits_work);
576*4882a593Smuzhiyun 	flush_work(&chip->gpio_work);
577*4882a593Smuzhiyun 	chip->model.cleanup(chip);
578*4882a593Smuzhiyun 	kfree(chip->model_data);
579*4882a593Smuzhiyun 	mutex_destroy(&chip->mutex);
580*4882a593Smuzhiyun 	pci_release_regions(chip->pci);
581*4882a593Smuzhiyun 	pci_disable_device(chip->pci);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
oxygen_pci_probe(struct pci_dev * pci,int index,char * id,struct module * owner,const struct pci_device_id * ids,int (* get_model)(struct oxygen * chip,const struct pci_device_id * id))584*4882a593Smuzhiyun int oxygen_pci_probe(struct pci_dev *pci, int index, char *id,
585*4882a593Smuzhiyun 		     struct module *owner,
586*4882a593Smuzhiyun 		     const struct pci_device_id *ids,
587*4882a593Smuzhiyun 		     int (*get_model)(struct oxygen *chip,
588*4882a593Smuzhiyun 				      const struct pci_device_id *id
589*4882a593Smuzhiyun 				     )
590*4882a593Smuzhiyun 		    )
591*4882a593Smuzhiyun {
592*4882a593Smuzhiyun 	struct snd_card *card;
593*4882a593Smuzhiyun 	struct oxygen *chip;
594*4882a593Smuzhiyun 	const struct pci_device_id *pci_id;
595*4882a593Smuzhiyun 	int err;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	err = snd_card_new(&pci->dev, index, id, owner,
598*4882a593Smuzhiyun 			   sizeof(*chip), &card);
599*4882a593Smuzhiyun 	if (err < 0)
600*4882a593Smuzhiyun 		return err;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	chip = card->private_data;
603*4882a593Smuzhiyun 	chip->card = card;
604*4882a593Smuzhiyun 	chip->pci = pci;
605*4882a593Smuzhiyun 	chip->irq = -1;
606*4882a593Smuzhiyun 	spin_lock_init(&chip->reg_lock);
607*4882a593Smuzhiyun 	mutex_init(&chip->mutex);
608*4882a593Smuzhiyun 	INIT_WORK(&chip->spdif_input_bits_work,
609*4882a593Smuzhiyun 		  oxygen_spdif_input_bits_changed);
610*4882a593Smuzhiyun 	INIT_WORK(&chip->gpio_work, oxygen_gpio_changed);
611*4882a593Smuzhiyun 	init_waitqueue_head(&chip->ac97_waitqueue);
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	err = pci_enable_device(pci);
614*4882a593Smuzhiyun 	if (err < 0)
615*4882a593Smuzhiyun 		goto err_card;
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	err = pci_request_regions(pci, DRIVER);
618*4882a593Smuzhiyun 	if (err < 0) {
619*4882a593Smuzhiyun 		dev_err(card->dev, "cannot reserve PCI resources\n");
620*4882a593Smuzhiyun 		goto err_pci_enable;
621*4882a593Smuzhiyun 	}
622*4882a593Smuzhiyun 
623*4882a593Smuzhiyun 	if (!(pci_resource_flags(pci, 0) & IORESOURCE_IO) ||
624*4882a593Smuzhiyun 	    pci_resource_len(pci, 0) < OXYGEN_IO_SIZE) {
625*4882a593Smuzhiyun 		dev_err(card->dev, "invalid PCI I/O range\n");
626*4882a593Smuzhiyun 		err = -ENXIO;
627*4882a593Smuzhiyun 		goto err_pci_regions;
628*4882a593Smuzhiyun 	}
629*4882a593Smuzhiyun 	chip->addr = pci_resource_start(pci, 0);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	pci_id = oxygen_search_pci_id(chip, ids);
632*4882a593Smuzhiyun 	if (!pci_id) {
633*4882a593Smuzhiyun 		err = -ENODEV;
634*4882a593Smuzhiyun 		goto err_pci_regions;
635*4882a593Smuzhiyun 	}
636*4882a593Smuzhiyun 	oxygen_restore_eeprom(chip, pci_id);
637*4882a593Smuzhiyun 	err = get_model(chip, pci_id);
638*4882a593Smuzhiyun 	if (err < 0)
639*4882a593Smuzhiyun 		goto err_pci_regions;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	if (chip->model.model_data_size) {
642*4882a593Smuzhiyun 		chip->model_data = kzalloc(chip->model.model_data_size,
643*4882a593Smuzhiyun 					   GFP_KERNEL);
644*4882a593Smuzhiyun 		if (!chip->model_data) {
645*4882a593Smuzhiyun 			err = -ENOMEM;
646*4882a593Smuzhiyun 			goto err_pci_regions;
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 	}
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	pci_set_master(pci);
651*4882a593Smuzhiyun 	card->private_free = oxygen_card_free;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	configure_pcie_bridge(pci);
654*4882a593Smuzhiyun 	oxygen_init(chip);
655*4882a593Smuzhiyun 	chip->model.init(chip);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	err = request_irq(pci->irq, oxygen_interrupt, IRQF_SHARED,
658*4882a593Smuzhiyun 			  KBUILD_MODNAME, chip);
659*4882a593Smuzhiyun 	if (err < 0) {
660*4882a593Smuzhiyun 		dev_err(card->dev, "cannot grab interrupt %d\n", pci->irq);
661*4882a593Smuzhiyun 		goto err_card;
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 	chip->irq = pci->irq;
664*4882a593Smuzhiyun 	card->sync_irq = chip->irq;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	strcpy(card->driver, chip->model.chip);
667*4882a593Smuzhiyun 	strcpy(card->shortname, chip->model.shortname);
668*4882a593Smuzhiyun 	sprintf(card->longname, "%s at %#lx, irq %i",
669*4882a593Smuzhiyun 		chip->model.longname, chip->addr, chip->irq);
670*4882a593Smuzhiyun 	strcpy(card->mixername, chip->model.chip);
671*4882a593Smuzhiyun 	snd_component_add(card, chip->model.chip);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	err = oxygen_pcm_init(chip);
674*4882a593Smuzhiyun 	if (err < 0)
675*4882a593Smuzhiyun 		goto err_card;
676*4882a593Smuzhiyun 
677*4882a593Smuzhiyun 	err = oxygen_mixer_init(chip);
678*4882a593Smuzhiyun 	if (err < 0)
679*4882a593Smuzhiyun 		goto err_card;
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 	if (chip->model.device_config & (MIDI_OUTPUT | MIDI_INPUT)) {
682*4882a593Smuzhiyun 		unsigned int info_flags =
683*4882a593Smuzhiyun 				MPU401_INFO_INTEGRATED | MPU401_INFO_IRQ_HOOK;
684*4882a593Smuzhiyun 		if (chip->model.device_config & MIDI_OUTPUT)
685*4882a593Smuzhiyun 			info_flags |= MPU401_INFO_OUTPUT;
686*4882a593Smuzhiyun 		if (chip->model.device_config & MIDI_INPUT)
687*4882a593Smuzhiyun 			info_flags |= MPU401_INFO_INPUT;
688*4882a593Smuzhiyun 		err = snd_mpu401_uart_new(card, 0, MPU401_HW_CMIPCI,
689*4882a593Smuzhiyun 					  chip->addr + OXYGEN_MPU401,
690*4882a593Smuzhiyun 					  info_flags, -1, &chip->midi);
691*4882a593Smuzhiyun 		if (err < 0)
692*4882a593Smuzhiyun 			goto err_card;
693*4882a593Smuzhiyun 	}
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	oxygen_proc_init(chip);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
698*4882a593Smuzhiyun 	if (chip->model.device_config & CAPTURE_1_FROM_SPDIF)
699*4882a593Smuzhiyun 		chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
700*4882a593Smuzhiyun 	if (chip->has_ac97_0 | chip->has_ac97_1)
701*4882a593Smuzhiyun 		chip->interrupt_mask |= OXYGEN_INT_AC97;
702*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
703*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	err = snd_card_register(card);
706*4882a593Smuzhiyun 	if (err < 0)
707*4882a593Smuzhiyun 		goto err_card;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	pci_set_drvdata(pci, card);
710*4882a593Smuzhiyun 	return 0;
711*4882a593Smuzhiyun 
712*4882a593Smuzhiyun err_pci_regions:
713*4882a593Smuzhiyun 	pci_release_regions(pci);
714*4882a593Smuzhiyun err_pci_enable:
715*4882a593Smuzhiyun 	pci_disable_device(pci);
716*4882a593Smuzhiyun err_card:
717*4882a593Smuzhiyun 	snd_card_free(card);
718*4882a593Smuzhiyun 	return err;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun EXPORT_SYMBOL(oxygen_pci_probe);
721*4882a593Smuzhiyun 
oxygen_pci_remove(struct pci_dev * pci)722*4882a593Smuzhiyun void oxygen_pci_remove(struct pci_dev *pci)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun 	snd_card_free(pci_get_drvdata(pci));
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun EXPORT_SYMBOL(oxygen_pci_remove);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
oxygen_pci_suspend(struct device * dev)729*4882a593Smuzhiyun static int oxygen_pci_suspend(struct device *dev)
730*4882a593Smuzhiyun {
731*4882a593Smuzhiyun 	struct snd_card *card = dev_get_drvdata(dev);
732*4882a593Smuzhiyun 	struct oxygen *chip = card->private_data;
733*4882a593Smuzhiyun 	unsigned int saved_interrupt_mask;
734*4882a593Smuzhiyun 
735*4882a593Smuzhiyun 	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	if (chip->model.suspend)
738*4882a593Smuzhiyun 		chip->model.suspend(chip);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
741*4882a593Smuzhiyun 	saved_interrupt_mask = chip->interrupt_mask;
742*4882a593Smuzhiyun 	chip->interrupt_mask = 0;
743*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
744*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
745*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	flush_work(&chip->spdif_input_bits_work);
748*4882a593Smuzhiyun 	flush_work(&chip->gpio_work);
749*4882a593Smuzhiyun 	chip->interrupt_mask = saved_interrupt_mask;
750*4882a593Smuzhiyun 	return 0;
751*4882a593Smuzhiyun }
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun static const u32 registers_to_restore[OXYGEN_IO_SIZE / 32] = {
754*4882a593Smuzhiyun 	0xffffffff, 0x00ff077f, 0x00011d08, 0x007f00ff,
755*4882a593Smuzhiyun 	0x00300000, 0x00000fe4, 0x0ff7001f, 0x00000000
756*4882a593Smuzhiyun };
757*4882a593Smuzhiyun static const u32 ac97_registers_to_restore[2][0x40 / 32] = {
758*4882a593Smuzhiyun 	{ 0x18284fa2, 0x03060000 },
759*4882a593Smuzhiyun 	{ 0x00007fa6, 0x00200000 }
760*4882a593Smuzhiyun };
761*4882a593Smuzhiyun 
is_bit_set(const u32 * bitmap,unsigned int bit)762*4882a593Smuzhiyun static inline int is_bit_set(const u32 *bitmap, unsigned int bit)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	return bitmap[bit / 32] & (1 << (bit & 31));
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
oxygen_restore_ac97(struct oxygen * chip,unsigned int codec)767*4882a593Smuzhiyun static void oxygen_restore_ac97(struct oxygen *chip, unsigned int codec)
768*4882a593Smuzhiyun {
769*4882a593Smuzhiyun 	unsigned int i;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	oxygen_write_ac97(chip, codec, AC97_RESET, 0);
772*4882a593Smuzhiyun 	msleep(1);
773*4882a593Smuzhiyun 	for (i = 1; i < 0x40; ++i)
774*4882a593Smuzhiyun 		if (is_bit_set(ac97_registers_to_restore[codec], i))
775*4882a593Smuzhiyun 			oxygen_write_ac97(chip, codec, i * 2,
776*4882a593Smuzhiyun 					  chip->saved_ac97_registers[codec][i]);
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
oxygen_pci_resume(struct device * dev)779*4882a593Smuzhiyun static int oxygen_pci_resume(struct device *dev)
780*4882a593Smuzhiyun {
781*4882a593Smuzhiyun 	struct snd_card *card = dev_get_drvdata(dev);
782*4882a593Smuzhiyun 	struct oxygen *chip = card->private_data;
783*4882a593Smuzhiyun 	unsigned int i;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
786*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
787*4882a593Smuzhiyun 	for (i = 0; i < OXYGEN_IO_SIZE; ++i)
788*4882a593Smuzhiyun 		if (is_bit_set(registers_to_restore, i))
789*4882a593Smuzhiyun 			oxygen_write8(chip, i, chip->saved_registers._8[i]);
790*4882a593Smuzhiyun 	if (chip->has_ac97_0)
791*4882a593Smuzhiyun 		oxygen_restore_ac97(chip, 0);
792*4882a593Smuzhiyun 	if (chip->has_ac97_1)
793*4882a593Smuzhiyun 		oxygen_restore_ac97(chip, 1);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	if (chip->model.resume)
796*4882a593Smuzhiyun 		chip->model.resume(chip);
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
799*4882a593Smuzhiyun 
800*4882a593Smuzhiyun 	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
801*4882a593Smuzhiyun 	return 0;
802*4882a593Smuzhiyun }
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun SIMPLE_DEV_PM_OPS(oxygen_pci_pm, oxygen_pci_suspend, oxygen_pci_resume);
805*4882a593Smuzhiyun EXPORT_SYMBOL(oxygen_pci_pm);
806*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
807*4882a593Smuzhiyun 
oxygen_pci_shutdown(struct pci_dev * pci)808*4882a593Smuzhiyun void oxygen_pci_shutdown(struct pci_dev *pci)
809*4882a593Smuzhiyun {
810*4882a593Smuzhiyun 	struct snd_card *card = pci_get_drvdata(pci);
811*4882a593Smuzhiyun 	struct oxygen *chip = card->private_data;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	oxygen_shutdown(chip);
814*4882a593Smuzhiyun 	chip->model.cleanup(chip);
815*4882a593Smuzhiyun }
816*4882a593Smuzhiyun EXPORT_SYMBOL(oxygen_pci_shutdown);
817