1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Driver for Digigram miXart soundcards 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * definitions and makros for basic card access 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Copyright (c) 2003 by Digigram <alsa@digigram.com> 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __SOUND_MIXART_HWDEP_H 11*4882a593Smuzhiyun #define __SOUND_MIXART_HWDEP_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <sound/hwdep.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #ifndef readl_be 16*4882a593Smuzhiyun #define readl_be(x) be32_to_cpu((__force __be32)__raw_readl(x)) 17*4882a593Smuzhiyun #endif 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #ifndef writel_be 20*4882a593Smuzhiyun #define writel_be(data,addr) __raw_writel((__force u32)cpu_to_be32(data),addr) 21*4882a593Smuzhiyun #endif 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun #ifndef readl_le 24*4882a593Smuzhiyun #define readl_le(x) le32_to_cpu((__force __le32)__raw_readl(x)) 25*4882a593Smuzhiyun #endif 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun #ifndef writel_le 28*4882a593Smuzhiyun #define writel_le(data,addr) __raw_writel((__force u32)cpu_to_le32(data),addr) 29*4882a593Smuzhiyun #endif 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun #define MIXART_MEM(mgr,x) ((mgr)->mem[0].virt + (x)) 32*4882a593Smuzhiyun #define MIXART_REG(mgr,x) ((mgr)->mem[1].virt + (x)) 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun /* Daughter board Type */ 36*4882a593Smuzhiyun #define DAUGHTER_TYPE_MASK 0x0F 37*4882a593Smuzhiyun #define DAUGHTER_VER_MASK 0xF0 38*4882a593Smuzhiyun #define DAUGHTER_TYPEVER_MASK (DAUGHTER_TYPE_MASK|DAUGHTER_VER_MASK) 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun #define MIXART_DAUGHTER_TYPE_NONE 0x00 41*4882a593Smuzhiyun #define MIXART_DAUGHTER_TYPE_COBRANET 0x08 42*4882a593Smuzhiyun #define MIXART_DAUGHTER_TYPE_AES 0x0E 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun #define MIXART_BA0_SIZE (16 * 1024 * 1024) /* 16M */ 47*4882a593Smuzhiyun #define MIXART_BA1_SIZE (4 * 1024) /* 4k */ 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* 50*4882a593Smuzhiyun * -----------BAR 0 -------------------------------------------------------------------------------------------------------- 51*4882a593Smuzhiyun */ 52*4882a593Smuzhiyun #define MIXART_PSEUDOREG 0x2000 /* base address for pseudoregister */ 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #define MIXART_PSEUDOREG_BOARDNUMBER MIXART_PSEUDOREG+0 /* board number */ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun /* perfmeter (available when elf loaded)*/ 57*4882a593Smuzhiyun #define MIXART_PSEUDOREG_PERF_STREAM_LOAD_OFFSET MIXART_PSEUDOREG+0x70 /* streaming load */ 58*4882a593Smuzhiyun #define MIXART_PSEUDOREG_PERF_SYSTEM_LOAD_OFFSET MIXART_PSEUDOREG+0x78 /* system load (reference)*/ 59*4882a593Smuzhiyun #define MIXART_PSEUDOREG_PERF_MAILBX_LOAD_OFFSET MIXART_PSEUDOREG+0x7C /* mailbox load */ 60*4882a593Smuzhiyun #define MIXART_PSEUDOREG_PERF_INTERR_LOAD_OFFSET MIXART_PSEUDOREG+0x74 /* interrupt handling load */ 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun /* motherboard xilinx loader info */ 63*4882a593Smuzhiyun #define MIXART_PSEUDOREG_MXLX_BASE_ADDR_OFFSET MIXART_PSEUDOREG+0x9C /* 0x00600000 */ 64*4882a593Smuzhiyun #define MIXART_PSEUDOREG_MXLX_SIZE_OFFSET MIXART_PSEUDOREG+0xA0 /* xilinx size in bytes */ 65*4882a593Smuzhiyun #define MIXART_PSEUDOREG_MXLX_STATUS_OFFSET MIXART_PSEUDOREG+0xA4 /* status = EMBEBBED_STAT_XXX */ 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* elf loader info */ 68*4882a593Smuzhiyun #define MIXART_PSEUDOREG_ELF_STATUS_OFFSET MIXART_PSEUDOREG+0xB0 /* status = EMBEBBED_STAT_XXX */ 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun /* 71*4882a593Smuzhiyun * after the elf code is loaded, and the flowtable info was passed to it, 72*4882a593Smuzhiyun * the driver polls on this address, until it shows 1 (presence) or 2 (absence) 73*4882a593Smuzhiyun * once it is non-zero, the daughter board type may be read 74*4882a593Smuzhiyun */ 75*4882a593Smuzhiyun #define MIXART_PSEUDOREG_DBRD_PRESENCE_OFFSET MIXART_PSEUDOREG+0x990 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun /* Global info structure */ 78*4882a593Smuzhiyun #define MIXART_PSEUDOREG_DBRD_TYPE_OFFSET MIXART_PSEUDOREG+0x994 /* Type and version of daughterboard */ 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* daughterboard xilinx loader info */ 82*4882a593Smuzhiyun #define MIXART_PSEUDOREG_DXLX_BASE_ADDR_OFFSET MIXART_PSEUDOREG+0x998 /* get the address here where to write the file */ 83*4882a593Smuzhiyun #define MIXART_PSEUDOREG_DXLX_SIZE_OFFSET MIXART_PSEUDOREG+0x99C /* xilinx size in bytes */ 84*4882a593Smuzhiyun #define MIXART_PSEUDOREG_DXLX_STATUS_OFFSET MIXART_PSEUDOREG+0x9A0 /* status = EMBEBBED_STAT_XXX */ 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* */ 87*4882a593Smuzhiyun #define MIXART_FLOWTABLE_PTR 0x3000 /* pointer to flow table */ 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun /* mailbox addresses */ 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun /* message DRV -> EMB */ 92*4882a593Smuzhiyun #define MSG_INBOUND_POST_HEAD 0x010008 /* DRV posts MF + increment4 */ 93*4882a593Smuzhiyun #define MSG_INBOUND_POST_TAIL 0x01000C /* EMB gets MF + increment4 */ 94*4882a593Smuzhiyun /* message EMB -> DRV */ 95*4882a593Smuzhiyun #define MSG_OUTBOUND_POST_TAIL 0x01001C /* DRV gets MF + increment4 */ 96*4882a593Smuzhiyun #define MSG_OUTBOUND_POST_HEAD 0x010018 /* EMB posts MF + increment4 */ 97*4882a593Smuzhiyun /* Get Free Frames */ 98*4882a593Smuzhiyun #define MSG_INBOUND_FREE_TAIL 0x010004 /* DRV gets MFA + increment4 */ 99*4882a593Smuzhiyun #define MSG_OUTBOUND_FREE_TAIL 0x010014 /* EMB gets MFA + increment4 */ 100*4882a593Smuzhiyun /* Put Free Frames */ 101*4882a593Smuzhiyun #define MSG_OUTBOUND_FREE_HEAD 0x010010 /* DRV puts MFA + increment4 */ 102*4882a593Smuzhiyun #define MSG_INBOUND_FREE_HEAD 0x010000 /* EMB puts MFA + increment4 */ 103*4882a593Smuzhiyun 104*4882a593Smuzhiyun /* firmware addresses of the message fifos */ 105*4882a593Smuzhiyun #define MSG_BOUND_STACK_SIZE 0x004000 /* size of each following stack */ 106*4882a593Smuzhiyun /* posted messages */ 107*4882a593Smuzhiyun #define MSG_OUTBOUND_POST_STACK 0x108000 /* stack of messages to the DRV */ 108*4882a593Smuzhiyun #define MSG_INBOUND_POST_STACK 0x104000 /* stack of messages to the EMB */ 109*4882a593Smuzhiyun /* available empty messages */ 110*4882a593Smuzhiyun #define MSG_OUTBOUND_FREE_STACK 0x10C000 /* stack of free enveloped for EMB */ 111*4882a593Smuzhiyun #define MSG_INBOUND_FREE_STACK 0x100000 /* stack of free enveloped for DRV */ 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun /* defines for mailbox message frames */ 115*4882a593Smuzhiyun #define MSG_FRAME_OFFSET 0x64 116*4882a593Smuzhiyun #define MSG_FRAME_SIZE 0x6400 117*4882a593Smuzhiyun #define MSG_FRAME_NUMBER 32 118*4882a593Smuzhiyun #define MSG_FROM_AGENT_ITMF_OFFSET (MSG_FRAME_OFFSET + (MSG_FRAME_SIZE * MSG_FRAME_NUMBER)) 119*4882a593Smuzhiyun #define MSG_TO_AGENT_ITMF_OFFSET (MSG_FROM_AGENT_ITMF_OFFSET + MSG_FRAME_SIZE) 120*4882a593Smuzhiyun #define MSG_HOST_RSC_PROTECTION (MSG_TO_AGENT_ITMF_OFFSET + MSG_FRAME_SIZE) 121*4882a593Smuzhiyun #define MSG_AGENT_RSC_PROTECTION (MSG_HOST_RSC_PROTECTION + 4) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun /* 125*4882a593Smuzhiyun * -----------BAR 1 -------------------------------------------------------------------------------------------------------- 126*4882a593Smuzhiyun */ 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun /* interrupt addresses and constants */ 129*4882a593Smuzhiyun #define MIXART_PCI_OMIMR_OFFSET 0x34 /* outbound message interrupt mask register */ 130*4882a593Smuzhiyun #define MIXART_PCI_OMISR_OFFSET 0x30 /* outbound message interrupt status register */ 131*4882a593Smuzhiyun #define MIXART_PCI_ODBR_OFFSET 0x60 /* outbound doorbell register */ 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define MIXART_BA1_BRUTAL_RESET_OFFSET 0x68 /* write 1 in LSBit to reset board */ 134*4882a593Smuzhiyun 135*4882a593Smuzhiyun #define MIXART_HOST_ALL_INTERRUPT_MASKED 0x02B /* 0000 0010 1011 */ 136*4882a593Smuzhiyun #define MIXART_ALLOW_OUTBOUND_DOORBELL 0x023 /* 0000 0010 0011 */ 137*4882a593Smuzhiyun #define MIXART_OIDI 0x008 /* 0000 0000 1000 */ 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun int snd_mixart_setup_firmware(struct mixart_mgr *mgr); 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun #endif /* __SOUND_MIXART_HWDEP_H */ 143