1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for ESS Maestro3/Allegro (ES1988) soundcards.
4*4882a593Smuzhiyun * Copyright (c) 2000 by Zach Brown <zab@zabbo.net>
5*4882a593Smuzhiyun * Takashi Iwai <tiwai@suse.de>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Most of the hardware init stuffs are based on maestro3 driver for
8*4882a593Smuzhiyun * OSS/Free by Zach Brown. Many thanks to Zach!
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * ChangeLog:
11*4882a593Smuzhiyun * Aug. 27, 2001
12*4882a593Smuzhiyun * - Fixed deadlock on capture
13*4882a593Smuzhiyun * - Added Canyon3D-2 support by Rob Riggs <rob@pangalactic.org>
14*4882a593Smuzhiyun */
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define CARD_NAME "ESS Maestro3/Allegro/Canyon3D-2"
17*4882a593Smuzhiyun #define DRIVER_NAME "Maestro3"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/init.h>
23*4882a593Smuzhiyun #include <linux/pci.h>
24*4882a593Smuzhiyun #include <linux/dma-mapping.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/vmalloc.h>
27*4882a593Smuzhiyun #include <linux/module.h>
28*4882a593Smuzhiyun #include <linux/firmware.h>
29*4882a593Smuzhiyun #include <linux/input.h>
30*4882a593Smuzhiyun #include <sound/core.h>
31*4882a593Smuzhiyun #include <sound/info.h>
32*4882a593Smuzhiyun #include <sound/control.h>
33*4882a593Smuzhiyun #include <sound/pcm.h>
34*4882a593Smuzhiyun #include <sound/mpu401.h>
35*4882a593Smuzhiyun #include <sound/ac97_codec.h>
36*4882a593Smuzhiyun #include <sound/initval.h>
37*4882a593Smuzhiyun #include <asm/byteorder.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun MODULE_AUTHOR("Zach Brown <zab@zabbo.net>, Takashi Iwai <tiwai@suse.de>");
40*4882a593Smuzhiyun MODULE_DESCRIPTION("ESS Maestro3 PCI");
41*4882a593Smuzhiyun MODULE_LICENSE("GPL");
42*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{ESS,Maestro3 PCI},"
43*4882a593Smuzhiyun "{ESS,ES1988},"
44*4882a593Smuzhiyun "{ESS,Allegro PCI},"
45*4882a593Smuzhiyun "{ESS,Allegro-1 PCI},"
46*4882a593Smuzhiyun "{ESS,Canyon3D-2/LE PCI}}");
47*4882a593Smuzhiyun MODULE_FIRMWARE("ess/maestro3_assp_kernel.fw");
48*4882a593Smuzhiyun MODULE_FIRMWARE("ess/maestro3_assp_minisrc.fw");
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
51*4882a593Smuzhiyun static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
52*4882a593Smuzhiyun static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* all enabled */
53*4882a593Smuzhiyun static bool external_amp[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = 1};
54*4882a593Smuzhiyun static int amp_gpio[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS - 1)] = -1};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun module_param_array(index, int, NULL, 0444);
57*4882a593Smuzhiyun MODULE_PARM_DESC(index, "Index value for " CARD_NAME " soundcard.");
58*4882a593Smuzhiyun module_param_array(id, charp, NULL, 0444);
59*4882a593Smuzhiyun MODULE_PARM_DESC(id, "ID string for " CARD_NAME " soundcard.");
60*4882a593Smuzhiyun module_param_array(enable, bool, NULL, 0444);
61*4882a593Smuzhiyun MODULE_PARM_DESC(enable, "Enable this soundcard.");
62*4882a593Smuzhiyun module_param_array(external_amp, bool, NULL, 0444);
63*4882a593Smuzhiyun MODULE_PARM_DESC(external_amp, "Enable external amp for " CARD_NAME " soundcard.");
64*4882a593Smuzhiyun module_param_array(amp_gpio, int, NULL, 0444);
65*4882a593Smuzhiyun MODULE_PARM_DESC(amp_gpio, "GPIO pin number for external amp. (default = -1)");
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define MAX_PLAYBACKS 2
68*4882a593Smuzhiyun #define MAX_CAPTURES 1
69*4882a593Smuzhiyun #define NR_DSPS (MAX_PLAYBACKS + MAX_CAPTURES)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun * maestro3 registers
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Allegro PCI configuration registers */
77*4882a593Smuzhiyun #define PCI_LEGACY_AUDIO_CTRL 0x40
78*4882a593Smuzhiyun #define SOUND_BLASTER_ENABLE 0x00000001
79*4882a593Smuzhiyun #define FM_SYNTHESIS_ENABLE 0x00000002
80*4882a593Smuzhiyun #define GAME_PORT_ENABLE 0x00000004
81*4882a593Smuzhiyun #define MPU401_IO_ENABLE 0x00000008
82*4882a593Smuzhiyun #define MPU401_IRQ_ENABLE 0x00000010
83*4882a593Smuzhiyun #define ALIAS_10BIT_IO 0x00000020
84*4882a593Smuzhiyun #define SB_DMA_MASK 0x000000C0
85*4882a593Smuzhiyun #define SB_DMA_0 0x00000040
86*4882a593Smuzhiyun #define SB_DMA_1 0x00000040
87*4882a593Smuzhiyun #define SB_DMA_R 0x00000080
88*4882a593Smuzhiyun #define SB_DMA_3 0x000000C0
89*4882a593Smuzhiyun #define SB_IRQ_MASK 0x00000700
90*4882a593Smuzhiyun #define SB_IRQ_5 0x00000000
91*4882a593Smuzhiyun #define SB_IRQ_7 0x00000100
92*4882a593Smuzhiyun #define SB_IRQ_9 0x00000200
93*4882a593Smuzhiyun #define SB_IRQ_10 0x00000300
94*4882a593Smuzhiyun #define MIDI_IRQ_MASK 0x00003800
95*4882a593Smuzhiyun #define SERIAL_IRQ_ENABLE 0x00004000
96*4882a593Smuzhiyun #define DISABLE_LEGACY 0x00008000
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun #define PCI_ALLEGRO_CONFIG 0x50
99*4882a593Smuzhiyun #define SB_ADDR_240 0x00000004
100*4882a593Smuzhiyun #define MPU_ADDR_MASK 0x00000018
101*4882a593Smuzhiyun #define MPU_ADDR_330 0x00000000
102*4882a593Smuzhiyun #define MPU_ADDR_300 0x00000008
103*4882a593Smuzhiyun #define MPU_ADDR_320 0x00000010
104*4882a593Smuzhiyun #define MPU_ADDR_340 0x00000018
105*4882a593Smuzhiyun #define USE_PCI_TIMING 0x00000040
106*4882a593Smuzhiyun #define POSTED_WRITE_ENABLE 0x00000080
107*4882a593Smuzhiyun #define DMA_POLICY_MASK 0x00000700
108*4882a593Smuzhiyun #define DMA_DDMA 0x00000000
109*4882a593Smuzhiyun #define DMA_TDMA 0x00000100
110*4882a593Smuzhiyun #define DMA_PCPCI 0x00000200
111*4882a593Smuzhiyun #define DMA_WBDMA16 0x00000400
112*4882a593Smuzhiyun #define DMA_WBDMA4 0x00000500
113*4882a593Smuzhiyun #define DMA_WBDMA2 0x00000600
114*4882a593Smuzhiyun #define DMA_WBDMA1 0x00000700
115*4882a593Smuzhiyun #define DMA_SAFE_GUARD 0x00000800
116*4882a593Smuzhiyun #define HI_PERF_GP_ENABLE 0x00001000
117*4882a593Smuzhiyun #define PIC_SNOOP_MODE_0 0x00002000
118*4882a593Smuzhiyun #define PIC_SNOOP_MODE_1 0x00004000
119*4882a593Smuzhiyun #define SOUNDBLASTER_IRQ_MASK 0x00008000
120*4882a593Smuzhiyun #define RING_IN_ENABLE 0x00010000
121*4882a593Smuzhiyun #define SPDIF_TEST_MODE 0x00020000
122*4882a593Smuzhiyun #define CLK_MULT_MODE_SELECT_2 0x00040000
123*4882a593Smuzhiyun #define EEPROM_WRITE_ENABLE 0x00080000
124*4882a593Smuzhiyun #define CODEC_DIR_IN 0x00100000
125*4882a593Smuzhiyun #define HV_BUTTON_FROM_GD 0x00200000
126*4882a593Smuzhiyun #define REDUCED_DEBOUNCE 0x00400000
127*4882a593Smuzhiyun #define HV_CTRL_ENABLE 0x00800000
128*4882a593Smuzhiyun #define SPDIF_ENABLE 0x01000000
129*4882a593Smuzhiyun #define CLK_DIV_SELECT 0x06000000
130*4882a593Smuzhiyun #define CLK_DIV_BY_48 0x00000000
131*4882a593Smuzhiyun #define CLK_DIV_BY_49 0x02000000
132*4882a593Smuzhiyun #define CLK_DIV_BY_50 0x04000000
133*4882a593Smuzhiyun #define CLK_DIV_RESERVED 0x06000000
134*4882a593Smuzhiyun #define PM_CTRL_ENABLE 0x08000000
135*4882a593Smuzhiyun #define CLK_MULT_MODE_SELECT 0x30000000
136*4882a593Smuzhiyun #define CLK_MULT_MODE_SHIFT 28
137*4882a593Smuzhiyun #define CLK_MULT_MODE_0 0x00000000
138*4882a593Smuzhiyun #define CLK_MULT_MODE_1 0x10000000
139*4882a593Smuzhiyun #define CLK_MULT_MODE_2 0x20000000
140*4882a593Smuzhiyun #define CLK_MULT_MODE_3 0x30000000
141*4882a593Smuzhiyun #define INT_CLK_SELECT 0x40000000
142*4882a593Smuzhiyun #define INT_CLK_MULT_RESET 0x80000000
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* M3 */
145*4882a593Smuzhiyun #define INT_CLK_SRC_NOT_PCI 0x00100000
146*4882a593Smuzhiyun #define INT_CLK_MULT_ENABLE 0x80000000
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #define PCI_ACPI_CONTROL 0x54
149*4882a593Smuzhiyun #define PCI_ACPI_D0 0x00000000
150*4882a593Smuzhiyun #define PCI_ACPI_D1 0xB4F70000
151*4882a593Smuzhiyun #define PCI_ACPI_D2 0xB4F7B4F7
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define PCI_USER_CONFIG 0x58
154*4882a593Smuzhiyun #define EXT_PCI_MASTER_ENABLE 0x00000001
155*4882a593Smuzhiyun #define SPDIF_OUT_SELECT 0x00000002
156*4882a593Smuzhiyun #define TEST_PIN_DIR_CTRL 0x00000004
157*4882a593Smuzhiyun #define AC97_CODEC_TEST 0x00000020
158*4882a593Smuzhiyun #define TRI_STATE_BUFFER 0x00000080
159*4882a593Smuzhiyun #define IN_CLK_12MHZ_SELECT 0x00000100
160*4882a593Smuzhiyun #define MULTI_FUNC_DISABLE 0x00000200
161*4882a593Smuzhiyun #define EXT_MASTER_PAIR_SEL 0x00000400
162*4882a593Smuzhiyun #define PCI_MASTER_SUPPORT 0x00000800
163*4882a593Smuzhiyun #define STOP_CLOCK_ENABLE 0x00001000
164*4882a593Smuzhiyun #define EAPD_DRIVE_ENABLE 0x00002000
165*4882a593Smuzhiyun #define REQ_TRI_STATE_ENABLE 0x00004000
166*4882a593Smuzhiyun #define REQ_LOW_ENABLE 0x00008000
167*4882a593Smuzhiyun #define MIDI_1_ENABLE 0x00010000
168*4882a593Smuzhiyun #define MIDI_2_ENABLE 0x00020000
169*4882a593Smuzhiyun #define SB_AUDIO_SYNC 0x00040000
170*4882a593Smuzhiyun #define HV_CTRL_TEST 0x00100000
171*4882a593Smuzhiyun #define SOUNDBLASTER_TEST 0x00400000
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun #define PCI_USER_CONFIG_C 0x5C
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun #define PCI_DDMA_CTRL 0x60
176*4882a593Smuzhiyun #define DDMA_ENABLE 0x00000001
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Allegro registers */
180*4882a593Smuzhiyun #define HOST_INT_CTRL 0x18
181*4882a593Smuzhiyun #define SB_INT_ENABLE 0x0001
182*4882a593Smuzhiyun #define MPU401_INT_ENABLE 0x0002
183*4882a593Smuzhiyun #define ASSP_INT_ENABLE 0x0010
184*4882a593Smuzhiyun #define RING_INT_ENABLE 0x0020
185*4882a593Smuzhiyun #define HV_INT_ENABLE 0x0040
186*4882a593Smuzhiyun #define CLKRUN_GEN_ENABLE 0x0100
187*4882a593Smuzhiyun #define HV_CTRL_TO_PME 0x0400
188*4882a593Smuzhiyun #define SOFTWARE_RESET_ENABLE 0x8000
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /*
191*4882a593Smuzhiyun * should be using the above defines, probably.
192*4882a593Smuzhiyun */
193*4882a593Smuzhiyun #define REGB_ENABLE_RESET 0x01
194*4882a593Smuzhiyun #define REGB_STOP_CLOCK 0x10
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #define HOST_INT_STATUS 0x1A
197*4882a593Smuzhiyun #define SB_INT_PENDING 0x01
198*4882a593Smuzhiyun #define MPU401_INT_PENDING 0x02
199*4882a593Smuzhiyun #define ASSP_INT_PENDING 0x10
200*4882a593Smuzhiyun #define RING_INT_PENDING 0x20
201*4882a593Smuzhiyun #define HV_INT_PENDING 0x40
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #define HARDWARE_VOL_CTRL 0x1B
204*4882a593Smuzhiyun #define SHADOW_MIX_REG_VOICE 0x1C
205*4882a593Smuzhiyun #define HW_VOL_COUNTER_VOICE 0x1D
206*4882a593Smuzhiyun #define SHADOW_MIX_REG_MASTER 0x1E
207*4882a593Smuzhiyun #define HW_VOL_COUNTER_MASTER 0x1F
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define CODEC_COMMAND 0x30
210*4882a593Smuzhiyun #define CODEC_READ_B 0x80
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun #define CODEC_STATUS 0x30
213*4882a593Smuzhiyun #define CODEC_BUSY_B 0x01
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun #define CODEC_DATA 0x32
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun #define RING_BUS_CTRL_A 0x36
218*4882a593Smuzhiyun #define RAC_PME_ENABLE 0x0100
219*4882a593Smuzhiyun #define RAC_SDFS_ENABLE 0x0200
220*4882a593Smuzhiyun #define LAC_PME_ENABLE 0x0400
221*4882a593Smuzhiyun #define LAC_SDFS_ENABLE 0x0800
222*4882a593Smuzhiyun #define SERIAL_AC_LINK_ENABLE 0x1000
223*4882a593Smuzhiyun #define IO_SRAM_ENABLE 0x2000
224*4882a593Smuzhiyun #define IIS_INPUT_ENABLE 0x8000
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define RING_BUS_CTRL_B 0x38
227*4882a593Smuzhiyun #define SECOND_CODEC_ID_MASK 0x0003
228*4882a593Smuzhiyun #define SPDIF_FUNC_ENABLE 0x0010
229*4882a593Smuzhiyun #define SECOND_AC_ENABLE 0x0020
230*4882a593Smuzhiyun #define SB_MODULE_INTF_ENABLE 0x0040
231*4882a593Smuzhiyun #define SSPE_ENABLE 0x0040
232*4882a593Smuzhiyun #define M3I_DOCK_ENABLE 0x0080
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun #define SDO_OUT_DEST_CTRL 0x3A
235*4882a593Smuzhiyun #define COMMAND_ADDR_OUT 0x0003
236*4882a593Smuzhiyun #define PCM_LR_OUT_LOCAL 0x0000
237*4882a593Smuzhiyun #define PCM_LR_OUT_REMOTE 0x0004
238*4882a593Smuzhiyun #define PCM_LR_OUT_MUTE 0x0008
239*4882a593Smuzhiyun #define PCM_LR_OUT_BOTH 0x000C
240*4882a593Smuzhiyun #define LINE1_DAC_OUT_LOCAL 0x0000
241*4882a593Smuzhiyun #define LINE1_DAC_OUT_REMOTE 0x0010
242*4882a593Smuzhiyun #define LINE1_DAC_OUT_MUTE 0x0020
243*4882a593Smuzhiyun #define LINE1_DAC_OUT_BOTH 0x0030
244*4882a593Smuzhiyun #define PCM_CLS_OUT_LOCAL 0x0000
245*4882a593Smuzhiyun #define PCM_CLS_OUT_REMOTE 0x0040
246*4882a593Smuzhiyun #define PCM_CLS_OUT_MUTE 0x0080
247*4882a593Smuzhiyun #define PCM_CLS_OUT_BOTH 0x00C0
248*4882a593Smuzhiyun #define PCM_RLF_OUT_LOCAL 0x0000
249*4882a593Smuzhiyun #define PCM_RLF_OUT_REMOTE 0x0100
250*4882a593Smuzhiyun #define PCM_RLF_OUT_MUTE 0x0200
251*4882a593Smuzhiyun #define PCM_RLF_OUT_BOTH 0x0300
252*4882a593Smuzhiyun #define LINE2_DAC_OUT_LOCAL 0x0000
253*4882a593Smuzhiyun #define LINE2_DAC_OUT_REMOTE 0x0400
254*4882a593Smuzhiyun #define LINE2_DAC_OUT_MUTE 0x0800
255*4882a593Smuzhiyun #define LINE2_DAC_OUT_BOTH 0x0C00
256*4882a593Smuzhiyun #define HANDSET_OUT_LOCAL 0x0000
257*4882a593Smuzhiyun #define HANDSET_OUT_REMOTE 0x1000
258*4882a593Smuzhiyun #define HANDSET_OUT_MUTE 0x2000
259*4882a593Smuzhiyun #define HANDSET_OUT_BOTH 0x3000
260*4882a593Smuzhiyun #define IO_CTRL_OUT_LOCAL 0x0000
261*4882a593Smuzhiyun #define IO_CTRL_OUT_REMOTE 0x4000
262*4882a593Smuzhiyun #define IO_CTRL_OUT_MUTE 0x8000
263*4882a593Smuzhiyun #define IO_CTRL_OUT_BOTH 0xC000
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun #define SDO_IN_DEST_CTRL 0x3C
266*4882a593Smuzhiyun #define STATUS_ADDR_IN 0x0003
267*4882a593Smuzhiyun #define PCM_LR_IN_LOCAL 0x0000
268*4882a593Smuzhiyun #define PCM_LR_IN_REMOTE 0x0004
269*4882a593Smuzhiyun #define PCM_LR_RESERVED 0x0008
270*4882a593Smuzhiyun #define PCM_LR_IN_BOTH 0x000C
271*4882a593Smuzhiyun #define LINE1_ADC_IN_LOCAL 0x0000
272*4882a593Smuzhiyun #define LINE1_ADC_IN_REMOTE 0x0010
273*4882a593Smuzhiyun #define LINE1_ADC_IN_MUTE 0x0020
274*4882a593Smuzhiyun #define MIC_ADC_IN_LOCAL 0x0000
275*4882a593Smuzhiyun #define MIC_ADC_IN_REMOTE 0x0040
276*4882a593Smuzhiyun #define MIC_ADC_IN_MUTE 0x0080
277*4882a593Smuzhiyun #define LINE2_DAC_IN_LOCAL 0x0000
278*4882a593Smuzhiyun #define LINE2_DAC_IN_REMOTE 0x0400
279*4882a593Smuzhiyun #define LINE2_DAC_IN_MUTE 0x0800
280*4882a593Smuzhiyun #define HANDSET_IN_LOCAL 0x0000
281*4882a593Smuzhiyun #define HANDSET_IN_REMOTE 0x1000
282*4882a593Smuzhiyun #define HANDSET_IN_MUTE 0x2000
283*4882a593Smuzhiyun #define IO_STATUS_IN_LOCAL 0x0000
284*4882a593Smuzhiyun #define IO_STATUS_IN_REMOTE 0x4000
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun #define SPDIF_IN_CTRL 0x3E
287*4882a593Smuzhiyun #define SPDIF_IN_ENABLE 0x0001
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun #define GPIO_DATA 0x60
290*4882a593Smuzhiyun #define GPIO_DATA_MASK 0x0FFF
291*4882a593Smuzhiyun #define GPIO_HV_STATUS 0x3000
292*4882a593Smuzhiyun #define GPIO_PME_STATUS 0x4000
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun #define GPIO_MASK 0x64
295*4882a593Smuzhiyun #define GPIO_DIRECTION 0x68
296*4882a593Smuzhiyun #define GPO_PRIMARY_AC97 0x0001
297*4882a593Smuzhiyun #define GPI_LINEOUT_SENSE 0x0004
298*4882a593Smuzhiyun #define GPO_SECONDARY_AC97 0x0008
299*4882a593Smuzhiyun #define GPI_VOL_DOWN 0x0010
300*4882a593Smuzhiyun #define GPI_VOL_UP 0x0020
301*4882a593Smuzhiyun #define GPI_IIS_CLK 0x0040
302*4882a593Smuzhiyun #define GPI_IIS_LRCLK 0x0080
303*4882a593Smuzhiyun #define GPI_IIS_DATA 0x0100
304*4882a593Smuzhiyun #define GPI_DOCKING_STATUS 0x0100
305*4882a593Smuzhiyun #define GPI_HEADPHONE_SENSE 0x0200
306*4882a593Smuzhiyun #define GPO_EXT_AMP_SHUTDOWN 0x1000
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun #define GPO_EXT_AMP_M3 1 /* default m3 amp */
309*4882a593Smuzhiyun #define GPO_EXT_AMP_ALLEGRO 8 /* default allegro amp */
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun /* M3 */
312*4882a593Smuzhiyun #define GPO_M3_EXT_AMP_SHUTDN 0x0002
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun #define ASSP_INDEX_PORT 0x80
315*4882a593Smuzhiyun #define ASSP_MEMORY_PORT 0x82
316*4882a593Smuzhiyun #define ASSP_DATA_PORT 0x84
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun #define MPU401_DATA_PORT 0x98
319*4882a593Smuzhiyun #define MPU401_STATUS_PORT 0x99
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #define CLK_MULT_DATA_PORT 0x9C
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun #define ASSP_CONTROL_A 0xA2
324*4882a593Smuzhiyun #define ASSP_0_WS_ENABLE 0x01
325*4882a593Smuzhiyun #define ASSP_CTRL_A_RESERVED1 0x02
326*4882a593Smuzhiyun #define ASSP_CTRL_A_RESERVED2 0x04
327*4882a593Smuzhiyun #define ASSP_CLK_49MHZ_SELECT 0x08
328*4882a593Smuzhiyun #define FAST_PLU_ENABLE 0x10
329*4882a593Smuzhiyun #define ASSP_CTRL_A_RESERVED3 0x20
330*4882a593Smuzhiyun #define DSP_CLK_36MHZ_SELECT 0x40
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun #define ASSP_CONTROL_B 0xA4
333*4882a593Smuzhiyun #define RESET_ASSP 0x00
334*4882a593Smuzhiyun #define RUN_ASSP 0x01
335*4882a593Smuzhiyun #define ENABLE_ASSP_CLOCK 0x00
336*4882a593Smuzhiyun #define STOP_ASSP_CLOCK 0x10
337*4882a593Smuzhiyun #define RESET_TOGGLE 0x40
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun #define ASSP_CONTROL_C 0xA6
340*4882a593Smuzhiyun #define ASSP_HOST_INT_ENABLE 0x01
341*4882a593Smuzhiyun #define FM_ADDR_REMAP_DISABLE 0x02
342*4882a593Smuzhiyun #define HOST_WRITE_PORT_ENABLE 0x08
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun #define ASSP_HOST_INT_STATUS 0xAC
345*4882a593Smuzhiyun #define DSP2HOST_REQ_PIORECORD 0x01
346*4882a593Smuzhiyun #define DSP2HOST_REQ_I2SRATE 0x02
347*4882a593Smuzhiyun #define DSP2HOST_REQ_TIMER 0x04
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * ASSP control regs
351*4882a593Smuzhiyun */
352*4882a593Smuzhiyun #define DSP_PORT_TIMER_COUNT 0x06
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun #define DSP_PORT_MEMORY_INDEX 0x80
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun #define DSP_PORT_MEMORY_TYPE 0x82
357*4882a593Smuzhiyun #define MEMTYPE_INTERNAL_CODE 0x0002
358*4882a593Smuzhiyun #define MEMTYPE_INTERNAL_DATA 0x0003
359*4882a593Smuzhiyun #define MEMTYPE_MASK 0x0003
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun #define DSP_PORT_MEMORY_DATA 0x84
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun #define DSP_PORT_CONTROL_REG_A 0xA2
364*4882a593Smuzhiyun #define DSP_PORT_CONTROL_REG_B 0xA4
365*4882a593Smuzhiyun #define DSP_PORT_CONTROL_REG_C 0xA6
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun #define REV_A_CODE_MEMORY_BEGIN 0x0000
368*4882a593Smuzhiyun #define REV_A_CODE_MEMORY_END 0x0FFF
369*4882a593Smuzhiyun #define REV_A_CODE_MEMORY_UNIT_LENGTH 0x0040
370*4882a593Smuzhiyun #define REV_A_CODE_MEMORY_LENGTH (REV_A_CODE_MEMORY_END - REV_A_CODE_MEMORY_BEGIN + 1)
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun #define REV_B_CODE_MEMORY_BEGIN 0x0000
373*4882a593Smuzhiyun #define REV_B_CODE_MEMORY_END 0x0BFF
374*4882a593Smuzhiyun #define REV_B_CODE_MEMORY_UNIT_LENGTH 0x0040
375*4882a593Smuzhiyun #define REV_B_CODE_MEMORY_LENGTH (REV_B_CODE_MEMORY_END - REV_B_CODE_MEMORY_BEGIN + 1)
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #define REV_A_DATA_MEMORY_BEGIN 0x1000
378*4882a593Smuzhiyun #define REV_A_DATA_MEMORY_END 0x2FFF
379*4882a593Smuzhiyun #define REV_A_DATA_MEMORY_UNIT_LENGTH 0x0080
380*4882a593Smuzhiyun #define REV_A_DATA_MEMORY_LENGTH (REV_A_DATA_MEMORY_END - REV_A_DATA_MEMORY_BEGIN + 1)
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun #define REV_B_DATA_MEMORY_BEGIN 0x1000
383*4882a593Smuzhiyun #define REV_B_DATA_MEMORY_END 0x2BFF
384*4882a593Smuzhiyun #define REV_B_DATA_MEMORY_UNIT_LENGTH 0x0080
385*4882a593Smuzhiyun #define REV_B_DATA_MEMORY_LENGTH (REV_B_DATA_MEMORY_END - REV_B_DATA_MEMORY_BEGIN + 1)
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun #define NUM_UNITS_KERNEL_CODE 16
389*4882a593Smuzhiyun #define NUM_UNITS_KERNEL_DATA 2
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun #define NUM_UNITS_KERNEL_CODE_WITH_HSP 16
392*4882a593Smuzhiyun #define NUM_UNITS_KERNEL_DATA_WITH_HSP 5
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun * Kernel data layout
396*4882a593Smuzhiyun */
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun #define DP_SHIFT_COUNT 7
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun #define KDATA_BASE_ADDR 0x1000
401*4882a593Smuzhiyun #define KDATA_BASE_ADDR2 0x1080
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun #define KDATA_TASK0 (KDATA_BASE_ADDR + 0x0000)
404*4882a593Smuzhiyun #define KDATA_TASK1 (KDATA_BASE_ADDR + 0x0001)
405*4882a593Smuzhiyun #define KDATA_TASK2 (KDATA_BASE_ADDR + 0x0002)
406*4882a593Smuzhiyun #define KDATA_TASK3 (KDATA_BASE_ADDR + 0x0003)
407*4882a593Smuzhiyun #define KDATA_TASK4 (KDATA_BASE_ADDR + 0x0004)
408*4882a593Smuzhiyun #define KDATA_TASK5 (KDATA_BASE_ADDR + 0x0005)
409*4882a593Smuzhiyun #define KDATA_TASK6 (KDATA_BASE_ADDR + 0x0006)
410*4882a593Smuzhiyun #define KDATA_TASK7 (KDATA_BASE_ADDR + 0x0007)
411*4882a593Smuzhiyun #define KDATA_TASK_ENDMARK (KDATA_BASE_ADDR + 0x0008)
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun #define KDATA_CURRENT_TASK (KDATA_BASE_ADDR + 0x0009)
414*4882a593Smuzhiyun #define KDATA_TASK_SWITCH (KDATA_BASE_ADDR + 0x000A)
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun #define KDATA_INSTANCE0_POS3D (KDATA_BASE_ADDR + 0x000B)
417*4882a593Smuzhiyun #define KDATA_INSTANCE1_POS3D (KDATA_BASE_ADDR + 0x000C)
418*4882a593Smuzhiyun #define KDATA_INSTANCE2_POS3D (KDATA_BASE_ADDR + 0x000D)
419*4882a593Smuzhiyun #define KDATA_INSTANCE3_POS3D (KDATA_BASE_ADDR + 0x000E)
420*4882a593Smuzhiyun #define KDATA_INSTANCE4_POS3D (KDATA_BASE_ADDR + 0x000F)
421*4882a593Smuzhiyun #define KDATA_INSTANCE5_POS3D (KDATA_BASE_ADDR + 0x0010)
422*4882a593Smuzhiyun #define KDATA_INSTANCE6_POS3D (KDATA_BASE_ADDR + 0x0011)
423*4882a593Smuzhiyun #define KDATA_INSTANCE7_POS3D (KDATA_BASE_ADDR + 0x0012)
424*4882a593Smuzhiyun #define KDATA_INSTANCE8_POS3D (KDATA_BASE_ADDR + 0x0013)
425*4882a593Smuzhiyun #define KDATA_INSTANCE_POS3D_ENDMARK (KDATA_BASE_ADDR + 0x0014)
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun #define KDATA_INSTANCE0_SPKVIRT (KDATA_BASE_ADDR + 0x0015)
428*4882a593Smuzhiyun #define KDATA_INSTANCE_SPKVIRT_ENDMARK (KDATA_BASE_ADDR + 0x0016)
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun #define KDATA_INSTANCE0_SPDIF (KDATA_BASE_ADDR + 0x0017)
431*4882a593Smuzhiyun #define KDATA_INSTANCE_SPDIF_ENDMARK (KDATA_BASE_ADDR + 0x0018)
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun #define KDATA_INSTANCE0_MODEM (KDATA_BASE_ADDR + 0x0019)
434*4882a593Smuzhiyun #define KDATA_INSTANCE_MODEM_ENDMARK (KDATA_BASE_ADDR + 0x001A)
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #define KDATA_INSTANCE0_SRC (KDATA_BASE_ADDR + 0x001B)
437*4882a593Smuzhiyun #define KDATA_INSTANCE1_SRC (KDATA_BASE_ADDR + 0x001C)
438*4882a593Smuzhiyun #define KDATA_INSTANCE_SRC_ENDMARK (KDATA_BASE_ADDR + 0x001D)
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun #define KDATA_INSTANCE0_MINISRC (KDATA_BASE_ADDR + 0x001E)
441*4882a593Smuzhiyun #define KDATA_INSTANCE1_MINISRC (KDATA_BASE_ADDR + 0x001F)
442*4882a593Smuzhiyun #define KDATA_INSTANCE2_MINISRC (KDATA_BASE_ADDR + 0x0020)
443*4882a593Smuzhiyun #define KDATA_INSTANCE3_MINISRC (KDATA_BASE_ADDR + 0x0021)
444*4882a593Smuzhiyun #define KDATA_INSTANCE_MINISRC_ENDMARK (KDATA_BASE_ADDR + 0x0022)
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun #define KDATA_INSTANCE0_CPYTHRU (KDATA_BASE_ADDR + 0x0023)
447*4882a593Smuzhiyun #define KDATA_INSTANCE1_CPYTHRU (KDATA_BASE_ADDR + 0x0024)
448*4882a593Smuzhiyun #define KDATA_INSTANCE_CPYTHRU_ENDMARK (KDATA_BASE_ADDR + 0x0025)
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun #define KDATA_CURRENT_DMA (KDATA_BASE_ADDR + 0x0026)
451*4882a593Smuzhiyun #define KDATA_DMA_SWITCH (KDATA_BASE_ADDR + 0x0027)
452*4882a593Smuzhiyun #define KDATA_DMA_ACTIVE (KDATA_BASE_ADDR + 0x0028)
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun #define KDATA_DMA_XFER0 (KDATA_BASE_ADDR + 0x0029)
455*4882a593Smuzhiyun #define KDATA_DMA_XFER1 (KDATA_BASE_ADDR + 0x002A)
456*4882a593Smuzhiyun #define KDATA_DMA_XFER2 (KDATA_BASE_ADDR + 0x002B)
457*4882a593Smuzhiyun #define KDATA_DMA_XFER3 (KDATA_BASE_ADDR + 0x002C)
458*4882a593Smuzhiyun #define KDATA_DMA_XFER4 (KDATA_BASE_ADDR + 0x002D)
459*4882a593Smuzhiyun #define KDATA_DMA_XFER5 (KDATA_BASE_ADDR + 0x002E)
460*4882a593Smuzhiyun #define KDATA_DMA_XFER6 (KDATA_BASE_ADDR + 0x002F)
461*4882a593Smuzhiyun #define KDATA_DMA_XFER7 (KDATA_BASE_ADDR + 0x0030)
462*4882a593Smuzhiyun #define KDATA_DMA_XFER8 (KDATA_BASE_ADDR + 0x0031)
463*4882a593Smuzhiyun #define KDATA_DMA_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0032)
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun #define KDATA_I2S_SAMPLE_COUNT (KDATA_BASE_ADDR + 0x0033)
466*4882a593Smuzhiyun #define KDATA_I2S_INT_METER (KDATA_BASE_ADDR + 0x0034)
467*4882a593Smuzhiyun #define KDATA_I2S_ACTIVE (KDATA_BASE_ADDR + 0x0035)
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun #define KDATA_TIMER_COUNT_RELOAD (KDATA_BASE_ADDR + 0x0036)
470*4882a593Smuzhiyun #define KDATA_TIMER_COUNT_CURRENT (KDATA_BASE_ADDR + 0x0037)
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun #define KDATA_HALT_SYNCH_CLIENT (KDATA_BASE_ADDR + 0x0038)
473*4882a593Smuzhiyun #define KDATA_HALT_SYNCH_DMA (KDATA_BASE_ADDR + 0x0039)
474*4882a593Smuzhiyun #define KDATA_HALT_ACKNOWLEDGE (KDATA_BASE_ADDR + 0x003A)
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #define KDATA_ADC1_XFER0 (KDATA_BASE_ADDR + 0x003B)
477*4882a593Smuzhiyun #define KDATA_ADC1_XFER_ENDMARK (KDATA_BASE_ADDR + 0x003C)
478*4882a593Smuzhiyun #define KDATA_ADC1_LEFT_VOLUME (KDATA_BASE_ADDR + 0x003D)
479*4882a593Smuzhiyun #define KDATA_ADC1_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x003E)
480*4882a593Smuzhiyun #define KDATA_ADC1_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x003F)
481*4882a593Smuzhiyun #define KDATA_ADC1_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0040)
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun #define KDATA_ADC2_XFER0 (KDATA_BASE_ADDR + 0x0041)
484*4882a593Smuzhiyun #define KDATA_ADC2_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0042)
485*4882a593Smuzhiyun #define KDATA_ADC2_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0043)
486*4882a593Smuzhiyun #define KDATA_ADC2_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x0044)
487*4882a593Smuzhiyun #define KDATA_ADC2_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x0045)
488*4882a593Smuzhiyun #define KDATA_ADC2_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x0046)
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun #define KDATA_CD_XFER0 (KDATA_BASE_ADDR + 0x0047)
491*4882a593Smuzhiyun #define KDATA_CD_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0048)
492*4882a593Smuzhiyun #define KDATA_CD_LEFT_VOLUME (KDATA_BASE_ADDR + 0x0049)
493*4882a593Smuzhiyun #define KDATA_CD_RIGHT_VOLUME (KDATA_BASE_ADDR + 0x004A)
494*4882a593Smuzhiyun #define KDATA_CD_LEFT_SUR_VOL (KDATA_BASE_ADDR + 0x004B)
495*4882a593Smuzhiyun #define KDATA_CD_RIGHT_SUR_VOL (KDATA_BASE_ADDR + 0x004C)
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun #define KDATA_MIC_XFER0 (KDATA_BASE_ADDR + 0x004D)
498*4882a593Smuzhiyun #define KDATA_MIC_XFER_ENDMARK (KDATA_BASE_ADDR + 0x004E)
499*4882a593Smuzhiyun #define KDATA_MIC_VOLUME (KDATA_BASE_ADDR + 0x004F)
500*4882a593Smuzhiyun #define KDATA_MIC_SUR_VOL (KDATA_BASE_ADDR + 0x0050)
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun #define KDATA_I2S_XFER0 (KDATA_BASE_ADDR + 0x0051)
503*4882a593Smuzhiyun #define KDATA_I2S_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0052)
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun #define KDATA_CHI_XFER0 (KDATA_BASE_ADDR + 0x0053)
506*4882a593Smuzhiyun #define KDATA_CHI_XFER_ENDMARK (KDATA_BASE_ADDR + 0x0054)
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun #define KDATA_SPDIF_XFER (KDATA_BASE_ADDR + 0x0055)
509*4882a593Smuzhiyun #define KDATA_SPDIF_CURRENT_FRAME (KDATA_BASE_ADDR + 0x0056)
510*4882a593Smuzhiyun #define KDATA_SPDIF_FRAME0 (KDATA_BASE_ADDR + 0x0057)
511*4882a593Smuzhiyun #define KDATA_SPDIF_FRAME1 (KDATA_BASE_ADDR + 0x0058)
512*4882a593Smuzhiyun #define KDATA_SPDIF_FRAME2 (KDATA_BASE_ADDR + 0x0059)
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun #define KDATA_SPDIF_REQUEST (KDATA_BASE_ADDR + 0x005A)
515*4882a593Smuzhiyun #define KDATA_SPDIF_TEMP (KDATA_BASE_ADDR + 0x005B)
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun #define KDATA_SPDIFIN_XFER0 (KDATA_BASE_ADDR + 0x005C)
518*4882a593Smuzhiyun #define KDATA_SPDIFIN_XFER_ENDMARK (KDATA_BASE_ADDR + 0x005D)
519*4882a593Smuzhiyun #define KDATA_SPDIFIN_INT_METER (KDATA_BASE_ADDR + 0x005E)
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun #define KDATA_DSP_RESET_COUNT (KDATA_BASE_ADDR + 0x005F)
522*4882a593Smuzhiyun #define KDATA_DEBUG_OUTPUT (KDATA_BASE_ADDR + 0x0060)
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_LIST (KDATA_BASE_ADDR + 0x0061)
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_CBSR1 (KDATA_BASE_ADDR + 0x0062)
527*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_CBER1 (KDATA_BASE_ADDR + 0x0063)
528*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_CBCR (KDATA_BASE_ADDR + 0x0064)
529*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_AR0 (KDATA_BASE_ADDR + 0x0065)
530*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_AR1 (KDATA_BASE_ADDR + 0x0066)
531*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_AR2 (KDATA_BASE_ADDR + 0x0067)
532*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_AR3 (KDATA_BASE_ADDR + 0x0068)
533*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_AR4 (KDATA_BASE_ADDR + 0x0069)
534*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_AR5 (KDATA_BASE_ADDR + 0x006A)
535*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_BRCR (KDATA_BASE_ADDR + 0x006B)
536*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_PASR (KDATA_BASE_ADDR + 0x006C)
537*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_PAER (KDATA_BASE_ADDR + 0x006D)
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun #define KDATA_CLIENT_SCRATCH0 (KDATA_BASE_ADDR + 0x006E)
540*4882a593Smuzhiyun #define KDATA_CLIENT_SCRATCH1 (KDATA_BASE_ADDR + 0x006F)
541*4882a593Smuzhiyun #define KDATA_KERNEL_SCRATCH (KDATA_BASE_ADDR + 0x0070)
542*4882a593Smuzhiyun #define KDATA_KERNEL_ISR_SCRATCH (KDATA_BASE_ADDR + 0x0071)
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun #define KDATA_OUEUE_LEFT (KDATA_BASE_ADDR + 0x0072)
545*4882a593Smuzhiyun #define KDATA_QUEUE_RIGHT (KDATA_BASE_ADDR + 0x0073)
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun #define KDATA_ADC1_REQUEST (KDATA_BASE_ADDR + 0x0074)
548*4882a593Smuzhiyun #define KDATA_ADC2_REQUEST (KDATA_BASE_ADDR + 0x0075)
549*4882a593Smuzhiyun #define KDATA_CD_REQUEST (KDATA_BASE_ADDR + 0x0076)
550*4882a593Smuzhiyun #define KDATA_MIC_REQUEST (KDATA_BASE_ADDR + 0x0077)
551*4882a593Smuzhiyun
552*4882a593Smuzhiyun #define KDATA_ADC1_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0078)
553*4882a593Smuzhiyun #define KDATA_ADC2_MIXER_REQUEST (KDATA_BASE_ADDR + 0x0079)
554*4882a593Smuzhiyun #define KDATA_CD_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007A)
555*4882a593Smuzhiyun #define KDATA_MIC_MIXER_REQUEST (KDATA_BASE_ADDR + 0x007B)
556*4882a593Smuzhiyun #define KDATA_MIC_SYNC_COUNTER (KDATA_BASE_ADDR + 0x007C)
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /*
559*4882a593Smuzhiyun * second 'segment' (?) reserved for mixer
560*4882a593Smuzhiyun * buffers..
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun #define KDATA_MIXER_WORD0 (KDATA_BASE_ADDR2 + 0x0000)
564*4882a593Smuzhiyun #define KDATA_MIXER_WORD1 (KDATA_BASE_ADDR2 + 0x0001)
565*4882a593Smuzhiyun #define KDATA_MIXER_WORD2 (KDATA_BASE_ADDR2 + 0x0002)
566*4882a593Smuzhiyun #define KDATA_MIXER_WORD3 (KDATA_BASE_ADDR2 + 0x0003)
567*4882a593Smuzhiyun #define KDATA_MIXER_WORD4 (KDATA_BASE_ADDR2 + 0x0004)
568*4882a593Smuzhiyun #define KDATA_MIXER_WORD5 (KDATA_BASE_ADDR2 + 0x0005)
569*4882a593Smuzhiyun #define KDATA_MIXER_WORD6 (KDATA_BASE_ADDR2 + 0x0006)
570*4882a593Smuzhiyun #define KDATA_MIXER_WORD7 (KDATA_BASE_ADDR2 + 0x0007)
571*4882a593Smuzhiyun #define KDATA_MIXER_WORD8 (KDATA_BASE_ADDR2 + 0x0008)
572*4882a593Smuzhiyun #define KDATA_MIXER_WORD9 (KDATA_BASE_ADDR2 + 0x0009)
573*4882a593Smuzhiyun #define KDATA_MIXER_WORDA (KDATA_BASE_ADDR2 + 0x000A)
574*4882a593Smuzhiyun #define KDATA_MIXER_WORDB (KDATA_BASE_ADDR2 + 0x000B)
575*4882a593Smuzhiyun #define KDATA_MIXER_WORDC (KDATA_BASE_ADDR2 + 0x000C)
576*4882a593Smuzhiyun #define KDATA_MIXER_WORDD (KDATA_BASE_ADDR2 + 0x000D)
577*4882a593Smuzhiyun #define KDATA_MIXER_WORDE (KDATA_BASE_ADDR2 + 0x000E)
578*4882a593Smuzhiyun #define KDATA_MIXER_WORDF (KDATA_BASE_ADDR2 + 0x000F)
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun #define KDATA_MIXER_XFER0 (KDATA_BASE_ADDR2 + 0x0010)
581*4882a593Smuzhiyun #define KDATA_MIXER_XFER1 (KDATA_BASE_ADDR2 + 0x0011)
582*4882a593Smuzhiyun #define KDATA_MIXER_XFER2 (KDATA_BASE_ADDR2 + 0x0012)
583*4882a593Smuzhiyun #define KDATA_MIXER_XFER3 (KDATA_BASE_ADDR2 + 0x0013)
584*4882a593Smuzhiyun #define KDATA_MIXER_XFER4 (KDATA_BASE_ADDR2 + 0x0014)
585*4882a593Smuzhiyun #define KDATA_MIXER_XFER5 (KDATA_BASE_ADDR2 + 0x0015)
586*4882a593Smuzhiyun #define KDATA_MIXER_XFER6 (KDATA_BASE_ADDR2 + 0x0016)
587*4882a593Smuzhiyun #define KDATA_MIXER_XFER7 (KDATA_BASE_ADDR2 + 0x0017)
588*4882a593Smuzhiyun #define KDATA_MIXER_XFER8 (KDATA_BASE_ADDR2 + 0x0018)
589*4882a593Smuzhiyun #define KDATA_MIXER_XFER9 (KDATA_BASE_ADDR2 + 0x0019)
590*4882a593Smuzhiyun #define KDATA_MIXER_XFER_ENDMARK (KDATA_BASE_ADDR2 + 0x001A)
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun #define KDATA_MIXER_TASK_NUMBER (KDATA_BASE_ADDR2 + 0x001B)
593*4882a593Smuzhiyun #define KDATA_CURRENT_MIXER (KDATA_BASE_ADDR2 + 0x001C)
594*4882a593Smuzhiyun #define KDATA_MIXER_ACTIVE (KDATA_BASE_ADDR2 + 0x001D)
595*4882a593Smuzhiyun #define KDATA_MIXER_BANK_STATUS (KDATA_BASE_ADDR2 + 0x001E)
596*4882a593Smuzhiyun #define KDATA_DAC_LEFT_VOLUME (KDATA_BASE_ADDR2 + 0x001F)
597*4882a593Smuzhiyun #define KDATA_DAC_RIGHT_VOLUME (KDATA_BASE_ADDR2 + 0x0020)
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun #define MAX_INSTANCE_MINISRC (KDATA_INSTANCE_MINISRC_ENDMARK - KDATA_INSTANCE0_MINISRC)
600*4882a593Smuzhiyun #define MAX_VIRTUAL_DMA_CHANNELS (KDATA_DMA_XFER_ENDMARK - KDATA_DMA_XFER0)
601*4882a593Smuzhiyun #define MAX_VIRTUAL_MIXER_CHANNELS (KDATA_MIXER_XFER_ENDMARK - KDATA_MIXER_XFER0)
602*4882a593Smuzhiyun #define MAX_VIRTUAL_ADC1_CHANNELS (KDATA_ADC1_XFER_ENDMARK - KDATA_ADC1_XFER0)
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /*
605*4882a593Smuzhiyun * client data area offsets
606*4882a593Smuzhiyun */
607*4882a593Smuzhiyun #define CDATA_INSTANCE_READY 0x00
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun #define CDATA_HOST_SRC_ADDRL 0x01
610*4882a593Smuzhiyun #define CDATA_HOST_SRC_ADDRH 0x02
611*4882a593Smuzhiyun #define CDATA_HOST_SRC_END_PLUS_1L 0x03
612*4882a593Smuzhiyun #define CDATA_HOST_SRC_END_PLUS_1H 0x04
613*4882a593Smuzhiyun #define CDATA_HOST_SRC_CURRENTL 0x05
614*4882a593Smuzhiyun #define CDATA_HOST_SRC_CURRENTH 0x06
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun #define CDATA_IN_BUF_CONNECT 0x07
617*4882a593Smuzhiyun #define CDATA_OUT_BUF_CONNECT 0x08
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun #define CDATA_IN_BUF_BEGIN 0x09
620*4882a593Smuzhiyun #define CDATA_IN_BUF_END_PLUS_1 0x0A
621*4882a593Smuzhiyun #define CDATA_IN_BUF_HEAD 0x0B
622*4882a593Smuzhiyun #define CDATA_IN_BUF_TAIL 0x0C
623*4882a593Smuzhiyun #define CDATA_OUT_BUF_BEGIN 0x0D
624*4882a593Smuzhiyun #define CDATA_OUT_BUF_END_PLUS_1 0x0E
625*4882a593Smuzhiyun #define CDATA_OUT_BUF_HEAD 0x0F
626*4882a593Smuzhiyun #define CDATA_OUT_BUF_TAIL 0x10
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun #define CDATA_DMA_CONTROL 0x11
629*4882a593Smuzhiyun #define CDATA_RESERVED 0x12
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun #define CDATA_FREQUENCY 0x13
632*4882a593Smuzhiyun #define CDATA_LEFT_VOLUME 0x14
633*4882a593Smuzhiyun #define CDATA_RIGHT_VOLUME 0x15
634*4882a593Smuzhiyun #define CDATA_LEFT_SUR_VOL 0x16
635*4882a593Smuzhiyun #define CDATA_RIGHT_SUR_VOL 0x17
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun #define CDATA_HEADER_LEN 0x18
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun #define SRC3_DIRECTION_OFFSET CDATA_HEADER_LEN
640*4882a593Smuzhiyun #define SRC3_MODE_OFFSET (CDATA_HEADER_LEN + 1)
641*4882a593Smuzhiyun #define SRC3_WORD_LENGTH_OFFSET (CDATA_HEADER_LEN + 2)
642*4882a593Smuzhiyun #define SRC3_PARAMETER_OFFSET (CDATA_HEADER_LEN + 3)
643*4882a593Smuzhiyun #define SRC3_COEFF_ADDR_OFFSET (CDATA_HEADER_LEN + 8)
644*4882a593Smuzhiyun #define SRC3_FILTAP_ADDR_OFFSET (CDATA_HEADER_LEN + 10)
645*4882a593Smuzhiyun #define SRC3_TEMP_INBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 16)
646*4882a593Smuzhiyun #define SRC3_TEMP_OUTBUF_ADDR_OFFSET (CDATA_HEADER_LEN + 17)
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun #define MINISRC_IN_BUFFER_SIZE ( 0x50 * 2 )
649*4882a593Smuzhiyun #define MINISRC_OUT_BUFFER_SIZE ( 0x50 * 2 * 2)
650*4882a593Smuzhiyun #define MINISRC_TMP_BUFFER_SIZE ( 112 + ( MINISRC_BIQUAD_STAGE * 3 + 4 ) * 2 * 2 )
651*4882a593Smuzhiyun #define MINISRC_BIQUAD_STAGE 2
652*4882a593Smuzhiyun #define MINISRC_COEF_LOC 0x175
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun #define DMACONTROL_BLOCK_MASK 0x000F
655*4882a593Smuzhiyun #define DMAC_BLOCK0_SELECTOR 0x0000
656*4882a593Smuzhiyun #define DMAC_BLOCK1_SELECTOR 0x0001
657*4882a593Smuzhiyun #define DMAC_BLOCK2_SELECTOR 0x0002
658*4882a593Smuzhiyun #define DMAC_BLOCK3_SELECTOR 0x0003
659*4882a593Smuzhiyun #define DMAC_BLOCK4_SELECTOR 0x0004
660*4882a593Smuzhiyun #define DMAC_BLOCK5_SELECTOR 0x0005
661*4882a593Smuzhiyun #define DMAC_BLOCK6_SELECTOR 0x0006
662*4882a593Smuzhiyun #define DMAC_BLOCK7_SELECTOR 0x0007
663*4882a593Smuzhiyun #define DMAC_BLOCK8_SELECTOR 0x0008
664*4882a593Smuzhiyun #define DMAC_BLOCK9_SELECTOR 0x0009
665*4882a593Smuzhiyun #define DMAC_BLOCKA_SELECTOR 0x000A
666*4882a593Smuzhiyun #define DMAC_BLOCKB_SELECTOR 0x000B
667*4882a593Smuzhiyun #define DMAC_BLOCKC_SELECTOR 0x000C
668*4882a593Smuzhiyun #define DMAC_BLOCKD_SELECTOR 0x000D
669*4882a593Smuzhiyun #define DMAC_BLOCKE_SELECTOR 0x000E
670*4882a593Smuzhiyun #define DMAC_BLOCKF_SELECTOR 0x000F
671*4882a593Smuzhiyun #define DMACONTROL_PAGE_MASK 0x00F0
672*4882a593Smuzhiyun #define DMAC_PAGE0_SELECTOR 0x0030
673*4882a593Smuzhiyun #define DMAC_PAGE1_SELECTOR 0x0020
674*4882a593Smuzhiyun #define DMAC_PAGE2_SELECTOR 0x0010
675*4882a593Smuzhiyun #define DMAC_PAGE3_SELECTOR 0x0000
676*4882a593Smuzhiyun #define DMACONTROL_AUTOREPEAT 0x1000
677*4882a593Smuzhiyun #define DMACONTROL_STOPPED 0x2000
678*4882a593Smuzhiyun #define DMACONTROL_DIRECTION 0x0100
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /*
681*4882a593Smuzhiyun * an arbitrary volume we set the internal
682*4882a593Smuzhiyun * volume settings to so that the ac97 volume
683*4882a593Smuzhiyun * range is a little less insane. 0x7fff is
684*4882a593Smuzhiyun * max.
685*4882a593Smuzhiyun */
686*4882a593Smuzhiyun #define ARB_VOLUME ( 0x6800 )
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /*
689*4882a593Smuzhiyun */
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun struct m3_list {
692*4882a593Smuzhiyun int curlen;
693*4882a593Smuzhiyun int mem_addr;
694*4882a593Smuzhiyun int max;
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun struct m3_dma {
698*4882a593Smuzhiyun
699*4882a593Smuzhiyun int number;
700*4882a593Smuzhiyun struct snd_pcm_substream *substream;
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun struct assp_instance {
703*4882a593Smuzhiyun unsigned short code, data;
704*4882a593Smuzhiyun } inst;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun int running;
707*4882a593Smuzhiyun int opened;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun unsigned long buffer_addr;
710*4882a593Smuzhiyun int dma_size;
711*4882a593Smuzhiyun int period_size;
712*4882a593Smuzhiyun unsigned int hwptr;
713*4882a593Smuzhiyun int count;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun int index[3];
716*4882a593Smuzhiyun struct m3_list *index_list[3];
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun int in_lists;
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun struct list_head list;
721*4882a593Smuzhiyun
722*4882a593Smuzhiyun };
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun struct snd_m3 {
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun struct snd_card *card;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun unsigned long iobase;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun int irq;
731*4882a593Smuzhiyun unsigned int allegro_flag : 1;
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun struct snd_ac97 *ac97;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun struct snd_pcm *pcm;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun struct pci_dev *pci;
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun int dacs_active;
740*4882a593Smuzhiyun int timer_users;
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun struct m3_list msrc_list;
743*4882a593Smuzhiyun struct m3_list mixer_list;
744*4882a593Smuzhiyun struct m3_list adc1_list;
745*4882a593Smuzhiyun struct m3_list dma_list;
746*4882a593Smuzhiyun
747*4882a593Smuzhiyun /* for storing reset state..*/
748*4882a593Smuzhiyun u8 reset_state;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun int external_amp;
751*4882a593Smuzhiyun int amp_gpio; /* gpio pin # for external amp, -1 = default */
752*4882a593Smuzhiyun unsigned int hv_config; /* hardware-volume config bits */
753*4882a593Smuzhiyun unsigned irda_workaround :1; /* avoid to touch 0x10 on GPIO_DIRECTION
754*4882a593Smuzhiyun (e.g. for IrDA on Dell Inspirons) */
755*4882a593Smuzhiyun unsigned is_omnibook :1; /* Do HP OmniBook GPIO magic? */
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* midi */
758*4882a593Smuzhiyun struct snd_rawmidi *rmidi;
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* pcm streams */
761*4882a593Smuzhiyun int num_substreams;
762*4882a593Smuzhiyun struct m3_dma *substreams;
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun spinlock_t reg_lock;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun #ifdef CONFIG_SND_MAESTRO3_INPUT
767*4882a593Smuzhiyun struct input_dev *input_dev;
768*4882a593Smuzhiyun char phys[64]; /* physical device path */
769*4882a593Smuzhiyun #else
770*4882a593Smuzhiyun struct snd_kcontrol *master_switch;
771*4882a593Smuzhiyun struct snd_kcontrol *master_volume;
772*4882a593Smuzhiyun #endif
773*4882a593Smuzhiyun struct work_struct hwvol_work;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun unsigned int in_suspend;
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
778*4882a593Smuzhiyun u16 *suspend_mem;
779*4882a593Smuzhiyun #endif
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun const struct firmware *assp_kernel_image;
782*4882a593Smuzhiyun const struct firmware *assp_minisrc_image;
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun /*
786*4882a593Smuzhiyun * pci ids
787*4882a593Smuzhiyun */
788*4882a593Smuzhiyun static const struct pci_device_id snd_m3_ids[] = {
789*4882a593Smuzhiyun {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO_1, PCI_ANY_ID, PCI_ANY_ID,
790*4882a593Smuzhiyun PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
791*4882a593Smuzhiyun {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_ALLEGRO, PCI_ANY_ID, PCI_ANY_ID,
792*4882a593Smuzhiyun PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
793*4882a593Smuzhiyun {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2LE, PCI_ANY_ID, PCI_ANY_ID,
794*4882a593Smuzhiyun PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
795*4882a593Smuzhiyun {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_CANYON3D_2, PCI_ANY_ID, PCI_ANY_ID,
796*4882a593Smuzhiyun PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
797*4882a593Smuzhiyun {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3, PCI_ANY_ID, PCI_ANY_ID,
798*4882a593Smuzhiyun PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
799*4882a593Smuzhiyun {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_1, PCI_ANY_ID, PCI_ANY_ID,
800*4882a593Smuzhiyun PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
801*4882a593Smuzhiyun {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_HW, PCI_ANY_ID, PCI_ANY_ID,
802*4882a593Smuzhiyun PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
803*4882a593Smuzhiyun {PCI_VENDOR_ID_ESS, PCI_DEVICE_ID_ESS_MAESTRO3_2, PCI_ANY_ID, PCI_ANY_ID,
804*4882a593Smuzhiyun PCI_CLASS_MULTIMEDIA_AUDIO << 8, 0xffff00, 0},
805*4882a593Smuzhiyun {0,},
806*4882a593Smuzhiyun };
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, snd_m3_ids);
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun static const struct snd_pci_quirk m3_amp_quirk_list[] = {
811*4882a593Smuzhiyun SND_PCI_QUIRK(0x0E11, 0x0094, "Compaq Evo N600c", 0x0c),
812*4882a593Smuzhiyun SND_PCI_QUIRK(0x10f7, 0x833e, "Panasonic CF-28", 0x0d),
813*4882a593Smuzhiyun SND_PCI_QUIRK(0x10f7, 0x833d, "Panasonic CF-72", 0x0d),
814*4882a593Smuzhiyun SND_PCI_QUIRK(0x1033, 0x80f1, "NEC LM800J/7", 0x03),
815*4882a593Smuzhiyun SND_PCI_QUIRK(0x1509, 0x1740, "LEGEND ZhaoYang 3100CF", 0x03),
816*4882a593Smuzhiyun { } /* END */
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun static const struct snd_pci_quirk m3_irda_quirk_list[] = {
820*4882a593Smuzhiyun SND_PCI_QUIRK(0x1028, 0x00b0, "Dell Inspiron 4000", 1),
821*4882a593Smuzhiyun SND_PCI_QUIRK(0x1028, 0x00a4, "Dell Inspiron 8000", 1),
822*4882a593Smuzhiyun SND_PCI_QUIRK(0x1028, 0x00e6, "Dell Inspiron 8100", 1),
823*4882a593Smuzhiyun { } /* END */
824*4882a593Smuzhiyun };
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /* hardware volume quirks */
827*4882a593Smuzhiyun static const struct snd_pci_quirk m3_hv_quirk_list[] = {
828*4882a593Smuzhiyun /* Allegro chips */
829*4882a593Smuzhiyun SND_PCI_QUIRK(0x0E11, 0x002E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
830*4882a593Smuzhiyun SND_PCI_QUIRK(0x0E11, 0x0094, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
831*4882a593Smuzhiyun SND_PCI_QUIRK(0x0E11, 0xB112, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
832*4882a593Smuzhiyun SND_PCI_QUIRK(0x0E11, 0xB114, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
833*4882a593Smuzhiyun SND_PCI_QUIRK(0x103C, 0x0012, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
834*4882a593Smuzhiyun SND_PCI_QUIRK(0x103C, 0x0018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
835*4882a593Smuzhiyun SND_PCI_QUIRK(0x103C, 0x001C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
836*4882a593Smuzhiyun SND_PCI_QUIRK(0x103C, 0x001D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
837*4882a593Smuzhiyun SND_PCI_QUIRK(0x103C, 0x001E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
838*4882a593Smuzhiyun SND_PCI_QUIRK(0x107B, 0x3350, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
839*4882a593Smuzhiyun SND_PCI_QUIRK(0x10F7, 0x8338, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
840*4882a593Smuzhiyun SND_PCI_QUIRK(0x10F7, 0x833C, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
841*4882a593Smuzhiyun SND_PCI_QUIRK(0x10F7, 0x833D, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
842*4882a593Smuzhiyun SND_PCI_QUIRK(0x10F7, 0x833E, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
843*4882a593Smuzhiyun SND_PCI_QUIRK(0x10F7, 0x833F, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
844*4882a593Smuzhiyun SND_PCI_QUIRK(0x13BD, 0x1018, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
845*4882a593Smuzhiyun SND_PCI_QUIRK(0x13BD, 0x1019, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
846*4882a593Smuzhiyun SND_PCI_QUIRK(0x13BD, 0x101A, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
847*4882a593Smuzhiyun SND_PCI_QUIRK(0x14FF, 0x0F03, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
848*4882a593Smuzhiyun SND_PCI_QUIRK(0x14FF, 0x0F04, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
849*4882a593Smuzhiyun SND_PCI_QUIRK(0x14FF, 0x0F05, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
850*4882a593Smuzhiyun SND_PCI_QUIRK(0x156D, 0xB400, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
851*4882a593Smuzhiyun SND_PCI_QUIRK(0x156D, 0xB795, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
852*4882a593Smuzhiyun SND_PCI_QUIRK(0x156D, 0xB797, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
853*4882a593Smuzhiyun SND_PCI_QUIRK(0x156D, 0xC700, NULL, HV_CTRL_ENABLE | HV_BUTTON_FROM_GD),
854*4882a593Smuzhiyun SND_PCI_QUIRK(0x1033, 0x80F1, NULL,
855*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
856*4882a593Smuzhiyun SND_PCI_QUIRK(0x103C, 0x001A, NULL, /* HP OmniBook 6100 */
857*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
858*4882a593Smuzhiyun SND_PCI_QUIRK(0x107B, 0x340A, NULL,
859*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
860*4882a593Smuzhiyun SND_PCI_QUIRK(0x107B, 0x3450, NULL,
861*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
862*4882a593Smuzhiyun SND_PCI_QUIRK(0x109F, 0x3134, NULL,
863*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
864*4882a593Smuzhiyun SND_PCI_QUIRK(0x109F, 0x3161, NULL,
865*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
866*4882a593Smuzhiyun SND_PCI_QUIRK(0x144D, 0x3280, NULL,
867*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
868*4882a593Smuzhiyun SND_PCI_QUIRK(0x144D, 0x3281, NULL,
869*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
870*4882a593Smuzhiyun SND_PCI_QUIRK(0x144D, 0xC002, NULL,
871*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
872*4882a593Smuzhiyun SND_PCI_QUIRK(0x144D, 0xC003, NULL,
873*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
874*4882a593Smuzhiyun SND_PCI_QUIRK(0x1509, 0x1740, NULL,
875*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
876*4882a593Smuzhiyun SND_PCI_QUIRK(0x1610, 0x0010, NULL,
877*4882a593Smuzhiyun HV_CTRL_ENABLE | HV_BUTTON_FROM_GD | REDUCED_DEBOUNCE),
878*4882a593Smuzhiyun SND_PCI_QUIRK(0x1042, 0x1042, NULL, HV_CTRL_ENABLE),
879*4882a593Smuzhiyun SND_PCI_QUIRK(0x107B, 0x9500, NULL, HV_CTRL_ENABLE),
880*4882a593Smuzhiyun SND_PCI_QUIRK(0x14FF, 0x0F06, NULL, HV_CTRL_ENABLE),
881*4882a593Smuzhiyun SND_PCI_QUIRK(0x1558, 0x8586, NULL, HV_CTRL_ENABLE),
882*4882a593Smuzhiyun SND_PCI_QUIRK(0x161F, 0x2011, NULL, HV_CTRL_ENABLE),
883*4882a593Smuzhiyun /* Maestro3 chips */
884*4882a593Smuzhiyun SND_PCI_QUIRK(0x103C, 0x000E, NULL, HV_CTRL_ENABLE),
885*4882a593Smuzhiyun SND_PCI_QUIRK(0x103C, 0x0010, NULL, HV_CTRL_ENABLE),
886*4882a593Smuzhiyun SND_PCI_QUIRK(0x103C, 0x0011, NULL, HV_CTRL_ENABLE),
887*4882a593Smuzhiyun SND_PCI_QUIRK(0x103C, 0x001B, NULL, HV_CTRL_ENABLE),
888*4882a593Smuzhiyun SND_PCI_QUIRK(0x104D, 0x80A6, NULL, HV_CTRL_ENABLE),
889*4882a593Smuzhiyun SND_PCI_QUIRK(0x104D, 0x80AA, NULL, HV_CTRL_ENABLE),
890*4882a593Smuzhiyun SND_PCI_QUIRK(0x107B, 0x5300, NULL, HV_CTRL_ENABLE),
891*4882a593Smuzhiyun SND_PCI_QUIRK(0x110A, 0x1998, NULL, HV_CTRL_ENABLE),
892*4882a593Smuzhiyun SND_PCI_QUIRK(0x13BD, 0x1015, NULL, HV_CTRL_ENABLE),
893*4882a593Smuzhiyun SND_PCI_QUIRK(0x13BD, 0x101C, NULL, HV_CTRL_ENABLE),
894*4882a593Smuzhiyun SND_PCI_QUIRK(0x13BD, 0x1802, NULL, HV_CTRL_ENABLE),
895*4882a593Smuzhiyun SND_PCI_QUIRK(0x1599, 0x0715, NULL, HV_CTRL_ENABLE),
896*4882a593Smuzhiyun SND_PCI_QUIRK(0x5643, 0x5643, NULL, HV_CTRL_ENABLE),
897*4882a593Smuzhiyun SND_PCI_QUIRK(0x144D, 0x3260, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
898*4882a593Smuzhiyun SND_PCI_QUIRK(0x144D, 0x3261, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
899*4882a593Smuzhiyun SND_PCI_QUIRK(0x144D, 0xC000, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
900*4882a593Smuzhiyun SND_PCI_QUIRK(0x144D, 0xC001, NULL, HV_CTRL_ENABLE | REDUCED_DEBOUNCE),
901*4882a593Smuzhiyun { } /* END */
902*4882a593Smuzhiyun };
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun /* HP Omnibook quirks */
905*4882a593Smuzhiyun static const struct snd_pci_quirk m3_omnibook_quirk_list[] = {
906*4882a593Smuzhiyun SND_PCI_QUIRK_ID(0x103c, 0x0010), /* HP OmniBook 6000 */
907*4882a593Smuzhiyun SND_PCI_QUIRK_ID(0x103c, 0x0011), /* HP OmniBook 500 */
908*4882a593Smuzhiyun { } /* END */
909*4882a593Smuzhiyun };
910*4882a593Smuzhiyun
911*4882a593Smuzhiyun /*
912*4882a593Smuzhiyun * lowlevel functions
913*4882a593Smuzhiyun */
914*4882a593Smuzhiyun
snd_m3_outw(struct snd_m3 * chip,u16 value,unsigned long reg)915*4882a593Smuzhiyun static inline void snd_m3_outw(struct snd_m3 *chip, u16 value, unsigned long reg)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun outw(value, chip->iobase + reg);
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
snd_m3_inw(struct snd_m3 * chip,unsigned long reg)920*4882a593Smuzhiyun static inline u16 snd_m3_inw(struct snd_m3 *chip, unsigned long reg)
921*4882a593Smuzhiyun {
922*4882a593Smuzhiyun return inw(chip->iobase + reg);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
snd_m3_outb(struct snd_m3 * chip,u8 value,unsigned long reg)925*4882a593Smuzhiyun static inline void snd_m3_outb(struct snd_m3 *chip, u8 value, unsigned long reg)
926*4882a593Smuzhiyun {
927*4882a593Smuzhiyun outb(value, chip->iobase + reg);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
snd_m3_inb(struct snd_m3 * chip,unsigned long reg)930*4882a593Smuzhiyun static inline u8 snd_m3_inb(struct snd_m3 *chip, unsigned long reg)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun return inb(chip->iobase + reg);
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /*
936*4882a593Smuzhiyun * access 16bit words to the code or data regions of the dsp's memory.
937*4882a593Smuzhiyun * index addresses 16bit words.
938*4882a593Smuzhiyun */
snd_m3_assp_read(struct snd_m3 * chip,u16 region,u16 index)939*4882a593Smuzhiyun static u16 snd_m3_assp_read(struct snd_m3 *chip, u16 region, u16 index)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
942*4882a593Smuzhiyun snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
943*4882a593Smuzhiyun return snd_m3_inw(chip, DSP_PORT_MEMORY_DATA);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
snd_m3_assp_write(struct snd_m3 * chip,u16 region,u16 index,u16 data)946*4882a593Smuzhiyun static void snd_m3_assp_write(struct snd_m3 *chip, u16 region, u16 index, u16 data)
947*4882a593Smuzhiyun {
948*4882a593Smuzhiyun snd_m3_outw(chip, region & MEMTYPE_MASK, DSP_PORT_MEMORY_TYPE);
949*4882a593Smuzhiyun snd_m3_outw(chip, index, DSP_PORT_MEMORY_INDEX);
950*4882a593Smuzhiyun snd_m3_outw(chip, data, DSP_PORT_MEMORY_DATA);
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun
snd_m3_assp_halt(struct snd_m3 * chip)953*4882a593Smuzhiyun static void snd_m3_assp_halt(struct snd_m3 *chip)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun chip->reset_state = snd_m3_inb(chip, DSP_PORT_CONTROL_REG_B) & ~REGB_STOP_CLOCK;
956*4882a593Smuzhiyun msleep(10);
957*4882a593Smuzhiyun snd_m3_outb(chip, chip->reset_state & ~REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun
snd_m3_assp_continue(struct snd_m3 * chip)960*4882a593Smuzhiyun static void snd_m3_assp_continue(struct snd_m3 *chip)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun snd_m3_outb(chip, chip->reset_state | REGB_ENABLE_RESET, DSP_PORT_CONTROL_REG_B);
963*4882a593Smuzhiyun }
964*4882a593Smuzhiyun
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun /*
967*4882a593Smuzhiyun * This makes me sad. the maestro3 has lists
968*4882a593Smuzhiyun * internally that must be packed.. 0 terminates,
969*4882a593Smuzhiyun * apparently, or maybe all unused entries have
970*4882a593Smuzhiyun * to be 0, the lists have static lengths set
971*4882a593Smuzhiyun * by the binary code images.
972*4882a593Smuzhiyun */
973*4882a593Smuzhiyun
snd_m3_add_list(struct snd_m3 * chip,struct m3_list * list,u16 val)974*4882a593Smuzhiyun static int snd_m3_add_list(struct snd_m3 *chip, struct m3_list *list, u16 val)
975*4882a593Smuzhiyun {
976*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
977*4882a593Smuzhiyun list->mem_addr + list->curlen,
978*4882a593Smuzhiyun val);
979*4882a593Smuzhiyun return list->curlen++;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun
snd_m3_remove_list(struct snd_m3 * chip,struct m3_list * list,int index)982*4882a593Smuzhiyun static void snd_m3_remove_list(struct snd_m3 *chip, struct m3_list *list, int index)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun u16 val;
985*4882a593Smuzhiyun int lastindex = list->curlen - 1;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun if (index != lastindex) {
988*4882a593Smuzhiyun val = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
989*4882a593Smuzhiyun list->mem_addr + lastindex);
990*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
991*4882a593Smuzhiyun list->mem_addr + index,
992*4882a593Smuzhiyun val);
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
996*4882a593Smuzhiyun list->mem_addr + lastindex,
997*4882a593Smuzhiyun 0);
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun list->curlen--;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
snd_m3_inc_timer_users(struct snd_m3 * chip)1002*4882a593Smuzhiyun static void snd_m3_inc_timer_users(struct snd_m3 *chip)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun chip->timer_users++;
1005*4882a593Smuzhiyun if (chip->timer_users != 1)
1006*4882a593Smuzhiyun return;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1009*4882a593Smuzhiyun KDATA_TIMER_COUNT_RELOAD,
1010*4882a593Smuzhiyun 240);
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1013*4882a593Smuzhiyun KDATA_TIMER_COUNT_CURRENT,
1014*4882a593Smuzhiyun 240);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun snd_m3_outw(chip,
1017*4882a593Smuzhiyun snd_m3_inw(chip, HOST_INT_CTRL) | CLKRUN_GEN_ENABLE,
1018*4882a593Smuzhiyun HOST_INT_CTRL);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
snd_m3_dec_timer_users(struct snd_m3 * chip)1021*4882a593Smuzhiyun static void snd_m3_dec_timer_users(struct snd_m3 *chip)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun chip->timer_users--;
1024*4882a593Smuzhiyun if (chip->timer_users > 0)
1025*4882a593Smuzhiyun return;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1028*4882a593Smuzhiyun KDATA_TIMER_COUNT_RELOAD,
1029*4882a593Smuzhiyun 0);
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1032*4882a593Smuzhiyun KDATA_TIMER_COUNT_CURRENT,
1033*4882a593Smuzhiyun 0);
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun snd_m3_outw(chip,
1036*4882a593Smuzhiyun snd_m3_inw(chip, HOST_INT_CTRL) & ~CLKRUN_GEN_ENABLE,
1037*4882a593Smuzhiyun HOST_INT_CTRL);
1038*4882a593Smuzhiyun }
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun /*
1041*4882a593Smuzhiyun * start/stop
1042*4882a593Smuzhiyun */
1043*4882a593Smuzhiyun
1044*4882a593Smuzhiyun /* spinlock held! */
snd_m3_pcm_start(struct snd_m3 * chip,struct m3_dma * s,struct snd_pcm_substream * subs)1045*4882a593Smuzhiyun static int snd_m3_pcm_start(struct snd_m3 *chip, struct m3_dma *s,
1046*4882a593Smuzhiyun struct snd_pcm_substream *subs)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun if (! s || ! subs)
1049*4882a593Smuzhiyun return -EINVAL;
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun snd_m3_inc_timer_users(chip);
1052*4882a593Smuzhiyun switch (subs->stream) {
1053*4882a593Smuzhiyun case SNDRV_PCM_STREAM_PLAYBACK:
1054*4882a593Smuzhiyun chip->dacs_active++;
1055*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1056*4882a593Smuzhiyun s->inst.data + CDATA_INSTANCE_READY, 1);
1057*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1058*4882a593Smuzhiyun KDATA_MIXER_TASK_NUMBER,
1059*4882a593Smuzhiyun chip->dacs_active);
1060*4882a593Smuzhiyun break;
1061*4882a593Smuzhiyun case SNDRV_PCM_STREAM_CAPTURE:
1062*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1063*4882a593Smuzhiyun KDATA_ADC1_REQUEST, 1);
1064*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1065*4882a593Smuzhiyun s->inst.data + CDATA_INSTANCE_READY, 1);
1066*4882a593Smuzhiyun break;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun return 0;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* spinlock held! */
snd_m3_pcm_stop(struct snd_m3 * chip,struct m3_dma * s,struct snd_pcm_substream * subs)1072*4882a593Smuzhiyun static int snd_m3_pcm_stop(struct snd_m3 *chip, struct m3_dma *s,
1073*4882a593Smuzhiyun struct snd_pcm_substream *subs)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun if (! s || ! subs)
1076*4882a593Smuzhiyun return -EINVAL;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1079*4882a593Smuzhiyun s->inst.data + CDATA_INSTANCE_READY, 0);
1080*4882a593Smuzhiyun snd_m3_dec_timer_users(chip);
1081*4882a593Smuzhiyun switch (subs->stream) {
1082*4882a593Smuzhiyun case SNDRV_PCM_STREAM_PLAYBACK:
1083*4882a593Smuzhiyun chip->dacs_active--;
1084*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1085*4882a593Smuzhiyun KDATA_MIXER_TASK_NUMBER,
1086*4882a593Smuzhiyun chip->dacs_active);
1087*4882a593Smuzhiyun break;
1088*4882a593Smuzhiyun case SNDRV_PCM_STREAM_CAPTURE:
1089*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1090*4882a593Smuzhiyun KDATA_ADC1_REQUEST, 0);
1091*4882a593Smuzhiyun break;
1092*4882a593Smuzhiyun }
1093*4882a593Smuzhiyun return 0;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun static int
snd_m3_pcm_trigger(struct snd_pcm_substream * subs,int cmd)1097*4882a593Smuzhiyun snd_m3_pcm_trigger(struct snd_pcm_substream *subs, int cmd)
1098*4882a593Smuzhiyun {
1099*4882a593Smuzhiyun struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1100*4882a593Smuzhiyun struct m3_dma *s = subs->runtime->private_data;
1101*4882a593Smuzhiyun int err = -EINVAL;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun if (snd_BUG_ON(!s))
1104*4882a593Smuzhiyun return -ENXIO;
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun spin_lock(&chip->reg_lock);
1107*4882a593Smuzhiyun switch (cmd) {
1108*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
1109*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
1110*4882a593Smuzhiyun if (s->running)
1111*4882a593Smuzhiyun err = -EBUSY;
1112*4882a593Smuzhiyun else {
1113*4882a593Smuzhiyun s->running = 1;
1114*4882a593Smuzhiyun err = snd_m3_pcm_start(chip, s, subs);
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun break;
1117*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
1118*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
1119*4882a593Smuzhiyun if (! s->running)
1120*4882a593Smuzhiyun err = 0; /* should return error? */
1121*4882a593Smuzhiyun else {
1122*4882a593Smuzhiyun s->running = 0;
1123*4882a593Smuzhiyun err = snd_m3_pcm_stop(chip, s, subs);
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun break;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun spin_unlock(&chip->reg_lock);
1128*4882a593Smuzhiyun return err;
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun
1131*4882a593Smuzhiyun /*
1132*4882a593Smuzhiyun * setup
1133*4882a593Smuzhiyun */
1134*4882a593Smuzhiyun static void
snd_m3_pcm_setup1(struct snd_m3 * chip,struct m3_dma * s,struct snd_pcm_substream * subs)1135*4882a593Smuzhiyun snd_m3_pcm_setup1(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun int dsp_in_size, dsp_out_size, dsp_in_buffer, dsp_out_buffer;
1138*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = subs->runtime;
1139*4882a593Smuzhiyun
1140*4882a593Smuzhiyun if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1141*4882a593Smuzhiyun dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x20 * 2);
1142*4882a593Smuzhiyun dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x20 * 2);
1143*4882a593Smuzhiyun } else {
1144*4882a593Smuzhiyun dsp_in_size = MINISRC_IN_BUFFER_SIZE - (0x10 * 2);
1145*4882a593Smuzhiyun dsp_out_size = MINISRC_OUT_BUFFER_SIZE - (0x10 * 2);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun dsp_in_buffer = s->inst.data + (MINISRC_TMP_BUFFER_SIZE / 2);
1148*4882a593Smuzhiyun dsp_out_buffer = dsp_in_buffer + (dsp_in_size / 2) + 1;
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun s->dma_size = frames_to_bytes(runtime, runtime->buffer_size);
1151*4882a593Smuzhiyun s->period_size = frames_to_bytes(runtime, runtime->period_size);
1152*4882a593Smuzhiyun s->hwptr = 0;
1153*4882a593Smuzhiyun s->count = 0;
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun #define LO(x) ((x) & 0xffff)
1156*4882a593Smuzhiyun #define HI(x) LO((x) >> 16)
1157*4882a593Smuzhiyun
1158*4882a593Smuzhiyun /* host dma buffer pointers */
1159*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1160*4882a593Smuzhiyun s->inst.data + CDATA_HOST_SRC_ADDRL,
1161*4882a593Smuzhiyun LO(s->buffer_addr));
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1164*4882a593Smuzhiyun s->inst.data + CDATA_HOST_SRC_ADDRH,
1165*4882a593Smuzhiyun HI(s->buffer_addr));
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1168*4882a593Smuzhiyun s->inst.data + CDATA_HOST_SRC_END_PLUS_1L,
1169*4882a593Smuzhiyun LO(s->buffer_addr + s->dma_size));
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1172*4882a593Smuzhiyun s->inst.data + CDATA_HOST_SRC_END_PLUS_1H,
1173*4882a593Smuzhiyun HI(s->buffer_addr + s->dma_size));
1174*4882a593Smuzhiyun
1175*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1176*4882a593Smuzhiyun s->inst.data + CDATA_HOST_SRC_CURRENTL,
1177*4882a593Smuzhiyun LO(s->buffer_addr));
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1180*4882a593Smuzhiyun s->inst.data + CDATA_HOST_SRC_CURRENTH,
1181*4882a593Smuzhiyun HI(s->buffer_addr));
1182*4882a593Smuzhiyun #undef LO
1183*4882a593Smuzhiyun #undef HI
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun /* dsp buffers */
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1188*4882a593Smuzhiyun s->inst.data + CDATA_IN_BUF_BEGIN,
1189*4882a593Smuzhiyun dsp_in_buffer);
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1192*4882a593Smuzhiyun s->inst.data + CDATA_IN_BUF_END_PLUS_1,
1193*4882a593Smuzhiyun dsp_in_buffer + (dsp_in_size / 2));
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1196*4882a593Smuzhiyun s->inst.data + CDATA_IN_BUF_HEAD,
1197*4882a593Smuzhiyun dsp_in_buffer);
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1200*4882a593Smuzhiyun s->inst.data + CDATA_IN_BUF_TAIL,
1201*4882a593Smuzhiyun dsp_in_buffer);
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1204*4882a593Smuzhiyun s->inst.data + CDATA_OUT_BUF_BEGIN,
1205*4882a593Smuzhiyun dsp_out_buffer);
1206*4882a593Smuzhiyun
1207*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1208*4882a593Smuzhiyun s->inst.data + CDATA_OUT_BUF_END_PLUS_1,
1209*4882a593Smuzhiyun dsp_out_buffer + (dsp_out_size / 2));
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1212*4882a593Smuzhiyun s->inst.data + CDATA_OUT_BUF_HEAD,
1213*4882a593Smuzhiyun dsp_out_buffer);
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1216*4882a593Smuzhiyun s->inst.data + CDATA_OUT_BUF_TAIL,
1217*4882a593Smuzhiyun dsp_out_buffer);
1218*4882a593Smuzhiyun }
1219*4882a593Smuzhiyun
snd_m3_pcm_setup2(struct snd_m3 * chip,struct m3_dma * s,struct snd_pcm_runtime * runtime)1220*4882a593Smuzhiyun static void snd_m3_pcm_setup2(struct snd_m3 *chip, struct m3_dma *s,
1221*4882a593Smuzhiyun struct snd_pcm_runtime *runtime)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun u32 freq;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun /*
1226*4882a593Smuzhiyun * put us in the lists if we're not already there
1227*4882a593Smuzhiyun */
1228*4882a593Smuzhiyun if (! s->in_lists) {
1229*4882a593Smuzhiyun s->index[0] = snd_m3_add_list(chip, s->index_list[0],
1230*4882a593Smuzhiyun s->inst.data >> DP_SHIFT_COUNT);
1231*4882a593Smuzhiyun s->index[1] = snd_m3_add_list(chip, s->index_list[1],
1232*4882a593Smuzhiyun s->inst.data >> DP_SHIFT_COUNT);
1233*4882a593Smuzhiyun s->index[2] = snd_m3_add_list(chip, s->index_list[2],
1234*4882a593Smuzhiyun s->inst.data >> DP_SHIFT_COUNT);
1235*4882a593Smuzhiyun s->in_lists = 1;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun /* write to 'mono' word */
1239*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1240*4882a593Smuzhiyun s->inst.data + SRC3_DIRECTION_OFFSET + 1,
1241*4882a593Smuzhiyun runtime->channels == 2 ? 0 : 1);
1242*4882a593Smuzhiyun /* write to '8bit' word */
1243*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1244*4882a593Smuzhiyun s->inst.data + SRC3_DIRECTION_OFFSET + 2,
1245*4882a593Smuzhiyun snd_pcm_format_width(runtime->format) == 16 ? 0 : 1);
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun /* set up dac/adc rate */
1248*4882a593Smuzhiyun freq = ((runtime->rate << 15) + 24000 ) / 48000;
1249*4882a593Smuzhiyun if (freq)
1250*4882a593Smuzhiyun freq--;
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1253*4882a593Smuzhiyun s->inst.data + CDATA_FREQUENCY,
1254*4882a593Smuzhiyun freq);
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun static const struct play_vals {
1259*4882a593Smuzhiyun u16 addr, val;
1260*4882a593Smuzhiyun } pv[] = {
1261*4882a593Smuzhiyun {CDATA_LEFT_VOLUME, ARB_VOLUME},
1262*4882a593Smuzhiyun {CDATA_RIGHT_VOLUME, ARB_VOLUME},
1263*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET, 0} ,
1264*4882a593Smuzhiyun /* +1, +2 are stereo/16 bit */
1265*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
1266*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
1267*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
1268*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
1269*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
1270*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
1271*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
1272*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
1273*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
1274*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
1275*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
1276*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
1277*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 16, 8}, /* numin */
1278*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 17, 50*2}, /* numout */
1279*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 18, MINISRC_BIQUAD_STAGE - 1}, /* numstage */
1280*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
1281*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 21, 0} /* booster */
1282*4882a593Smuzhiyun };
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun
1285*4882a593Smuzhiyun /* the mode passed should be already shifted and masked */
1286*4882a593Smuzhiyun static void
snd_m3_playback_setup(struct snd_m3 * chip,struct m3_dma * s,struct snd_pcm_substream * subs)1287*4882a593Smuzhiyun snd_m3_playback_setup(struct snd_m3 *chip, struct m3_dma *s,
1288*4882a593Smuzhiyun struct snd_pcm_substream *subs)
1289*4882a593Smuzhiyun {
1290*4882a593Smuzhiyun unsigned int i;
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun /*
1293*4882a593Smuzhiyun * some per client initializers
1294*4882a593Smuzhiyun */
1295*4882a593Smuzhiyun
1296*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1297*4882a593Smuzhiyun s->inst.data + SRC3_DIRECTION_OFFSET + 12,
1298*4882a593Smuzhiyun s->inst.data + 40 + 8);
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1301*4882a593Smuzhiyun s->inst.data + SRC3_DIRECTION_OFFSET + 19,
1302*4882a593Smuzhiyun s->inst.code + MINISRC_COEF_LOC);
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun /* enable or disable low pass filter? */
1305*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1306*4882a593Smuzhiyun s->inst.data + SRC3_DIRECTION_OFFSET + 22,
1307*4882a593Smuzhiyun subs->runtime->rate > 45000 ? 0xff : 0);
1308*4882a593Smuzhiyun
1309*4882a593Smuzhiyun /* tell it which way dma is going? */
1310*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1311*4882a593Smuzhiyun s->inst.data + CDATA_DMA_CONTROL,
1312*4882a593Smuzhiyun DMACONTROL_AUTOREPEAT + DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /*
1315*4882a593Smuzhiyun * set an armload of static initializers
1316*4882a593Smuzhiyun */
1317*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(pv); i++)
1318*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1319*4882a593Smuzhiyun s->inst.data + pv[i].addr, pv[i].val);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun /*
1323*4882a593Smuzhiyun * Native record driver
1324*4882a593Smuzhiyun */
1325*4882a593Smuzhiyun static const struct rec_vals {
1326*4882a593Smuzhiyun u16 addr, val;
1327*4882a593Smuzhiyun } rv[] = {
1328*4882a593Smuzhiyun {CDATA_LEFT_VOLUME, ARB_VOLUME},
1329*4882a593Smuzhiyun {CDATA_RIGHT_VOLUME, ARB_VOLUME},
1330*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET, 1} ,
1331*4882a593Smuzhiyun /* +1, +2 are stereo/16 bit */
1332*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 3, 0x0000}, /* fraction? */
1333*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 4, 0}, /* first l */
1334*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 5, 0}, /* first r */
1335*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 6, 0}, /* second l */
1336*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 7, 0}, /* second r */
1337*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 8, 0}, /* delta l */
1338*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 9, 0}, /* delta r */
1339*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 10, 0x8000}, /* round */
1340*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 11, 0xFF00}, /* higher bute mark */
1341*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 13, 0}, /* temp0 */
1342*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 14, 0}, /* c fraction */
1343*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 15, 0}, /* counter */
1344*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 16, 50},/* numin */
1345*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 17, 8}, /* numout */
1346*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 18, 0}, /* numstage */
1347*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 19, 0}, /* coef */
1348*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 20, 0}, /* filtertap */
1349*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 21, 0}, /* booster */
1350*4882a593Smuzhiyun {SRC3_DIRECTION_OFFSET + 22, 0xff} /* skip lpf */
1351*4882a593Smuzhiyun };
1352*4882a593Smuzhiyun
1353*4882a593Smuzhiyun static void
snd_m3_capture_setup(struct snd_m3 * chip,struct m3_dma * s,struct snd_pcm_substream * subs)1354*4882a593Smuzhiyun snd_m3_capture_setup(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun unsigned int i;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun /*
1359*4882a593Smuzhiyun * some per client initializers
1360*4882a593Smuzhiyun */
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1363*4882a593Smuzhiyun s->inst.data + SRC3_DIRECTION_OFFSET + 12,
1364*4882a593Smuzhiyun s->inst.data + 40 + 8);
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun /* tell it which way dma is going? */
1367*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1368*4882a593Smuzhiyun s->inst.data + CDATA_DMA_CONTROL,
1369*4882a593Smuzhiyun DMACONTROL_DIRECTION + DMACONTROL_AUTOREPEAT +
1370*4882a593Smuzhiyun DMAC_PAGE3_SELECTOR + DMAC_BLOCKF_SELECTOR);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun /*
1373*4882a593Smuzhiyun * set an armload of static initializers
1374*4882a593Smuzhiyun */
1375*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(rv); i++)
1376*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
1377*4882a593Smuzhiyun s->inst.data + rv[i].addr, rv[i].val);
1378*4882a593Smuzhiyun }
1379*4882a593Smuzhiyun
snd_m3_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)1380*4882a593Smuzhiyun static int snd_m3_pcm_hw_params(struct snd_pcm_substream *substream,
1381*4882a593Smuzhiyun struct snd_pcm_hw_params *hw_params)
1382*4882a593Smuzhiyun {
1383*4882a593Smuzhiyun struct m3_dma *s = substream->runtime->private_data;
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun /* set buffer address */
1386*4882a593Smuzhiyun s->buffer_addr = substream->runtime->dma_addr;
1387*4882a593Smuzhiyun if (s->buffer_addr & 0x3) {
1388*4882a593Smuzhiyun dev_err(substream->pcm->card->dev, "oh my, not aligned\n");
1389*4882a593Smuzhiyun s->buffer_addr = s->buffer_addr & ~0x3;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun return 0;
1392*4882a593Smuzhiyun }
1393*4882a593Smuzhiyun
snd_m3_pcm_hw_free(struct snd_pcm_substream * substream)1394*4882a593Smuzhiyun static int snd_m3_pcm_hw_free(struct snd_pcm_substream *substream)
1395*4882a593Smuzhiyun {
1396*4882a593Smuzhiyun struct m3_dma *s;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun if (substream->runtime->private_data == NULL)
1399*4882a593Smuzhiyun return 0;
1400*4882a593Smuzhiyun s = substream->runtime->private_data;
1401*4882a593Smuzhiyun s->buffer_addr = 0;
1402*4882a593Smuzhiyun return 0;
1403*4882a593Smuzhiyun }
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun static int
snd_m3_pcm_prepare(struct snd_pcm_substream * subs)1406*4882a593Smuzhiyun snd_m3_pcm_prepare(struct snd_pcm_substream *subs)
1407*4882a593Smuzhiyun {
1408*4882a593Smuzhiyun struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1409*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = subs->runtime;
1410*4882a593Smuzhiyun struct m3_dma *s = runtime->private_data;
1411*4882a593Smuzhiyun
1412*4882a593Smuzhiyun if (snd_BUG_ON(!s))
1413*4882a593Smuzhiyun return -ENXIO;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun if (runtime->format != SNDRV_PCM_FORMAT_U8 &&
1416*4882a593Smuzhiyun runtime->format != SNDRV_PCM_FORMAT_S16_LE)
1417*4882a593Smuzhiyun return -EINVAL;
1418*4882a593Smuzhiyun if (runtime->rate > 48000 ||
1419*4882a593Smuzhiyun runtime->rate < 8000)
1420*4882a593Smuzhiyun return -EINVAL;
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun spin_lock_irq(&chip->reg_lock);
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun snd_m3_pcm_setup1(chip, s, subs);
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK)
1427*4882a593Smuzhiyun snd_m3_playback_setup(chip, s, subs);
1428*4882a593Smuzhiyun else
1429*4882a593Smuzhiyun snd_m3_capture_setup(chip, s, subs);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun snd_m3_pcm_setup2(chip, s, runtime);
1432*4882a593Smuzhiyun
1433*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun return 0;
1436*4882a593Smuzhiyun }
1437*4882a593Smuzhiyun
1438*4882a593Smuzhiyun /*
1439*4882a593Smuzhiyun * get current pointer
1440*4882a593Smuzhiyun */
1441*4882a593Smuzhiyun static unsigned int
snd_m3_get_pointer(struct snd_m3 * chip,struct m3_dma * s,struct snd_pcm_substream * subs)1442*4882a593Smuzhiyun snd_m3_get_pointer(struct snd_m3 *chip, struct m3_dma *s, struct snd_pcm_substream *subs)
1443*4882a593Smuzhiyun {
1444*4882a593Smuzhiyun u16 hi = 0, lo = 0;
1445*4882a593Smuzhiyun int retry = 10;
1446*4882a593Smuzhiyun u32 addr;
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /*
1449*4882a593Smuzhiyun * try and get a valid answer
1450*4882a593Smuzhiyun */
1451*4882a593Smuzhiyun while (retry--) {
1452*4882a593Smuzhiyun hi = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1453*4882a593Smuzhiyun s->inst.data + CDATA_HOST_SRC_CURRENTH);
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun lo = snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1456*4882a593Smuzhiyun s->inst.data + CDATA_HOST_SRC_CURRENTL);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun if (hi == snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA,
1459*4882a593Smuzhiyun s->inst.data + CDATA_HOST_SRC_CURRENTH))
1460*4882a593Smuzhiyun break;
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun addr = lo | ((u32)hi<<16);
1463*4882a593Smuzhiyun return (unsigned int)(addr - s->buffer_addr);
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun static snd_pcm_uframes_t
snd_m3_pcm_pointer(struct snd_pcm_substream * subs)1467*4882a593Smuzhiyun snd_m3_pcm_pointer(struct snd_pcm_substream *subs)
1468*4882a593Smuzhiyun {
1469*4882a593Smuzhiyun struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1470*4882a593Smuzhiyun unsigned int ptr;
1471*4882a593Smuzhiyun struct m3_dma *s = subs->runtime->private_data;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun if (snd_BUG_ON(!s))
1474*4882a593Smuzhiyun return 0;
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun spin_lock(&chip->reg_lock);
1477*4882a593Smuzhiyun ptr = snd_m3_get_pointer(chip, s, subs);
1478*4882a593Smuzhiyun spin_unlock(&chip->reg_lock);
1479*4882a593Smuzhiyun return bytes_to_frames(subs->runtime, ptr);
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun /* update pointer */
1484*4882a593Smuzhiyun /* spinlock held! */
snd_m3_update_ptr(struct snd_m3 * chip,struct m3_dma * s)1485*4882a593Smuzhiyun static void snd_m3_update_ptr(struct snd_m3 *chip, struct m3_dma *s)
1486*4882a593Smuzhiyun {
1487*4882a593Smuzhiyun struct snd_pcm_substream *subs = s->substream;
1488*4882a593Smuzhiyun unsigned int hwptr;
1489*4882a593Smuzhiyun int diff;
1490*4882a593Smuzhiyun
1491*4882a593Smuzhiyun if (! s->running)
1492*4882a593Smuzhiyun return;
1493*4882a593Smuzhiyun
1494*4882a593Smuzhiyun hwptr = snd_m3_get_pointer(chip, s, subs);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun /* try to avoid expensive modulo divisions */
1497*4882a593Smuzhiyun if (hwptr >= s->dma_size)
1498*4882a593Smuzhiyun hwptr %= s->dma_size;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun diff = s->dma_size + hwptr - s->hwptr;
1501*4882a593Smuzhiyun if (diff >= s->dma_size)
1502*4882a593Smuzhiyun diff %= s->dma_size;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun s->hwptr = hwptr;
1505*4882a593Smuzhiyun s->count += diff;
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun if (s->count >= (signed)s->period_size) {
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if (s->count < 2 * (signed)s->period_size)
1510*4882a593Smuzhiyun s->count -= (signed)s->period_size;
1511*4882a593Smuzhiyun else
1512*4882a593Smuzhiyun s->count %= s->period_size;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun spin_unlock(&chip->reg_lock);
1515*4882a593Smuzhiyun snd_pcm_period_elapsed(subs);
1516*4882a593Smuzhiyun spin_lock(&chip->reg_lock);
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun /* The m3's hardware volume works by incrementing / decrementing 2 counters
1521*4882a593Smuzhiyun (without wrap around) in response to volume button presses and then
1522*4882a593Smuzhiyun generating an interrupt. The pair of counters is stored in bits 1-3 and 5-7
1523*4882a593Smuzhiyun of a byte wide register. The meaning of bits 0 and 4 is unknown. */
snd_m3_update_hw_volume(struct work_struct * work)1524*4882a593Smuzhiyun static void snd_m3_update_hw_volume(struct work_struct *work)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun struct snd_m3 *chip = container_of(work, struct snd_m3, hwvol_work);
1527*4882a593Smuzhiyun int x, val;
1528*4882a593Smuzhiyun
1529*4882a593Smuzhiyun /* Figure out which volume control button was pushed,
1530*4882a593Smuzhiyun based on differences from the default register
1531*4882a593Smuzhiyun values. */
1532*4882a593Smuzhiyun x = inb(chip->iobase + SHADOW_MIX_REG_VOICE) & 0xee;
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun /* Reset the volume counters to 4. Tests on the allegro integrated
1535*4882a593Smuzhiyun into a Compaq N600C laptop, have revealed that:
1536*4882a593Smuzhiyun 1) Writing any value will result in the 2 counters being reset to
1537*4882a593Smuzhiyun 4 so writing 0x88 is not strictly necessary
1538*4882a593Smuzhiyun 2) Writing to any of the 4 involved registers will reset all 4
1539*4882a593Smuzhiyun of them (and reading them always returns the same value for all
1540*4882a593Smuzhiyun of them)
1541*4882a593Smuzhiyun It could be that a maestro deviates from this, so leave the code
1542*4882a593Smuzhiyun as is. */
1543*4882a593Smuzhiyun outb(0x88, chip->iobase + SHADOW_MIX_REG_VOICE);
1544*4882a593Smuzhiyun outb(0x88, chip->iobase + HW_VOL_COUNTER_VOICE);
1545*4882a593Smuzhiyun outb(0x88, chip->iobase + SHADOW_MIX_REG_MASTER);
1546*4882a593Smuzhiyun outb(0x88, chip->iobase + HW_VOL_COUNTER_MASTER);
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /* Ignore spurious HV interrupts during suspend / resume, this avoids
1549*4882a593Smuzhiyun mistaking them for a mute button press. */
1550*4882a593Smuzhiyun if (chip->in_suspend)
1551*4882a593Smuzhiyun return;
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun #ifndef CONFIG_SND_MAESTRO3_INPUT
1554*4882a593Smuzhiyun if (!chip->master_switch || !chip->master_volume)
1555*4882a593Smuzhiyun return;
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun val = snd_ac97_read(chip->ac97, AC97_MASTER);
1558*4882a593Smuzhiyun switch (x) {
1559*4882a593Smuzhiyun case 0x88:
1560*4882a593Smuzhiyun /* The counters have not changed, yet we've received a HV
1561*4882a593Smuzhiyun interrupt. According to tests run by various people this
1562*4882a593Smuzhiyun happens when pressing the mute button. */
1563*4882a593Smuzhiyun val ^= 0x8000;
1564*4882a593Smuzhiyun break;
1565*4882a593Smuzhiyun case 0xaa:
1566*4882a593Smuzhiyun /* counters increased by 1 -> volume up */
1567*4882a593Smuzhiyun if ((val & 0x7f) > 0)
1568*4882a593Smuzhiyun val--;
1569*4882a593Smuzhiyun if ((val & 0x7f00) > 0)
1570*4882a593Smuzhiyun val -= 0x0100;
1571*4882a593Smuzhiyun break;
1572*4882a593Smuzhiyun case 0x66:
1573*4882a593Smuzhiyun /* counters decreased by 1 -> volume down */
1574*4882a593Smuzhiyun if ((val & 0x7f) < 0x1f)
1575*4882a593Smuzhiyun val++;
1576*4882a593Smuzhiyun if ((val & 0x7f00) < 0x1f00)
1577*4882a593Smuzhiyun val += 0x0100;
1578*4882a593Smuzhiyun break;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun if (snd_ac97_update(chip->ac97, AC97_MASTER, val))
1581*4882a593Smuzhiyun snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
1582*4882a593Smuzhiyun &chip->master_switch->id);
1583*4882a593Smuzhiyun #else
1584*4882a593Smuzhiyun if (!chip->input_dev)
1585*4882a593Smuzhiyun return;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun val = 0;
1588*4882a593Smuzhiyun switch (x) {
1589*4882a593Smuzhiyun case 0x88:
1590*4882a593Smuzhiyun /* The counters have not changed, yet we've received a HV
1591*4882a593Smuzhiyun interrupt. According to tests run by various people this
1592*4882a593Smuzhiyun happens when pressing the mute button. */
1593*4882a593Smuzhiyun val = KEY_MUTE;
1594*4882a593Smuzhiyun break;
1595*4882a593Smuzhiyun case 0xaa:
1596*4882a593Smuzhiyun /* counters increased by 1 -> volume up */
1597*4882a593Smuzhiyun val = KEY_VOLUMEUP;
1598*4882a593Smuzhiyun break;
1599*4882a593Smuzhiyun case 0x66:
1600*4882a593Smuzhiyun /* counters decreased by 1 -> volume down */
1601*4882a593Smuzhiyun val = KEY_VOLUMEDOWN;
1602*4882a593Smuzhiyun break;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun if (val) {
1606*4882a593Smuzhiyun input_report_key(chip->input_dev, val, 1);
1607*4882a593Smuzhiyun input_sync(chip->input_dev);
1608*4882a593Smuzhiyun input_report_key(chip->input_dev, val, 0);
1609*4882a593Smuzhiyun input_sync(chip->input_dev);
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun #endif
1612*4882a593Smuzhiyun }
1613*4882a593Smuzhiyun
snd_m3_interrupt(int irq,void * dev_id)1614*4882a593Smuzhiyun static irqreturn_t snd_m3_interrupt(int irq, void *dev_id)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun struct snd_m3 *chip = dev_id;
1617*4882a593Smuzhiyun u8 status;
1618*4882a593Smuzhiyun int i;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun status = inb(chip->iobase + HOST_INT_STATUS);
1621*4882a593Smuzhiyun
1622*4882a593Smuzhiyun if (status == 0xff)
1623*4882a593Smuzhiyun return IRQ_NONE;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun if (status & HV_INT_PENDING)
1626*4882a593Smuzhiyun schedule_work(&chip->hwvol_work);
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun /*
1629*4882a593Smuzhiyun * ack an assp int if its running
1630*4882a593Smuzhiyun * and has an int pending
1631*4882a593Smuzhiyun */
1632*4882a593Smuzhiyun if (status & ASSP_INT_PENDING) {
1633*4882a593Smuzhiyun u8 ctl = inb(chip->iobase + ASSP_CONTROL_B);
1634*4882a593Smuzhiyun if (!(ctl & STOP_ASSP_CLOCK)) {
1635*4882a593Smuzhiyun ctl = inb(chip->iobase + ASSP_HOST_INT_STATUS);
1636*4882a593Smuzhiyun if (ctl & DSP2HOST_REQ_TIMER) {
1637*4882a593Smuzhiyun outb(DSP2HOST_REQ_TIMER, chip->iobase + ASSP_HOST_INT_STATUS);
1638*4882a593Smuzhiyun /* update adc/dac info if it was a timer int */
1639*4882a593Smuzhiyun spin_lock(&chip->reg_lock);
1640*4882a593Smuzhiyun for (i = 0; i < chip->num_substreams; i++) {
1641*4882a593Smuzhiyun struct m3_dma *s = &chip->substreams[i];
1642*4882a593Smuzhiyun if (s->running)
1643*4882a593Smuzhiyun snd_m3_update_ptr(chip, s);
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun spin_unlock(&chip->reg_lock);
1646*4882a593Smuzhiyun }
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun }
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun #if 0 /* TODO: not supported yet */
1651*4882a593Smuzhiyun if ((status & MPU401_INT_PENDING) && chip->rmidi)
1652*4882a593Smuzhiyun snd_mpu401_uart_interrupt(irq, chip->rmidi->private_data, regs);
1653*4882a593Smuzhiyun #endif
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun /* ack ints */
1656*4882a593Smuzhiyun outb(status, chip->iobase + HOST_INT_STATUS);
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun return IRQ_HANDLED;
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun /*
1663*4882a593Smuzhiyun */
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_m3_playback =
1666*4882a593Smuzhiyun {
1667*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP |
1668*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
1669*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
1670*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
1671*4882a593Smuzhiyun /*SNDRV_PCM_INFO_PAUSE |*/
1672*4882a593Smuzhiyun SNDRV_PCM_INFO_RESUME),
1673*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1674*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
1675*4882a593Smuzhiyun .rate_min = 8000,
1676*4882a593Smuzhiyun .rate_max = 48000,
1677*4882a593Smuzhiyun .channels_min = 1,
1678*4882a593Smuzhiyun .channels_max = 2,
1679*4882a593Smuzhiyun .buffer_bytes_max = (512*1024),
1680*4882a593Smuzhiyun .period_bytes_min = 64,
1681*4882a593Smuzhiyun .period_bytes_max = (512*1024),
1682*4882a593Smuzhiyun .periods_min = 1,
1683*4882a593Smuzhiyun .periods_max = 1024,
1684*4882a593Smuzhiyun };
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_m3_capture =
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP |
1689*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
1690*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
1691*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
1692*4882a593Smuzhiyun /*SNDRV_PCM_INFO_PAUSE |*/
1693*4882a593Smuzhiyun SNDRV_PCM_INFO_RESUME),
1694*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1695*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
1696*4882a593Smuzhiyun .rate_min = 8000,
1697*4882a593Smuzhiyun .rate_max = 48000,
1698*4882a593Smuzhiyun .channels_min = 1,
1699*4882a593Smuzhiyun .channels_max = 2,
1700*4882a593Smuzhiyun .buffer_bytes_max = (512*1024),
1701*4882a593Smuzhiyun .period_bytes_min = 64,
1702*4882a593Smuzhiyun .period_bytes_max = (512*1024),
1703*4882a593Smuzhiyun .periods_min = 1,
1704*4882a593Smuzhiyun .periods_max = 1024,
1705*4882a593Smuzhiyun };
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun /*
1709*4882a593Smuzhiyun */
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun static int
snd_m3_substream_open(struct snd_m3 * chip,struct snd_pcm_substream * subs)1712*4882a593Smuzhiyun snd_m3_substream_open(struct snd_m3 *chip, struct snd_pcm_substream *subs)
1713*4882a593Smuzhiyun {
1714*4882a593Smuzhiyun int i;
1715*4882a593Smuzhiyun struct m3_dma *s;
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun spin_lock_irq(&chip->reg_lock);
1718*4882a593Smuzhiyun for (i = 0; i < chip->num_substreams; i++) {
1719*4882a593Smuzhiyun s = &chip->substreams[i];
1720*4882a593Smuzhiyun if (! s->opened)
1721*4882a593Smuzhiyun goto __found;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
1724*4882a593Smuzhiyun return -ENOMEM;
1725*4882a593Smuzhiyun __found:
1726*4882a593Smuzhiyun s->opened = 1;
1727*4882a593Smuzhiyun s->running = 0;
1728*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
1729*4882a593Smuzhiyun
1730*4882a593Smuzhiyun subs->runtime->private_data = s;
1731*4882a593Smuzhiyun s->substream = subs;
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun /* set list owners */
1734*4882a593Smuzhiyun if (subs->stream == SNDRV_PCM_STREAM_PLAYBACK) {
1735*4882a593Smuzhiyun s->index_list[0] = &chip->mixer_list;
1736*4882a593Smuzhiyun } else
1737*4882a593Smuzhiyun s->index_list[0] = &chip->adc1_list;
1738*4882a593Smuzhiyun s->index_list[1] = &chip->msrc_list;
1739*4882a593Smuzhiyun s->index_list[2] = &chip->dma_list;
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun return 0;
1742*4882a593Smuzhiyun }
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun static void
snd_m3_substream_close(struct snd_m3 * chip,struct snd_pcm_substream * subs)1745*4882a593Smuzhiyun snd_m3_substream_close(struct snd_m3 *chip, struct snd_pcm_substream *subs)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun struct m3_dma *s = subs->runtime->private_data;
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun if (s == NULL)
1750*4882a593Smuzhiyun return; /* not opened properly */
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun spin_lock_irq(&chip->reg_lock);
1753*4882a593Smuzhiyun if (s->substream && s->running)
1754*4882a593Smuzhiyun snd_m3_pcm_stop(chip, s, s->substream); /* does this happen? */
1755*4882a593Smuzhiyun if (s->in_lists) {
1756*4882a593Smuzhiyun snd_m3_remove_list(chip, s->index_list[0], s->index[0]);
1757*4882a593Smuzhiyun snd_m3_remove_list(chip, s->index_list[1], s->index[1]);
1758*4882a593Smuzhiyun snd_m3_remove_list(chip, s->index_list[2], s->index[2]);
1759*4882a593Smuzhiyun s->in_lists = 0;
1760*4882a593Smuzhiyun }
1761*4882a593Smuzhiyun s->running = 0;
1762*4882a593Smuzhiyun s->opened = 0;
1763*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun
1766*4882a593Smuzhiyun static int
snd_m3_playback_open(struct snd_pcm_substream * subs)1767*4882a593Smuzhiyun snd_m3_playback_open(struct snd_pcm_substream *subs)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1770*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = subs->runtime;
1771*4882a593Smuzhiyun int err;
1772*4882a593Smuzhiyun
1773*4882a593Smuzhiyun if ((err = snd_m3_substream_open(chip, subs)) < 0)
1774*4882a593Smuzhiyun return err;
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun runtime->hw = snd_m3_playback;
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun return 0;
1779*4882a593Smuzhiyun }
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun static int
snd_m3_playback_close(struct snd_pcm_substream * subs)1782*4882a593Smuzhiyun snd_m3_playback_close(struct snd_pcm_substream *subs)
1783*4882a593Smuzhiyun {
1784*4882a593Smuzhiyun struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun snd_m3_substream_close(chip, subs);
1787*4882a593Smuzhiyun return 0;
1788*4882a593Smuzhiyun }
1789*4882a593Smuzhiyun
1790*4882a593Smuzhiyun static int
snd_m3_capture_open(struct snd_pcm_substream * subs)1791*4882a593Smuzhiyun snd_m3_capture_open(struct snd_pcm_substream *subs)
1792*4882a593Smuzhiyun {
1793*4882a593Smuzhiyun struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1794*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = subs->runtime;
1795*4882a593Smuzhiyun int err;
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun if ((err = snd_m3_substream_open(chip, subs)) < 0)
1798*4882a593Smuzhiyun return err;
1799*4882a593Smuzhiyun
1800*4882a593Smuzhiyun runtime->hw = snd_m3_capture;
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun return 0;
1803*4882a593Smuzhiyun }
1804*4882a593Smuzhiyun
1805*4882a593Smuzhiyun static int
snd_m3_capture_close(struct snd_pcm_substream * subs)1806*4882a593Smuzhiyun snd_m3_capture_close(struct snd_pcm_substream *subs)
1807*4882a593Smuzhiyun {
1808*4882a593Smuzhiyun struct snd_m3 *chip = snd_pcm_substream_chip(subs);
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun snd_m3_substream_close(chip, subs);
1811*4882a593Smuzhiyun return 0;
1812*4882a593Smuzhiyun }
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun /*
1815*4882a593Smuzhiyun * create pcm instance
1816*4882a593Smuzhiyun */
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun static const struct snd_pcm_ops snd_m3_playback_ops = {
1819*4882a593Smuzhiyun .open = snd_m3_playback_open,
1820*4882a593Smuzhiyun .close = snd_m3_playback_close,
1821*4882a593Smuzhiyun .hw_params = snd_m3_pcm_hw_params,
1822*4882a593Smuzhiyun .hw_free = snd_m3_pcm_hw_free,
1823*4882a593Smuzhiyun .prepare = snd_m3_pcm_prepare,
1824*4882a593Smuzhiyun .trigger = snd_m3_pcm_trigger,
1825*4882a593Smuzhiyun .pointer = snd_m3_pcm_pointer,
1826*4882a593Smuzhiyun };
1827*4882a593Smuzhiyun
1828*4882a593Smuzhiyun static const struct snd_pcm_ops snd_m3_capture_ops = {
1829*4882a593Smuzhiyun .open = snd_m3_capture_open,
1830*4882a593Smuzhiyun .close = snd_m3_capture_close,
1831*4882a593Smuzhiyun .hw_params = snd_m3_pcm_hw_params,
1832*4882a593Smuzhiyun .hw_free = snd_m3_pcm_hw_free,
1833*4882a593Smuzhiyun .prepare = snd_m3_pcm_prepare,
1834*4882a593Smuzhiyun .trigger = snd_m3_pcm_trigger,
1835*4882a593Smuzhiyun .pointer = snd_m3_pcm_pointer,
1836*4882a593Smuzhiyun };
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun static int
snd_m3_pcm(struct snd_m3 * chip,int device)1839*4882a593Smuzhiyun snd_m3_pcm(struct snd_m3 * chip, int device)
1840*4882a593Smuzhiyun {
1841*4882a593Smuzhiyun struct snd_pcm *pcm;
1842*4882a593Smuzhiyun int err;
1843*4882a593Smuzhiyun
1844*4882a593Smuzhiyun err = snd_pcm_new(chip->card, chip->card->driver, device,
1845*4882a593Smuzhiyun MAX_PLAYBACKS, MAX_CAPTURES, &pcm);
1846*4882a593Smuzhiyun if (err < 0)
1847*4882a593Smuzhiyun return err;
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_m3_playback_ops);
1850*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_m3_capture_ops);
1851*4882a593Smuzhiyun
1852*4882a593Smuzhiyun pcm->private_data = chip;
1853*4882a593Smuzhiyun pcm->info_flags = 0;
1854*4882a593Smuzhiyun strcpy(pcm->name, chip->card->driver);
1855*4882a593Smuzhiyun chip->pcm = pcm;
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
1858*4882a593Smuzhiyun &chip->pci->dev, 64*1024, 64*1024);
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun return 0;
1861*4882a593Smuzhiyun }
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun
1864*4882a593Smuzhiyun /*
1865*4882a593Smuzhiyun * ac97 interface
1866*4882a593Smuzhiyun */
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun /*
1869*4882a593Smuzhiyun * Wait for the ac97 serial bus to be free.
1870*4882a593Smuzhiyun * return nonzero if the bus is still busy.
1871*4882a593Smuzhiyun */
snd_m3_ac97_wait(struct snd_m3 * chip)1872*4882a593Smuzhiyun static int snd_m3_ac97_wait(struct snd_m3 *chip)
1873*4882a593Smuzhiyun {
1874*4882a593Smuzhiyun int i = 10000;
1875*4882a593Smuzhiyun
1876*4882a593Smuzhiyun do {
1877*4882a593Smuzhiyun if (! (snd_m3_inb(chip, 0x30) & 1))
1878*4882a593Smuzhiyun return 0;
1879*4882a593Smuzhiyun cpu_relax();
1880*4882a593Smuzhiyun } while (i-- > 0);
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun dev_err(chip->card->dev, "ac97 serial bus busy\n");
1883*4882a593Smuzhiyun return 1;
1884*4882a593Smuzhiyun }
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun static unsigned short
snd_m3_ac97_read(struct snd_ac97 * ac97,unsigned short reg)1887*4882a593Smuzhiyun snd_m3_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
1888*4882a593Smuzhiyun {
1889*4882a593Smuzhiyun struct snd_m3 *chip = ac97->private_data;
1890*4882a593Smuzhiyun unsigned short data = 0xffff;
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun if (snd_m3_ac97_wait(chip))
1893*4882a593Smuzhiyun goto fail;
1894*4882a593Smuzhiyun snd_m3_outb(chip, 0x80 | (reg & 0x7f), CODEC_COMMAND);
1895*4882a593Smuzhiyun if (snd_m3_ac97_wait(chip))
1896*4882a593Smuzhiyun goto fail;
1897*4882a593Smuzhiyun data = snd_m3_inw(chip, CODEC_DATA);
1898*4882a593Smuzhiyun fail:
1899*4882a593Smuzhiyun return data;
1900*4882a593Smuzhiyun }
1901*4882a593Smuzhiyun
1902*4882a593Smuzhiyun static void
snd_m3_ac97_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)1903*4882a593Smuzhiyun snd_m3_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short val)
1904*4882a593Smuzhiyun {
1905*4882a593Smuzhiyun struct snd_m3 *chip = ac97->private_data;
1906*4882a593Smuzhiyun
1907*4882a593Smuzhiyun if (snd_m3_ac97_wait(chip))
1908*4882a593Smuzhiyun return;
1909*4882a593Smuzhiyun snd_m3_outw(chip, val, CODEC_DATA);
1910*4882a593Smuzhiyun snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
1911*4882a593Smuzhiyun /*
1912*4882a593Smuzhiyun * Workaround for buggy ES1988 integrated AC'97 codec. It remains silent
1913*4882a593Smuzhiyun * until the MASTER volume or mute is touched (alsactl restore does not
1914*4882a593Smuzhiyun * work).
1915*4882a593Smuzhiyun */
1916*4882a593Smuzhiyun if (ac97->id == 0x45838308 && reg == AC97_MASTER) {
1917*4882a593Smuzhiyun snd_m3_ac97_wait(chip);
1918*4882a593Smuzhiyun snd_m3_outw(chip, val, CODEC_DATA);
1919*4882a593Smuzhiyun snd_m3_outb(chip, reg & 0x7f, CODEC_COMMAND);
1920*4882a593Smuzhiyun }
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun
snd_m3_remote_codec_config(struct snd_m3 * chip,int isremote)1924*4882a593Smuzhiyun static void snd_m3_remote_codec_config(struct snd_m3 *chip, int isremote)
1925*4882a593Smuzhiyun {
1926*4882a593Smuzhiyun int io = chip->iobase;
1927*4882a593Smuzhiyun u16 tmp;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun isremote = isremote ? 1 : 0;
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun tmp = inw(io + RING_BUS_CTRL_B) & ~SECOND_CODEC_ID_MASK;
1932*4882a593Smuzhiyun /* enable dock on Dell Latitude C810 */
1933*4882a593Smuzhiyun if (chip->pci->subsystem_vendor == 0x1028 &&
1934*4882a593Smuzhiyun chip->pci->subsystem_device == 0x00e5)
1935*4882a593Smuzhiyun tmp |= M3I_DOCK_ENABLE;
1936*4882a593Smuzhiyun outw(tmp | isremote, io + RING_BUS_CTRL_B);
1937*4882a593Smuzhiyun outw((inw(io + SDO_OUT_DEST_CTRL) & ~COMMAND_ADDR_OUT) | isremote,
1938*4882a593Smuzhiyun io + SDO_OUT_DEST_CTRL);
1939*4882a593Smuzhiyun outw((inw(io + SDO_IN_DEST_CTRL) & ~STATUS_ADDR_IN) | isremote,
1940*4882a593Smuzhiyun io + SDO_IN_DEST_CTRL);
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun /*
1944*4882a593Smuzhiyun * hack, returns non zero on err
1945*4882a593Smuzhiyun */
snd_m3_try_read_vendor(struct snd_m3 * chip)1946*4882a593Smuzhiyun static int snd_m3_try_read_vendor(struct snd_m3 *chip)
1947*4882a593Smuzhiyun {
1948*4882a593Smuzhiyun u16 ret;
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun if (snd_m3_ac97_wait(chip))
1951*4882a593Smuzhiyun return 1;
1952*4882a593Smuzhiyun
1953*4882a593Smuzhiyun snd_m3_outb(chip, 0x80 | (AC97_VENDOR_ID1 & 0x7f), 0x30);
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun if (snd_m3_ac97_wait(chip))
1956*4882a593Smuzhiyun return 1;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun ret = snd_m3_inw(chip, 0x32);
1959*4882a593Smuzhiyun
1960*4882a593Smuzhiyun return (ret == 0) || (ret == 0xffff);
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun
snd_m3_ac97_reset(struct snd_m3 * chip)1963*4882a593Smuzhiyun static void snd_m3_ac97_reset(struct snd_m3 *chip)
1964*4882a593Smuzhiyun {
1965*4882a593Smuzhiyun u16 dir;
1966*4882a593Smuzhiyun int delay1 = 0, delay2 = 0, i;
1967*4882a593Smuzhiyun int io = chip->iobase;
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun if (chip->allegro_flag) {
1970*4882a593Smuzhiyun /*
1971*4882a593Smuzhiyun * the onboard codec on the allegro seems
1972*4882a593Smuzhiyun * to want to wait a very long time before
1973*4882a593Smuzhiyun * coming back to life
1974*4882a593Smuzhiyun */
1975*4882a593Smuzhiyun delay1 = 50;
1976*4882a593Smuzhiyun delay2 = 800;
1977*4882a593Smuzhiyun } else {
1978*4882a593Smuzhiyun /* maestro3 */
1979*4882a593Smuzhiyun delay1 = 20;
1980*4882a593Smuzhiyun delay2 = 500;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun for (i = 0; i < 5; i++) {
1984*4882a593Smuzhiyun dir = inw(io + GPIO_DIRECTION);
1985*4882a593Smuzhiyun if (!chip->irda_workaround)
1986*4882a593Smuzhiyun dir |= 0x10; /* assuming pci bus master? */
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun snd_m3_remote_codec_config(chip, 0);
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun outw(IO_SRAM_ENABLE, io + RING_BUS_CTRL_A);
1991*4882a593Smuzhiyun udelay(20);
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun outw(dir & ~GPO_PRIMARY_AC97 , io + GPIO_DIRECTION);
1994*4882a593Smuzhiyun outw(~GPO_PRIMARY_AC97 , io + GPIO_MASK);
1995*4882a593Smuzhiyun outw(0, io + GPIO_DATA);
1996*4882a593Smuzhiyun outw(dir | GPO_PRIMARY_AC97, io + GPIO_DIRECTION);
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun schedule_timeout_uninterruptible(msecs_to_jiffies(delay1));
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun outw(GPO_PRIMARY_AC97, io + GPIO_DATA);
2001*4882a593Smuzhiyun udelay(5);
2002*4882a593Smuzhiyun /* ok, bring back the ac-link */
2003*4882a593Smuzhiyun outw(IO_SRAM_ENABLE | SERIAL_AC_LINK_ENABLE, io + RING_BUS_CTRL_A);
2004*4882a593Smuzhiyun outw(~0, io + GPIO_MASK);
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun schedule_timeout_uninterruptible(msecs_to_jiffies(delay2));
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun if (! snd_m3_try_read_vendor(chip))
2009*4882a593Smuzhiyun break;
2010*4882a593Smuzhiyun
2011*4882a593Smuzhiyun delay1 += 10;
2012*4882a593Smuzhiyun delay2 += 100;
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun dev_dbg(chip->card->dev,
2015*4882a593Smuzhiyun "retrying codec reset with delays of %d and %d ms\n",
2016*4882a593Smuzhiyun delay1, delay2);
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun #if 0
2020*4882a593Smuzhiyun /* more gung-ho reset that doesn't
2021*4882a593Smuzhiyun * seem to work anywhere :)
2022*4882a593Smuzhiyun */
2023*4882a593Smuzhiyun tmp = inw(io + RING_BUS_CTRL_A);
2024*4882a593Smuzhiyun outw(RAC_SDFS_ENABLE|LAC_SDFS_ENABLE, io + RING_BUS_CTRL_A);
2025*4882a593Smuzhiyun msleep(20);
2026*4882a593Smuzhiyun outw(tmp, io + RING_BUS_CTRL_A);
2027*4882a593Smuzhiyun msleep(50);
2028*4882a593Smuzhiyun #endif
2029*4882a593Smuzhiyun }
2030*4882a593Smuzhiyun
snd_m3_mixer(struct snd_m3 * chip)2031*4882a593Smuzhiyun static int snd_m3_mixer(struct snd_m3 *chip)
2032*4882a593Smuzhiyun {
2033*4882a593Smuzhiyun struct snd_ac97_bus *pbus;
2034*4882a593Smuzhiyun struct snd_ac97_template ac97;
2035*4882a593Smuzhiyun #ifndef CONFIG_SND_MAESTRO3_INPUT
2036*4882a593Smuzhiyun struct snd_ctl_elem_id elem_id;
2037*4882a593Smuzhiyun #endif
2038*4882a593Smuzhiyun int err;
2039*4882a593Smuzhiyun static const struct snd_ac97_bus_ops ops = {
2040*4882a593Smuzhiyun .write = snd_m3_ac97_write,
2041*4882a593Smuzhiyun .read = snd_m3_ac97_read,
2042*4882a593Smuzhiyun };
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun if ((err = snd_ac97_bus(chip->card, 0, &ops, NULL, &pbus)) < 0)
2045*4882a593Smuzhiyun return err;
2046*4882a593Smuzhiyun
2047*4882a593Smuzhiyun memset(&ac97, 0, sizeof(ac97));
2048*4882a593Smuzhiyun ac97.private_data = chip;
2049*4882a593Smuzhiyun if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97)) < 0)
2050*4882a593Smuzhiyun return err;
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun /* seems ac97 PCM needs initialization.. hack hack.. */
2053*4882a593Smuzhiyun snd_ac97_write(chip->ac97, AC97_PCM, 0x8000 | (15 << 8) | 15);
2054*4882a593Smuzhiyun schedule_timeout_uninterruptible(msecs_to_jiffies(100));
2055*4882a593Smuzhiyun snd_ac97_write(chip->ac97, AC97_PCM, 0);
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun #ifndef CONFIG_SND_MAESTRO3_INPUT
2058*4882a593Smuzhiyun memset(&elem_id, 0, sizeof(elem_id));
2059*4882a593Smuzhiyun elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
2060*4882a593Smuzhiyun strcpy(elem_id.name, "Master Playback Switch");
2061*4882a593Smuzhiyun chip->master_switch = snd_ctl_find_id(chip->card, &elem_id);
2062*4882a593Smuzhiyun memset(&elem_id, 0, sizeof(elem_id));
2063*4882a593Smuzhiyun elem_id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
2064*4882a593Smuzhiyun strcpy(elem_id.name, "Master Playback Volume");
2065*4882a593Smuzhiyun chip->master_volume = snd_ctl_find_id(chip->card, &elem_id);
2066*4882a593Smuzhiyun #endif
2067*4882a593Smuzhiyun
2068*4882a593Smuzhiyun return 0;
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun /*
2073*4882a593Smuzhiyun * initialize ASSP
2074*4882a593Smuzhiyun */
2075*4882a593Smuzhiyun
2076*4882a593Smuzhiyun #define MINISRC_LPF_LEN 10
2077*4882a593Smuzhiyun static const u16 minisrc_lpf[MINISRC_LPF_LEN] = {
2078*4882a593Smuzhiyun 0X0743, 0X1104, 0X0A4C, 0XF88D, 0X242C,
2079*4882a593Smuzhiyun 0X1023, 0X1AA9, 0X0B60, 0XEFDD, 0X186F
2080*4882a593Smuzhiyun };
2081*4882a593Smuzhiyun
snd_m3_assp_init(struct snd_m3 * chip)2082*4882a593Smuzhiyun static void snd_m3_assp_init(struct snd_m3 *chip)
2083*4882a593Smuzhiyun {
2084*4882a593Smuzhiyun unsigned int i;
2085*4882a593Smuzhiyun const __le16 *data;
2086*4882a593Smuzhiyun
2087*4882a593Smuzhiyun /* zero kernel data */
2088*4882a593Smuzhiyun for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
2089*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2090*4882a593Smuzhiyun KDATA_BASE_ADDR + i, 0);
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun /* zero mixer data? */
2093*4882a593Smuzhiyun for (i = 0; i < (REV_B_DATA_MEMORY_UNIT_LENGTH * NUM_UNITS_KERNEL_DATA) / 2; i++)
2094*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2095*4882a593Smuzhiyun KDATA_BASE_ADDR2 + i, 0);
2096*4882a593Smuzhiyun
2097*4882a593Smuzhiyun /* init dma pointer */
2098*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2099*4882a593Smuzhiyun KDATA_CURRENT_DMA,
2100*4882a593Smuzhiyun KDATA_DMA_XFER0);
2101*4882a593Smuzhiyun
2102*4882a593Smuzhiyun /* write kernel into code memory.. */
2103*4882a593Smuzhiyun data = (const __le16 *)chip->assp_kernel_image->data;
2104*4882a593Smuzhiyun for (i = 0 ; i * 2 < chip->assp_kernel_image->size; i++) {
2105*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
2106*4882a593Smuzhiyun REV_B_CODE_MEMORY_BEGIN + i,
2107*4882a593Smuzhiyun le16_to_cpu(data[i]));
2108*4882a593Smuzhiyun }
2109*4882a593Smuzhiyun
2110*4882a593Smuzhiyun /*
2111*4882a593Smuzhiyun * We only have this one client and we know that 0x400
2112*4882a593Smuzhiyun * is free in our kernel's mem map, so lets just
2113*4882a593Smuzhiyun * drop it there. It seems that the minisrc doesn't
2114*4882a593Smuzhiyun * need vectors, so we won't bother with them..
2115*4882a593Smuzhiyun */
2116*4882a593Smuzhiyun data = (const __le16 *)chip->assp_minisrc_image->data;
2117*4882a593Smuzhiyun for (i = 0; i * 2 < chip->assp_minisrc_image->size; i++) {
2118*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
2119*4882a593Smuzhiyun 0x400 + i, le16_to_cpu(data[i]));
2120*4882a593Smuzhiyun }
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun /*
2123*4882a593Smuzhiyun * write the coefficients for the low pass filter?
2124*4882a593Smuzhiyun */
2125*4882a593Smuzhiyun for (i = 0; i < MINISRC_LPF_LEN ; i++) {
2126*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
2127*4882a593Smuzhiyun 0x400 + MINISRC_COEF_LOC + i,
2128*4882a593Smuzhiyun minisrc_lpf[i]);
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun
2131*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE,
2132*4882a593Smuzhiyun 0x400 + MINISRC_COEF_LOC + MINISRC_LPF_LEN,
2133*4882a593Smuzhiyun 0x8000);
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun /*
2136*4882a593Smuzhiyun * the minisrc is the only thing on
2137*4882a593Smuzhiyun * our task list..
2138*4882a593Smuzhiyun */
2139*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2140*4882a593Smuzhiyun KDATA_TASK0,
2141*4882a593Smuzhiyun 0x400);
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun /*
2144*4882a593Smuzhiyun * init the mixer number..
2145*4882a593Smuzhiyun */
2146*4882a593Smuzhiyun
2147*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2148*4882a593Smuzhiyun KDATA_MIXER_TASK_NUMBER,0);
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun /*
2151*4882a593Smuzhiyun * EXTREME KERNEL MASTER VOLUME
2152*4882a593Smuzhiyun */
2153*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2154*4882a593Smuzhiyun KDATA_DAC_LEFT_VOLUME, ARB_VOLUME);
2155*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2156*4882a593Smuzhiyun KDATA_DAC_RIGHT_VOLUME, ARB_VOLUME);
2157*4882a593Smuzhiyun
2158*4882a593Smuzhiyun chip->mixer_list.curlen = 0;
2159*4882a593Smuzhiyun chip->mixer_list.mem_addr = KDATA_MIXER_XFER0;
2160*4882a593Smuzhiyun chip->mixer_list.max = MAX_VIRTUAL_MIXER_CHANNELS;
2161*4882a593Smuzhiyun chip->adc1_list.curlen = 0;
2162*4882a593Smuzhiyun chip->adc1_list.mem_addr = KDATA_ADC1_XFER0;
2163*4882a593Smuzhiyun chip->adc1_list.max = MAX_VIRTUAL_ADC1_CHANNELS;
2164*4882a593Smuzhiyun chip->dma_list.curlen = 0;
2165*4882a593Smuzhiyun chip->dma_list.mem_addr = KDATA_DMA_XFER0;
2166*4882a593Smuzhiyun chip->dma_list.max = MAX_VIRTUAL_DMA_CHANNELS;
2167*4882a593Smuzhiyun chip->msrc_list.curlen = 0;
2168*4882a593Smuzhiyun chip->msrc_list.mem_addr = KDATA_INSTANCE0_MINISRC;
2169*4882a593Smuzhiyun chip->msrc_list.max = MAX_INSTANCE_MINISRC;
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun
snd_m3_assp_client_init(struct snd_m3 * chip,struct m3_dma * s,int index)2173*4882a593Smuzhiyun static int snd_m3_assp_client_init(struct snd_m3 *chip, struct m3_dma *s, int index)
2174*4882a593Smuzhiyun {
2175*4882a593Smuzhiyun int data_bytes = 2 * ( MINISRC_TMP_BUFFER_SIZE / 2 +
2176*4882a593Smuzhiyun MINISRC_IN_BUFFER_SIZE / 2 +
2177*4882a593Smuzhiyun 1 + MINISRC_OUT_BUFFER_SIZE / 2 + 1 );
2178*4882a593Smuzhiyun int address, i;
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun /*
2181*4882a593Smuzhiyun * the revb memory map has 0x1100 through 0x1c00
2182*4882a593Smuzhiyun * free.
2183*4882a593Smuzhiyun */
2184*4882a593Smuzhiyun
2185*4882a593Smuzhiyun /*
2186*4882a593Smuzhiyun * align instance address to 256 bytes so that its
2187*4882a593Smuzhiyun * shifted list address is aligned.
2188*4882a593Smuzhiyun * list address = (mem address >> 1) >> 7;
2189*4882a593Smuzhiyun */
2190*4882a593Smuzhiyun data_bytes = ALIGN(data_bytes, 256);
2191*4882a593Smuzhiyun address = 0x1100 + ((data_bytes/2) * index);
2192*4882a593Smuzhiyun
2193*4882a593Smuzhiyun if ((address + (data_bytes/2)) >= 0x1c00) {
2194*4882a593Smuzhiyun dev_err(chip->card->dev,
2195*4882a593Smuzhiyun "no memory for %d bytes at ind %d (addr 0x%x)\n",
2196*4882a593Smuzhiyun data_bytes, index, address);
2197*4882a593Smuzhiyun return -ENOMEM;
2198*4882a593Smuzhiyun }
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun s->number = index;
2201*4882a593Smuzhiyun s->inst.code = 0x400;
2202*4882a593Smuzhiyun s->inst.data = address;
2203*4882a593Smuzhiyun
2204*4882a593Smuzhiyun for (i = data_bytes / 2; i > 0; address++, i--) {
2205*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2206*4882a593Smuzhiyun address, 0);
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun return 0;
2210*4882a593Smuzhiyun }
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun
2213*4882a593Smuzhiyun /*
2214*4882a593Smuzhiyun * this works for the reference board, have to find
2215*4882a593Smuzhiyun * out about others
2216*4882a593Smuzhiyun *
2217*4882a593Smuzhiyun * this needs more magic for 4 speaker, but..
2218*4882a593Smuzhiyun */
2219*4882a593Smuzhiyun static void
snd_m3_amp_enable(struct snd_m3 * chip,int enable)2220*4882a593Smuzhiyun snd_m3_amp_enable(struct snd_m3 *chip, int enable)
2221*4882a593Smuzhiyun {
2222*4882a593Smuzhiyun int io = chip->iobase;
2223*4882a593Smuzhiyun u16 gpo, polarity;
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun if (! chip->external_amp)
2226*4882a593Smuzhiyun return;
2227*4882a593Smuzhiyun
2228*4882a593Smuzhiyun polarity = enable ? 0 : 1;
2229*4882a593Smuzhiyun polarity = polarity << chip->amp_gpio;
2230*4882a593Smuzhiyun gpo = 1 << chip->amp_gpio;
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun outw(~gpo, io + GPIO_MASK);
2233*4882a593Smuzhiyun
2234*4882a593Smuzhiyun outw(inw(io + GPIO_DIRECTION) | gpo,
2235*4882a593Smuzhiyun io + GPIO_DIRECTION);
2236*4882a593Smuzhiyun
2237*4882a593Smuzhiyun outw((GPO_SECONDARY_AC97 | GPO_PRIMARY_AC97 | polarity),
2238*4882a593Smuzhiyun io + GPIO_DATA);
2239*4882a593Smuzhiyun
2240*4882a593Smuzhiyun outw(0xffff, io + GPIO_MASK);
2241*4882a593Smuzhiyun }
2242*4882a593Smuzhiyun
2243*4882a593Smuzhiyun static void
snd_m3_hv_init(struct snd_m3 * chip)2244*4882a593Smuzhiyun snd_m3_hv_init(struct snd_m3 *chip)
2245*4882a593Smuzhiyun {
2246*4882a593Smuzhiyun unsigned long io = chip->iobase;
2247*4882a593Smuzhiyun u16 val = GPI_VOL_DOWN | GPI_VOL_UP;
2248*4882a593Smuzhiyun
2249*4882a593Smuzhiyun if (!chip->is_omnibook)
2250*4882a593Smuzhiyun return;
2251*4882a593Smuzhiyun
2252*4882a593Smuzhiyun /*
2253*4882a593Smuzhiyun * Volume buttons on some HP OmniBook laptops
2254*4882a593Smuzhiyun * require some GPIO magic to work correctly.
2255*4882a593Smuzhiyun */
2256*4882a593Smuzhiyun outw(0xffff, io + GPIO_MASK);
2257*4882a593Smuzhiyun outw(0x0000, io + GPIO_DATA);
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun outw(~val, io + GPIO_MASK);
2260*4882a593Smuzhiyun outw(inw(io + GPIO_DIRECTION) & ~val, io + GPIO_DIRECTION);
2261*4882a593Smuzhiyun outw(val, io + GPIO_MASK);
2262*4882a593Smuzhiyun
2263*4882a593Smuzhiyun outw(0xffff, io + GPIO_MASK);
2264*4882a593Smuzhiyun }
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun static int
snd_m3_chip_init(struct snd_m3 * chip)2267*4882a593Smuzhiyun snd_m3_chip_init(struct snd_m3 *chip)
2268*4882a593Smuzhiyun {
2269*4882a593Smuzhiyun struct pci_dev *pcidev = chip->pci;
2270*4882a593Smuzhiyun unsigned long io = chip->iobase;
2271*4882a593Smuzhiyun u32 n;
2272*4882a593Smuzhiyun u16 w;
2273*4882a593Smuzhiyun u8 t; /* makes as much sense as 'n', no? */
2274*4882a593Smuzhiyun
2275*4882a593Smuzhiyun pci_read_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, &w);
2276*4882a593Smuzhiyun w &= ~(SOUND_BLASTER_ENABLE|FM_SYNTHESIS_ENABLE|
2277*4882a593Smuzhiyun MPU401_IO_ENABLE|MPU401_IRQ_ENABLE|ALIAS_10BIT_IO|
2278*4882a593Smuzhiyun DISABLE_LEGACY);
2279*4882a593Smuzhiyun pci_write_config_word(pcidev, PCI_LEGACY_AUDIO_CTRL, w);
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
2282*4882a593Smuzhiyun n &= ~(HV_CTRL_ENABLE | REDUCED_DEBOUNCE | HV_BUTTON_FROM_GD);
2283*4882a593Smuzhiyun n |= chip->hv_config;
2284*4882a593Smuzhiyun /* For some reason we must always use reduced debounce. */
2285*4882a593Smuzhiyun n |= REDUCED_DEBOUNCE;
2286*4882a593Smuzhiyun n |= PM_CTRL_ENABLE | CLK_DIV_BY_49 | USE_PCI_TIMING;
2287*4882a593Smuzhiyun pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
2288*4882a593Smuzhiyun
2289*4882a593Smuzhiyun outb(RESET_ASSP, chip->iobase + ASSP_CONTROL_B);
2290*4882a593Smuzhiyun pci_read_config_dword(pcidev, PCI_ALLEGRO_CONFIG, &n);
2291*4882a593Smuzhiyun n &= ~INT_CLK_SELECT;
2292*4882a593Smuzhiyun if (!chip->allegro_flag) {
2293*4882a593Smuzhiyun n &= ~INT_CLK_MULT_ENABLE;
2294*4882a593Smuzhiyun n |= INT_CLK_SRC_NOT_PCI;
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun n &= ~( CLK_MULT_MODE_SELECT | CLK_MULT_MODE_SELECT_2 );
2297*4882a593Smuzhiyun pci_write_config_dword(pcidev, PCI_ALLEGRO_CONFIG, n);
2298*4882a593Smuzhiyun
2299*4882a593Smuzhiyun if (chip->allegro_flag) {
2300*4882a593Smuzhiyun pci_read_config_dword(pcidev, PCI_USER_CONFIG, &n);
2301*4882a593Smuzhiyun n |= IN_CLK_12MHZ_SELECT;
2302*4882a593Smuzhiyun pci_write_config_dword(pcidev, PCI_USER_CONFIG, n);
2303*4882a593Smuzhiyun }
2304*4882a593Smuzhiyun
2305*4882a593Smuzhiyun t = inb(chip->iobase + ASSP_CONTROL_A);
2306*4882a593Smuzhiyun t &= ~( DSP_CLK_36MHZ_SELECT | ASSP_CLK_49MHZ_SELECT);
2307*4882a593Smuzhiyun t |= ASSP_CLK_49MHZ_SELECT;
2308*4882a593Smuzhiyun t |= ASSP_0_WS_ENABLE;
2309*4882a593Smuzhiyun outb(t, chip->iobase + ASSP_CONTROL_A);
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun snd_m3_assp_init(chip); /* download DSP code before starting ASSP below */
2312*4882a593Smuzhiyun outb(RUN_ASSP, chip->iobase + ASSP_CONTROL_B);
2313*4882a593Smuzhiyun
2314*4882a593Smuzhiyun outb(0x00, io + HARDWARE_VOL_CTRL);
2315*4882a593Smuzhiyun outb(0x88, io + SHADOW_MIX_REG_VOICE);
2316*4882a593Smuzhiyun outb(0x88, io + HW_VOL_COUNTER_VOICE);
2317*4882a593Smuzhiyun outb(0x88, io + SHADOW_MIX_REG_MASTER);
2318*4882a593Smuzhiyun outb(0x88, io + HW_VOL_COUNTER_MASTER);
2319*4882a593Smuzhiyun
2320*4882a593Smuzhiyun return 0;
2321*4882a593Smuzhiyun }
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun static void
snd_m3_enable_ints(struct snd_m3 * chip)2324*4882a593Smuzhiyun snd_m3_enable_ints(struct snd_m3 *chip)
2325*4882a593Smuzhiyun {
2326*4882a593Smuzhiyun unsigned long io = chip->iobase;
2327*4882a593Smuzhiyun unsigned short val;
2328*4882a593Smuzhiyun
2329*4882a593Smuzhiyun /* TODO: MPU401 not supported yet */
2330*4882a593Smuzhiyun val = ASSP_INT_ENABLE /*| MPU401_INT_ENABLE*/;
2331*4882a593Smuzhiyun if (chip->hv_config & HV_CTRL_ENABLE)
2332*4882a593Smuzhiyun val |= HV_INT_ENABLE;
2333*4882a593Smuzhiyun outb(val, chip->iobase + HOST_INT_STATUS);
2334*4882a593Smuzhiyun outw(val, io + HOST_INT_CTRL);
2335*4882a593Smuzhiyun outb(inb(io + ASSP_CONTROL_C) | ASSP_HOST_INT_ENABLE,
2336*4882a593Smuzhiyun io + ASSP_CONTROL_C);
2337*4882a593Smuzhiyun }
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun /*
2341*4882a593Smuzhiyun */
2342*4882a593Smuzhiyun
snd_m3_free(struct snd_m3 * chip)2343*4882a593Smuzhiyun static int snd_m3_free(struct snd_m3 *chip)
2344*4882a593Smuzhiyun {
2345*4882a593Smuzhiyun struct m3_dma *s;
2346*4882a593Smuzhiyun int i;
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun cancel_work_sync(&chip->hwvol_work);
2349*4882a593Smuzhiyun #ifdef CONFIG_SND_MAESTRO3_INPUT
2350*4882a593Smuzhiyun if (chip->input_dev)
2351*4882a593Smuzhiyun input_unregister_device(chip->input_dev);
2352*4882a593Smuzhiyun #endif
2353*4882a593Smuzhiyun
2354*4882a593Smuzhiyun if (chip->substreams) {
2355*4882a593Smuzhiyun spin_lock_irq(&chip->reg_lock);
2356*4882a593Smuzhiyun for (i = 0; i < chip->num_substreams; i++) {
2357*4882a593Smuzhiyun s = &chip->substreams[i];
2358*4882a593Smuzhiyun /* check surviving pcms; this should not happen though.. */
2359*4882a593Smuzhiyun if (s->substream && s->running)
2360*4882a593Smuzhiyun snd_m3_pcm_stop(chip, s, s->substream);
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
2363*4882a593Smuzhiyun kfree(chip->substreams);
2364*4882a593Smuzhiyun }
2365*4882a593Smuzhiyun if (chip->iobase) {
2366*4882a593Smuzhiyun outw(0, chip->iobase + HOST_INT_CTRL); /* disable ints */
2367*4882a593Smuzhiyun }
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
2370*4882a593Smuzhiyun vfree(chip->suspend_mem);
2371*4882a593Smuzhiyun #endif
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun if (chip->irq >= 0)
2374*4882a593Smuzhiyun free_irq(chip->irq, chip);
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun if (chip->iobase)
2377*4882a593Smuzhiyun pci_release_regions(chip->pci);
2378*4882a593Smuzhiyun
2379*4882a593Smuzhiyun release_firmware(chip->assp_kernel_image);
2380*4882a593Smuzhiyun release_firmware(chip->assp_minisrc_image);
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun pci_disable_device(chip->pci);
2383*4882a593Smuzhiyun kfree(chip);
2384*4882a593Smuzhiyun return 0;
2385*4882a593Smuzhiyun }
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun
2388*4882a593Smuzhiyun /*
2389*4882a593Smuzhiyun * APM support
2390*4882a593Smuzhiyun */
2391*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
m3_suspend(struct device * dev)2392*4882a593Smuzhiyun static int m3_suspend(struct device *dev)
2393*4882a593Smuzhiyun {
2394*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
2395*4882a593Smuzhiyun struct snd_m3 *chip = card->private_data;
2396*4882a593Smuzhiyun int i, dsp_index;
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun if (chip->suspend_mem == NULL)
2399*4882a593Smuzhiyun return 0;
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun chip->in_suspend = 1;
2402*4882a593Smuzhiyun cancel_work_sync(&chip->hwvol_work);
2403*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2404*4882a593Smuzhiyun snd_ac97_suspend(chip->ac97);
2405*4882a593Smuzhiyun
2406*4882a593Smuzhiyun msleep(10); /* give the assp a chance to idle.. */
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun snd_m3_assp_halt(chip);
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun /* save dsp image */
2411*4882a593Smuzhiyun dsp_index = 0;
2412*4882a593Smuzhiyun for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
2413*4882a593Smuzhiyun chip->suspend_mem[dsp_index++] =
2414*4882a593Smuzhiyun snd_m3_assp_read(chip, MEMTYPE_INTERNAL_CODE, i);
2415*4882a593Smuzhiyun for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
2416*4882a593Smuzhiyun chip->suspend_mem[dsp_index++] =
2417*4882a593Smuzhiyun snd_m3_assp_read(chip, MEMTYPE_INTERNAL_DATA, i);
2418*4882a593Smuzhiyun return 0;
2419*4882a593Smuzhiyun }
2420*4882a593Smuzhiyun
m3_resume(struct device * dev)2421*4882a593Smuzhiyun static int m3_resume(struct device *dev)
2422*4882a593Smuzhiyun {
2423*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
2424*4882a593Smuzhiyun struct snd_m3 *chip = card->private_data;
2425*4882a593Smuzhiyun int i, dsp_index;
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun if (chip->suspend_mem == NULL)
2428*4882a593Smuzhiyun return 0;
2429*4882a593Smuzhiyun
2430*4882a593Smuzhiyun /* first lets just bring everything back. .*/
2431*4882a593Smuzhiyun snd_m3_outw(chip, 0, 0x54);
2432*4882a593Smuzhiyun snd_m3_outw(chip, 0, 0x56);
2433*4882a593Smuzhiyun
2434*4882a593Smuzhiyun snd_m3_chip_init(chip);
2435*4882a593Smuzhiyun snd_m3_assp_halt(chip);
2436*4882a593Smuzhiyun snd_m3_ac97_reset(chip);
2437*4882a593Smuzhiyun
2438*4882a593Smuzhiyun /* restore dsp image */
2439*4882a593Smuzhiyun dsp_index = 0;
2440*4882a593Smuzhiyun for (i = REV_B_CODE_MEMORY_BEGIN; i <= REV_B_CODE_MEMORY_END; i++)
2441*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_CODE, i,
2442*4882a593Smuzhiyun chip->suspend_mem[dsp_index++]);
2443*4882a593Smuzhiyun for (i = REV_B_DATA_MEMORY_BEGIN ; i <= REV_B_DATA_MEMORY_END; i++)
2444*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA, i,
2445*4882a593Smuzhiyun chip->suspend_mem[dsp_index++]);
2446*4882a593Smuzhiyun
2447*4882a593Smuzhiyun /* tell the dma engine to restart itself */
2448*4882a593Smuzhiyun snd_m3_assp_write(chip, MEMTYPE_INTERNAL_DATA,
2449*4882a593Smuzhiyun KDATA_DMA_ACTIVE, 0);
2450*4882a593Smuzhiyun
2451*4882a593Smuzhiyun /* restore ac97 registers */
2452*4882a593Smuzhiyun snd_ac97_resume(chip->ac97);
2453*4882a593Smuzhiyun
2454*4882a593Smuzhiyun snd_m3_assp_continue(chip);
2455*4882a593Smuzhiyun snd_m3_enable_ints(chip);
2456*4882a593Smuzhiyun snd_m3_amp_enable(chip, 1);
2457*4882a593Smuzhiyun
2458*4882a593Smuzhiyun snd_m3_hv_init(chip);
2459*4882a593Smuzhiyun
2460*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D0);
2461*4882a593Smuzhiyun chip->in_suspend = 0;
2462*4882a593Smuzhiyun return 0;
2463*4882a593Smuzhiyun }
2464*4882a593Smuzhiyun
2465*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(m3_pm, m3_suspend, m3_resume);
2466*4882a593Smuzhiyun #define M3_PM_OPS &m3_pm
2467*4882a593Smuzhiyun #else
2468*4882a593Smuzhiyun #define M3_PM_OPS NULL
2469*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
2470*4882a593Smuzhiyun
2471*4882a593Smuzhiyun #ifdef CONFIG_SND_MAESTRO3_INPUT
snd_m3_input_register(struct snd_m3 * chip)2472*4882a593Smuzhiyun static int snd_m3_input_register(struct snd_m3 *chip)
2473*4882a593Smuzhiyun {
2474*4882a593Smuzhiyun struct input_dev *input_dev;
2475*4882a593Smuzhiyun int err;
2476*4882a593Smuzhiyun
2477*4882a593Smuzhiyun input_dev = input_allocate_device();
2478*4882a593Smuzhiyun if (!input_dev)
2479*4882a593Smuzhiyun return -ENOMEM;
2480*4882a593Smuzhiyun
2481*4882a593Smuzhiyun snprintf(chip->phys, sizeof(chip->phys), "pci-%s/input0",
2482*4882a593Smuzhiyun pci_name(chip->pci));
2483*4882a593Smuzhiyun
2484*4882a593Smuzhiyun input_dev->name = chip->card->driver;
2485*4882a593Smuzhiyun input_dev->phys = chip->phys;
2486*4882a593Smuzhiyun input_dev->id.bustype = BUS_PCI;
2487*4882a593Smuzhiyun input_dev->id.vendor = chip->pci->vendor;
2488*4882a593Smuzhiyun input_dev->id.product = chip->pci->device;
2489*4882a593Smuzhiyun input_dev->dev.parent = &chip->pci->dev;
2490*4882a593Smuzhiyun
2491*4882a593Smuzhiyun __set_bit(EV_KEY, input_dev->evbit);
2492*4882a593Smuzhiyun __set_bit(KEY_MUTE, input_dev->keybit);
2493*4882a593Smuzhiyun __set_bit(KEY_VOLUMEDOWN, input_dev->keybit);
2494*4882a593Smuzhiyun __set_bit(KEY_VOLUMEUP, input_dev->keybit);
2495*4882a593Smuzhiyun
2496*4882a593Smuzhiyun err = input_register_device(input_dev);
2497*4882a593Smuzhiyun if (err) {
2498*4882a593Smuzhiyun input_free_device(input_dev);
2499*4882a593Smuzhiyun return err;
2500*4882a593Smuzhiyun }
2501*4882a593Smuzhiyun
2502*4882a593Smuzhiyun chip->input_dev = input_dev;
2503*4882a593Smuzhiyun return 0;
2504*4882a593Smuzhiyun }
2505*4882a593Smuzhiyun #endif /* CONFIG_INPUT */
2506*4882a593Smuzhiyun
2507*4882a593Smuzhiyun /*
2508*4882a593Smuzhiyun */
2509*4882a593Smuzhiyun
snd_m3_dev_free(struct snd_device * device)2510*4882a593Smuzhiyun static int snd_m3_dev_free(struct snd_device *device)
2511*4882a593Smuzhiyun {
2512*4882a593Smuzhiyun struct snd_m3 *chip = device->device_data;
2513*4882a593Smuzhiyun return snd_m3_free(chip);
2514*4882a593Smuzhiyun }
2515*4882a593Smuzhiyun
2516*4882a593Smuzhiyun static int
snd_m3_create(struct snd_card * card,struct pci_dev * pci,int enable_amp,int amp_gpio,struct snd_m3 ** chip_ret)2517*4882a593Smuzhiyun snd_m3_create(struct snd_card *card, struct pci_dev *pci,
2518*4882a593Smuzhiyun int enable_amp,
2519*4882a593Smuzhiyun int amp_gpio,
2520*4882a593Smuzhiyun struct snd_m3 **chip_ret)
2521*4882a593Smuzhiyun {
2522*4882a593Smuzhiyun struct snd_m3 *chip;
2523*4882a593Smuzhiyun int i, err;
2524*4882a593Smuzhiyun const struct snd_pci_quirk *quirk;
2525*4882a593Smuzhiyun static const struct snd_device_ops ops = {
2526*4882a593Smuzhiyun .dev_free = snd_m3_dev_free,
2527*4882a593Smuzhiyun };
2528*4882a593Smuzhiyun
2529*4882a593Smuzhiyun *chip_ret = NULL;
2530*4882a593Smuzhiyun
2531*4882a593Smuzhiyun if (pci_enable_device(pci))
2532*4882a593Smuzhiyun return -EIO;
2533*4882a593Smuzhiyun
2534*4882a593Smuzhiyun /* check, if we can restrict PCI DMA transfers to 28 bits */
2535*4882a593Smuzhiyun if (dma_set_mask(&pci->dev, DMA_BIT_MASK(28)) < 0 ||
2536*4882a593Smuzhiyun dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(28)) < 0) {
2537*4882a593Smuzhiyun dev_err(card->dev,
2538*4882a593Smuzhiyun "architecture does not support 28bit PCI busmaster DMA\n");
2539*4882a593Smuzhiyun pci_disable_device(pci);
2540*4882a593Smuzhiyun return -ENXIO;
2541*4882a593Smuzhiyun }
2542*4882a593Smuzhiyun
2543*4882a593Smuzhiyun chip = kzalloc(sizeof(*chip), GFP_KERNEL);
2544*4882a593Smuzhiyun if (chip == NULL) {
2545*4882a593Smuzhiyun pci_disable_device(pci);
2546*4882a593Smuzhiyun return -ENOMEM;
2547*4882a593Smuzhiyun }
2548*4882a593Smuzhiyun
2549*4882a593Smuzhiyun spin_lock_init(&chip->reg_lock);
2550*4882a593Smuzhiyun
2551*4882a593Smuzhiyun switch (pci->device) {
2552*4882a593Smuzhiyun case PCI_DEVICE_ID_ESS_ALLEGRO:
2553*4882a593Smuzhiyun case PCI_DEVICE_ID_ESS_ALLEGRO_1:
2554*4882a593Smuzhiyun case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
2555*4882a593Smuzhiyun case PCI_DEVICE_ID_ESS_CANYON3D_2:
2556*4882a593Smuzhiyun chip->allegro_flag = 1;
2557*4882a593Smuzhiyun break;
2558*4882a593Smuzhiyun }
2559*4882a593Smuzhiyun
2560*4882a593Smuzhiyun chip->card = card;
2561*4882a593Smuzhiyun chip->pci = pci;
2562*4882a593Smuzhiyun chip->irq = -1;
2563*4882a593Smuzhiyun INIT_WORK(&chip->hwvol_work, snd_m3_update_hw_volume);
2564*4882a593Smuzhiyun
2565*4882a593Smuzhiyun chip->external_amp = enable_amp;
2566*4882a593Smuzhiyun if (amp_gpio >= 0 && amp_gpio <= 0x0f)
2567*4882a593Smuzhiyun chip->amp_gpio = amp_gpio;
2568*4882a593Smuzhiyun else {
2569*4882a593Smuzhiyun quirk = snd_pci_quirk_lookup(pci, m3_amp_quirk_list);
2570*4882a593Smuzhiyun if (quirk) {
2571*4882a593Smuzhiyun dev_info(card->dev, "set amp-gpio for '%s'\n",
2572*4882a593Smuzhiyun snd_pci_quirk_name(quirk));
2573*4882a593Smuzhiyun chip->amp_gpio = quirk->value;
2574*4882a593Smuzhiyun } else if (chip->allegro_flag)
2575*4882a593Smuzhiyun chip->amp_gpio = GPO_EXT_AMP_ALLEGRO;
2576*4882a593Smuzhiyun else /* presumably this is for all 'maestro3's.. */
2577*4882a593Smuzhiyun chip->amp_gpio = GPO_EXT_AMP_M3;
2578*4882a593Smuzhiyun }
2579*4882a593Smuzhiyun
2580*4882a593Smuzhiyun quirk = snd_pci_quirk_lookup(pci, m3_irda_quirk_list);
2581*4882a593Smuzhiyun if (quirk) {
2582*4882a593Smuzhiyun dev_info(card->dev, "enabled irda workaround for '%s'\n",
2583*4882a593Smuzhiyun snd_pci_quirk_name(quirk));
2584*4882a593Smuzhiyun chip->irda_workaround = 1;
2585*4882a593Smuzhiyun }
2586*4882a593Smuzhiyun quirk = snd_pci_quirk_lookup(pci, m3_hv_quirk_list);
2587*4882a593Smuzhiyun if (quirk)
2588*4882a593Smuzhiyun chip->hv_config = quirk->value;
2589*4882a593Smuzhiyun if (snd_pci_quirk_lookup(pci, m3_omnibook_quirk_list))
2590*4882a593Smuzhiyun chip->is_omnibook = 1;
2591*4882a593Smuzhiyun
2592*4882a593Smuzhiyun chip->num_substreams = NR_DSPS;
2593*4882a593Smuzhiyun chip->substreams = kcalloc(chip->num_substreams, sizeof(struct m3_dma),
2594*4882a593Smuzhiyun GFP_KERNEL);
2595*4882a593Smuzhiyun if (chip->substreams == NULL) {
2596*4882a593Smuzhiyun kfree(chip);
2597*4882a593Smuzhiyun pci_disable_device(pci);
2598*4882a593Smuzhiyun return -ENOMEM;
2599*4882a593Smuzhiyun }
2600*4882a593Smuzhiyun
2601*4882a593Smuzhiyun err = request_firmware(&chip->assp_kernel_image,
2602*4882a593Smuzhiyun "ess/maestro3_assp_kernel.fw", &pci->dev);
2603*4882a593Smuzhiyun if (err < 0)
2604*4882a593Smuzhiyun goto free_chip;
2605*4882a593Smuzhiyun
2606*4882a593Smuzhiyun err = request_firmware(&chip->assp_minisrc_image,
2607*4882a593Smuzhiyun "ess/maestro3_assp_minisrc.fw", &pci->dev);
2608*4882a593Smuzhiyun if (err < 0)
2609*4882a593Smuzhiyun goto free_chip;
2610*4882a593Smuzhiyun
2611*4882a593Smuzhiyun err = pci_request_regions(pci, card->driver);
2612*4882a593Smuzhiyun if (err < 0)
2613*4882a593Smuzhiyun goto free_chip;
2614*4882a593Smuzhiyun
2615*4882a593Smuzhiyun chip->iobase = pci_resource_start(pci, 0);
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun /* just to be sure */
2618*4882a593Smuzhiyun pci_set_master(pci);
2619*4882a593Smuzhiyun
2620*4882a593Smuzhiyun snd_m3_chip_init(chip);
2621*4882a593Smuzhiyun snd_m3_assp_halt(chip);
2622*4882a593Smuzhiyun
2623*4882a593Smuzhiyun snd_m3_ac97_reset(chip);
2624*4882a593Smuzhiyun
2625*4882a593Smuzhiyun snd_m3_amp_enable(chip, 1);
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun snd_m3_hv_init(chip);
2628*4882a593Smuzhiyun
2629*4882a593Smuzhiyun if (request_irq(pci->irq, snd_m3_interrupt, IRQF_SHARED,
2630*4882a593Smuzhiyun KBUILD_MODNAME, chip)) {
2631*4882a593Smuzhiyun dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
2632*4882a593Smuzhiyun err = -ENOMEM;
2633*4882a593Smuzhiyun goto free_chip;
2634*4882a593Smuzhiyun }
2635*4882a593Smuzhiyun chip->irq = pci->irq;
2636*4882a593Smuzhiyun card->sync_irq = chip->irq;
2637*4882a593Smuzhiyun
2638*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
2639*4882a593Smuzhiyun chip->suspend_mem =
2640*4882a593Smuzhiyun vmalloc(array_size(sizeof(u16),
2641*4882a593Smuzhiyun REV_B_CODE_MEMORY_LENGTH +
2642*4882a593Smuzhiyun REV_B_DATA_MEMORY_LENGTH));
2643*4882a593Smuzhiyun if (chip->suspend_mem == NULL)
2644*4882a593Smuzhiyun dev_warn(card->dev, "can't allocate apm buffer\n");
2645*4882a593Smuzhiyun #endif
2646*4882a593Smuzhiyun
2647*4882a593Smuzhiyun err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2648*4882a593Smuzhiyun if (err < 0)
2649*4882a593Smuzhiyun goto free_chip;
2650*4882a593Smuzhiyun
2651*4882a593Smuzhiyun if ((err = snd_m3_mixer(chip)) < 0)
2652*4882a593Smuzhiyun return err;
2653*4882a593Smuzhiyun
2654*4882a593Smuzhiyun for (i = 0; i < chip->num_substreams; i++) {
2655*4882a593Smuzhiyun struct m3_dma *s = &chip->substreams[i];
2656*4882a593Smuzhiyun if ((err = snd_m3_assp_client_init(chip, s, i)) < 0)
2657*4882a593Smuzhiyun return err;
2658*4882a593Smuzhiyun }
2659*4882a593Smuzhiyun
2660*4882a593Smuzhiyun if ((err = snd_m3_pcm(chip, 0)) < 0)
2661*4882a593Smuzhiyun return err;
2662*4882a593Smuzhiyun
2663*4882a593Smuzhiyun #ifdef CONFIG_SND_MAESTRO3_INPUT
2664*4882a593Smuzhiyun if (chip->hv_config & HV_CTRL_ENABLE) {
2665*4882a593Smuzhiyun err = snd_m3_input_register(chip);
2666*4882a593Smuzhiyun if (err)
2667*4882a593Smuzhiyun dev_warn(card->dev,
2668*4882a593Smuzhiyun "Input device registration failed with error %i",
2669*4882a593Smuzhiyun err);
2670*4882a593Smuzhiyun }
2671*4882a593Smuzhiyun #endif
2672*4882a593Smuzhiyun
2673*4882a593Smuzhiyun snd_m3_enable_ints(chip);
2674*4882a593Smuzhiyun snd_m3_assp_continue(chip);
2675*4882a593Smuzhiyun
2676*4882a593Smuzhiyun *chip_ret = chip;
2677*4882a593Smuzhiyun
2678*4882a593Smuzhiyun return 0;
2679*4882a593Smuzhiyun
2680*4882a593Smuzhiyun free_chip:
2681*4882a593Smuzhiyun snd_m3_free(chip);
2682*4882a593Smuzhiyun return err;
2683*4882a593Smuzhiyun }
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun /*
2686*4882a593Smuzhiyun */
2687*4882a593Smuzhiyun static int
snd_m3_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)2688*4882a593Smuzhiyun snd_m3_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
2689*4882a593Smuzhiyun {
2690*4882a593Smuzhiyun static int dev;
2691*4882a593Smuzhiyun struct snd_card *card;
2692*4882a593Smuzhiyun struct snd_m3 *chip;
2693*4882a593Smuzhiyun int err;
2694*4882a593Smuzhiyun
2695*4882a593Smuzhiyun /* don't pick up modems */
2696*4882a593Smuzhiyun if (((pci->class >> 8) & 0xffff) != PCI_CLASS_MULTIMEDIA_AUDIO)
2697*4882a593Smuzhiyun return -ENODEV;
2698*4882a593Smuzhiyun
2699*4882a593Smuzhiyun if (dev >= SNDRV_CARDS)
2700*4882a593Smuzhiyun return -ENODEV;
2701*4882a593Smuzhiyun if (!enable[dev]) {
2702*4882a593Smuzhiyun dev++;
2703*4882a593Smuzhiyun return -ENOENT;
2704*4882a593Smuzhiyun }
2705*4882a593Smuzhiyun
2706*4882a593Smuzhiyun err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2707*4882a593Smuzhiyun 0, &card);
2708*4882a593Smuzhiyun if (err < 0)
2709*4882a593Smuzhiyun return err;
2710*4882a593Smuzhiyun
2711*4882a593Smuzhiyun switch (pci->device) {
2712*4882a593Smuzhiyun case PCI_DEVICE_ID_ESS_ALLEGRO:
2713*4882a593Smuzhiyun case PCI_DEVICE_ID_ESS_ALLEGRO_1:
2714*4882a593Smuzhiyun strcpy(card->driver, "Allegro");
2715*4882a593Smuzhiyun break;
2716*4882a593Smuzhiyun case PCI_DEVICE_ID_ESS_CANYON3D_2LE:
2717*4882a593Smuzhiyun case PCI_DEVICE_ID_ESS_CANYON3D_2:
2718*4882a593Smuzhiyun strcpy(card->driver, "Canyon3D-2");
2719*4882a593Smuzhiyun break;
2720*4882a593Smuzhiyun default:
2721*4882a593Smuzhiyun strcpy(card->driver, "Maestro3");
2722*4882a593Smuzhiyun break;
2723*4882a593Smuzhiyun }
2724*4882a593Smuzhiyun
2725*4882a593Smuzhiyun err = snd_m3_create(card, pci, external_amp[dev], amp_gpio[dev], &chip);
2726*4882a593Smuzhiyun if (err < 0)
2727*4882a593Smuzhiyun goto free_card;
2728*4882a593Smuzhiyun
2729*4882a593Smuzhiyun card->private_data = chip;
2730*4882a593Smuzhiyun
2731*4882a593Smuzhiyun sprintf(card->shortname, "ESS %s PCI", card->driver);
2732*4882a593Smuzhiyun sprintf(card->longname, "%s at 0x%lx, irq %d",
2733*4882a593Smuzhiyun card->shortname, chip->iobase, chip->irq);
2734*4882a593Smuzhiyun
2735*4882a593Smuzhiyun err = snd_card_register(card);
2736*4882a593Smuzhiyun if (err < 0)
2737*4882a593Smuzhiyun goto free_card;
2738*4882a593Smuzhiyun
2739*4882a593Smuzhiyun #if 0 /* TODO: not supported yet */
2740*4882a593Smuzhiyun /* TODO enable MIDI IRQ and I/O */
2741*4882a593Smuzhiyun err = snd_mpu401_uart_new(chip->card, 0, MPU401_HW_MPU401,
2742*4882a593Smuzhiyun chip->iobase + MPU401_DATA_PORT,
2743*4882a593Smuzhiyun MPU401_INFO_INTEGRATED | MPU401_INFO_IRQ_HOOK,
2744*4882a593Smuzhiyun -1, &chip->rmidi);
2745*4882a593Smuzhiyun if (err < 0)
2746*4882a593Smuzhiyun dev_warn(card->dev, "no MIDI support.\n");
2747*4882a593Smuzhiyun #endif
2748*4882a593Smuzhiyun
2749*4882a593Smuzhiyun pci_set_drvdata(pci, card);
2750*4882a593Smuzhiyun dev++;
2751*4882a593Smuzhiyun return 0;
2752*4882a593Smuzhiyun
2753*4882a593Smuzhiyun free_card:
2754*4882a593Smuzhiyun snd_card_free(card);
2755*4882a593Smuzhiyun return err;
2756*4882a593Smuzhiyun }
2757*4882a593Smuzhiyun
snd_m3_remove(struct pci_dev * pci)2758*4882a593Smuzhiyun static void snd_m3_remove(struct pci_dev *pci)
2759*4882a593Smuzhiyun {
2760*4882a593Smuzhiyun snd_card_free(pci_get_drvdata(pci));
2761*4882a593Smuzhiyun }
2762*4882a593Smuzhiyun
2763*4882a593Smuzhiyun static struct pci_driver m3_driver = {
2764*4882a593Smuzhiyun .name = KBUILD_MODNAME,
2765*4882a593Smuzhiyun .id_table = snd_m3_ids,
2766*4882a593Smuzhiyun .probe = snd_m3_probe,
2767*4882a593Smuzhiyun .remove = snd_m3_remove,
2768*4882a593Smuzhiyun .driver = {
2769*4882a593Smuzhiyun .pm = M3_PM_OPS,
2770*4882a593Smuzhiyun },
2771*4882a593Smuzhiyun };
2772*4882a593Smuzhiyun
2773*4882a593Smuzhiyun module_pci_driver(m3_driver);
2774