xref: /OK3568_Linux_fs/kernel/sound/pci/intel8x0m.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *   ALSA modem driver for Intel ICH (i8x0) chipsets
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *	Copyright (c) 2000 Jaroslav Kysela <perex@perex.cz>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *   This is modified (by Sasha Khapyorsky <sashak@alsa-project.org>) version
8*4882a593Smuzhiyun  *   of ALSA ICH sound driver intel8x0.c .
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <sound/core.h>
19*4882a593Smuzhiyun #include <sound/pcm.h>
20*4882a593Smuzhiyun #include <sound/ac97_codec.h>
21*4882a593Smuzhiyun #include <sound/info.h>
22*4882a593Smuzhiyun #include <sound/initval.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>");
25*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel 82801AA,82901AB,i810,i820,i830,i840,i845,MX440; "
26*4882a593Smuzhiyun 		   "SiS 7013; NVidia MCP/2/2S/3 modems");
27*4882a593Smuzhiyun MODULE_LICENSE("GPL");
28*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{Intel,82801AA-ICH},"
29*4882a593Smuzhiyun 		"{Intel,82901AB-ICH0},"
30*4882a593Smuzhiyun 		"{Intel,82801BA-ICH2},"
31*4882a593Smuzhiyun 		"{Intel,82801CA-ICH3},"
32*4882a593Smuzhiyun 		"{Intel,82801DB-ICH4},"
33*4882a593Smuzhiyun 		"{Intel,ICH5},"
34*4882a593Smuzhiyun 		"{Intel,ICH6},"
35*4882a593Smuzhiyun 		"{Intel,ICH7},"
36*4882a593Smuzhiyun 	        "{Intel,MX440},"
37*4882a593Smuzhiyun 		"{SiS,7013},"
38*4882a593Smuzhiyun 		"{NVidia,NForce Modem},"
39*4882a593Smuzhiyun 		"{NVidia,NForce2 Modem},"
40*4882a593Smuzhiyun 		"{NVidia,NForce2s Modem},"
41*4882a593Smuzhiyun 		"{NVidia,NForce3 Modem},"
42*4882a593Smuzhiyun 		"{AMD,AMD768}}");
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static int index = -2; /* Exclude the first card */
45*4882a593Smuzhiyun static char *id = SNDRV_DEFAULT_STR1;	/* ID for this card */
46*4882a593Smuzhiyun static int ac97_clock;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun module_param(index, int, 0444);
49*4882a593Smuzhiyun MODULE_PARM_DESC(index, "Index value for Intel i8x0 modemcard.");
50*4882a593Smuzhiyun module_param(id, charp, 0444);
51*4882a593Smuzhiyun MODULE_PARM_DESC(id, "ID string for Intel i8x0 modemcard.");
52*4882a593Smuzhiyun module_param(ac97_clock, int, 0444);
53*4882a593Smuzhiyun MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (0 = auto-detect).");
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* just for backward compatibility */
56*4882a593Smuzhiyun static bool enable;
57*4882a593Smuzhiyun module_param(enable, bool, 0444);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*
60*4882a593Smuzhiyun  *  Direct registers
61*4882a593Smuzhiyun  */
62*4882a593Smuzhiyun enum { DEVICE_INTEL, DEVICE_SIS, DEVICE_ALI, DEVICE_NFORCE };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define ICHREG(x) ICH_REG_##x
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define DEFINE_REGSET(name,base) \
67*4882a593Smuzhiyun enum { \
68*4882a593Smuzhiyun 	ICH_REG_##name##_BDBAR	= base + 0x0,	/* dword - buffer descriptor list base address */ \
69*4882a593Smuzhiyun 	ICH_REG_##name##_CIV	= base + 0x04,	/* byte - current index value */ \
70*4882a593Smuzhiyun 	ICH_REG_##name##_LVI	= base + 0x05,	/* byte - last valid index */ \
71*4882a593Smuzhiyun 	ICH_REG_##name##_SR	= base + 0x06,	/* byte - status register */ \
72*4882a593Smuzhiyun 	ICH_REG_##name##_PICB	= base + 0x08,	/* word - position in current buffer */ \
73*4882a593Smuzhiyun 	ICH_REG_##name##_PIV	= base + 0x0a,	/* byte - prefetched index value */ \
74*4882a593Smuzhiyun 	ICH_REG_##name##_CR	= base + 0x0b,	/* byte - control register */ \
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* busmaster blocks */
78*4882a593Smuzhiyun DEFINE_REGSET(OFF, 0);		/* offset */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* values for each busmaster block */
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* LVI */
83*4882a593Smuzhiyun #define ICH_REG_LVI_MASK		0x1f
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* SR */
86*4882a593Smuzhiyun #define ICH_FIFOE			0x10	/* FIFO error */
87*4882a593Smuzhiyun #define ICH_BCIS			0x08	/* buffer completion interrupt status */
88*4882a593Smuzhiyun #define ICH_LVBCI			0x04	/* last valid buffer completion interrupt */
89*4882a593Smuzhiyun #define ICH_CELV			0x02	/* current equals last valid */
90*4882a593Smuzhiyun #define ICH_DCH				0x01	/* DMA controller halted */
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* PIV */
93*4882a593Smuzhiyun #define ICH_REG_PIV_MASK		0x1f	/* mask */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* CR */
96*4882a593Smuzhiyun #define ICH_IOCE			0x10	/* interrupt on completion enable */
97*4882a593Smuzhiyun #define ICH_FEIE			0x08	/* fifo error interrupt enable */
98*4882a593Smuzhiyun #define ICH_LVBIE			0x04	/* last valid buffer interrupt enable */
99*4882a593Smuzhiyun #define ICH_RESETREGS			0x02	/* reset busmaster registers */
100*4882a593Smuzhiyun #define ICH_STARTBM			0x01	/* start busmaster operation */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /* global block */
104*4882a593Smuzhiyun #define ICH_REG_GLOB_CNT		0x3c	/* dword - global control */
105*4882a593Smuzhiyun #define   ICH_TRIE		0x00000040	/* tertiary resume interrupt enable */
106*4882a593Smuzhiyun #define   ICH_SRIE		0x00000020	/* secondary resume interrupt enable */
107*4882a593Smuzhiyun #define   ICH_PRIE		0x00000010	/* primary resume interrupt enable */
108*4882a593Smuzhiyun #define   ICH_ACLINK		0x00000008	/* AClink shut off */
109*4882a593Smuzhiyun #define   ICH_AC97WARM		0x00000004	/* AC'97 warm reset */
110*4882a593Smuzhiyun #define   ICH_AC97COLD		0x00000002	/* AC'97 cold reset */
111*4882a593Smuzhiyun #define   ICH_GIE		0x00000001	/* GPI interrupt enable */
112*4882a593Smuzhiyun #define ICH_REG_GLOB_STA		0x40	/* dword - global status */
113*4882a593Smuzhiyun #define   ICH_TRI		0x20000000	/* ICH4: tertiary (AC_SDIN2) resume interrupt */
114*4882a593Smuzhiyun #define   ICH_TCR		0x10000000	/* ICH4: tertiary (AC_SDIN2) codec ready */
115*4882a593Smuzhiyun #define   ICH_BCS		0x08000000	/* ICH4: bit clock stopped */
116*4882a593Smuzhiyun #define   ICH_SPINT		0x04000000	/* ICH4: S/PDIF interrupt */
117*4882a593Smuzhiyun #define   ICH_P2INT		0x02000000	/* ICH4: PCM2-In interrupt */
118*4882a593Smuzhiyun #define   ICH_M2INT		0x01000000	/* ICH4: Mic2-In interrupt */
119*4882a593Smuzhiyun #define   ICH_SAMPLE_CAP	0x00c00000	/* ICH4: sample capability bits (RO) */
120*4882a593Smuzhiyun #define   ICH_MULTICHAN_CAP	0x00300000	/* ICH4: multi-channel capability bits (RO) */
121*4882a593Smuzhiyun #define   ICH_MD3		0x00020000	/* modem power down semaphore */
122*4882a593Smuzhiyun #define   ICH_AD3		0x00010000	/* audio power down semaphore */
123*4882a593Smuzhiyun #define   ICH_RCS		0x00008000	/* read completion status */
124*4882a593Smuzhiyun #define   ICH_BIT3		0x00004000	/* bit 3 slot 12 */
125*4882a593Smuzhiyun #define   ICH_BIT2		0x00002000	/* bit 2 slot 12 */
126*4882a593Smuzhiyun #define   ICH_BIT1		0x00001000	/* bit 1 slot 12 */
127*4882a593Smuzhiyun #define   ICH_SRI		0x00000800	/* secondary (AC_SDIN1) resume interrupt */
128*4882a593Smuzhiyun #define   ICH_PRI		0x00000400	/* primary (AC_SDIN0) resume interrupt */
129*4882a593Smuzhiyun #define   ICH_SCR		0x00000200	/* secondary (AC_SDIN1) codec ready */
130*4882a593Smuzhiyun #define   ICH_PCR		0x00000100	/* primary (AC_SDIN0) codec ready */
131*4882a593Smuzhiyun #define   ICH_MCINT		0x00000080	/* MIC capture interrupt */
132*4882a593Smuzhiyun #define   ICH_POINT		0x00000040	/* playback interrupt */
133*4882a593Smuzhiyun #define   ICH_PIINT		0x00000020	/* capture interrupt */
134*4882a593Smuzhiyun #define   ICH_NVSPINT		0x00000010	/* nforce spdif interrupt */
135*4882a593Smuzhiyun #define   ICH_MOINT		0x00000004	/* modem playback interrupt */
136*4882a593Smuzhiyun #define   ICH_MIINT		0x00000002	/* modem capture interrupt */
137*4882a593Smuzhiyun #define   ICH_GSCI		0x00000001	/* GPI status change interrupt */
138*4882a593Smuzhiyun #define ICH_REG_ACC_SEMA		0x44	/* byte - codec write semaphore */
139*4882a593Smuzhiyun #define   ICH_CAS		0x01		/* codec access semaphore */
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define ICH_MAX_FRAGS		32		/* max hw frags */
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /*
145*4882a593Smuzhiyun  *
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun enum { ICHD_MDMIN, ICHD_MDMOUT, ICHD_MDMLAST = ICHD_MDMOUT };
149*4882a593Smuzhiyun enum { ALID_MDMIN, ALID_MDMOUT, ALID_MDMLAST = ALID_MDMOUT };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define get_ichdev(substream) (substream->runtime->private_data)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun struct ichdev {
154*4882a593Smuzhiyun 	unsigned int ichd;			/* ich device number */
155*4882a593Smuzhiyun 	unsigned long reg_offset;		/* offset to bmaddr */
156*4882a593Smuzhiyun 	__le32 *bdbar;				/* CPU address (32bit) */
157*4882a593Smuzhiyun 	unsigned int bdbar_addr;		/* PCI bus address (32bit) */
158*4882a593Smuzhiyun 	struct snd_pcm_substream *substream;
159*4882a593Smuzhiyun 	unsigned int physbuf;			/* physical address (32bit) */
160*4882a593Smuzhiyun         unsigned int size;
161*4882a593Smuzhiyun         unsigned int fragsize;
162*4882a593Smuzhiyun         unsigned int fragsize1;
163*4882a593Smuzhiyun         unsigned int position;
164*4882a593Smuzhiyun         int frags;
165*4882a593Smuzhiyun         int lvi;
166*4882a593Smuzhiyun         int lvi_frag;
167*4882a593Smuzhiyun 	int civ;
168*4882a593Smuzhiyun 	int ack;
169*4882a593Smuzhiyun 	int ack_reload;
170*4882a593Smuzhiyun 	unsigned int ack_bit;
171*4882a593Smuzhiyun 	unsigned int roff_sr;
172*4882a593Smuzhiyun 	unsigned int roff_picb;
173*4882a593Smuzhiyun 	unsigned int int_sta_mask;		/* interrupt status mask */
174*4882a593Smuzhiyun 	unsigned int ali_slot;			/* ALI DMA slot */
175*4882a593Smuzhiyun 	struct snd_ac97 *ac97;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun struct intel8x0m {
179*4882a593Smuzhiyun 	unsigned int device_type;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	int irq;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	void __iomem *addr;
184*4882a593Smuzhiyun 	void __iomem *bmaddr;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	struct pci_dev *pci;
187*4882a593Smuzhiyun 	struct snd_card *card;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	int pcm_devs;
190*4882a593Smuzhiyun 	struct snd_pcm *pcm[2];
191*4882a593Smuzhiyun 	struct ichdev ichd[2];
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	unsigned int in_ac97_init: 1;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	struct snd_ac97_bus *ac97_bus;
196*4882a593Smuzhiyun 	struct snd_ac97 *ac97;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	spinlock_t reg_lock;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	struct snd_dma_buffer bdbars;
201*4882a593Smuzhiyun 	u32 bdbars_count;
202*4882a593Smuzhiyun 	u32 int_sta_reg;		/* interrupt status register */
203*4882a593Smuzhiyun 	u32 int_sta_mask;		/* interrupt status mask */
204*4882a593Smuzhiyun 	unsigned int pcm_pos_shift;
205*4882a593Smuzhiyun };
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun static const struct pci_device_id snd_intel8x0m_ids[] = {
208*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x2416), DEVICE_INTEL },	/* 82801AA */
209*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x2426), DEVICE_INTEL },	/* 82901AB */
210*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x2446), DEVICE_INTEL },	/* 82801BA */
211*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x2486), DEVICE_INTEL },	/* ICH3 */
212*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x24c6), DEVICE_INTEL }, /* ICH4 */
213*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x24d6), DEVICE_INTEL }, /* ICH5 */
214*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x266d), DEVICE_INTEL },	/* ICH6 */
215*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x27dd), DEVICE_INTEL },	/* ICH7 */
216*4882a593Smuzhiyun 	{ PCI_VDEVICE(INTEL, 0x7196), DEVICE_INTEL },	/* 440MX */
217*4882a593Smuzhiyun 	{ PCI_VDEVICE(AMD, 0x7446), DEVICE_INTEL },	/* AMD768 */
218*4882a593Smuzhiyun 	{ PCI_VDEVICE(SI, 0x7013), DEVICE_SIS },	/* SI7013 */
219*4882a593Smuzhiyun 	{ PCI_VDEVICE(NVIDIA, 0x01c1), DEVICE_NFORCE }, /* NFORCE */
220*4882a593Smuzhiyun 	{ PCI_VDEVICE(NVIDIA, 0x0069), DEVICE_NFORCE }, /* NFORCE2 */
221*4882a593Smuzhiyun 	{ PCI_VDEVICE(NVIDIA, 0x0089), DEVICE_NFORCE }, /* NFORCE2s */
222*4882a593Smuzhiyun 	{ PCI_VDEVICE(NVIDIA, 0x00d9), DEVICE_NFORCE }, /* NFORCE3 */
223*4882a593Smuzhiyun 	{ PCI_VDEVICE(AMD, 0x746e), DEVICE_INTEL },	/* AMD8111 */
224*4882a593Smuzhiyun #if 0
225*4882a593Smuzhiyun 	{ PCI_VDEVICE(AL, 0x5455), DEVICE_ALI },   /* Ali5455 */
226*4882a593Smuzhiyun #endif
227*4882a593Smuzhiyun 	{ 0, }
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, snd_intel8x0m_ids);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /*
233*4882a593Smuzhiyun  *  Lowlevel I/O - busmaster
234*4882a593Smuzhiyun  */
235*4882a593Smuzhiyun 
igetbyte(struct intel8x0m * chip,u32 offset)236*4882a593Smuzhiyun static inline u8 igetbyte(struct intel8x0m *chip, u32 offset)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	return ioread8(chip->bmaddr + offset);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
igetword(struct intel8x0m * chip,u32 offset)241*4882a593Smuzhiyun static inline u16 igetword(struct intel8x0m *chip, u32 offset)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	return ioread16(chip->bmaddr + offset);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
igetdword(struct intel8x0m * chip,u32 offset)246*4882a593Smuzhiyun static inline u32 igetdword(struct intel8x0m *chip, u32 offset)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun 	return ioread32(chip->bmaddr + offset);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
iputbyte(struct intel8x0m * chip,u32 offset,u8 val)251*4882a593Smuzhiyun static inline void iputbyte(struct intel8x0m *chip, u32 offset, u8 val)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	iowrite8(val, chip->bmaddr + offset);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
iputword(struct intel8x0m * chip,u32 offset,u16 val)256*4882a593Smuzhiyun static inline void iputword(struct intel8x0m *chip, u32 offset, u16 val)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	iowrite16(val, chip->bmaddr + offset);
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
iputdword(struct intel8x0m * chip,u32 offset,u32 val)261*4882a593Smuzhiyun static inline void iputdword(struct intel8x0m *chip, u32 offset, u32 val)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	iowrite32(val, chip->bmaddr + offset);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun /*
267*4882a593Smuzhiyun  *  Lowlevel I/O - AC'97 registers
268*4882a593Smuzhiyun  */
269*4882a593Smuzhiyun 
iagetword(struct intel8x0m * chip,u32 offset)270*4882a593Smuzhiyun static inline u16 iagetword(struct intel8x0m *chip, u32 offset)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	return ioread16(chip->addr + offset);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
iaputword(struct intel8x0m * chip,u32 offset,u16 val)275*4882a593Smuzhiyun static inline void iaputword(struct intel8x0m *chip, u32 offset, u16 val)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	iowrite16(val, chip->addr + offset);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun  *  Basic I/O
282*4882a593Smuzhiyun  */
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun  * access to AC97 codec via normal i/o (for ICH and SIS7013)
286*4882a593Smuzhiyun  */
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /* return the GLOB_STA bit for the corresponding codec */
get_ich_codec_bit(struct intel8x0m * chip,unsigned int codec)289*4882a593Smuzhiyun static unsigned int get_ich_codec_bit(struct intel8x0m *chip, unsigned int codec)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	static const unsigned int codec_bit[3] = {
292*4882a593Smuzhiyun 		ICH_PCR, ICH_SCR, ICH_TCR
293*4882a593Smuzhiyun 	};
294*4882a593Smuzhiyun 	if (snd_BUG_ON(codec >= 3))
295*4882a593Smuzhiyun 		return ICH_PCR;
296*4882a593Smuzhiyun 	return codec_bit[codec];
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
snd_intel8x0m_codec_semaphore(struct intel8x0m * chip,unsigned int codec)299*4882a593Smuzhiyun static int snd_intel8x0m_codec_semaphore(struct intel8x0m *chip, unsigned int codec)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	int time;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	if (codec > 1)
304*4882a593Smuzhiyun 		return -EIO;
305*4882a593Smuzhiyun 	codec = get_ich_codec_bit(chip, codec);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/* codec ready ? */
308*4882a593Smuzhiyun 	if ((igetdword(chip, ICHREG(GLOB_STA)) & codec) == 0)
309*4882a593Smuzhiyun 		return -EIO;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/* Anyone holding a semaphore for 1 msec should be shot... */
312*4882a593Smuzhiyun 	time = 100;
313*4882a593Smuzhiyun       	do {
314*4882a593Smuzhiyun       		if (!(igetbyte(chip, ICHREG(ACC_SEMA)) & ICH_CAS))
315*4882a593Smuzhiyun       			return 0;
316*4882a593Smuzhiyun 		udelay(10);
317*4882a593Smuzhiyun 	} while (time--);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	/* access to some forbidden (non existent) ac97 registers will not
320*4882a593Smuzhiyun 	 * reset the semaphore. So even if you don't get the semaphore, still
321*4882a593Smuzhiyun 	 * continue the access. We don't need the semaphore anyway. */
322*4882a593Smuzhiyun 	dev_err(chip->card->dev,
323*4882a593Smuzhiyun 		"codec_semaphore: semaphore is not ready [0x%x][0x%x]\n",
324*4882a593Smuzhiyun 			igetbyte(chip, ICHREG(ACC_SEMA)), igetdword(chip, ICHREG(GLOB_STA)));
325*4882a593Smuzhiyun 	iagetword(chip, 0);	/* clear semaphore flag */
326*4882a593Smuzhiyun 	/* I don't care about the semaphore */
327*4882a593Smuzhiyun 	return -EBUSY;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun 
snd_intel8x0m_codec_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)330*4882a593Smuzhiyun static void snd_intel8x0m_codec_write(struct snd_ac97 *ac97,
331*4882a593Smuzhiyun 				      unsigned short reg,
332*4882a593Smuzhiyun 				      unsigned short val)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	struct intel8x0m *chip = ac97->private_data;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (snd_intel8x0m_codec_semaphore(chip, ac97->num) < 0) {
337*4882a593Smuzhiyun 		if (! chip->in_ac97_init)
338*4882a593Smuzhiyun 			dev_err(chip->card->dev,
339*4882a593Smuzhiyun 				"codec_write %d: semaphore is not ready for register 0x%x\n",
340*4882a593Smuzhiyun 				ac97->num, reg);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 	iaputword(chip, reg + ac97->num * 0x80, val);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun 
snd_intel8x0m_codec_read(struct snd_ac97 * ac97,unsigned short reg)345*4882a593Smuzhiyun static unsigned short snd_intel8x0m_codec_read(struct snd_ac97 *ac97,
346*4882a593Smuzhiyun 					       unsigned short reg)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	struct intel8x0m *chip = ac97->private_data;
349*4882a593Smuzhiyun 	unsigned short res;
350*4882a593Smuzhiyun 	unsigned int tmp;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 	if (snd_intel8x0m_codec_semaphore(chip, ac97->num) < 0) {
353*4882a593Smuzhiyun 		if (! chip->in_ac97_init)
354*4882a593Smuzhiyun 			dev_err(chip->card->dev,
355*4882a593Smuzhiyun 				"codec_read %d: semaphore is not ready for register 0x%x\n",
356*4882a593Smuzhiyun 				ac97->num, reg);
357*4882a593Smuzhiyun 		res = 0xffff;
358*4882a593Smuzhiyun 	} else {
359*4882a593Smuzhiyun 		res = iagetword(chip, reg + ac97->num * 0x80);
360*4882a593Smuzhiyun 		if ((tmp = igetdword(chip, ICHREG(GLOB_STA))) & ICH_RCS) {
361*4882a593Smuzhiyun 			/* reset RCS and preserve other R/WC bits */
362*4882a593Smuzhiyun 			iputdword(chip, ICHREG(GLOB_STA),
363*4882a593Smuzhiyun 				  tmp & ~(ICH_SRI|ICH_PRI|ICH_TRI|ICH_GSCI));
364*4882a593Smuzhiyun 			if (! chip->in_ac97_init)
365*4882a593Smuzhiyun 				dev_err(chip->card->dev,
366*4882a593Smuzhiyun 					"codec_read %d: read timeout for register 0x%x\n",
367*4882a593Smuzhiyun 					ac97->num, reg);
368*4882a593Smuzhiyun 			res = 0xffff;
369*4882a593Smuzhiyun 		}
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 	if (reg == AC97_GPIO_STATUS)
372*4882a593Smuzhiyun 		iagetword(chip, 0); /* clear semaphore */
373*4882a593Smuzhiyun 	return res;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun  * DMA I/O
379*4882a593Smuzhiyun  */
snd_intel8x0m_setup_periods(struct intel8x0m * chip,struct ichdev * ichdev)380*4882a593Smuzhiyun static void snd_intel8x0m_setup_periods(struct intel8x0m *chip, struct ichdev *ichdev)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	int idx;
383*4882a593Smuzhiyun 	__le32 *bdbar = ichdev->bdbar;
384*4882a593Smuzhiyun 	unsigned long port = ichdev->reg_offset;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	iputdword(chip, port + ICH_REG_OFF_BDBAR, ichdev->bdbar_addr);
387*4882a593Smuzhiyun 	if (ichdev->size == ichdev->fragsize) {
388*4882a593Smuzhiyun 		ichdev->ack_reload = ichdev->ack = 2;
389*4882a593Smuzhiyun 		ichdev->fragsize1 = ichdev->fragsize >> 1;
390*4882a593Smuzhiyun 		for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 4) {
391*4882a593Smuzhiyun 			bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf);
392*4882a593Smuzhiyun 			bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
393*4882a593Smuzhiyun 						     ichdev->fragsize1 >> chip->pcm_pos_shift);
394*4882a593Smuzhiyun 			bdbar[idx + 2] = cpu_to_le32(ichdev->physbuf + (ichdev->size >> 1));
395*4882a593Smuzhiyun 			bdbar[idx + 3] = cpu_to_le32(0x80000000 | /* interrupt on completion */
396*4882a593Smuzhiyun 						     ichdev->fragsize1 >> chip->pcm_pos_shift);
397*4882a593Smuzhiyun 		}
398*4882a593Smuzhiyun 		ichdev->frags = 2;
399*4882a593Smuzhiyun 	} else {
400*4882a593Smuzhiyun 		ichdev->ack_reload = ichdev->ack = 1;
401*4882a593Smuzhiyun 		ichdev->fragsize1 = ichdev->fragsize;
402*4882a593Smuzhiyun 		for (idx = 0; idx < (ICH_REG_LVI_MASK + 1) * 2; idx += 2) {
403*4882a593Smuzhiyun 			bdbar[idx + 0] = cpu_to_le32(ichdev->physbuf + (((idx >> 1) * ichdev->fragsize) % ichdev->size));
404*4882a593Smuzhiyun 			bdbar[idx + 1] = cpu_to_le32(0x80000000 | /* interrupt on completion */
405*4882a593Smuzhiyun 						     ichdev->fragsize >> chip->pcm_pos_shift);
406*4882a593Smuzhiyun 			/*
407*4882a593Smuzhiyun 			dev_dbg(chip->card->dev, "bdbar[%i] = 0x%x [0x%x]\n",
408*4882a593Smuzhiyun 			       idx + 0, bdbar[idx + 0], bdbar[idx + 1]);
409*4882a593Smuzhiyun 			*/
410*4882a593Smuzhiyun 		}
411*4882a593Smuzhiyun 		ichdev->frags = ichdev->size / ichdev->fragsize;
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 	iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi = ICH_REG_LVI_MASK);
414*4882a593Smuzhiyun 	ichdev->civ = 0;
415*4882a593Smuzhiyun 	iputbyte(chip, port + ICH_REG_OFF_CIV, 0);
416*4882a593Smuzhiyun 	ichdev->lvi_frag = ICH_REG_LVI_MASK % ichdev->frags;
417*4882a593Smuzhiyun 	ichdev->position = 0;
418*4882a593Smuzhiyun #if 0
419*4882a593Smuzhiyun 	dev_dbg(chip->card->dev,
420*4882a593Smuzhiyun 		"lvi_frag = %i, frags = %i, period_size = 0x%x, period_size1 = 0x%x\n",
421*4882a593Smuzhiyun 	       ichdev->lvi_frag, ichdev->frags, ichdev->fragsize,
422*4882a593Smuzhiyun 	       ichdev->fragsize1);
423*4882a593Smuzhiyun #endif
424*4882a593Smuzhiyun 	/* clear interrupts */
425*4882a593Smuzhiyun 	iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun /*
429*4882a593Smuzhiyun  *  Interrupt handler
430*4882a593Smuzhiyun  */
431*4882a593Smuzhiyun 
snd_intel8x0m_update(struct intel8x0m * chip,struct ichdev * ichdev)432*4882a593Smuzhiyun static inline void snd_intel8x0m_update(struct intel8x0m *chip, struct ichdev *ichdev)
433*4882a593Smuzhiyun {
434*4882a593Smuzhiyun 	unsigned long port = ichdev->reg_offset;
435*4882a593Smuzhiyun 	int civ, i, step;
436*4882a593Smuzhiyun 	int ack = 0;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	civ = igetbyte(chip, port + ICH_REG_OFF_CIV);
439*4882a593Smuzhiyun 	if (civ == ichdev->civ) {
440*4882a593Smuzhiyun 		// snd_printd("civ same %d\n", civ);
441*4882a593Smuzhiyun 		step = 1;
442*4882a593Smuzhiyun 		ichdev->civ++;
443*4882a593Smuzhiyun 		ichdev->civ &= ICH_REG_LVI_MASK;
444*4882a593Smuzhiyun 	} else {
445*4882a593Smuzhiyun 		step = civ - ichdev->civ;
446*4882a593Smuzhiyun 		if (step < 0)
447*4882a593Smuzhiyun 			step += ICH_REG_LVI_MASK + 1;
448*4882a593Smuzhiyun 		// if (step != 1)
449*4882a593Smuzhiyun 		//	snd_printd("step = %d, %d -> %d\n", step, ichdev->civ, civ);
450*4882a593Smuzhiyun 		ichdev->civ = civ;
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	ichdev->position += step * ichdev->fragsize1;
454*4882a593Smuzhiyun 	ichdev->position %= ichdev->size;
455*4882a593Smuzhiyun 	ichdev->lvi += step;
456*4882a593Smuzhiyun 	ichdev->lvi &= ICH_REG_LVI_MASK;
457*4882a593Smuzhiyun 	iputbyte(chip, port + ICH_REG_OFF_LVI, ichdev->lvi);
458*4882a593Smuzhiyun 	for (i = 0; i < step; i++) {
459*4882a593Smuzhiyun 		ichdev->lvi_frag++;
460*4882a593Smuzhiyun 		ichdev->lvi_frag %= ichdev->frags;
461*4882a593Smuzhiyun 		ichdev->bdbar[ichdev->lvi * 2] = cpu_to_le32(ichdev->physbuf +
462*4882a593Smuzhiyun 							     ichdev->lvi_frag *
463*4882a593Smuzhiyun 							     ichdev->fragsize1);
464*4882a593Smuzhiyun #if 0
465*4882a593Smuzhiyun 		dev_dbg(chip->card->dev,
466*4882a593Smuzhiyun 			"new: bdbar[%i] = 0x%x [0x%x], prefetch = %i, all = 0x%x, 0x%x\n",
467*4882a593Smuzhiyun 		       ichdev->lvi * 2, ichdev->bdbar[ichdev->lvi * 2],
468*4882a593Smuzhiyun 		       ichdev->bdbar[ichdev->lvi * 2 + 1], inb(ICH_REG_OFF_PIV + port),
469*4882a593Smuzhiyun 		       inl(port + 4), inb(port + ICH_REG_OFF_CR));
470*4882a593Smuzhiyun #endif
471*4882a593Smuzhiyun 		if (--ichdev->ack == 0) {
472*4882a593Smuzhiyun 			ichdev->ack = ichdev->ack_reload;
473*4882a593Smuzhiyun 			ack = 1;
474*4882a593Smuzhiyun 		}
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 	if (ack && ichdev->substream) {
477*4882a593Smuzhiyun 		spin_unlock(&chip->reg_lock);
478*4882a593Smuzhiyun 		snd_pcm_period_elapsed(ichdev->substream);
479*4882a593Smuzhiyun 		spin_lock(&chip->reg_lock);
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 	iputbyte(chip, port + ichdev->roff_sr, ICH_FIFOE | ICH_BCIS | ICH_LVBCI);
482*4882a593Smuzhiyun }
483*4882a593Smuzhiyun 
snd_intel8x0m_interrupt(int irq,void * dev_id)484*4882a593Smuzhiyun static irqreturn_t snd_intel8x0m_interrupt(int irq, void *dev_id)
485*4882a593Smuzhiyun {
486*4882a593Smuzhiyun 	struct intel8x0m *chip = dev_id;
487*4882a593Smuzhiyun 	struct ichdev *ichdev;
488*4882a593Smuzhiyun 	unsigned int status;
489*4882a593Smuzhiyun 	unsigned int i;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	spin_lock(&chip->reg_lock);
492*4882a593Smuzhiyun 	status = igetdword(chip, chip->int_sta_reg);
493*4882a593Smuzhiyun 	if (status == 0xffffffff) { /* we are not yet resumed */
494*4882a593Smuzhiyun 		spin_unlock(&chip->reg_lock);
495*4882a593Smuzhiyun 		return IRQ_NONE;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 	if ((status & chip->int_sta_mask) == 0) {
498*4882a593Smuzhiyun 		if (status)
499*4882a593Smuzhiyun 			iputdword(chip, chip->int_sta_reg, status);
500*4882a593Smuzhiyun 		spin_unlock(&chip->reg_lock);
501*4882a593Smuzhiyun 		return IRQ_NONE;
502*4882a593Smuzhiyun 	}
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	for (i = 0; i < chip->bdbars_count; i++) {
505*4882a593Smuzhiyun 		ichdev = &chip->ichd[i];
506*4882a593Smuzhiyun 		if (status & ichdev->int_sta_mask)
507*4882a593Smuzhiyun 			snd_intel8x0m_update(chip, ichdev);
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* ack them */
511*4882a593Smuzhiyun 	iputdword(chip, chip->int_sta_reg, status & chip->int_sta_mask);
512*4882a593Smuzhiyun 	spin_unlock(&chip->reg_lock);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	return IRQ_HANDLED;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun /*
518*4882a593Smuzhiyun  *  PCM part
519*4882a593Smuzhiyun  */
520*4882a593Smuzhiyun 
snd_intel8x0m_pcm_trigger(struct snd_pcm_substream * substream,int cmd)521*4882a593Smuzhiyun static int snd_intel8x0m_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
522*4882a593Smuzhiyun {
523*4882a593Smuzhiyun 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
524*4882a593Smuzhiyun 	struct ichdev *ichdev = get_ichdev(substream);
525*4882a593Smuzhiyun 	unsigned char val = 0;
526*4882a593Smuzhiyun 	unsigned long port = ichdev->reg_offset;
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	switch (cmd) {
529*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
530*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
531*4882a593Smuzhiyun 		val = ICH_IOCE | ICH_STARTBM;
532*4882a593Smuzhiyun 		break;
533*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
534*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
535*4882a593Smuzhiyun 		val = 0;
536*4882a593Smuzhiyun 		break;
537*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
538*4882a593Smuzhiyun 		val = ICH_IOCE;
539*4882a593Smuzhiyun 		break;
540*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
541*4882a593Smuzhiyun 		val = ICH_IOCE | ICH_STARTBM;
542*4882a593Smuzhiyun 		break;
543*4882a593Smuzhiyun 	default:
544*4882a593Smuzhiyun 		return -EINVAL;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 	iputbyte(chip, port + ICH_REG_OFF_CR, val);
547*4882a593Smuzhiyun 	if (cmd == SNDRV_PCM_TRIGGER_STOP) {
548*4882a593Smuzhiyun 		/* wait until DMA stopped */
549*4882a593Smuzhiyun 		while (!(igetbyte(chip, port + ichdev->roff_sr) & ICH_DCH)) ;
550*4882a593Smuzhiyun 		/* reset whole DMA things */
551*4882a593Smuzhiyun 		iputbyte(chip, port + ICH_REG_OFF_CR, ICH_RESETREGS);
552*4882a593Smuzhiyun 	}
553*4882a593Smuzhiyun 	return 0;
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
snd_intel8x0m_pcm_pointer(struct snd_pcm_substream * substream)556*4882a593Smuzhiyun static snd_pcm_uframes_t snd_intel8x0m_pcm_pointer(struct snd_pcm_substream *substream)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
559*4882a593Smuzhiyun 	struct ichdev *ichdev = get_ichdev(substream);
560*4882a593Smuzhiyun 	size_t ptr1, ptr;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	ptr1 = igetword(chip, ichdev->reg_offset + ichdev->roff_picb) << chip->pcm_pos_shift;
563*4882a593Smuzhiyun 	if (ptr1 != 0)
564*4882a593Smuzhiyun 		ptr = ichdev->fragsize1 - ptr1;
565*4882a593Smuzhiyun 	else
566*4882a593Smuzhiyun 		ptr = 0;
567*4882a593Smuzhiyun 	ptr += ichdev->position;
568*4882a593Smuzhiyun 	if (ptr >= ichdev->size)
569*4882a593Smuzhiyun 		return 0;
570*4882a593Smuzhiyun 	return bytes_to_frames(substream->runtime, ptr);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
snd_intel8x0m_pcm_prepare(struct snd_pcm_substream * substream)573*4882a593Smuzhiyun static int snd_intel8x0m_pcm_prepare(struct snd_pcm_substream *substream)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
576*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
577*4882a593Smuzhiyun 	struct ichdev *ichdev = get_ichdev(substream);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	ichdev->physbuf = runtime->dma_addr;
580*4882a593Smuzhiyun 	ichdev->size = snd_pcm_lib_buffer_bytes(substream);
581*4882a593Smuzhiyun 	ichdev->fragsize = snd_pcm_lib_period_bytes(substream);
582*4882a593Smuzhiyun 	snd_ac97_write(ichdev->ac97, AC97_LINE1_RATE, runtime->rate);
583*4882a593Smuzhiyun 	snd_ac97_write(ichdev->ac97, AC97_LINE1_LEVEL, 0);
584*4882a593Smuzhiyun 	snd_intel8x0m_setup_periods(chip, ichdev);
585*4882a593Smuzhiyun 	return 0;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_intel8x0m_stream =
589*4882a593Smuzhiyun {
590*4882a593Smuzhiyun 	.info =			(SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
591*4882a593Smuzhiyun 				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
592*4882a593Smuzhiyun 				 SNDRV_PCM_INFO_MMAP_VALID |
593*4882a593Smuzhiyun 				 SNDRV_PCM_INFO_PAUSE |
594*4882a593Smuzhiyun 				 SNDRV_PCM_INFO_RESUME),
595*4882a593Smuzhiyun 	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
596*4882a593Smuzhiyun 	.rates =		SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_KNOT,
597*4882a593Smuzhiyun 	.rate_min =		8000,
598*4882a593Smuzhiyun 	.rate_max =		16000,
599*4882a593Smuzhiyun 	.channels_min =		1,
600*4882a593Smuzhiyun 	.channels_max =		1,
601*4882a593Smuzhiyun 	.buffer_bytes_max =	64 * 1024,
602*4882a593Smuzhiyun 	.period_bytes_min =	32,
603*4882a593Smuzhiyun 	.period_bytes_max =	64 * 1024,
604*4882a593Smuzhiyun 	.periods_min =		1,
605*4882a593Smuzhiyun 	.periods_max =		1024,
606*4882a593Smuzhiyun 	.fifo_size =		0,
607*4882a593Smuzhiyun };
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 
snd_intel8x0m_pcm_open(struct snd_pcm_substream * substream,struct ichdev * ichdev)610*4882a593Smuzhiyun static int snd_intel8x0m_pcm_open(struct snd_pcm_substream *substream, struct ichdev *ichdev)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	static const unsigned int rates[] = { 8000,  9600, 12000, 16000 };
613*4882a593Smuzhiyun 	static const struct snd_pcm_hw_constraint_list hw_constraints_rates = {
614*4882a593Smuzhiyun 		.count = ARRAY_SIZE(rates),
615*4882a593Smuzhiyun 		.list = rates,
616*4882a593Smuzhiyun 		.mask = 0,
617*4882a593Smuzhiyun 	};
618*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
619*4882a593Smuzhiyun 	int err;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	ichdev->substream = substream;
622*4882a593Smuzhiyun 	runtime->hw = snd_intel8x0m_stream;
623*4882a593Smuzhiyun 	err = snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
624*4882a593Smuzhiyun 					 &hw_constraints_rates);
625*4882a593Smuzhiyun 	if ( err < 0 )
626*4882a593Smuzhiyun 		return err;
627*4882a593Smuzhiyun 	runtime->private_data = ichdev;
628*4882a593Smuzhiyun 	return 0;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun 
snd_intel8x0m_playback_open(struct snd_pcm_substream * substream)631*4882a593Smuzhiyun static int snd_intel8x0m_playback_open(struct snd_pcm_substream *substream)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	return snd_intel8x0m_pcm_open(substream, &chip->ichd[ICHD_MDMOUT]);
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun 
snd_intel8x0m_playback_close(struct snd_pcm_substream * substream)638*4882a593Smuzhiyun static int snd_intel8x0m_playback_close(struct snd_pcm_substream *substream)
639*4882a593Smuzhiyun {
640*4882a593Smuzhiyun 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	chip->ichd[ICHD_MDMOUT].substream = NULL;
643*4882a593Smuzhiyun 	return 0;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
snd_intel8x0m_capture_open(struct snd_pcm_substream * substream)646*4882a593Smuzhiyun static int snd_intel8x0m_capture_open(struct snd_pcm_substream *substream)
647*4882a593Smuzhiyun {
648*4882a593Smuzhiyun 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
649*4882a593Smuzhiyun 
650*4882a593Smuzhiyun 	return snd_intel8x0m_pcm_open(substream, &chip->ichd[ICHD_MDMIN]);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
snd_intel8x0m_capture_close(struct snd_pcm_substream * substream)653*4882a593Smuzhiyun static int snd_intel8x0m_capture_close(struct snd_pcm_substream *substream)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	struct intel8x0m *chip = snd_pcm_substream_chip(substream);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	chip->ichd[ICHD_MDMIN].substream = NULL;
658*4882a593Smuzhiyun 	return 0;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun static const struct snd_pcm_ops snd_intel8x0m_playback_ops = {
663*4882a593Smuzhiyun 	.open =		snd_intel8x0m_playback_open,
664*4882a593Smuzhiyun 	.close =	snd_intel8x0m_playback_close,
665*4882a593Smuzhiyun 	.prepare =	snd_intel8x0m_pcm_prepare,
666*4882a593Smuzhiyun 	.trigger =	snd_intel8x0m_pcm_trigger,
667*4882a593Smuzhiyun 	.pointer =	snd_intel8x0m_pcm_pointer,
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun static const struct snd_pcm_ops snd_intel8x0m_capture_ops = {
671*4882a593Smuzhiyun 	.open =		snd_intel8x0m_capture_open,
672*4882a593Smuzhiyun 	.close =	snd_intel8x0m_capture_close,
673*4882a593Smuzhiyun 	.prepare =	snd_intel8x0m_pcm_prepare,
674*4882a593Smuzhiyun 	.trigger =	snd_intel8x0m_pcm_trigger,
675*4882a593Smuzhiyun 	.pointer =	snd_intel8x0m_pcm_pointer,
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun struct ich_pcm_table {
680*4882a593Smuzhiyun 	char *suffix;
681*4882a593Smuzhiyun 	const struct snd_pcm_ops *playback_ops;
682*4882a593Smuzhiyun 	const struct snd_pcm_ops *capture_ops;
683*4882a593Smuzhiyun 	size_t prealloc_size;
684*4882a593Smuzhiyun 	size_t prealloc_max_size;
685*4882a593Smuzhiyun 	int ac97_idx;
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun 
snd_intel8x0m_pcm1(struct intel8x0m * chip,int device,const struct ich_pcm_table * rec)688*4882a593Smuzhiyun static int snd_intel8x0m_pcm1(struct intel8x0m *chip, int device,
689*4882a593Smuzhiyun 			      const struct ich_pcm_table *rec)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun 	struct snd_pcm *pcm;
692*4882a593Smuzhiyun 	int err;
693*4882a593Smuzhiyun 	char name[32];
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	if (rec->suffix)
696*4882a593Smuzhiyun 		sprintf(name, "Intel ICH - %s", rec->suffix);
697*4882a593Smuzhiyun 	else
698*4882a593Smuzhiyun 		strcpy(name, "Intel ICH");
699*4882a593Smuzhiyun 	err = snd_pcm_new(chip->card, name, device,
700*4882a593Smuzhiyun 			  rec->playback_ops ? 1 : 0,
701*4882a593Smuzhiyun 			  rec->capture_ops ? 1 : 0, &pcm);
702*4882a593Smuzhiyun 	if (err < 0)
703*4882a593Smuzhiyun 		return err;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	if (rec->playback_ops)
706*4882a593Smuzhiyun 		snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, rec->playback_ops);
707*4882a593Smuzhiyun 	if (rec->capture_ops)
708*4882a593Smuzhiyun 		snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, rec->capture_ops);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	pcm->private_data = chip;
711*4882a593Smuzhiyun 	pcm->info_flags = 0;
712*4882a593Smuzhiyun 	pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
713*4882a593Smuzhiyun 	if (rec->suffix)
714*4882a593Smuzhiyun 		sprintf(pcm->name, "%s - %s", chip->card->shortname, rec->suffix);
715*4882a593Smuzhiyun 	else
716*4882a593Smuzhiyun 		strcpy(pcm->name, chip->card->shortname);
717*4882a593Smuzhiyun 	chip->pcm[device] = pcm;
718*4882a593Smuzhiyun 
719*4882a593Smuzhiyun 	snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
720*4882a593Smuzhiyun 				       &chip->pci->dev,
721*4882a593Smuzhiyun 				       rec->prealloc_size,
722*4882a593Smuzhiyun 				       rec->prealloc_max_size);
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	return 0;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun static const struct ich_pcm_table intel_pcms[] = {
728*4882a593Smuzhiyun 	{
729*4882a593Smuzhiyun 		.suffix = "Modem",
730*4882a593Smuzhiyun 		.playback_ops = &snd_intel8x0m_playback_ops,
731*4882a593Smuzhiyun 		.capture_ops = &snd_intel8x0m_capture_ops,
732*4882a593Smuzhiyun 		.prealloc_size = 32 * 1024,
733*4882a593Smuzhiyun 		.prealloc_max_size = 64 * 1024,
734*4882a593Smuzhiyun 	},
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun 
snd_intel8x0m_pcm(struct intel8x0m * chip)737*4882a593Smuzhiyun static int snd_intel8x0m_pcm(struct intel8x0m *chip)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	int i, tblsize, device, err;
740*4882a593Smuzhiyun 	const struct ich_pcm_table *tbl, *rec;
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun #if 1
743*4882a593Smuzhiyun 	tbl = intel_pcms;
744*4882a593Smuzhiyun 	tblsize = 1;
745*4882a593Smuzhiyun #else
746*4882a593Smuzhiyun 	switch (chip->device_type) {
747*4882a593Smuzhiyun 	case DEVICE_NFORCE:
748*4882a593Smuzhiyun 		tbl = nforce_pcms;
749*4882a593Smuzhiyun 		tblsize = ARRAY_SIZE(nforce_pcms);
750*4882a593Smuzhiyun 		break;
751*4882a593Smuzhiyun 	case DEVICE_ALI:
752*4882a593Smuzhiyun 		tbl = ali_pcms;
753*4882a593Smuzhiyun 		tblsize = ARRAY_SIZE(ali_pcms);
754*4882a593Smuzhiyun 		break;
755*4882a593Smuzhiyun 	default:
756*4882a593Smuzhiyun 		tbl = intel_pcms;
757*4882a593Smuzhiyun 		tblsize = 2;
758*4882a593Smuzhiyun 		break;
759*4882a593Smuzhiyun 	}
760*4882a593Smuzhiyun #endif
761*4882a593Smuzhiyun 	device = 0;
762*4882a593Smuzhiyun 	for (i = 0; i < tblsize; i++) {
763*4882a593Smuzhiyun 		rec = tbl + i;
764*4882a593Smuzhiyun 		if (i > 0 && rec->ac97_idx) {
765*4882a593Smuzhiyun 			/* activate PCM only when associated AC'97 codec */
766*4882a593Smuzhiyun 			if (! chip->ichd[rec->ac97_idx].ac97)
767*4882a593Smuzhiyun 				continue;
768*4882a593Smuzhiyun 		}
769*4882a593Smuzhiyun 		err = snd_intel8x0m_pcm1(chip, device, rec);
770*4882a593Smuzhiyun 		if (err < 0)
771*4882a593Smuzhiyun 			return err;
772*4882a593Smuzhiyun 		device++;
773*4882a593Smuzhiyun 	}
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	chip->pcm_devs = device;
776*4882a593Smuzhiyun 	return 0;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun /*
781*4882a593Smuzhiyun  *  Mixer part
782*4882a593Smuzhiyun  */
783*4882a593Smuzhiyun 
snd_intel8x0m_mixer_free_ac97_bus(struct snd_ac97_bus * bus)784*4882a593Smuzhiyun static void snd_intel8x0m_mixer_free_ac97_bus(struct snd_ac97_bus *bus)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun 	struct intel8x0m *chip = bus->private_data;
787*4882a593Smuzhiyun 	chip->ac97_bus = NULL;
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun 
snd_intel8x0m_mixer_free_ac97(struct snd_ac97 * ac97)790*4882a593Smuzhiyun static void snd_intel8x0m_mixer_free_ac97(struct snd_ac97 *ac97)
791*4882a593Smuzhiyun {
792*4882a593Smuzhiyun 	struct intel8x0m *chip = ac97->private_data;
793*4882a593Smuzhiyun 	chip->ac97 = NULL;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 
snd_intel8x0m_mixer(struct intel8x0m * chip,int ac97_clock)797*4882a593Smuzhiyun static int snd_intel8x0m_mixer(struct intel8x0m *chip, int ac97_clock)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	struct snd_ac97_bus *pbus;
800*4882a593Smuzhiyun 	struct snd_ac97_template ac97;
801*4882a593Smuzhiyun 	struct snd_ac97 *x97;
802*4882a593Smuzhiyun 	int err;
803*4882a593Smuzhiyun 	unsigned int glob_sta = 0;
804*4882a593Smuzhiyun 	static const struct snd_ac97_bus_ops ops = {
805*4882a593Smuzhiyun 		.write = snd_intel8x0m_codec_write,
806*4882a593Smuzhiyun 		.read = snd_intel8x0m_codec_read,
807*4882a593Smuzhiyun 	};
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	chip->in_ac97_init = 1;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	memset(&ac97, 0, sizeof(ac97));
812*4882a593Smuzhiyun 	ac97.private_data = chip;
813*4882a593Smuzhiyun 	ac97.private_free = snd_intel8x0m_mixer_free_ac97;
814*4882a593Smuzhiyun 	ac97.scaps = AC97_SCAP_SKIP_AUDIO | AC97_SCAP_POWER_SAVE;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	glob_sta = igetdword(chip, ICHREG(GLOB_STA));
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	if ((err = snd_ac97_bus(chip->card, 0, &ops, chip, &pbus)) < 0)
819*4882a593Smuzhiyun 		goto __err;
820*4882a593Smuzhiyun 	pbus->private_free = snd_intel8x0m_mixer_free_ac97_bus;
821*4882a593Smuzhiyun 	if (ac97_clock >= 8000 && ac97_clock <= 48000)
822*4882a593Smuzhiyun 		pbus->clock = ac97_clock;
823*4882a593Smuzhiyun 	chip->ac97_bus = pbus;
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	ac97.pci = chip->pci;
826*4882a593Smuzhiyun 	ac97.num = glob_sta & ICH_SCR ? 1 : 0;
827*4882a593Smuzhiyun 	if ((err = snd_ac97_mixer(pbus, &ac97, &x97)) < 0) {
828*4882a593Smuzhiyun 		dev_err(chip->card->dev,
829*4882a593Smuzhiyun 			"Unable to initialize codec #%d\n", ac97.num);
830*4882a593Smuzhiyun 		if (ac97.num == 0)
831*4882a593Smuzhiyun 			goto __err;
832*4882a593Smuzhiyun 		return err;
833*4882a593Smuzhiyun 	}
834*4882a593Smuzhiyun 	chip->ac97 = x97;
835*4882a593Smuzhiyun 	if(ac97_is_modem(x97) && !chip->ichd[ICHD_MDMIN].ac97) {
836*4882a593Smuzhiyun 		chip->ichd[ICHD_MDMIN].ac97 = x97;
837*4882a593Smuzhiyun 		chip->ichd[ICHD_MDMOUT].ac97 = x97;
838*4882a593Smuzhiyun 	}
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun 	chip->in_ac97_init = 0;
841*4882a593Smuzhiyun 	return 0;
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun  __err:
844*4882a593Smuzhiyun 	/* clear the cold-reset bit for the next chance */
845*4882a593Smuzhiyun 	if (chip->device_type != DEVICE_ALI)
846*4882a593Smuzhiyun 		iputdword(chip, ICHREG(GLOB_CNT),
847*4882a593Smuzhiyun 			  igetdword(chip, ICHREG(GLOB_CNT)) & ~ICH_AC97COLD);
848*4882a593Smuzhiyun 	return err;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun /*
853*4882a593Smuzhiyun  *
854*4882a593Smuzhiyun  */
855*4882a593Smuzhiyun 
snd_intel8x0m_ich_chip_init(struct intel8x0m * chip,int probing)856*4882a593Smuzhiyun static int snd_intel8x0m_ich_chip_init(struct intel8x0m *chip, int probing)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun 	unsigned long end_time;
859*4882a593Smuzhiyun 	unsigned int cnt, status, nstatus;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	/* put logic to right state */
862*4882a593Smuzhiyun 	/* first clear status bits */
863*4882a593Smuzhiyun 	status = ICH_RCS | ICH_MIINT | ICH_MOINT;
864*4882a593Smuzhiyun 	cnt = igetdword(chip, ICHREG(GLOB_STA));
865*4882a593Smuzhiyun 	iputdword(chip, ICHREG(GLOB_STA), cnt & status);
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	/* ACLink on, 2 channels */
868*4882a593Smuzhiyun 	cnt = igetdword(chip, ICHREG(GLOB_CNT));
869*4882a593Smuzhiyun 	cnt &= ~(ICH_ACLINK);
870*4882a593Smuzhiyun 	/* finish cold or do warm reset */
871*4882a593Smuzhiyun 	cnt |= (cnt & ICH_AC97COLD) == 0 ? ICH_AC97COLD : ICH_AC97WARM;
872*4882a593Smuzhiyun 	iputdword(chip, ICHREG(GLOB_CNT), cnt);
873*4882a593Smuzhiyun 	usleep_range(500, 1000); /* give warm reset some time */
874*4882a593Smuzhiyun 	end_time = jiffies + HZ / 4;
875*4882a593Smuzhiyun 	do {
876*4882a593Smuzhiyun 		if ((igetdword(chip, ICHREG(GLOB_CNT)) & ICH_AC97WARM) == 0)
877*4882a593Smuzhiyun 			goto __ok;
878*4882a593Smuzhiyun 		schedule_timeout_uninterruptible(1);
879*4882a593Smuzhiyun 	} while (time_after_eq(end_time, jiffies));
880*4882a593Smuzhiyun 	dev_err(chip->card->dev, "AC'97 warm reset still in progress? [0x%x]\n",
881*4882a593Smuzhiyun 		   igetdword(chip, ICHREG(GLOB_CNT)));
882*4882a593Smuzhiyun 	return -EIO;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun       __ok:
885*4882a593Smuzhiyun 	if (probing) {
886*4882a593Smuzhiyun 		/* wait for any codec ready status.
887*4882a593Smuzhiyun 		 * Once it becomes ready it should remain ready
888*4882a593Smuzhiyun 		 * as long as we do not disable the ac97 link.
889*4882a593Smuzhiyun 		 */
890*4882a593Smuzhiyun 		end_time = jiffies + HZ;
891*4882a593Smuzhiyun 		do {
892*4882a593Smuzhiyun 			status = igetdword(chip, ICHREG(GLOB_STA)) &
893*4882a593Smuzhiyun 				(ICH_PCR | ICH_SCR | ICH_TCR);
894*4882a593Smuzhiyun 			if (status)
895*4882a593Smuzhiyun 				break;
896*4882a593Smuzhiyun 			schedule_timeout_uninterruptible(1);
897*4882a593Smuzhiyun 		} while (time_after_eq(end_time, jiffies));
898*4882a593Smuzhiyun 		if (! status) {
899*4882a593Smuzhiyun 			/* no codec is found */
900*4882a593Smuzhiyun 			dev_err(chip->card->dev,
901*4882a593Smuzhiyun 				"codec_ready: codec is not ready [0x%x]\n",
902*4882a593Smuzhiyun 				   igetdword(chip, ICHREG(GLOB_STA)));
903*4882a593Smuzhiyun 			return -EIO;
904*4882a593Smuzhiyun 		}
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun 		/* up to two codecs (modem cannot be tertiary with ICH4) */
907*4882a593Smuzhiyun 		nstatus = ICH_PCR | ICH_SCR;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 		/* wait for other codecs ready status. */
910*4882a593Smuzhiyun 		end_time = jiffies + HZ / 4;
911*4882a593Smuzhiyun 		while (status != nstatus && time_after_eq(end_time, jiffies)) {
912*4882a593Smuzhiyun 			schedule_timeout_uninterruptible(1);
913*4882a593Smuzhiyun 			status |= igetdword(chip, ICHREG(GLOB_STA)) & nstatus;
914*4882a593Smuzhiyun 		}
915*4882a593Smuzhiyun 
916*4882a593Smuzhiyun 	} else {
917*4882a593Smuzhiyun 		/* resume phase */
918*4882a593Smuzhiyun 		status = 0;
919*4882a593Smuzhiyun 		if (chip->ac97)
920*4882a593Smuzhiyun 			status |= get_ich_codec_bit(chip, chip->ac97->num);
921*4882a593Smuzhiyun 		/* wait until all the probed codecs are ready */
922*4882a593Smuzhiyun 		end_time = jiffies + HZ;
923*4882a593Smuzhiyun 		do {
924*4882a593Smuzhiyun 			nstatus = igetdword(chip, ICHREG(GLOB_STA)) &
925*4882a593Smuzhiyun 				(ICH_PCR | ICH_SCR | ICH_TCR);
926*4882a593Smuzhiyun 			if (status == nstatus)
927*4882a593Smuzhiyun 				break;
928*4882a593Smuzhiyun 			schedule_timeout_uninterruptible(1);
929*4882a593Smuzhiyun 		} while (time_after_eq(end_time, jiffies));
930*4882a593Smuzhiyun 	}
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 	if (chip->device_type == DEVICE_SIS) {
933*4882a593Smuzhiyun 		/* unmute the output on SIS7012 */
934*4882a593Smuzhiyun 		iputword(chip, 0x4c, igetword(chip, 0x4c) | 1);
935*4882a593Smuzhiyun 	}
936*4882a593Smuzhiyun 
937*4882a593Smuzhiyun       	return 0;
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun 
snd_intel8x0m_chip_init(struct intel8x0m * chip,int probing)940*4882a593Smuzhiyun static int snd_intel8x0m_chip_init(struct intel8x0m *chip, int probing)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun 	unsigned int i;
943*4882a593Smuzhiyun 	int err;
944*4882a593Smuzhiyun 
945*4882a593Smuzhiyun 	if ((err = snd_intel8x0m_ich_chip_init(chip, probing)) < 0)
946*4882a593Smuzhiyun 		return err;
947*4882a593Smuzhiyun 	iagetword(chip, 0);	/* clear semaphore flag */
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	/* disable interrupts */
950*4882a593Smuzhiyun 	for (i = 0; i < chip->bdbars_count; i++)
951*4882a593Smuzhiyun 		iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
952*4882a593Smuzhiyun 	/* reset channels */
953*4882a593Smuzhiyun 	for (i = 0; i < chip->bdbars_count; i++)
954*4882a593Smuzhiyun 		iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
955*4882a593Smuzhiyun 	/* initialize Buffer Descriptor Lists */
956*4882a593Smuzhiyun 	for (i = 0; i < chip->bdbars_count; i++)
957*4882a593Smuzhiyun 		iputdword(chip, ICH_REG_OFF_BDBAR + chip->ichd[i].reg_offset, chip->ichd[i].bdbar_addr);
958*4882a593Smuzhiyun 	return 0;
959*4882a593Smuzhiyun }
960*4882a593Smuzhiyun 
snd_intel8x0m_free(struct intel8x0m * chip)961*4882a593Smuzhiyun static int snd_intel8x0m_free(struct intel8x0m *chip)
962*4882a593Smuzhiyun {
963*4882a593Smuzhiyun 	unsigned int i;
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	if (chip->irq < 0)
966*4882a593Smuzhiyun 		goto __hw_end;
967*4882a593Smuzhiyun 	/* disable interrupts */
968*4882a593Smuzhiyun 	for (i = 0; i < chip->bdbars_count; i++)
969*4882a593Smuzhiyun 		iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, 0x00);
970*4882a593Smuzhiyun 	/* reset channels */
971*4882a593Smuzhiyun 	for (i = 0; i < chip->bdbars_count; i++)
972*4882a593Smuzhiyun 		iputbyte(chip, ICH_REG_OFF_CR + chip->ichd[i].reg_offset, ICH_RESETREGS);
973*4882a593Smuzhiyun  __hw_end:
974*4882a593Smuzhiyun 	if (chip->irq >= 0)
975*4882a593Smuzhiyun 		free_irq(chip->irq, chip);
976*4882a593Smuzhiyun 	if (chip->bdbars.area)
977*4882a593Smuzhiyun 		snd_dma_free_pages(&chip->bdbars);
978*4882a593Smuzhiyun 	if (chip->addr)
979*4882a593Smuzhiyun 		pci_iounmap(chip->pci, chip->addr);
980*4882a593Smuzhiyun 	if (chip->bmaddr)
981*4882a593Smuzhiyun 		pci_iounmap(chip->pci, chip->bmaddr);
982*4882a593Smuzhiyun 	pci_release_regions(chip->pci);
983*4882a593Smuzhiyun 	pci_disable_device(chip->pci);
984*4882a593Smuzhiyun 	kfree(chip);
985*4882a593Smuzhiyun 	return 0;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
989*4882a593Smuzhiyun /*
990*4882a593Smuzhiyun  * power management
991*4882a593Smuzhiyun  */
intel8x0m_suspend(struct device * dev)992*4882a593Smuzhiyun static int intel8x0m_suspend(struct device *dev)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	struct snd_card *card = dev_get_drvdata(dev);
995*4882a593Smuzhiyun 	struct intel8x0m *chip = card->private_data;
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun 	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
998*4882a593Smuzhiyun 	snd_ac97_suspend(chip->ac97);
999*4882a593Smuzhiyun 	if (chip->irq >= 0) {
1000*4882a593Smuzhiyun 		free_irq(chip->irq, chip);
1001*4882a593Smuzhiyun 		chip->irq = -1;
1002*4882a593Smuzhiyun 		card->sync_irq = -1;
1003*4882a593Smuzhiyun 	}
1004*4882a593Smuzhiyun 	return 0;
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun 
intel8x0m_resume(struct device * dev)1007*4882a593Smuzhiyun static int intel8x0m_resume(struct device *dev)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun 	struct pci_dev *pci = to_pci_dev(dev);
1010*4882a593Smuzhiyun 	struct snd_card *card = dev_get_drvdata(dev);
1011*4882a593Smuzhiyun 	struct intel8x0m *chip = card->private_data;
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun 	if (request_irq(pci->irq, snd_intel8x0m_interrupt,
1014*4882a593Smuzhiyun 			IRQF_SHARED, KBUILD_MODNAME, chip)) {
1015*4882a593Smuzhiyun 		dev_err(dev, "unable to grab IRQ %d, disabling device\n",
1016*4882a593Smuzhiyun 			pci->irq);
1017*4882a593Smuzhiyun 		snd_card_disconnect(card);
1018*4882a593Smuzhiyun 		return -EIO;
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 	chip->irq = pci->irq;
1021*4882a593Smuzhiyun 	card->sync_irq = chip->irq;
1022*4882a593Smuzhiyun 	snd_intel8x0m_chip_init(chip, 0);
1023*4882a593Smuzhiyun 	snd_ac97_resume(chip->ac97);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
1026*4882a593Smuzhiyun 	return 0;
1027*4882a593Smuzhiyun }
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(intel8x0m_pm, intel8x0m_suspend, intel8x0m_resume);
1030*4882a593Smuzhiyun #define INTEL8X0M_PM_OPS	&intel8x0m_pm
1031*4882a593Smuzhiyun #else
1032*4882a593Smuzhiyun #define INTEL8X0M_PM_OPS	NULL
1033*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1034*4882a593Smuzhiyun 
snd_intel8x0m_proc_read(struct snd_info_entry * entry,struct snd_info_buffer * buffer)1035*4882a593Smuzhiyun static void snd_intel8x0m_proc_read(struct snd_info_entry * entry,
1036*4882a593Smuzhiyun 				   struct snd_info_buffer *buffer)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	struct intel8x0m *chip = entry->private_data;
1039*4882a593Smuzhiyun 	unsigned int tmp;
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 	snd_iprintf(buffer, "Intel8x0m\n\n");
1042*4882a593Smuzhiyun 	if (chip->device_type == DEVICE_ALI)
1043*4882a593Smuzhiyun 		return;
1044*4882a593Smuzhiyun 	tmp = igetdword(chip, ICHREG(GLOB_STA));
1045*4882a593Smuzhiyun 	snd_iprintf(buffer, "Global control        : 0x%08x\n",
1046*4882a593Smuzhiyun 		    igetdword(chip, ICHREG(GLOB_CNT)));
1047*4882a593Smuzhiyun 	snd_iprintf(buffer, "Global status         : 0x%08x\n", tmp);
1048*4882a593Smuzhiyun 	snd_iprintf(buffer, "AC'97 codecs ready    :%s%s%s%s\n",
1049*4882a593Smuzhiyun 			tmp & ICH_PCR ? " primary" : "",
1050*4882a593Smuzhiyun 			tmp & ICH_SCR ? " secondary" : "",
1051*4882a593Smuzhiyun 			tmp & ICH_TCR ? " tertiary" : "",
1052*4882a593Smuzhiyun 			(tmp & (ICH_PCR | ICH_SCR | ICH_TCR)) == 0 ? " none" : "");
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun 
snd_intel8x0m_proc_init(struct intel8x0m * chip)1055*4882a593Smuzhiyun static void snd_intel8x0m_proc_init(struct intel8x0m *chip)
1056*4882a593Smuzhiyun {
1057*4882a593Smuzhiyun 	snd_card_ro_proc_new(chip->card, "intel8x0m", chip,
1058*4882a593Smuzhiyun 			     snd_intel8x0m_proc_read);
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun 
snd_intel8x0m_dev_free(struct snd_device * device)1061*4882a593Smuzhiyun static int snd_intel8x0m_dev_free(struct snd_device *device)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun 	struct intel8x0m *chip = device->device_data;
1064*4882a593Smuzhiyun 	return snd_intel8x0m_free(chip);
1065*4882a593Smuzhiyun }
1066*4882a593Smuzhiyun 
1067*4882a593Smuzhiyun struct ich_reg_info {
1068*4882a593Smuzhiyun 	unsigned int int_sta_mask;
1069*4882a593Smuzhiyun 	unsigned int offset;
1070*4882a593Smuzhiyun };
1071*4882a593Smuzhiyun 
snd_intel8x0m_create(struct snd_card * card,struct pci_dev * pci,unsigned long device_type,struct intel8x0m ** r_intel8x0m)1072*4882a593Smuzhiyun static int snd_intel8x0m_create(struct snd_card *card,
1073*4882a593Smuzhiyun 				struct pci_dev *pci,
1074*4882a593Smuzhiyun 				unsigned long device_type,
1075*4882a593Smuzhiyun 				struct intel8x0m **r_intel8x0m)
1076*4882a593Smuzhiyun {
1077*4882a593Smuzhiyun 	struct intel8x0m *chip;
1078*4882a593Smuzhiyun 	int err;
1079*4882a593Smuzhiyun 	unsigned int i;
1080*4882a593Smuzhiyun 	unsigned int int_sta_masks;
1081*4882a593Smuzhiyun 	struct ichdev *ichdev;
1082*4882a593Smuzhiyun 	static const struct snd_device_ops ops = {
1083*4882a593Smuzhiyun 		.dev_free =	snd_intel8x0m_dev_free,
1084*4882a593Smuzhiyun 	};
1085*4882a593Smuzhiyun 	static const struct ich_reg_info intel_regs[2] = {
1086*4882a593Smuzhiyun 		{ ICH_MIINT, 0 },
1087*4882a593Smuzhiyun 		{ ICH_MOINT, 0x10 },
1088*4882a593Smuzhiyun 	};
1089*4882a593Smuzhiyun 	const struct ich_reg_info *tbl;
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	*r_intel8x0m = NULL;
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 	if ((err = pci_enable_device(pci)) < 0)
1094*4882a593Smuzhiyun 		return err;
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun 	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
1097*4882a593Smuzhiyun 	if (chip == NULL) {
1098*4882a593Smuzhiyun 		pci_disable_device(pci);
1099*4882a593Smuzhiyun 		return -ENOMEM;
1100*4882a593Smuzhiyun 	}
1101*4882a593Smuzhiyun 	spin_lock_init(&chip->reg_lock);
1102*4882a593Smuzhiyun 	chip->device_type = device_type;
1103*4882a593Smuzhiyun 	chip->card = card;
1104*4882a593Smuzhiyun 	chip->pci = pci;
1105*4882a593Smuzhiyun 	chip->irq = -1;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	if ((err = pci_request_regions(pci, card->shortname)) < 0) {
1108*4882a593Smuzhiyun 		kfree(chip);
1109*4882a593Smuzhiyun 		pci_disable_device(pci);
1110*4882a593Smuzhiyun 		return err;
1111*4882a593Smuzhiyun 	}
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	if (device_type == DEVICE_ALI) {
1114*4882a593Smuzhiyun 		/* ALI5455 has no ac97 region */
1115*4882a593Smuzhiyun 		chip->bmaddr = pci_iomap(pci, 0, 0);
1116*4882a593Smuzhiyun 		goto port_inited;
1117*4882a593Smuzhiyun 	}
1118*4882a593Smuzhiyun 
1119*4882a593Smuzhiyun 	if (pci_resource_flags(pci, 2) & IORESOURCE_MEM) /* ICH4 and Nforce */
1120*4882a593Smuzhiyun 		chip->addr = pci_iomap(pci, 2, 0);
1121*4882a593Smuzhiyun 	else
1122*4882a593Smuzhiyun 		chip->addr = pci_iomap(pci, 0, 0);
1123*4882a593Smuzhiyun 	if (!chip->addr) {
1124*4882a593Smuzhiyun 		dev_err(card->dev, "AC'97 space ioremap problem\n");
1125*4882a593Smuzhiyun 		snd_intel8x0m_free(chip);
1126*4882a593Smuzhiyun 		return -EIO;
1127*4882a593Smuzhiyun 	}
1128*4882a593Smuzhiyun 	if (pci_resource_flags(pci, 3) & IORESOURCE_MEM) /* ICH4 */
1129*4882a593Smuzhiyun 		chip->bmaddr = pci_iomap(pci, 3, 0);
1130*4882a593Smuzhiyun 	else
1131*4882a593Smuzhiyun 		chip->bmaddr = pci_iomap(pci, 1, 0);
1132*4882a593Smuzhiyun 	if (!chip->bmaddr) {
1133*4882a593Smuzhiyun 		dev_err(card->dev, "Controller space ioremap problem\n");
1134*4882a593Smuzhiyun 		snd_intel8x0m_free(chip);
1135*4882a593Smuzhiyun 		return -EIO;
1136*4882a593Smuzhiyun 	}
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun  port_inited:
1139*4882a593Smuzhiyun 	/* initialize offsets */
1140*4882a593Smuzhiyun 	chip->bdbars_count = 2;
1141*4882a593Smuzhiyun 	tbl = intel_regs;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	for (i = 0; i < chip->bdbars_count; i++) {
1144*4882a593Smuzhiyun 		ichdev = &chip->ichd[i];
1145*4882a593Smuzhiyun 		ichdev->ichd = i;
1146*4882a593Smuzhiyun 		ichdev->reg_offset = tbl[i].offset;
1147*4882a593Smuzhiyun 		ichdev->int_sta_mask = tbl[i].int_sta_mask;
1148*4882a593Smuzhiyun 		if (device_type == DEVICE_SIS) {
1149*4882a593Smuzhiyun 			/* SiS 7013 swaps the registers */
1150*4882a593Smuzhiyun 			ichdev->roff_sr = ICH_REG_OFF_PICB;
1151*4882a593Smuzhiyun 			ichdev->roff_picb = ICH_REG_OFF_SR;
1152*4882a593Smuzhiyun 		} else {
1153*4882a593Smuzhiyun 			ichdev->roff_sr = ICH_REG_OFF_SR;
1154*4882a593Smuzhiyun 			ichdev->roff_picb = ICH_REG_OFF_PICB;
1155*4882a593Smuzhiyun 		}
1156*4882a593Smuzhiyun 		if (device_type == DEVICE_ALI)
1157*4882a593Smuzhiyun 			ichdev->ali_slot = (ichdev->reg_offset - 0x40) / 0x10;
1158*4882a593Smuzhiyun 	}
1159*4882a593Smuzhiyun 	/* SIS7013 handles the pcm data in bytes, others are in words */
1160*4882a593Smuzhiyun 	chip->pcm_pos_shift = (device_type == DEVICE_SIS) ? 0 : 1;
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 	/* allocate buffer descriptor lists */
1163*4882a593Smuzhiyun 	/* the start of each lists must be aligned to 8 bytes */
1164*4882a593Smuzhiyun 	if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, &pci->dev,
1165*4882a593Smuzhiyun 				chip->bdbars_count * sizeof(u32) * ICH_MAX_FRAGS * 2,
1166*4882a593Smuzhiyun 				&chip->bdbars) < 0) {
1167*4882a593Smuzhiyun 		snd_intel8x0m_free(chip);
1168*4882a593Smuzhiyun 		return -ENOMEM;
1169*4882a593Smuzhiyun 	}
1170*4882a593Smuzhiyun 	/* tables must be aligned to 8 bytes here, but the kernel pages
1171*4882a593Smuzhiyun 	   are much bigger, so we don't care (on i386) */
1172*4882a593Smuzhiyun 	int_sta_masks = 0;
1173*4882a593Smuzhiyun 	for (i = 0; i < chip->bdbars_count; i++) {
1174*4882a593Smuzhiyun 		ichdev = &chip->ichd[i];
1175*4882a593Smuzhiyun 		ichdev->bdbar = ((__le32 *)chip->bdbars.area) + (i * ICH_MAX_FRAGS * 2);
1176*4882a593Smuzhiyun 		ichdev->bdbar_addr = chip->bdbars.addr + (i * sizeof(u32) * ICH_MAX_FRAGS * 2);
1177*4882a593Smuzhiyun 		int_sta_masks |= ichdev->int_sta_mask;
1178*4882a593Smuzhiyun 	}
1179*4882a593Smuzhiyun 	chip->int_sta_reg = ICH_REG_GLOB_STA;
1180*4882a593Smuzhiyun 	chip->int_sta_mask = int_sta_masks;
1181*4882a593Smuzhiyun 
1182*4882a593Smuzhiyun 	pci_set_master(pci);
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	if ((err = snd_intel8x0m_chip_init(chip, 1)) < 0) {
1185*4882a593Smuzhiyun 		snd_intel8x0m_free(chip);
1186*4882a593Smuzhiyun 		return err;
1187*4882a593Smuzhiyun 	}
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 	if (request_irq(pci->irq, snd_intel8x0m_interrupt, IRQF_SHARED,
1190*4882a593Smuzhiyun 			KBUILD_MODNAME, chip)) {
1191*4882a593Smuzhiyun 		dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
1192*4882a593Smuzhiyun 		snd_intel8x0m_free(chip);
1193*4882a593Smuzhiyun 		return -EBUSY;
1194*4882a593Smuzhiyun 	}
1195*4882a593Smuzhiyun 	chip->irq = pci->irq;
1196*4882a593Smuzhiyun 	card->sync_irq = chip->irq;
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 	if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
1199*4882a593Smuzhiyun 		snd_intel8x0m_free(chip);
1200*4882a593Smuzhiyun 		return err;
1201*4882a593Smuzhiyun 	}
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	*r_intel8x0m = chip;
1204*4882a593Smuzhiyun 	return 0;
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun 
1207*4882a593Smuzhiyun static struct shortname_table {
1208*4882a593Smuzhiyun 	unsigned int id;
1209*4882a593Smuzhiyun 	const char *s;
1210*4882a593Smuzhiyun } shortnames[] = {
1211*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82801AA_6, "Intel 82801AA-ICH" },
1212*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82801AB_6, "Intel 82901AB-ICH0" },
1213*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82801BA_6, "Intel 82801BA-ICH2" },
1214*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_440MX_6, "Intel 440MX" },
1215*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82801CA_6, "Intel 82801CA-ICH3" },
1216*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82801DB_6, "Intel 82801DB-ICH4" },
1217*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_82801EB_6, "Intel ICH5" },
1218*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_ICH6_17, "Intel ICH6" },
1219*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_INTEL_ICH7_19, "Intel ICH7" },
1220*4882a593Smuzhiyun 	{ 0x7446, "AMD AMD768" },
1221*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_SI_7013, "SiS SI7013" },
1222*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_NVIDIA_MCP1_MODEM, "NVidia nForce" },
1223*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_NVIDIA_MCP2_MODEM, "NVidia nForce2" },
1224*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_NVIDIA_MCP2S_MODEM, "NVidia nForce2s" },
1225*4882a593Smuzhiyun 	{ PCI_DEVICE_ID_NVIDIA_MCP3_MODEM, "NVidia nForce3" },
1226*4882a593Smuzhiyun 	{ 0x746e, "AMD AMD8111" },
1227*4882a593Smuzhiyun #if 0
1228*4882a593Smuzhiyun 	{ 0x5455, "ALi M5455" },
1229*4882a593Smuzhiyun #endif
1230*4882a593Smuzhiyun 	{ 0 },
1231*4882a593Smuzhiyun };
1232*4882a593Smuzhiyun 
snd_intel8x0m_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)1233*4882a593Smuzhiyun static int snd_intel8x0m_probe(struct pci_dev *pci,
1234*4882a593Smuzhiyun 			       const struct pci_device_id *pci_id)
1235*4882a593Smuzhiyun {
1236*4882a593Smuzhiyun 	struct snd_card *card;
1237*4882a593Smuzhiyun 	struct intel8x0m *chip;
1238*4882a593Smuzhiyun 	int err;
1239*4882a593Smuzhiyun 	struct shortname_table *name;
1240*4882a593Smuzhiyun 
1241*4882a593Smuzhiyun 	err = snd_card_new(&pci->dev, index, id, THIS_MODULE, 0, &card);
1242*4882a593Smuzhiyun 	if (err < 0)
1243*4882a593Smuzhiyun 		return err;
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	strcpy(card->driver, "ICH-MODEM");
1246*4882a593Smuzhiyun 	strcpy(card->shortname, "Intel ICH");
1247*4882a593Smuzhiyun 	for (name = shortnames; name->id; name++) {
1248*4882a593Smuzhiyun 		if (pci->device == name->id) {
1249*4882a593Smuzhiyun 			strcpy(card->shortname, name->s);
1250*4882a593Smuzhiyun 			break;
1251*4882a593Smuzhiyun 		}
1252*4882a593Smuzhiyun 	}
1253*4882a593Smuzhiyun 	strcat(card->shortname," Modem");
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	if ((err = snd_intel8x0m_create(card, pci, pci_id->driver_data, &chip)) < 0) {
1256*4882a593Smuzhiyun 		snd_card_free(card);
1257*4882a593Smuzhiyun 		return err;
1258*4882a593Smuzhiyun 	}
1259*4882a593Smuzhiyun 	card->private_data = chip;
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun 	if ((err = snd_intel8x0m_mixer(chip, ac97_clock)) < 0) {
1262*4882a593Smuzhiyun 		snd_card_free(card);
1263*4882a593Smuzhiyun 		return err;
1264*4882a593Smuzhiyun 	}
1265*4882a593Smuzhiyun 	if ((err = snd_intel8x0m_pcm(chip)) < 0) {
1266*4882a593Smuzhiyun 		snd_card_free(card);
1267*4882a593Smuzhiyun 		return err;
1268*4882a593Smuzhiyun 	}
1269*4882a593Smuzhiyun 
1270*4882a593Smuzhiyun 	snd_intel8x0m_proc_init(chip);
1271*4882a593Smuzhiyun 
1272*4882a593Smuzhiyun 	sprintf(card->longname, "%s at irq %i",
1273*4882a593Smuzhiyun 		card->shortname, chip->irq);
1274*4882a593Smuzhiyun 
1275*4882a593Smuzhiyun 	if ((err = snd_card_register(card)) < 0) {
1276*4882a593Smuzhiyun 		snd_card_free(card);
1277*4882a593Smuzhiyun 		return err;
1278*4882a593Smuzhiyun 	}
1279*4882a593Smuzhiyun 	pci_set_drvdata(pci, card);
1280*4882a593Smuzhiyun 	return 0;
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun 
snd_intel8x0m_remove(struct pci_dev * pci)1283*4882a593Smuzhiyun static void snd_intel8x0m_remove(struct pci_dev *pci)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun 	snd_card_free(pci_get_drvdata(pci));
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun static struct pci_driver intel8x0m_driver = {
1289*4882a593Smuzhiyun 	.name = KBUILD_MODNAME,
1290*4882a593Smuzhiyun 	.id_table = snd_intel8x0m_ids,
1291*4882a593Smuzhiyun 	.probe = snd_intel8x0m_probe,
1292*4882a593Smuzhiyun 	.remove = snd_intel8x0m_remove,
1293*4882a593Smuzhiyun 	.driver = {
1294*4882a593Smuzhiyun 		.pm = INTEL8X0M_PM_OPS,
1295*4882a593Smuzhiyun 	},
1296*4882a593Smuzhiyun };
1297*4882a593Smuzhiyun 
1298*4882a593Smuzhiyun module_pci_driver(intel8x0m_driver);
1299