xref: /OK3568_Linux_fs/kernel/sound/pci/ice1712/wm8766.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun #ifndef __SOUND_WM8766_H
3*4882a593Smuzhiyun #define __SOUND_WM8766_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun  *   ALSA driver for ICEnsemble VT17xx
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *   Lowlevel functions for WM8766 codec
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  *	Copyright (c) 2012 Ondrej Zary <linux@rainbow-software.org>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #define WM8766_REG_DACL1	0x00
14*4882a593Smuzhiyun #define WM8766_REG_DACR1	0x01
15*4882a593Smuzhiyun #define WM8766_VOL_MASK			0x1ff		/* incl. update bit */
16*4882a593Smuzhiyun #define WM8766_VOL_UPDATE		(1 << 8)	/* update volume */
17*4882a593Smuzhiyun #define WM8766_REG_DACCTRL1	0x02
18*4882a593Smuzhiyun #define WM8766_DAC_MUTEALL		(1 << 0)
19*4882a593Smuzhiyun #define WM8766_DAC_DEEMPALL		(1 << 1)
20*4882a593Smuzhiyun #define WM8766_DAC_PDWN			(1 << 2)
21*4882a593Smuzhiyun #define WM8766_DAC_ATC			(1 << 3)
22*4882a593Smuzhiyun #define WM8766_DAC_IZD			(1 << 4)
23*4882a593Smuzhiyun #define WM8766_DAC_PL_MASK		0x1e0
24*4882a593Smuzhiyun #define WM8766_DAC_PL_LL		(1 << 5)	/* L chan: L signal */
25*4882a593Smuzhiyun #define WM8766_DAC_PL_LR		(2 << 5)	/* L chan: R signal */
26*4882a593Smuzhiyun #define WM8766_DAC_PL_LB		(3 << 5)	/* L chan: both */
27*4882a593Smuzhiyun #define WM8766_DAC_PL_RL		(1 << 7)	/* R chan: L signal */
28*4882a593Smuzhiyun #define WM8766_DAC_PL_RR		(2 << 7)	/* R chan: R signal */
29*4882a593Smuzhiyun #define WM8766_DAC_PL_RB		(3 << 7)	/* R chan: both */
30*4882a593Smuzhiyun #define WM8766_REG_IFCTRL	0x03
31*4882a593Smuzhiyun #define WM8766_IF_FMT_RIGHTJ		(0 << 0)
32*4882a593Smuzhiyun #define WM8766_IF_FMT_LEFTJ		(1 << 0)
33*4882a593Smuzhiyun #define WM8766_IF_FMT_I2S		(2 << 0)
34*4882a593Smuzhiyun #define WM8766_IF_FMT_DSP		(3 << 0)
35*4882a593Smuzhiyun #define WM8766_IF_DSP_LATE		(1 << 2)	/* in DSP mode */
36*4882a593Smuzhiyun #define WM8766_IF_LRC_INVERTED		(1 << 2)	/* in other modes */
37*4882a593Smuzhiyun #define WM8766_IF_BCLK_INVERTED		(1 << 3)
38*4882a593Smuzhiyun #define WM8766_IF_IWL_16BIT		(0 << 4)
39*4882a593Smuzhiyun #define WM8766_IF_IWL_20BIT		(1 << 4)
40*4882a593Smuzhiyun #define WM8766_IF_IWL_24BIT		(2 << 4)
41*4882a593Smuzhiyun #define WM8766_IF_IWL_32BIT		(3 << 4)
42*4882a593Smuzhiyun #define WM8766_IF_MASK			0x3f
43*4882a593Smuzhiyun #define WM8766_PHASE_INVERT1		(1 << 6)
44*4882a593Smuzhiyun #define WM8766_PHASE_INVERT2		(1 << 7)
45*4882a593Smuzhiyun #define WM8766_PHASE_INVERT3		(1 << 8)
46*4882a593Smuzhiyun #define WM8766_REG_DACL2	0x04
47*4882a593Smuzhiyun #define WM8766_REG_DACR2	0x05
48*4882a593Smuzhiyun #define WM8766_REG_DACL3	0x06
49*4882a593Smuzhiyun #define WM8766_REG_DACR3	0x07
50*4882a593Smuzhiyun #define WM8766_REG_MASTDA	0x08
51*4882a593Smuzhiyun #define WM8766_REG_DACCTRL2	0x09
52*4882a593Smuzhiyun #define WM8766_DAC2_ZCD			(1 << 0)
53*4882a593Smuzhiyun #define WM8766_DAC2_ZFLAG_ALL		(0 << 1)
54*4882a593Smuzhiyun #define WM8766_DAC2_ZFLAG_1		(1 << 1)
55*4882a593Smuzhiyun #define WM8766_DAC2_ZFLAG_2		(2 << 1)
56*4882a593Smuzhiyun #define WM8766_DAC2_ZFLAG_3		(3 << 1)
57*4882a593Smuzhiyun #define WM8766_DAC2_MUTE1		(1 << 3)
58*4882a593Smuzhiyun #define WM8766_DAC2_MUTE2		(1 << 4)
59*4882a593Smuzhiyun #define WM8766_DAC2_MUTE3		(1 << 5)
60*4882a593Smuzhiyun #define WM8766_DAC2_DEEMP1		(1 << 6)
61*4882a593Smuzhiyun #define WM8766_DAC2_DEEMP2		(1 << 7)
62*4882a593Smuzhiyun #define WM8766_DAC2_DEEMP3		(1 << 8)
63*4882a593Smuzhiyun #define WM8766_REG_DACCTRL3	0x0a
64*4882a593Smuzhiyun #define WM8766_DAC3_DACPD1		(1 << 1)
65*4882a593Smuzhiyun #define WM8766_DAC3_DACPD2		(1 << 2)
66*4882a593Smuzhiyun #define WM8766_DAC3_DACPD3		(1 << 3)
67*4882a593Smuzhiyun #define WM8766_DAC3_PWRDNALL		(1 << 4)
68*4882a593Smuzhiyun #define WM8766_DAC3_POWER_MASK		0x1e
69*4882a593Smuzhiyun #define WM8766_DAC3_MASTER		(1 << 5)
70*4882a593Smuzhiyun #define WM8766_DAC3_DAC128FS		(0 << 6)
71*4882a593Smuzhiyun #define WM8766_DAC3_DAC192FS		(1 << 6)
72*4882a593Smuzhiyun #define WM8766_DAC3_DAC256FS		(2 << 6)
73*4882a593Smuzhiyun #define WM8766_DAC3_DAC384FS		(3 << 6)
74*4882a593Smuzhiyun #define WM8766_DAC3_DAC512FS		(4 << 6)
75*4882a593Smuzhiyun #define WM8766_DAC3_DAC768FS		(5 << 6)
76*4882a593Smuzhiyun #define WM8766_DAC3_MSTR_MASK		0x1e0
77*4882a593Smuzhiyun #define WM8766_REG_MUTE1	0x0c
78*4882a593Smuzhiyun #define WM8766_MUTE1_MPD		(1 << 6)
79*4882a593Smuzhiyun #define WM8766_REG_MUTE2	0x0f
80*4882a593Smuzhiyun #define WM8766_MUTE2_MPD		(1 << 5)
81*4882a593Smuzhiyun #define WM8766_REG_RESET	0x1f
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define WM8766_REG_COUNT	0x10	/* don't cache the RESET register */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun struct snd_wm8766;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun struct snd_wm8766_ops {
88*4882a593Smuzhiyun 	void (*write)(struct snd_wm8766 *wm, u16 addr, u16 data);
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun enum snd_wm8766_ctl_id {
92*4882a593Smuzhiyun 	WM8766_CTL_CH1_VOL,
93*4882a593Smuzhiyun 	WM8766_CTL_CH2_VOL,
94*4882a593Smuzhiyun 	WM8766_CTL_CH3_VOL,
95*4882a593Smuzhiyun 	WM8766_CTL_CH1_SW,
96*4882a593Smuzhiyun 	WM8766_CTL_CH2_SW,
97*4882a593Smuzhiyun 	WM8766_CTL_CH3_SW,
98*4882a593Smuzhiyun 	WM8766_CTL_PHASE1_SW,
99*4882a593Smuzhiyun 	WM8766_CTL_PHASE2_SW,
100*4882a593Smuzhiyun 	WM8766_CTL_PHASE3_SW,
101*4882a593Smuzhiyun 	WM8766_CTL_DEEMPH1_SW,
102*4882a593Smuzhiyun 	WM8766_CTL_DEEMPH2_SW,
103*4882a593Smuzhiyun 	WM8766_CTL_DEEMPH3_SW,
104*4882a593Smuzhiyun 	WM8766_CTL_IZD_SW,
105*4882a593Smuzhiyun 	WM8766_CTL_ZC_SW,
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	WM8766_CTL_COUNT,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun #define WM8766_ENUM_MAX		16
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define WM8766_FLAG_STEREO	(1 << 0)
113*4882a593Smuzhiyun #define WM8766_FLAG_VOL_UPDATE	(1 << 1)
114*4882a593Smuzhiyun #define WM8766_FLAG_INVERT	(1 << 2)
115*4882a593Smuzhiyun #define WM8766_FLAG_LIM		(1 << 3)
116*4882a593Smuzhiyun #define WM8766_FLAG_ALC		(1 << 4)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun struct snd_wm8766_ctl {
119*4882a593Smuzhiyun 	struct snd_kcontrol *kctl;
120*4882a593Smuzhiyun 	const char *name;
121*4882a593Smuzhiyun 	snd_ctl_elem_type_t type;
122*4882a593Smuzhiyun 	const char *const enum_names[WM8766_ENUM_MAX];
123*4882a593Smuzhiyun 	const unsigned int *tlv;
124*4882a593Smuzhiyun 	u16 reg1, reg2, mask1, mask2, min, max, flags;
125*4882a593Smuzhiyun 	void (*set)(struct snd_wm8766 *wm, u16 ch1, u16 ch2);
126*4882a593Smuzhiyun 	void (*get)(struct snd_wm8766 *wm, u16 *ch1, u16 *ch2);
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun enum snd_wm8766_agc_mode { WM8766_AGC_OFF, WM8766_AGC_LIM, WM8766_AGC_ALC };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun struct snd_wm8766 {
132*4882a593Smuzhiyun 	struct snd_card *card;
133*4882a593Smuzhiyun 	struct snd_wm8766_ctl ctl[WM8766_CTL_COUNT];
134*4882a593Smuzhiyun 	enum snd_wm8766_agc_mode agc_mode;
135*4882a593Smuzhiyun 	struct snd_wm8766_ops ops;
136*4882a593Smuzhiyun 	u16 regs[WM8766_REG_COUNT];	/* 9-bit registers */
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun void snd_wm8766_init(struct snd_wm8766 *wm);
142*4882a593Smuzhiyun void snd_wm8766_resume(struct snd_wm8766 *wm);
143*4882a593Smuzhiyun void snd_wm8766_set_if(struct snd_wm8766 *wm, u16 dac);
144*4882a593Smuzhiyun void snd_wm8766_volume_restore(struct snd_wm8766 *wm);
145*4882a593Smuzhiyun int snd_wm8766_build_controls(struct snd_wm8766 *wm);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #endif /* __SOUND_WM8766_H */
148