xref: /OK3568_Linux_fs/kernel/sound/pci/hda/patch_si3054.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Universal Interface for Intel High Definition Audio Codec
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * HD audio interface patch for Silicon Labs 3054/5 modem codec
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (c) 2005 Sasha Khapyorsky <sashak@alsa-project.org>
8*4882a593Smuzhiyun  *                    Takashi Iwai <tiwai@suse.de>
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <sound/core.h>
16*4882a593Smuzhiyun #include <sound/hda_codec.h>
17*4882a593Smuzhiyun #include "hda_local.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /* si3054 verbs */
20*4882a593Smuzhiyun #define SI3054_VERB_READ_NODE  0x900
21*4882a593Smuzhiyun #define SI3054_VERB_WRITE_NODE 0x100
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /* si3054 nodes (registers) */
24*4882a593Smuzhiyun #define SI3054_EXTENDED_MID    2
25*4882a593Smuzhiyun #define SI3054_LINE_RATE       3
26*4882a593Smuzhiyun #define SI3054_LINE_LEVEL      4
27*4882a593Smuzhiyun #define SI3054_GPIO_CFG        5
28*4882a593Smuzhiyun #define SI3054_GPIO_POLARITY   6
29*4882a593Smuzhiyun #define SI3054_GPIO_STICKY     7
30*4882a593Smuzhiyun #define SI3054_GPIO_WAKEUP     8
31*4882a593Smuzhiyun #define SI3054_GPIO_STATUS     9
32*4882a593Smuzhiyun #define SI3054_GPIO_CONTROL   10
33*4882a593Smuzhiyun #define SI3054_MISC_AFE       11
34*4882a593Smuzhiyun #define SI3054_CHIPID         12
35*4882a593Smuzhiyun #define SI3054_LINE_CFG1      13
36*4882a593Smuzhiyun #define SI3054_LINE_STATUS    14
37*4882a593Smuzhiyun #define SI3054_DC_TERMINATION 15
38*4882a593Smuzhiyun #define SI3054_LINE_CONFIG    16
39*4882a593Smuzhiyun #define SI3054_CALLPROG_ATT   17
40*4882a593Smuzhiyun #define SI3054_SQ_CONTROL     18
41*4882a593Smuzhiyun #define SI3054_MISC_CONTROL   19
42*4882a593Smuzhiyun #define SI3054_RING_CTRL1     20
43*4882a593Smuzhiyun #define SI3054_RING_CTRL2     21
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* extended MID */
46*4882a593Smuzhiyun #define SI3054_MEI_READY 0xf
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* line level */
49*4882a593Smuzhiyun #define SI3054_ATAG_MASK 0x00f0
50*4882a593Smuzhiyun #define SI3054_DTAG_MASK 0xf000
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* GPIO bits */
53*4882a593Smuzhiyun #define SI3054_GPIO_OH    0x0001
54*4882a593Smuzhiyun #define SI3054_GPIO_CID   0x0002
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* chipid and revisions */
57*4882a593Smuzhiyun #define SI3054_CHIPID_CODEC_REV_MASK 0x000f
58*4882a593Smuzhiyun #define SI3054_CHIPID_DAA_REV_MASK   0x00f0
59*4882a593Smuzhiyun #define SI3054_CHIPID_INTERNATIONAL  0x0100
60*4882a593Smuzhiyun #define SI3054_CHIPID_DAA_ID         0x0f00
61*4882a593Smuzhiyun #define SI3054_CHIPID_CODEC_ID      (1<<12)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* si3054 codec registers (nodes) access macros */
64*4882a593Smuzhiyun #define GET_REG(codec,reg) (snd_hda_codec_read(codec,reg,0,SI3054_VERB_READ_NODE,0))
65*4882a593Smuzhiyun #define SET_REG(codec,reg,val) (snd_hda_codec_write(codec,reg,0,SI3054_VERB_WRITE_NODE,val))
66*4882a593Smuzhiyun #define SET_REG_CACHE(codec,reg,val) \
67*4882a593Smuzhiyun 	snd_hda_codec_write_cache(codec,reg,0,SI3054_VERB_WRITE_NODE,val)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun struct si3054_spec {
71*4882a593Smuzhiyun 	unsigned international;
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun  * Modem mixer
77*4882a593Smuzhiyun  */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define PRIVATE_VALUE(reg,mask) ((reg<<16)|(mask&0xffff))
80*4882a593Smuzhiyun #define PRIVATE_REG(val) ((val>>16)&0xffff)
81*4882a593Smuzhiyun #define PRIVATE_MASK(val) (val&0xffff)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define si3054_switch_info	snd_ctl_boolean_mono_info
84*4882a593Smuzhiyun 
si3054_switch_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)85*4882a593Smuzhiyun static int si3054_switch_get(struct snd_kcontrol *kcontrol,
86*4882a593Smuzhiyun 		               struct snd_ctl_elem_value *uvalue)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
89*4882a593Smuzhiyun 	u16 reg  = PRIVATE_REG(kcontrol->private_value);
90*4882a593Smuzhiyun 	u16 mask = PRIVATE_MASK(kcontrol->private_value);
91*4882a593Smuzhiyun 	uvalue->value.integer.value[0] = (GET_REG(codec, reg)) & mask ? 1 : 0 ;
92*4882a593Smuzhiyun 	return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
si3054_switch_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * uvalue)95*4882a593Smuzhiyun static int si3054_switch_put(struct snd_kcontrol *kcontrol,
96*4882a593Smuzhiyun 		               struct snd_ctl_elem_value *uvalue)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
99*4882a593Smuzhiyun 	u16 reg  = PRIVATE_REG(kcontrol->private_value);
100*4882a593Smuzhiyun 	u16 mask = PRIVATE_MASK(kcontrol->private_value);
101*4882a593Smuzhiyun 	if (uvalue->value.integer.value[0])
102*4882a593Smuzhiyun 		SET_REG_CACHE(codec, reg, (GET_REG(codec, reg)) | mask);
103*4882a593Smuzhiyun 	else
104*4882a593Smuzhiyun 		SET_REG_CACHE(codec, reg, (GET_REG(codec, reg)) & ~mask);
105*4882a593Smuzhiyun 	return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define SI3054_KCONTROL(kname,reg,mask) { \
109*4882a593Smuzhiyun 	.iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
110*4882a593Smuzhiyun 	.name = kname, \
111*4882a593Smuzhiyun 	.subdevice = HDA_SUBDEV_NID_FLAG | reg, \
112*4882a593Smuzhiyun 	.info = si3054_switch_info, \
113*4882a593Smuzhiyun 	.get  = si3054_switch_get, \
114*4882a593Smuzhiyun 	.put  = si3054_switch_put, \
115*4882a593Smuzhiyun 	.private_value = PRIVATE_VALUE(reg,mask), \
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun static const struct snd_kcontrol_new si3054_modem_mixer[] = {
120*4882a593Smuzhiyun 	SI3054_KCONTROL("Off-hook Switch", SI3054_GPIO_CONTROL, SI3054_GPIO_OH),
121*4882a593Smuzhiyun 	SI3054_KCONTROL("Caller ID Switch", SI3054_GPIO_CONTROL, SI3054_GPIO_CID),
122*4882a593Smuzhiyun 	{}
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
si3054_build_controls(struct hda_codec * codec)125*4882a593Smuzhiyun static int si3054_build_controls(struct hda_codec *codec)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	return snd_hda_add_new_ctls(codec, si3054_modem_mixer);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  * PCM callbacks
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun 
si3054_pcm_prepare(struct hda_pcm_stream * hinfo,struct hda_codec * codec,unsigned int stream_tag,unsigned int format,struct snd_pcm_substream * substream)135*4882a593Smuzhiyun static int si3054_pcm_prepare(struct hda_pcm_stream *hinfo,
136*4882a593Smuzhiyun 			      struct hda_codec *codec,
137*4882a593Smuzhiyun 			      unsigned int stream_tag,
138*4882a593Smuzhiyun 			      unsigned int format,
139*4882a593Smuzhiyun 			      struct snd_pcm_substream *substream)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	u16 val;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	SET_REG(codec, SI3054_LINE_RATE, substream->runtime->rate);
144*4882a593Smuzhiyun 	val = GET_REG(codec, SI3054_LINE_LEVEL);
145*4882a593Smuzhiyun 	val &= 0xff << (8 * (substream->stream != SNDRV_PCM_STREAM_PLAYBACK));
146*4882a593Smuzhiyun 	val |= ((stream_tag & 0xf) << 4) << (8 * (substream->stream == SNDRV_PCM_STREAM_PLAYBACK));
147*4882a593Smuzhiyun 	SET_REG(codec, SI3054_LINE_LEVEL, val);
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	snd_hda_codec_setup_stream(codec, hinfo->nid,
150*4882a593Smuzhiyun 				   stream_tag, 0, format);
151*4882a593Smuzhiyun 	return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
si3054_pcm_open(struct hda_pcm_stream * hinfo,struct hda_codec * codec,struct snd_pcm_substream * substream)154*4882a593Smuzhiyun static int si3054_pcm_open(struct hda_pcm_stream *hinfo,
155*4882a593Smuzhiyun 			   struct hda_codec *codec,
156*4882a593Smuzhiyun 			    struct snd_pcm_substream *substream)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	static const unsigned int rates[] = { 8000, 9600, 16000 };
159*4882a593Smuzhiyun 	static const struct snd_pcm_hw_constraint_list hw_constraints_rates = {
160*4882a593Smuzhiyun 		.count = ARRAY_SIZE(rates),
161*4882a593Smuzhiyun 		.list = rates,
162*4882a593Smuzhiyun 		.mask = 0,
163*4882a593Smuzhiyun 	};
164*4882a593Smuzhiyun 	substream->runtime->hw.period_bytes_min = 80;
165*4882a593Smuzhiyun 	return snd_pcm_hw_constraint_list(substream->runtime, 0,
166*4882a593Smuzhiyun 			SNDRV_PCM_HW_PARAM_RATE, &hw_constraints_rates);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static const struct hda_pcm_stream si3054_pcm = {
171*4882a593Smuzhiyun 	.substreams = 1,
172*4882a593Smuzhiyun 	.channels_min = 1,
173*4882a593Smuzhiyun 	.channels_max = 1,
174*4882a593Smuzhiyun 	.nid = 0x1,
175*4882a593Smuzhiyun 	.rates = SNDRV_PCM_RATE_8000|SNDRV_PCM_RATE_16000|SNDRV_PCM_RATE_KNOT,
176*4882a593Smuzhiyun 	.formats = SNDRV_PCM_FMTBIT_S16_LE,
177*4882a593Smuzhiyun 	.maxbps = 16,
178*4882a593Smuzhiyun 	.ops = {
179*4882a593Smuzhiyun 		.open = si3054_pcm_open,
180*4882a593Smuzhiyun 		.prepare = si3054_pcm_prepare,
181*4882a593Smuzhiyun 	},
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 
si3054_build_pcms(struct hda_codec * codec)185*4882a593Smuzhiyun static int si3054_build_pcms(struct hda_codec *codec)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct hda_pcm *info;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	info = snd_hda_codec_pcm_new(codec, "Si3054 Modem");
190*4882a593Smuzhiyun 	if (!info)
191*4882a593Smuzhiyun 		return -ENOMEM;
192*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_PLAYBACK] = si3054_pcm;
193*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE]  = si3054_pcm;
194*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_PLAYBACK].nid = codec->core.mfg;
195*4882a593Smuzhiyun 	info->stream[SNDRV_PCM_STREAM_CAPTURE].nid = codec->core.mfg;
196*4882a593Smuzhiyun 	info->pcm_type = HDA_PCM_TYPE_MODEM;
197*4882a593Smuzhiyun 	return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun /*
202*4882a593Smuzhiyun  * Init part
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun 
si3054_init(struct hda_codec * codec)205*4882a593Smuzhiyun static int si3054_init(struct hda_codec *codec)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	struct si3054_spec *spec = codec->spec;
208*4882a593Smuzhiyun 	unsigned wait_count;
209*4882a593Smuzhiyun 	u16 val;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (snd_hdac_regmap_add_vendor_verb(&codec->core,
212*4882a593Smuzhiyun 					    SI3054_VERB_WRITE_NODE))
213*4882a593Smuzhiyun 		return -ENOMEM;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	snd_hda_codec_write(codec, AC_NODE_ROOT, 0, AC_VERB_SET_CODEC_RESET, 0);
216*4882a593Smuzhiyun 	snd_hda_codec_write(codec, codec->core.mfg, 0, AC_VERB_SET_STREAM_FORMAT, 0);
217*4882a593Smuzhiyun 	SET_REG(codec, SI3054_LINE_RATE, 9600);
218*4882a593Smuzhiyun 	SET_REG(codec, SI3054_LINE_LEVEL, SI3054_DTAG_MASK|SI3054_ATAG_MASK);
219*4882a593Smuzhiyun 	SET_REG(codec, SI3054_EXTENDED_MID, 0);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	wait_count = 10;
222*4882a593Smuzhiyun 	do {
223*4882a593Smuzhiyun 		msleep(2);
224*4882a593Smuzhiyun 		val = GET_REG(codec, SI3054_EXTENDED_MID);
225*4882a593Smuzhiyun 	} while ((val & SI3054_MEI_READY) != SI3054_MEI_READY && wait_count--);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	if((val&SI3054_MEI_READY) != SI3054_MEI_READY) {
228*4882a593Smuzhiyun 		codec_err(codec, "si3054: cannot initialize. EXT MID = %04x\n", val);
229*4882a593Smuzhiyun 		/* let's pray that this is no fatal error */
230*4882a593Smuzhiyun 		/* return -EACCES; */
231*4882a593Smuzhiyun 	}
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	SET_REG(codec, SI3054_GPIO_POLARITY, 0xffff);
234*4882a593Smuzhiyun 	SET_REG(codec, SI3054_GPIO_CFG, 0x0);
235*4882a593Smuzhiyun 	SET_REG(codec, SI3054_MISC_AFE, 0);
236*4882a593Smuzhiyun 	SET_REG(codec, SI3054_LINE_CFG1,0x200);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if((GET_REG(codec,SI3054_LINE_STATUS) & (1<<6)) == 0) {
239*4882a593Smuzhiyun 		codec_dbg(codec,
240*4882a593Smuzhiyun 			  "Link Frame Detect(FDT) is not ready (line status: %04x)\n",
241*4882a593Smuzhiyun 				GET_REG(codec,SI3054_LINE_STATUS));
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	spec->international = GET_REG(codec, SI3054_CHIPID) & SI3054_CHIPID_INTERNATIONAL;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun 
si3054_free(struct hda_codec * codec)249*4882a593Smuzhiyun static void si3054_free(struct hda_codec *codec)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	kfree(codec->spec);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun  */
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun static const struct hda_codec_ops si3054_patch_ops = {
259*4882a593Smuzhiyun 	.build_controls = si3054_build_controls,
260*4882a593Smuzhiyun 	.build_pcms = si3054_build_pcms,
261*4882a593Smuzhiyun 	.init = si3054_init,
262*4882a593Smuzhiyun 	.free = si3054_free,
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
patch_si3054(struct hda_codec * codec)265*4882a593Smuzhiyun static int patch_si3054(struct hda_codec *codec)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	struct si3054_spec *spec = kzalloc(sizeof(*spec), GFP_KERNEL);
268*4882a593Smuzhiyun 	if (spec == NULL)
269*4882a593Smuzhiyun 		return -ENOMEM;
270*4882a593Smuzhiyun 	codec->spec = spec;
271*4882a593Smuzhiyun 	codec->patch_ops = si3054_patch_ops;
272*4882a593Smuzhiyun 	return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun  * patch entries
277*4882a593Smuzhiyun  */
278*4882a593Smuzhiyun static const struct hda_device_id snd_hda_id_si3054[] = {
279*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x163c3055, "Si3054", patch_si3054),
280*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x163c3155, "Si3054", patch_si3054),
281*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x11c13026, "Si3054", patch_si3054),
282*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x11c13055, "Si3054", patch_si3054),
283*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x11c13155, "Si3054", patch_si3054),
284*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x10573055, "Si3054", patch_si3054),
285*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x10573057, "Si3054", patch_si3054),
286*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x10573155, "Si3054", patch_si3054),
287*4882a593Smuzhiyun 	/* VIA HDA on Clevo m540 */
288*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x11063288, "Si3054", patch_si3054),
289*4882a593Smuzhiyun 	/* Asus A8J Modem (SM56) */
290*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x15433155, "Si3054", patch_si3054),
291*4882a593Smuzhiyun 	/* LG LW20 modem */
292*4882a593Smuzhiyun 	HDA_CODEC_ENTRY(0x18540018, "Si3054", patch_si3054),
293*4882a593Smuzhiyun 	{}
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_si3054);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun MODULE_LICENSE("GPL");
298*4882a593Smuzhiyun MODULE_DESCRIPTION("Si3054 HD-audio modem codec");
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static struct hda_codec_driver si3054_driver = {
301*4882a593Smuzhiyun 	.id = snd_hda_id_si3054,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun module_hda_codec_driver(si3054_driver);
305