1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Implementation of primary ALSA driver code base for NVIDIA Tegra HDA.
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/clk.h>
8*4882a593Smuzhiyun #include <linux/clocksource.h>
9*4882a593Smuzhiyun #include <linux/completion.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/dma-mapping.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/module.h>
17*4882a593Smuzhiyun #include <linux/moduleparam.h>
18*4882a593Smuzhiyun #include <linux/mutex.h>
19*4882a593Smuzhiyun #include <linux/of_device.h>
20*4882a593Smuzhiyun #include <linux/reset.h>
21*4882a593Smuzhiyun #include <linux/slab.h>
22*4882a593Smuzhiyun #include <linux/time.h>
23*4882a593Smuzhiyun #include <linux/string.h>
24*4882a593Smuzhiyun #include <linux/pm_runtime.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <sound/core.h>
27*4882a593Smuzhiyun #include <sound/initval.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <sound/hda_codec.h>
30*4882a593Smuzhiyun #include "hda_controller.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Defines for Nvidia Tegra HDA support */
33*4882a593Smuzhiyun #define HDA_BAR0 0x8000
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define HDA_CFG_CMD 0x1004
36*4882a593Smuzhiyun #define HDA_CFG_BAR0 0x1010
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define HDA_ENABLE_IO_SPACE (1 << 0)
39*4882a593Smuzhiyun #define HDA_ENABLE_MEM_SPACE (1 << 1)
40*4882a593Smuzhiyun #define HDA_ENABLE_BUS_MASTER (1 << 2)
41*4882a593Smuzhiyun #define HDA_ENABLE_SERR (1 << 8)
42*4882a593Smuzhiyun #define HDA_DISABLE_INTR (1 << 10)
43*4882a593Smuzhiyun #define HDA_BAR0_INIT_PROGRAM 0xFFFFFFFF
44*4882a593Smuzhiyun #define HDA_BAR0_FINAL_PROGRAM (1 << 14)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* IPFS */
47*4882a593Smuzhiyun #define HDA_IPFS_CONFIG 0x180
48*4882a593Smuzhiyun #define HDA_IPFS_EN_FPCI 0x1
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define HDA_IPFS_FPCI_BAR0 0x80
51*4882a593Smuzhiyun #define HDA_FPCI_BAR0_START 0x40
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define HDA_IPFS_INTR_MASK 0x188
54*4882a593Smuzhiyun #define HDA_IPFS_EN_INTR (1 << 16)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* FPCI */
57*4882a593Smuzhiyun #define FPCI_DBG_CFG_2 0x10F4
58*4882a593Smuzhiyun #define FPCI_GCAP_NSDO_SHIFT 18
59*4882a593Smuzhiyun #define FPCI_GCAP_NSDO_MASK (0x3 << FPCI_GCAP_NSDO_SHIFT)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* max number of SDs */
62*4882a593Smuzhiyun #define NUM_CAPTURE_SD 1
63*4882a593Smuzhiyun #define NUM_PLAYBACK_SD 1
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * Tegra194 does not reflect correct number of SDO lines. Below macro
67*4882a593Smuzhiyun * is used to update the GCAP register to workaround the issue.
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun #define TEGRA194_NUM_SDO_LINES 4
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct hda_tegra {
72*4882a593Smuzhiyun struct azx chip;
73*4882a593Smuzhiyun struct device *dev;
74*4882a593Smuzhiyun struct reset_control *reset;
75*4882a593Smuzhiyun struct clk_bulk_data clocks[3];
76*4882a593Smuzhiyun unsigned int nclocks;
77*4882a593Smuzhiyun void __iomem *regs;
78*4882a593Smuzhiyun struct work_struct probe_work;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #ifdef CONFIG_PM
82*4882a593Smuzhiyun static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
83*4882a593Smuzhiyun module_param(power_save, bint, 0644);
84*4882a593Smuzhiyun MODULE_PARM_DESC(power_save,
85*4882a593Smuzhiyun "Automatic power-saving timeout (in seconds, 0 = disable).");
86*4882a593Smuzhiyun #else
87*4882a593Smuzhiyun #define power_save 0
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static const struct hda_controller_ops hda_tegra_ops; /* nothing special */
91*4882a593Smuzhiyun
hda_tegra_init(struct hda_tegra * hda)92*4882a593Smuzhiyun static void hda_tegra_init(struct hda_tegra *hda)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun u32 v;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Enable PCI access */
97*4882a593Smuzhiyun v = readl(hda->regs + HDA_IPFS_CONFIG);
98*4882a593Smuzhiyun v |= HDA_IPFS_EN_FPCI;
99*4882a593Smuzhiyun writel(v, hda->regs + HDA_IPFS_CONFIG);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Enable MEM/IO space and bus master */
102*4882a593Smuzhiyun v = readl(hda->regs + HDA_CFG_CMD);
103*4882a593Smuzhiyun v &= ~HDA_DISABLE_INTR;
104*4882a593Smuzhiyun v |= HDA_ENABLE_MEM_SPACE | HDA_ENABLE_IO_SPACE |
105*4882a593Smuzhiyun HDA_ENABLE_BUS_MASTER | HDA_ENABLE_SERR;
106*4882a593Smuzhiyun writel(v, hda->regs + HDA_CFG_CMD);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun writel(HDA_BAR0_INIT_PROGRAM, hda->regs + HDA_CFG_BAR0);
109*4882a593Smuzhiyun writel(HDA_BAR0_FINAL_PROGRAM, hda->regs + HDA_CFG_BAR0);
110*4882a593Smuzhiyun writel(HDA_FPCI_BAR0_START, hda->regs + HDA_IPFS_FPCI_BAR0);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun v = readl(hda->regs + HDA_IPFS_INTR_MASK);
113*4882a593Smuzhiyun v |= HDA_IPFS_EN_INTR;
114*4882a593Smuzhiyun writel(v, hda->regs + HDA_IPFS_INTR_MASK);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /*
118*4882a593Smuzhiyun * power management
119*4882a593Smuzhiyun */
hda_tegra_suspend(struct device * dev)120*4882a593Smuzhiyun static int __maybe_unused hda_tegra_suspend(struct device *dev)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
123*4882a593Smuzhiyun int rc;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun rc = pm_runtime_force_suspend(dev);
126*4882a593Smuzhiyun if (rc < 0)
127*4882a593Smuzhiyun return rc;
128*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
hda_tegra_resume(struct device * dev)133*4882a593Smuzhiyun static int __maybe_unused hda_tegra_resume(struct device *dev)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
136*4882a593Smuzhiyun int rc;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun rc = pm_runtime_force_resume(dev);
139*4882a593Smuzhiyun if (rc < 0)
140*4882a593Smuzhiyun return rc;
141*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D0);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
hda_tegra_runtime_suspend(struct device * dev)146*4882a593Smuzhiyun static int __maybe_unused hda_tegra_runtime_suspend(struct device *dev)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
149*4882a593Smuzhiyun struct azx *chip = card->private_data;
150*4882a593Smuzhiyun struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (chip && chip->running) {
153*4882a593Smuzhiyun /* enable controller wake up event */
154*4882a593Smuzhiyun azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) |
155*4882a593Smuzhiyun STATESTS_INT_MASK);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun azx_stop_chip(chip);
158*4882a593Smuzhiyun azx_enter_link_reset(chip);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun clk_bulk_disable_unprepare(hda->nclocks, hda->clocks);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
hda_tegra_runtime_resume(struct device * dev)165*4882a593Smuzhiyun static int __maybe_unused hda_tegra_runtime_resume(struct device *dev)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
168*4882a593Smuzhiyun struct azx *chip = card->private_data;
169*4882a593Smuzhiyun struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
170*4882a593Smuzhiyun int rc;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun if (!chip->running) {
173*4882a593Smuzhiyun rc = reset_control_assert(hda->reset);
174*4882a593Smuzhiyun if (rc)
175*4882a593Smuzhiyun return rc;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun rc = clk_bulk_prepare_enable(hda->nclocks, hda->clocks);
179*4882a593Smuzhiyun if (rc != 0)
180*4882a593Smuzhiyun return rc;
181*4882a593Smuzhiyun if (chip && chip->running) {
182*4882a593Smuzhiyun hda_tegra_init(hda);
183*4882a593Smuzhiyun azx_init_chip(chip, 1);
184*4882a593Smuzhiyun /* disable controller wake up event*/
185*4882a593Smuzhiyun azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) &
186*4882a593Smuzhiyun ~STATESTS_INT_MASK);
187*4882a593Smuzhiyun } else {
188*4882a593Smuzhiyun usleep_range(10, 100);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun rc = reset_control_deassert(hda->reset);
191*4882a593Smuzhiyun if (rc)
192*4882a593Smuzhiyun return rc;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static const struct dev_pm_ops hda_tegra_pm = {
199*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(hda_tegra_suspend, hda_tegra_resume)
200*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(hda_tegra_runtime_suspend,
201*4882a593Smuzhiyun hda_tegra_runtime_resume,
202*4882a593Smuzhiyun NULL)
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
hda_tegra_dev_disconnect(struct snd_device * device)205*4882a593Smuzhiyun static int hda_tegra_dev_disconnect(struct snd_device *device)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct azx *chip = device->device_data;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun chip->bus.shutdown = 1;
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun * destructor
215*4882a593Smuzhiyun */
hda_tegra_dev_free(struct snd_device * device)216*4882a593Smuzhiyun static int hda_tegra_dev_free(struct snd_device *device)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun struct azx *chip = device->device_data;
219*4882a593Smuzhiyun struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun cancel_work_sync(&hda->probe_work);
222*4882a593Smuzhiyun if (azx_bus(chip)->chip_init) {
223*4882a593Smuzhiyun azx_stop_all_streams(chip);
224*4882a593Smuzhiyun azx_stop_chip(chip);
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun azx_free_stream_pages(chip);
228*4882a593Smuzhiyun azx_free_streams(chip);
229*4882a593Smuzhiyun snd_hdac_bus_exit(azx_bus(chip));
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return 0;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
hda_tegra_init_chip(struct azx * chip,struct platform_device * pdev)234*4882a593Smuzhiyun static int hda_tegra_init_chip(struct azx *chip, struct platform_device *pdev)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
237*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
238*4882a593Smuzhiyun struct device *dev = hda->dev;
239*4882a593Smuzhiyun struct resource *res;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
242*4882a593Smuzhiyun hda->regs = devm_ioremap_resource(dev, res);
243*4882a593Smuzhiyun if (IS_ERR(hda->regs))
244*4882a593Smuzhiyun return PTR_ERR(hda->regs);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun bus->remap_addr = hda->regs + HDA_BAR0;
247*4882a593Smuzhiyun bus->addr = res->start + HDA_BAR0;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun hda_tegra_init(hda);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
hda_tegra_first_init(struct azx * chip,struct platform_device * pdev)254*4882a593Smuzhiyun static int hda_tegra_first_init(struct azx *chip, struct platform_device *pdev)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct hda_tegra *hda = container_of(chip, struct hda_tegra, chip);
257*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
258*4882a593Smuzhiyun struct snd_card *card = chip->card;
259*4882a593Smuzhiyun int err;
260*4882a593Smuzhiyun unsigned short gcap;
261*4882a593Smuzhiyun int irq_id = platform_get_irq(pdev, 0);
262*4882a593Smuzhiyun const char *sname, *drv_name = "tegra-hda";
263*4882a593Smuzhiyun struct device_node *np = pdev->dev.of_node;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (irq_id < 0)
266*4882a593Smuzhiyun return irq_id;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun err = hda_tegra_init_chip(chip, pdev);
269*4882a593Smuzhiyun if (err)
270*4882a593Smuzhiyun return err;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun err = devm_request_irq(chip->card->dev, irq_id, azx_interrupt,
273*4882a593Smuzhiyun IRQF_SHARED, KBUILD_MODNAME, chip);
274*4882a593Smuzhiyun if (err) {
275*4882a593Smuzhiyun dev_err(chip->card->dev,
276*4882a593Smuzhiyun "unable to request IRQ %d, disabling device\n",
277*4882a593Smuzhiyun irq_id);
278*4882a593Smuzhiyun return err;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun bus->irq = irq_id;
281*4882a593Smuzhiyun bus->dma_stop_delay = 100;
282*4882a593Smuzhiyun card->sync_irq = bus->irq;
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun * Tegra194 has 4 SDO lines and the STRIPE can be used to
286*4882a593Smuzhiyun * indicate how many of the SDO lines the stream should be
287*4882a593Smuzhiyun * striped. But GCAP register does not reflect the true
288*4882a593Smuzhiyun * capability of HW. Below workaround helps to fix this.
289*4882a593Smuzhiyun *
290*4882a593Smuzhiyun * GCAP_NSDO is bits 19:18 in T_AZA_DBG_CFG_2,
291*4882a593Smuzhiyun * 0 for 1 SDO, 1 for 2 SDO, 2 for 4 SDO lines.
292*4882a593Smuzhiyun */
293*4882a593Smuzhiyun if (of_device_is_compatible(np, "nvidia,tegra194-hda")) {
294*4882a593Smuzhiyun u32 val;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun dev_info(card->dev, "Override SDO lines to %u\n",
297*4882a593Smuzhiyun TEGRA194_NUM_SDO_LINES);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun val = readl(hda->regs + FPCI_DBG_CFG_2) & ~FPCI_GCAP_NSDO_MASK;
300*4882a593Smuzhiyun val |= (TEGRA194_NUM_SDO_LINES >> 1) << FPCI_GCAP_NSDO_SHIFT;
301*4882a593Smuzhiyun writel(val, hda->regs + FPCI_DBG_CFG_2);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun gcap = azx_readw(chip, GCAP);
305*4882a593Smuzhiyun dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun chip->align_buffer_size = 1;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* read number of streams from GCAP register instead of using
310*4882a593Smuzhiyun * hardcoded value
311*4882a593Smuzhiyun */
312*4882a593Smuzhiyun chip->capture_streams = (gcap >> 8) & 0x0f;
313*4882a593Smuzhiyun chip->playback_streams = (gcap >> 12) & 0x0f;
314*4882a593Smuzhiyun if (!chip->playback_streams && !chip->capture_streams) {
315*4882a593Smuzhiyun /* gcap didn't give any info, switching to old method */
316*4882a593Smuzhiyun chip->playback_streams = NUM_PLAYBACK_SD;
317*4882a593Smuzhiyun chip->capture_streams = NUM_CAPTURE_SD;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun chip->capture_index_offset = 0;
320*4882a593Smuzhiyun chip->playback_index_offset = chip->capture_streams;
321*4882a593Smuzhiyun chip->num_streams = chip->playback_streams + chip->capture_streams;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* initialize streams */
324*4882a593Smuzhiyun err = azx_init_streams(chip);
325*4882a593Smuzhiyun if (err < 0) {
326*4882a593Smuzhiyun dev_err(card->dev, "failed to initialize streams: %d\n", err);
327*4882a593Smuzhiyun return err;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun err = azx_alloc_stream_pages(chip);
331*4882a593Smuzhiyun if (err < 0) {
332*4882a593Smuzhiyun dev_err(card->dev, "failed to allocate stream pages: %d\n",
333*4882a593Smuzhiyun err);
334*4882a593Smuzhiyun return err;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* initialize chip */
338*4882a593Smuzhiyun azx_init_chip(chip, 1);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun * Playback (for 44.1K/48K, 2-channel, 16-bps) fails with
342*4882a593Smuzhiyun * 4 SDO lines due to legacy design limitation. Following
343*4882a593Smuzhiyun * is, from HD Audio Specification (Revision 1.0a), used to
344*4882a593Smuzhiyun * control striping of the stream across multiple SDO lines
345*4882a593Smuzhiyun * for sample rates <= 48K.
346*4882a593Smuzhiyun *
347*4882a593Smuzhiyun * { ((num_channels * bits_per_sample) / number of SDOs) >= 8 }
348*4882a593Smuzhiyun *
349*4882a593Smuzhiyun * Due to legacy design issue it is recommended that above
350*4882a593Smuzhiyun * ratio must be greater than 8. Since number of SDO lines is
351*4882a593Smuzhiyun * in powers of 2, next available ratio is 16 which can be
352*4882a593Smuzhiyun * used as a limiting factor here.
353*4882a593Smuzhiyun */
354*4882a593Smuzhiyun if (of_device_is_compatible(np, "nvidia,tegra30-hda"))
355*4882a593Smuzhiyun chip->bus.core.sdo_limit = 16;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* codec detection */
358*4882a593Smuzhiyun if (!bus->codec_mask) {
359*4882a593Smuzhiyun dev_err(card->dev, "no codecs found!\n");
360*4882a593Smuzhiyun return -ENODEV;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* driver name */
364*4882a593Smuzhiyun strncpy(card->driver, drv_name, sizeof(card->driver));
365*4882a593Smuzhiyun /* shortname for card */
366*4882a593Smuzhiyun sname = of_get_property(np, "nvidia,model", NULL);
367*4882a593Smuzhiyun if (!sname)
368*4882a593Smuzhiyun sname = drv_name;
369*4882a593Smuzhiyun if (strlen(sname) > sizeof(card->shortname))
370*4882a593Smuzhiyun dev_info(card->dev, "truncating shortname for card\n");
371*4882a593Smuzhiyun strncpy(card->shortname, sname, sizeof(card->shortname));
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* longname for card */
374*4882a593Smuzhiyun snprintf(card->longname, sizeof(card->longname),
375*4882a593Smuzhiyun "%s at 0x%lx irq %i",
376*4882a593Smuzhiyun card->shortname, bus->addr, bus->irq);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * constructor
383*4882a593Smuzhiyun */
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun static void hda_tegra_probe_work(struct work_struct *work);
386*4882a593Smuzhiyun
hda_tegra_create(struct snd_card * card,unsigned int driver_caps,struct hda_tegra * hda)387*4882a593Smuzhiyun static int hda_tegra_create(struct snd_card *card,
388*4882a593Smuzhiyun unsigned int driver_caps,
389*4882a593Smuzhiyun struct hda_tegra *hda)
390*4882a593Smuzhiyun {
391*4882a593Smuzhiyun static const struct snd_device_ops ops = {
392*4882a593Smuzhiyun .dev_disconnect = hda_tegra_dev_disconnect,
393*4882a593Smuzhiyun .dev_free = hda_tegra_dev_free,
394*4882a593Smuzhiyun };
395*4882a593Smuzhiyun struct azx *chip;
396*4882a593Smuzhiyun int err;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun chip = &hda->chip;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun mutex_init(&chip->open_mutex);
401*4882a593Smuzhiyun chip->card = card;
402*4882a593Smuzhiyun chip->ops = &hda_tegra_ops;
403*4882a593Smuzhiyun chip->driver_caps = driver_caps;
404*4882a593Smuzhiyun chip->driver_type = driver_caps & 0xff;
405*4882a593Smuzhiyun chip->dev_index = 0;
406*4882a593Smuzhiyun INIT_LIST_HEAD(&chip->pcm_list);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun chip->codec_probe_mask = -1;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun chip->single_cmd = false;
411*4882a593Smuzhiyun chip->snoop = true;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun INIT_WORK(&hda->probe_work, hda_tegra_probe_work);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun err = azx_bus_init(chip, NULL);
416*4882a593Smuzhiyun if (err < 0)
417*4882a593Smuzhiyun return err;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun chip->bus.core.sync_write = 0;
420*4882a593Smuzhiyun chip->bus.core.needs_damn_long_delay = 1;
421*4882a593Smuzhiyun chip->bus.core.aligned_mmio = 1;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
424*4882a593Smuzhiyun if (err < 0) {
425*4882a593Smuzhiyun dev_err(card->dev, "Error creating device\n");
426*4882a593Smuzhiyun return err;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun return 0;
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun static const struct of_device_id hda_tegra_match[] = {
433*4882a593Smuzhiyun { .compatible = "nvidia,tegra30-hda" },
434*4882a593Smuzhiyun { .compatible = "nvidia,tegra194-hda" },
435*4882a593Smuzhiyun {},
436*4882a593Smuzhiyun };
437*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, hda_tegra_match);
438*4882a593Smuzhiyun
hda_tegra_probe(struct platform_device * pdev)439*4882a593Smuzhiyun static int hda_tegra_probe(struct platform_device *pdev)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun const unsigned int driver_flags = AZX_DCAPS_CORBRP_SELF_CLEAR |
442*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME |
443*4882a593Smuzhiyun AZX_DCAPS_4K_BDLE_BOUNDARY;
444*4882a593Smuzhiyun struct snd_card *card;
445*4882a593Smuzhiyun struct azx *chip;
446*4882a593Smuzhiyun struct hda_tegra *hda;
447*4882a593Smuzhiyun int err;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun hda = devm_kzalloc(&pdev->dev, sizeof(*hda), GFP_KERNEL);
450*4882a593Smuzhiyun if (!hda)
451*4882a593Smuzhiyun return -ENOMEM;
452*4882a593Smuzhiyun hda->dev = &pdev->dev;
453*4882a593Smuzhiyun chip = &hda->chip;
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun err = snd_card_new(&pdev->dev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1,
456*4882a593Smuzhiyun THIS_MODULE, 0, &card);
457*4882a593Smuzhiyun if (err < 0) {
458*4882a593Smuzhiyun dev_err(&pdev->dev, "Error creating card!\n");
459*4882a593Smuzhiyun return err;
460*4882a593Smuzhiyun }
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun hda->reset = devm_reset_control_array_get_exclusive(&pdev->dev);
463*4882a593Smuzhiyun if (IS_ERR(hda->reset)) {
464*4882a593Smuzhiyun err = PTR_ERR(hda->reset);
465*4882a593Smuzhiyun goto out_free;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun hda->clocks[hda->nclocks++].id = "hda";
469*4882a593Smuzhiyun hda->clocks[hda->nclocks++].id = "hda2hdmi";
470*4882a593Smuzhiyun hda->clocks[hda->nclocks++].id = "hda2codec_2x";
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun err = devm_clk_bulk_get(&pdev->dev, hda->nclocks, hda->clocks);
473*4882a593Smuzhiyun if (err < 0)
474*4882a593Smuzhiyun goto out_free;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun err = hda_tegra_create(card, driver_flags, hda);
477*4882a593Smuzhiyun if (err < 0)
478*4882a593Smuzhiyun goto out_free;
479*4882a593Smuzhiyun card->private_data = chip;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun dev_set_drvdata(&pdev->dev, card);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun pm_runtime_enable(hda->dev);
484*4882a593Smuzhiyun if (!azx_has_pm_runtime(chip))
485*4882a593Smuzhiyun pm_runtime_forbid(hda->dev);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun schedule_work(&hda->probe_work);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun return 0;
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun out_free:
492*4882a593Smuzhiyun snd_card_free(card);
493*4882a593Smuzhiyun return err;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
hda_tegra_probe_work(struct work_struct * work)496*4882a593Smuzhiyun static void hda_tegra_probe_work(struct work_struct *work)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct hda_tegra *hda = container_of(work, struct hda_tegra, probe_work);
499*4882a593Smuzhiyun struct azx *chip = &hda->chip;
500*4882a593Smuzhiyun struct platform_device *pdev = to_platform_device(hda->dev);
501*4882a593Smuzhiyun int err;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun pm_runtime_get_sync(hda->dev);
504*4882a593Smuzhiyun err = hda_tegra_first_init(chip, pdev);
505*4882a593Smuzhiyun if (err < 0)
506*4882a593Smuzhiyun goto out_free;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /* create codec instances */
509*4882a593Smuzhiyun err = azx_probe_codecs(chip, 8);
510*4882a593Smuzhiyun if (err < 0)
511*4882a593Smuzhiyun goto out_free;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun err = azx_codec_configure(chip);
514*4882a593Smuzhiyun if (err < 0)
515*4882a593Smuzhiyun goto out_free;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun err = snd_card_register(chip->card);
518*4882a593Smuzhiyun if (err < 0)
519*4882a593Smuzhiyun goto out_free;
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun chip->running = 1;
522*4882a593Smuzhiyun snd_hda_set_power_save(&chip->bus, power_save * 1000);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun out_free:
525*4882a593Smuzhiyun pm_runtime_put(hda->dev);
526*4882a593Smuzhiyun return; /* no error return from async probe */
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
hda_tegra_remove(struct platform_device * pdev)529*4882a593Smuzhiyun static int hda_tegra_remove(struct platform_device *pdev)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun int ret;
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun ret = snd_card_free(dev_get_drvdata(&pdev->dev));
534*4882a593Smuzhiyun pm_runtime_disable(&pdev->dev);
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun return ret;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
hda_tegra_shutdown(struct platform_device * pdev)539*4882a593Smuzhiyun static void hda_tegra_shutdown(struct platform_device *pdev)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(&pdev->dev);
542*4882a593Smuzhiyun struct azx *chip;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (!card)
545*4882a593Smuzhiyun return;
546*4882a593Smuzhiyun chip = card->private_data;
547*4882a593Smuzhiyun if (chip && chip->running)
548*4882a593Smuzhiyun azx_stop_chip(chip);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun static struct platform_driver tegra_platform_hda = {
552*4882a593Smuzhiyun .driver = {
553*4882a593Smuzhiyun .name = "tegra-hda",
554*4882a593Smuzhiyun .pm = &hda_tegra_pm,
555*4882a593Smuzhiyun .of_match_table = hda_tegra_match,
556*4882a593Smuzhiyun },
557*4882a593Smuzhiyun .probe = hda_tegra_probe,
558*4882a593Smuzhiyun .remove = hda_tegra_remove,
559*4882a593Smuzhiyun .shutdown = hda_tegra_shutdown,
560*4882a593Smuzhiyun };
561*4882a593Smuzhiyun module_platform_driver(tegra_platform_hda);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun MODULE_DESCRIPTION("Tegra HDA bus driver");
564*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
565