1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * hda_intel.c - Implementation of primary alsa driver code base
5*4882a593Smuzhiyun * for Intel HD Audio.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright(c) 2004 Intel Corporation. All rights reserved.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
10*4882a593Smuzhiyun * PeiSen Hou <pshou@realtek.com.tw>
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * CONTACTS:
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * Matt Jared matt.jared@intel.com
15*4882a593Smuzhiyun * Andy Kopp andy.kopp@intel.com
16*4882a593Smuzhiyun * Dan Kogan dan.d.kogan@intel.com
17*4882a593Smuzhiyun *
18*4882a593Smuzhiyun * CHANGES:
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
21*4882a593Smuzhiyun */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/kernel.h>
26*4882a593Smuzhiyun #include <linux/module.h>
27*4882a593Smuzhiyun #include <linux/dma-mapping.h>
28*4882a593Smuzhiyun #include <linux/moduleparam.h>
29*4882a593Smuzhiyun #include <linux/init.h>
30*4882a593Smuzhiyun #include <linux/slab.h>
31*4882a593Smuzhiyun #include <linux/pci.h>
32*4882a593Smuzhiyun #include <linux/mutex.h>
33*4882a593Smuzhiyun #include <linux/io.h>
34*4882a593Smuzhiyun #include <linux/pm_runtime.h>
35*4882a593Smuzhiyun #include <linux/clocksource.h>
36*4882a593Smuzhiyun #include <linux/time.h>
37*4882a593Smuzhiyun #include <linux/completion.h>
38*4882a593Smuzhiyun #include <linux/acpi.h>
39*4882a593Smuzhiyun #include <linux/pgtable.h>
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #ifdef CONFIG_X86
42*4882a593Smuzhiyun /* for snoop control */
43*4882a593Smuzhiyun #include <asm/set_memory.h>
44*4882a593Smuzhiyun #include <asm/cpufeature.h>
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun #include <sound/core.h>
47*4882a593Smuzhiyun #include <sound/initval.h>
48*4882a593Smuzhiyun #include <sound/hdaudio.h>
49*4882a593Smuzhiyun #include <sound/hda_i915.h>
50*4882a593Smuzhiyun #include <sound/intel-dsp-config.h>
51*4882a593Smuzhiyun #include <linux/vgaarb.h>
52*4882a593Smuzhiyun #include <linux/vga_switcheroo.h>
53*4882a593Smuzhiyun #include <linux/firmware.h>
54*4882a593Smuzhiyun #include <sound/hda_codec.h>
55*4882a593Smuzhiyun #include "hda_controller.h"
56*4882a593Smuzhiyun #include "hda_intel.h"
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define CREATE_TRACE_POINTS
59*4882a593Smuzhiyun #include "hda_intel_trace.h"
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* position fix mode */
62*4882a593Smuzhiyun enum {
63*4882a593Smuzhiyun POS_FIX_AUTO,
64*4882a593Smuzhiyun POS_FIX_LPIB,
65*4882a593Smuzhiyun POS_FIX_POSBUF,
66*4882a593Smuzhiyun POS_FIX_VIACOMBO,
67*4882a593Smuzhiyun POS_FIX_COMBO,
68*4882a593Smuzhiyun POS_FIX_SKL,
69*4882a593Smuzhiyun POS_FIX_FIFO,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* Defines for ATI HD Audio support in SB450 south bridge */
73*4882a593Smuzhiyun #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
74*4882a593Smuzhiyun #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Defines for Nvidia HDA support */
77*4882a593Smuzhiyun #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
78*4882a593Smuzhiyun #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
79*4882a593Smuzhiyun #define NVIDIA_HDA_ISTRM_COH 0x4d
80*4882a593Smuzhiyun #define NVIDIA_HDA_OSTRM_COH 0x4c
81*4882a593Smuzhiyun #define NVIDIA_HDA_ENABLE_COHBIT 0x01
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Defines for Intel SCH HDA snoop control */
84*4882a593Smuzhiyun #define INTEL_HDA_CGCTL 0x48
85*4882a593Smuzhiyun #define INTEL_HDA_CGCTL_MISCBDCGE (0x1 << 6)
86*4882a593Smuzhiyun #define INTEL_SCH_HDA_DEVC 0x78
87*4882a593Smuzhiyun #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Define VIA HD Audio Device ID*/
90*4882a593Smuzhiyun #define VIA_HDAC_DEVICE_ID 0x3288
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* max number of SDs */
93*4882a593Smuzhiyun /* ICH, ATI and VIA have 4 playback and 4 capture */
94*4882a593Smuzhiyun #define ICH6_NUM_CAPTURE 4
95*4882a593Smuzhiyun #define ICH6_NUM_PLAYBACK 4
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* ULI has 6 playback and 5 capture */
98*4882a593Smuzhiyun #define ULI_NUM_CAPTURE 5
99*4882a593Smuzhiyun #define ULI_NUM_PLAYBACK 6
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* ATI HDMI may have up to 8 playbacks and 0 capture */
102*4882a593Smuzhiyun #define ATIHDMI_NUM_CAPTURE 0
103*4882a593Smuzhiyun #define ATIHDMI_NUM_PLAYBACK 8
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* TERA has 4 playback and 3 capture */
106*4882a593Smuzhiyun #define TERA_NUM_CAPTURE 3
107*4882a593Smuzhiyun #define TERA_NUM_PLAYBACK 4
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
111*4882a593Smuzhiyun static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
112*4882a593Smuzhiyun static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
113*4882a593Smuzhiyun static char *model[SNDRV_CARDS];
114*4882a593Smuzhiyun static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
115*4882a593Smuzhiyun static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
116*4882a593Smuzhiyun static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
117*4882a593Smuzhiyun static int probe_only[SNDRV_CARDS];
118*4882a593Smuzhiyun static int jackpoll_ms[SNDRV_CARDS];
119*4882a593Smuzhiyun static int single_cmd = -1;
120*4882a593Smuzhiyun static int enable_msi = -1;
121*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_PATCH_LOADER
122*4882a593Smuzhiyun static char *patch[SNDRV_CARDS];
123*4882a593Smuzhiyun #endif
124*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_INPUT_BEEP
125*4882a593Smuzhiyun static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
126*4882a593Smuzhiyun CONFIG_SND_HDA_INPUT_BEEP_MODE};
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun static bool dmic_detect = 1;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun module_param_array(index, int, NULL, 0444);
131*4882a593Smuzhiyun MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
132*4882a593Smuzhiyun module_param_array(id, charp, NULL, 0444);
133*4882a593Smuzhiyun MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
134*4882a593Smuzhiyun module_param_array(enable, bool, NULL, 0444);
135*4882a593Smuzhiyun MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
136*4882a593Smuzhiyun module_param_array(model, charp, NULL, 0444);
137*4882a593Smuzhiyun MODULE_PARM_DESC(model, "Use the given board model.");
138*4882a593Smuzhiyun module_param_array(position_fix, int, NULL, 0444);
139*4882a593Smuzhiyun MODULE_PARM_DESC(position_fix, "DMA pointer read method."
140*4882a593Smuzhiyun "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO, 5 = SKL+, 6 = FIFO).");
141*4882a593Smuzhiyun module_param_array(bdl_pos_adj, int, NULL, 0644);
142*4882a593Smuzhiyun MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
143*4882a593Smuzhiyun module_param_array(probe_mask, int, NULL, 0444);
144*4882a593Smuzhiyun MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
145*4882a593Smuzhiyun module_param_array(probe_only, int, NULL, 0444);
146*4882a593Smuzhiyun MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
147*4882a593Smuzhiyun module_param_array(jackpoll_ms, int, NULL, 0444);
148*4882a593Smuzhiyun MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
149*4882a593Smuzhiyun module_param(single_cmd, bint, 0444);
150*4882a593Smuzhiyun MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
151*4882a593Smuzhiyun "(for debugging only).");
152*4882a593Smuzhiyun module_param(enable_msi, bint, 0444);
153*4882a593Smuzhiyun MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
154*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_PATCH_LOADER
155*4882a593Smuzhiyun module_param_array(patch, charp, NULL, 0444);
156*4882a593Smuzhiyun MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_INPUT_BEEP
159*4882a593Smuzhiyun module_param_array(beep_mode, bool, NULL, 0444);
160*4882a593Smuzhiyun MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
161*4882a593Smuzhiyun "(0=off, 1=on) (default=1).");
162*4882a593Smuzhiyun #endif
163*4882a593Smuzhiyun module_param(dmic_detect, bool, 0444);
164*4882a593Smuzhiyun MODULE_PARM_DESC(dmic_detect, "Allow DSP driver selection (bypass this driver) "
165*4882a593Smuzhiyun "(0=off, 1=on) (default=1); "
166*4882a593Smuzhiyun "deprecated, use snd-intel-dspcfg.dsp_driver option instead");
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun #ifdef CONFIG_PM
169*4882a593Smuzhiyun static int param_set_xint(const char *val, const struct kernel_param *kp);
170*4882a593Smuzhiyun static const struct kernel_param_ops param_ops_xint = {
171*4882a593Smuzhiyun .set = param_set_xint,
172*4882a593Smuzhiyun .get = param_get_int,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun #define param_check_xint param_check_int
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
177*4882a593Smuzhiyun module_param(power_save, xint, 0644);
178*4882a593Smuzhiyun MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
179*4882a593Smuzhiyun "(in second, 0 = disable).");
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static bool pm_blacklist = true;
182*4882a593Smuzhiyun module_param(pm_blacklist, bool, 0644);
183*4882a593Smuzhiyun MODULE_PARM_DESC(pm_blacklist, "Enable power-management denylist");
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* reset the HD-audio controller in power save mode.
186*4882a593Smuzhiyun * this may give more power-saving, but will take longer time to
187*4882a593Smuzhiyun * wake up.
188*4882a593Smuzhiyun */
189*4882a593Smuzhiyun static bool power_save_controller = 1;
190*4882a593Smuzhiyun module_param(power_save_controller, bool, 0644);
191*4882a593Smuzhiyun MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
192*4882a593Smuzhiyun #else
193*4882a593Smuzhiyun #define power_save 0
194*4882a593Smuzhiyun #endif /* CONFIG_PM */
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static int align_buffer_size = -1;
197*4882a593Smuzhiyun module_param(align_buffer_size, bint, 0644);
198*4882a593Smuzhiyun MODULE_PARM_DESC(align_buffer_size,
199*4882a593Smuzhiyun "Force buffer and period sizes to be multiple of 128 bytes.");
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun #ifdef CONFIG_X86
202*4882a593Smuzhiyun static int hda_snoop = -1;
203*4882a593Smuzhiyun module_param_named(snoop, hda_snoop, bint, 0444);
204*4882a593Smuzhiyun MODULE_PARM_DESC(snoop, "Enable/disable snooping");
205*4882a593Smuzhiyun #else
206*4882a593Smuzhiyun #define hda_snoop true
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun MODULE_LICENSE("GPL");
211*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
212*4882a593Smuzhiyun "{Intel, ICH6M},"
213*4882a593Smuzhiyun "{Intel, ICH7},"
214*4882a593Smuzhiyun "{Intel, ESB2},"
215*4882a593Smuzhiyun "{Intel, ICH8},"
216*4882a593Smuzhiyun "{Intel, ICH9},"
217*4882a593Smuzhiyun "{Intel, ICH10},"
218*4882a593Smuzhiyun "{Intel, PCH},"
219*4882a593Smuzhiyun "{Intel, CPT},"
220*4882a593Smuzhiyun "{Intel, PPT},"
221*4882a593Smuzhiyun "{Intel, LPT},"
222*4882a593Smuzhiyun "{Intel, LPT_LP},"
223*4882a593Smuzhiyun "{Intel, WPT_LP},"
224*4882a593Smuzhiyun "{Intel, SPT},"
225*4882a593Smuzhiyun "{Intel, SPT_LP},"
226*4882a593Smuzhiyun "{Intel, HPT},"
227*4882a593Smuzhiyun "{Intel, PBG},"
228*4882a593Smuzhiyun "{Intel, SCH},"
229*4882a593Smuzhiyun "{ATI, SB450},"
230*4882a593Smuzhiyun "{ATI, SB600},"
231*4882a593Smuzhiyun "{ATI, RS600},"
232*4882a593Smuzhiyun "{ATI, RS690},"
233*4882a593Smuzhiyun "{ATI, RS780},"
234*4882a593Smuzhiyun "{ATI, R600},"
235*4882a593Smuzhiyun "{ATI, RV630},"
236*4882a593Smuzhiyun "{ATI, RV610},"
237*4882a593Smuzhiyun "{ATI, RV670},"
238*4882a593Smuzhiyun "{ATI, RV635},"
239*4882a593Smuzhiyun "{ATI, RV620},"
240*4882a593Smuzhiyun "{ATI, RV770},"
241*4882a593Smuzhiyun "{VIA, VT8251},"
242*4882a593Smuzhiyun "{VIA, VT8237A},"
243*4882a593Smuzhiyun "{SiS, SIS966},"
244*4882a593Smuzhiyun "{ULI, M5461}}");
245*4882a593Smuzhiyun MODULE_DESCRIPTION("Intel HDA driver");
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun #if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
248*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_SND_HDA_CODEC_HDMI)
249*4882a593Smuzhiyun #define SUPPORT_VGA_SWITCHEROO
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun #endif
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /*
255*4882a593Smuzhiyun */
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* driver types */
258*4882a593Smuzhiyun enum {
259*4882a593Smuzhiyun AZX_DRIVER_ICH,
260*4882a593Smuzhiyun AZX_DRIVER_PCH,
261*4882a593Smuzhiyun AZX_DRIVER_SCH,
262*4882a593Smuzhiyun AZX_DRIVER_SKL,
263*4882a593Smuzhiyun AZX_DRIVER_HDMI,
264*4882a593Smuzhiyun AZX_DRIVER_ATI,
265*4882a593Smuzhiyun AZX_DRIVER_ATIHDMI,
266*4882a593Smuzhiyun AZX_DRIVER_ATIHDMI_NS,
267*4882a593Smuzhiyun AZX_DRIVER_VIA,
268*4882a593Smuzhiyun AZX_DRIVER_SIS,
269*4882a593Smuzhiyun AZX_DRIVER_ULI,
270*4882a593Smuzhiyun AZX_DRIVER_NVIDIA,
271*4882a593Smuzhiyun AZX_DRIVER_TERA,
272*4882a593Smuzhiyun AZX_DRIVER_CTX,
273*4882a593Smuzhiyun AZX_DRIVER_CTHDA,
274*4882a593Smuzhiyun AZX_DRIVER_CMEDIA,
275*4882a593Smuzhiyun AZX_DRIVER_ZHAOXIN,
276*4882a593Smuzhiyun AZX_DRIVER_GENERIC,
277*4882a593Smuzhiyun AZX_NUM_DRIVERS, /* keep this as last entry */
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun #define azx_get_snoop_type(chip) \
281*4882a593Smuzhiyun (((chip)->driver_caps & AZX_DCAPS_SNOOP_MASK) >> 10)
282*4882a593Smuzhiyun #define AZX_DCAPS_SNOOP_TYPE(type) ((AZX_SNOOP_TYPE_ ## type) << 10)
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* quirks for old Intel chipsets */
285*4882a593Smuzhiyun #define AZX_DCAPS_INTEL_ICH \
286*4882a593Smuzhiyun (AZX_DCAPS_OLD_SSYNC | AZX_DCAPS_NO_ALIGN_BUFSIZE)
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* quirks for Intel PCH */
289*4882a593Smuzhiyun #define AZX_DCAPS_INTEL_PCH_BASE \
290*4882a593Smuzhiyun (AZX_DCAPS_NO_ALIGN_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY |\
291*4882a593Smuzhiyun AZX_DCAPS_SNOOP_TYPE(SCH))
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* PCH up to IVB; no runtime PM; bind with i915 gfx */
294*4882a593Smuzhiyun #define AZX_DCAPS_INTEL_PCH_NOPM \
295*4882a593Smuzhiyun (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* PCH for HSW/BDW; with runtime PM */
298*4882a593Smuzhiyun /* no i915 binding for this as HSW/BDW has another controller for HDMI */
299*4882a593Smuzhiyun #define AZX_DCAPS_INTEL_PCH \
300*4882a593Smuzhiyun (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME)
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* HSW HDMI */
303*4882a593Smuzhiyun #define AZX_DCAPS_INTEL_HASWELL \
304*4882a593Smuzhiyun (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_COUNT_LPIB_DELAY |\
305*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
306*4882a593Smuzhiyun AZX_DCAPS_SNOOP_TYPE(SCH))
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* Broadwell HDMI can't use position buffer reliably, force to use LPIB */
309*4882a593Smuzhiyun #define AZX_DCAPS_INTEL_BROADWELL \
310*4882a593Smuzhiyun (/*AZX_DCAPS_ALIGN_BUFSIZE |*/ AZX_DCAPS_POSFIX_LPIB |\
311*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME | AZX_DCAPS_I915_COMPONENT |\
312*4882a593Smuzhiyun AZX_DCAPS_SNOOP_TYPE(SCH))
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun #define AZX_DCAPS_INTEL_BAYTRAIL \
315*4882a593Smuzhiyun (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_I915_COMPONENT)
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun #define AZX_DCAPS_INTEL_BRASWELL \
318*4882a593Smuzhiyun (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
319*4882a593Smuzhiyun AZX_DCAPS_I915_COMPONENT)
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun #define AZX_DCAPS_INTEL_SKYLAKE \
322*4882a593Smuzhiyun (AZX_DCAPS_INTEL_PCH_BASE | AZX_DCAPS_PM_RUNTIME |\
323*4882a593Smuzhiyun AZX_DCAPS_SEPARATE_STREAM_TAG | AZX_DCAPS_I915_COMPONENT)
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun #define AZX_DCAPS_INTEL_BROXTON AZX_DCAPS_INTEL_SKYLAKE
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* quirks for ATI SB / AMD Hudson */
328*4882a593Smuzhiyun #define AZX_DCAPS_PRESET_ATI_SB \
329*4882a593Smuzhiyun (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_POSFIX_LPIB |\
330*4882a593Smuzhiyun AZX_DCAPS_SNOOP_TYPE(ATI))
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* quirks for ATI/AMD HDMI */
333*4882a593Smuzhiyun #define AZX_DCAPS_PRESET_ATI_HDMI \
334*4882a593Smuzhiyun (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_POSFIX_LPIB|\
335*4882a593Smuzhiyun AZX_DCAPS_NO_MSI64)
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* quirks for ATI HDMI with snoop off */
338*4882a593Smuzhiyun #define AZX_DCAPS_PRESET_ATI_HDMI_NS \
339*4882a593Smuzhiyun (AZX_DCAPS_PRESET_ATI_HDMI | AZX_DCAPS_SNOOP_OFF)
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* quirks for AMD SB */
342*4882a593Smuzhiyun #define AZX_DCAPS_PRESET_AMD_SB \
343*4882a593Smuzhiyun (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_AMD_WORKAROUND |\
344*4882a593Smuzhiyun AZX_DCAPS_SNOOP_TYPE(ATI) | AZX_DCAPS_PM_RUNTIME |\
345*4882a593Smuzhiyun AZX_DCAPS_RETRY_PROBE)
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* quirks for Nvidia */
348*4882a593Smuzhiyun #define AZX_DCAPS_PRESET_NVIDIA \
349*4882a593Smuzhiyun (AZX_DCAPS_NO_MSI | AZX_DCAPS_CORBRP_SELF_CLEAR |\
350*4882a593Smuzhiyun AZX_DCAPS_SNOOP_TYPE(NVIDIA))
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun #define AZX_DCAPS_PRESET_CTHDA \
353*4882a593Smuzhiyun (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB |\
354*4882a593Smuzhiyun AZX_DCAPS_NO_64BIT |\
355*4882a593Smuzhiyun AZX_DCAPS_4K_BDLE_BOUNDARY | AZX_DCAPS_SNOOP_OFF)
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /*
358*4882a593Smuzhiyun * vga_switcheroo support
359*4882a593Smuzhiyun */
360*4882a593Smuzhiyun #ifdef SUPPORT_VGA_SWITCHEROO
361*4882a593Smuzhiyun #define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
362*4882a593Smuzhiyun #define needs_eld_notify_link(chip) ((chip)->bus.keep_power)
363*4882a593Smuzhiyun #else
364*4882a593Smuzhiyun #define use_vga_switcheroo(chip) 0
365*4882a593Smuzhiyun #define needs_eld_notify_link(chip) false
366*4882a593Smuzhiyun #endif
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun #define CONTROLLER_IN_GPU(pci) (((pci)->device == 0x0a0c) || \
369*4882a593Smuzhiyun ((pci)->device == 0x0c0c) || \
370*4882a593Smuzhiyun ((pci)->device == 0x0d0c) || \
371*4882a593Smuzhiyun ((pci)->device == 0x160c) || \
372*4882a593Smuzhiyun ((pci)->device == 0x490d) || \
373*4882a593Smuzhiyun ((pci)->device == 0x4f90) || \
374*4882a593Smuzhiyun ((pci)->device == 0x4f91) || \
375*4882a593Smuzhiyun ((pci)->device == 0x4f92))
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun #define IS_BXT(pci) ((pci)->vendor == 0x8086 && (pci)->device == 0x5a98)
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun static const char * const driver_short_names[] = {
380*4882a593Smuzhiyun [AZX_DRIVER_ICH] = "HDA Intel",
381*4882a593Smuzhiyun [AZX_DRIVER_PCH] = "HDA Intel PCH",
382*4882a593Smuzhiyun [AZX_DRIVER_SCH] = "HDA Intel MID",
383*4882a593Smuzhiyun [AZX_DRIVER_SKL] = "HDA Intel PCH", /* kept old name for compatibility */
384*4882a593Smuzhiyun [AZX_DRIVER_HDMI] = "HDA Intel HDMI",
385*4882a593Smuzhiyun [AZX_DRIVER_ATI] = "HDA ATI SB",
386*4882a593Smuzhiyun [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
387*4882a593Smuzhiyun [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
388*4882a593Smuzhiyun [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
389*4882a593Smuzhiyun [AZX_DRIVER_SIS] = "HDA SIS966",
390*4882a593Smuzhiyun [AZX_DRIVER_ULI] = "HDA ULI M5461",
391*4882a593Smuzhiyun [AZX_DRIVER_NVIDIA] = "HDA NVidia",
392*4882a593Smuzhiyun [AZX_DRIVER_TERA] = "HDA Teradici",
393*4882a593Smuzhiyun [AZX_DRIVER_CTX] = "HDA Creative",
394*4882a593Smuzhiyun [AZX_DRIVER_CTHDA] = "HDA Creative",
395*4882a593Smuzhiyun [AZX_DRIVER_CMEDIA] = "HDA C-Media",
396*4882a593Smuzhiyun [AZX_DRIVER_ZHAOXIN] = "HDA Zhaoxin",
397*4882a593Smuzhiyun [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun static int azx_acquire_irq(struct azx *chip, int do_disconnect);
401*4882a593Smuzhiyun static void set_default_power_save(struct azx *chip);
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /*
404*4882a593Smuzhiyun * initialize the PCI registers
405*4882a593Smuzhiyun */
406*4882a593Smuzhiyun /* update bits in a PCI register byte */
update_pci_byte(struct pci_dev * pci,unsigned int reg,unsigned char mask,unsigned char val)407*4882a593Smuzhiyun static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
408*4882a593Smuzhiyun unsigned char mask, unsigned char val)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun unsigned char data;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun pci_read_config_byte(pci, reg, &data);
413*4882a593Smuzhiyun data &= ~mask;
414*4882a593Smuzhiyun data |= (val & mask);
415*4882a593Smuzhiyun pci_write_config_byte(pci, reg, data);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
azx_init_pci(struct azx * chip)418*4882a593Smuzhiyun static void azx_init_pci(struct azx *chip)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun int snoop_type = azx_get_snoop_type(chip);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
423*4882a593Smuzhiyun * TCSEL == Traffic Class Select Register, which sets PCI express QOS
424*4882a593Smuzhiyun * Ensuring these bits are 0 clears playback static on some HD Audio
425*4882a593Smuzhiyun * codecs.
426*4882a593Smuzhiyun * The PCI register TCSEL is defined in the Intel manuals.
427*4882a593Smuzhiyun */
428*4882a593Smuzhiyun if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
429*4882a593Smuzhiyun dev_dbg(chip->card->dev, "Clearing TCSEL\n");
430*4882a593Smuzhiyun update_pci_byte(chip->pci, AZX_PCIREG_TCSEL, 0x07, 0);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
434*4882a593Smuzhiyun * we need to enable snoop.
435*4882a593Smuzhiyun */
436*4882a593Smuzhiyun if (snoop_type == AZX_SNOOP_TYPE_ATI) {
437*4882a593Smuzhiyun dev_dbg(chip->card->dev, "Setting ATI snoop: %d\n",
438*4882a593Smuzhiyun azx_snoop(chip));
439*4882a593Smuzhiyun update_pci_byte(chip->pci,
440*4882a593Smuzhiyun ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
441*4882a593Smuzhiyun azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /* For NVIDIA HDA, enable snoop */
445*4882a593Smuzhiyun if (snoop_type == AZX_SNOOP_TYPE_NVIDIA) {
446*4882a593Smuzhiyun dev_dbg(chip->card->dev, "Setting Nvidia snoop: %d\n",
447*4882a593Smuzhiyun azx_snoop(chip));
448*4882a593Smuzhiyun update_pci_byte(chip->pci,
449*4882a593Smuzhiyun NVIDIA_HDA_TRANSREG_ADDR,
450*4882a593Smuzhiyun 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
451*4882a593Smuzhiyun update_pci_byte(chip->pci,
452*4882a593Smuzhiyun NVIDIA_HDA_ISTRM_COH,
453*4882a593Smuzhiyun 0x01, NVIDIA_HDA_ENABLE_COHBIT);
454*4882a593Smuzhiyun update_pci_byte(chip->pci,
455*4882a593Smuzhiyun NVIDIA_HDA_OSTRM_COH,
456*4882a593Smuzhiyun 0x01, NVIDIA_HDA_ENABLE_COHBIT);
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* Enable SCH/PCH snoop if needed */
460*4882a593Smuzhiyun if (snoop_type == AZX_SNOOP_TYPE_SCH) {
461*4882a593Smuzhiyun unsigned short snoop;
462*4882a593Smuzhiyun pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
463*4882a593Smuzhiyun if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
464*4882a593Smuzhiyun (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
465*4882a593Smuzhiyun snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
466*4882a593Smuzhiyun if (!azx_snoop(chip))
467*4882a593Smuzhiyun snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
468*4882a593Smuzhiyun pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
469*4882a593Smuzhiyun pci_read_config_word(chip->pci,
470*4882a593Smuzhiyun INTEL_SCH_HDA_DEVC, &snoop);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun dev_dbg(chip->card->dev, "SCH snoop: %s\n",
473*4882a593Smuzhiyun (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) ?
474*4882a593Smuzhiyun "Disabled" : "Enabled");
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /*
479*4882a593Smuzhiyun * In BXT-P A0, HD-Audio DMA requests is later than expected,
480*4882a593Smuzhiyun * and makes an audio stream sensitive to system latencies when
481*4882a593Smuzhiyun * 24/32 bits are playing.
482*4882a593Smuzhiyun * Adjusting threshold of DMA fifo to force the DMA request
483*4882a593Smuzhiyun * sooner to improve latency tolerance at the expense of power.
484*4882a593Smuzhiyun */
bxt_reduce_dma_latency(struct azx * chip)485*4882a593Smuzhiyun static void bxt_reduce_dma_latency(struct azx *chip)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun u32 val;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun val = azx_readl(chip, VS_EM4L);
490*4882a593Smuzhiyun val &= (0x3 << 20);
491*4882a593Smuzhiyun azx_writel(chip, VS_EM4L, val);
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /*
495*4882a593Smuzhiyun * ML_LCAP bits:
496*4882a593Smuzhiyun * bit 0: 6 MHz Supported
497*4882a593Smuzhiyun * bit 1: 12 MHz Supported
498*4882a593Smuzhiyun * bit 2: 24 MHz Supported
499*4882a593Smuzhiyun * bit 3: 48 MHz Supported
500*4882a593Smuzhiyun * bit 4: 96 MHz Supported
501*4882a593Smuzhiyun * bit 5: 192 MHz Supported
502*4882a593Smuzhiyun */
intel_get_lctl_scf(struct azx * chip)503*4882a593Smuzhiyun static int intel_get_lctl_scf(struct azx *chip)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
506*4882a593Smuzhiyun static const int preferred_bits[] = { 2, 3, 1, 4, 5 };
507*4882a593Smuzhiyun u32 val, t;
508*4882a593Smuzhiyun int i;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCAP);
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(preferred_bits); i++) {
513*4882a593Smuzhiyun t = preferred_bits[i];
514*4882a593Smuzhiyun if (val & (1 << t))
515*4882a593Smuzhiyun return t;
516*4882a593Smuzhiyun }
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun dev_warn(chip->card->dev, "set audio clock frequency to 6MHz");
519*4882a593Smuzhiyun return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
intel_ml_lctl_set_power(struct azx * chip,int state)522*4882a593Smuzhiyun static int intel_ml_lctl_set_power(struct azx *chip, int state)
523*4882a593Smuzhiyun {
524*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
525*4882a593Smuzhiyun u32 val;
526*4882a593Smuzhiyun int timeout;
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun /*
529*4882a593Smuzhiyun * the codecs are sharing the first link setting by default
530*4882a593Smuzhiyun * If other links are enabled for stream, they need similar fix
531*4882a593Smuzhiyun */
532*4882a593Smuzhiyun val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
533*4882a593Smuzhiyun val &= ~AZX_MLCTL_SPA;
534*4882a593Smuzhiyun val |= state << AZX_MLCTL_SPA_SHIFT;
535*4882a593Smuzhiyun writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
536*4882a593Smuzhiyun /* wait for CPA */
537*4882a593Smuzhiyun timeout = 50;
538*4882a593Smuzhiyun while (timeout) {
539*4882a593Smuzhiyun if (((readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL)) &
540*4882a593Smuzhiyun AZX_MLCTL_CPA) == (state << AZX_MLCTL_CPA_SHIFT))
541*4882a593Smuzhiyun return 0;
542*4882a593Smuzhiyun timeout--;
543*4882a593Smuzhiyun udelay(10);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun return -1;
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
intel_init_lctl(struct azx * chip)549*4882a593Smuzhiyun static void intel_init_lctl(struct azx *chip)
550*4882a593Smuzhiyun {
551*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
552*4882a593Smuzhiyun u32 val;
553*4882a593Smuzhiyun int ret;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* 0. check lctl register value is correct or not */
556*4882a593Smuzhiyun val = readl(bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
557*4882a593Smuzhiyun /* if SCF is already set, let's use it */
558*4882a593Smuzhiyun if ((val & ML_LCTL_SCF_MASK) != 0)
559*4882a593Smuzhiyun return;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun /*
562*4882a593Smuzhiyun * Before operating on SPA, CPA must match SPA.
563*4882a593Smuzhiyun * Any deviation may result in undefined behavior.
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun if (((val & AZX_MLCTL_SPA) >> AZX_MLCTL_SPA_SHIFT) !=
566*4882a593Smuzhiyun ((val & AZX_MLCTL_CPA) >> AZX_MLCTL_CPA_SHIFT))
567*4882a593Smuzhiyun return;
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* 1. turn link down: set SPA to 0 and wait CPA to 0 */
570*4882a593Smuzhiyun ret = intel_ml_lctl_set_power(chip, 0);
571*4882a593Smuzhiyun udelay(100);
572*4882a593Smuzhiyun if (ret)
573*4882a593Smuzhiyun goto set_spa;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* 2. update SCF to select a properly audio clock*/
576*4882a593Smuzhiyun val &= ~ML_LCTL_SCF_MASK;
577*4882a593Smuzhiyun val |= intel_get_lctl_scf(chip);
578*4882a593Smuzhiyun writel(val, bus->mlcap + AZX_ML_BASE + AZX_REG_ML_LCTL);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun set_spa:
581*4882a593Smuzhiyun /* 4. turn link up: set SPA to 1 and wait CPA to 1 */
582*4882a593Smuzhiyun intel_ml_lctl_set_power(chip, 1);
583*4882a593Smuzhiyun udelay(100);
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun
hda_intel_init_chip(struct azx * chip,bool full_reset)586*4882a593Smuzhiyun static void hda_intel_init_chip(struct azx *chip, bool full_reset)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
589*4882a593Smuzhiyun struct pci_dev *pci = chip->pci;
590*4882a593Smuzhiyun u32 val;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun snd_hdac_set_codec_wakeup(bus, true);
593*4882a593Smuzhiyun if (chip->driver_type == AZX_DRIVER_SKL) {
594*4882a593Smuzhiyun pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
595*4882a593Smuzhiyun val = val & ~INTEL_HDA_CGCTL_MISCBDCGE;
596*4882a593Smuzhiyun pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun azx_init_chip(chip, full_reset);
599*4882a593Smuzhiyun if (chip->driver_type == AZX_DRIVER_SKL) {
600*4882a593Smuzhiyun pci_read_config_dword(pci, INTEL_HDA_CGCTL, &val);
601*4882a593Smuzhiyun val = val | INTEL_HDA_CGCTL_MISCBDCGE;
602*4882a593Smuzhiyun pci_write_config_dword(pci, INTEL_HDA_CGCTL, val);
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun snd_hdac_set_codec_wakeup(bus, false);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* reduce dma latency to avoid noise */
608*4882a593Smuzhiyun if (IS_BXT(pci))
609*4882a593Smuzhiyun bxt_reduce_dma_latency(chip);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun if (bus->mlcap != NULL)
612*4882a593Smuzhiyun intel_init_lctl(chip);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun /* calculate runtime delay from LPIB */
azx_get_delay_from_lpib(struct azx * chip,struct azx_dev * azx_dev,unsigned int pos)616*4882a593Smuzhiyun static int azx_get_delay_from_lpib(struct azx *chip, struct azx_dev *azx_dev,
617*4882a593Smuzhiyun unsigned int pos)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun struct snd_pcm_substream *substream = azx_dev->core.substream;
620*4882a593Smuzhiyun int stream = substream->stream;
621*4882a593Smuzhiyun unsigned int lpib_pos = azx_get_pos_lpib(chip, azx_dev);
622*4882a593Smuzhiyun int delay;
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun if (stream == SNDRV_PCM_STREAM_PLAYBACK)
625*4882a593Smuzhiyun delay = pos - lpib_pos;
626*4882a593Smuzhiyun else
627*4882a593Smuzhiyun delay = lpib_pos - pos;
628*4882a593Smuzhiyun if (delay < 0) {
629*4882a593Smuzhiyun if (delay >= azx_dev->core.delay_negative_threshold)
630*4882a593Smuzhiyun delay = 0;
631*4882a593Smuzhiyun else
632*4882a593Smuzhiyun delay += azx_dev->core.bufsize;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (delay >= azx_dev->core.period_bytes) {
636*4882a593Smuzhiyun dev_info(chip->card->dev,
637*4882a593Smuzhiyun "Unstable LPIB (%d >= %d); disabling LPIB delay counting\n",
638*4882a593Smuzhiyun delay, azx_dev->core.period_bytes);
639*4882a593Smuzhiyun delay = 0;
640*4882a593Smuzhiyun chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
641*4882a593Smuzhiyun chip->get_delay[stream] = NULL;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun return bytes_to_frames(substream->runtime, delay);
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun /* called from IRQ */
azx_position_check(struct azx * chip,struct azx_dev * azx_dev)650*4882a593Smuzhiyun static int azx_position_check(struct azx *chip, struct azx_dev *azx_dev)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
653*4882a593Smuzhiyun int ok;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun ok = azx_position_ok(chip, azx_dev);
656*4882a593Smuzhiyun if (ok == 1) {
657*4882a593Smuzhiyun azx_dev->irq_pending = 0;
658*4882a593Smuzhiyun return ok;
659*4882a593Smuzhiyun } else if (ok == 0) {
660*4882a593Smuzhiyun /* bogus IRQ, process it later */
661*4882a593Smuzhiyun azx_dev->irq_pending = 1;
662*4882a593Smuzhiyun schedule_work(&hda->irq_pending_work);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun return 0;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun #define display_power(chip, enable) \
668*4882a593Smuzhiyun snd_hdac_display_power(azx_bus(chip), HDA_CODEC_IDX_CONTROLLER, enable)
669*4882a593Smuzhiyun
670*4882a593Smuzhiyun /*
671*4882a593Smuzhiyun * Check whether the current DMA position is acceptable for updating
672*4882a593Smuzhiyun * periods. Returns non-zero if it's OK.
673*4882a593Smuzhiyun *
674*4882a593Smuzhiyun * Many HD-audio controllers appear pretty inaccurate about
675*4882a593Smuzhiyun * the update-IRQ timing. The IRQ is issued before actually the
676*4882a593Smuzhiyun * data is processed. So, we need to process it afterwords in a
677*4882a593Smuzhiyun * workqueue.
678*4882a593Smuzhiyun *
679*4882a593Smuzhiyun * Returns 1 if OK to proceed, 0 for delay handling, -1 for skipping update
680*4882a593Smuzhiyun */
azx_position_ok(struct azx * chip,struct azx_dev * azx_dev)681*4882a593Smuzhiyun static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
682*4882a593Smuzhiyun {
683*4882a593Smuzhiyun struct snd_pcm_substream *substream = azx_dev->core.substream;
684*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
685*4882a593Smuzhiyun int stream = substream->stream;
686*4882a593Smuzhiyun u32 wallclk;
687*4882a593Smuzhiyun unsigned int pos;
688*4882a593Smuzhiyun snd_pcm_uframes_t hwptr, target;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun wallclk = azx_readl(chip, WALLCLK) - azx_dev->core.start_wallclk;
691*4882a593Smuzhiyun if (wallclk < (azx_dev->core.period_wallclk * 2) / 3)
692*4882a593Smuzhiyun return -1; /* bogus (too early) interrupt */
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun if (chip->get_position[stream])
695*4882a593Smuzhiyun pos = chip->get_position[stream](chip, azx_dev);
696*4882a593Smuzhiyun else { /* use the position buffer as default */
697*4882a593Smuzhiyun pos = azx_get_pos_posbuf(chip, azx_dev);
698*4882a593Smuzhiyun if (!pos || pos == (u32)-1) {
699*4882a593Smuzhiyun dev_info(chip->card->dev,
700*4882a593Smuzhiyun "Invalid position buffer, using LPIB read method instead.\n");
701*4882a593Smuzhiyun chip->get_position[stream] = azx_get_pos_lpib;
702*4882a593Smuzhiyun if (chip->get_position[0] == azx_get_pos_lpib &&
703*4882a593Smuzhiyun chip->get_position[1] == azx_get_pos_lpib)
704*4882a593Smuzhiyun azx_bus(chip)->use_posbuf = false;
705*4882a593Smuzhiyun pos = azx_get_pos_lpib(chip, azx_dev);
706*4882a593Smuzhiyun chip->get_delay[stream] = NULL;
707*4882a593Smuzhiyun } else {
708*4882a593Smuzhiyun chip->get_position[stream] = azx_get_pos_posbuf;
709*4882a593Smuzhiyun if (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)
710*4882a593Smuzhiyun chip->get_delay[stream] = azx_get_delay_from_lpib;
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (pos >= azx_dev->core.bufsize)
715*4882a593Smuzhiyun pos = 0;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun if (WARN_ONCE(!azx_dev->core.period_bytes,
718*4882a593Smuzhiyun "hda-intel: zero azx_dev->period_bytes"))
719*4882a593Smuzhiyun return -1; /* this shouldn't happen! */
720*4882a593Smuzhiyun if (wallclk < (azx_dev->core.period_wallclk * 5) / 4 &&
721*4882a593Smuzhiyun pos % azx_dev->core.period_bytes > azx_dev->core.period_bytes / 2)
722*4882a593Smuzhiyun /* NG - it's below the first next period boundary */
723*4882a593Smuzhiyun return chip->bdl_pos_adj ? 0 : -1;
724*4882a593Smuzhiyun azx_dev->core.start_wallclk += wallclk;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun if (azx_dev->core.no_period_wakeup)
727*4882a593Smuzhiyun return 1; /* OK, no need to check period boundary */
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun if (runtime->hw_ptr_base != runtime->hw_ptr_interrupt)
730*4882a593Smuzhiyun return 1; /* OK, already in hwptr updating process */
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun /* check whether the period gets really elapsed */
733*4882a593Smuzhiyun pos = bytes_to_frames(runtime, pos);
734*4882a593Smuzhiyun hwptr = runtime->hw_ptr_base + pos;
735*4882a593Smuzhiyun if (hwptr < runtime->status->hw_ptr)
736*4882a593Smuzhiyun hwptr += runtime->buffer_size;
737*4882a593Smuzhiyun target = runtime->hw_ptr_interrupt + runtime->period_size;
738*4882a593Smuzhiyun if (hwptr < target) {
739*4882a593Smuzhiyun /* too early wakeup, process it later */
740*4882a593Smuzhiyun return chip->bdl_pos_adj ? 0 : -1;
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun return 1; /* OK, it's fine */
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun /*
747*4882a593Smuzhiyun * The work for pending PCM period updates.
748*4882a593Smuzhiyun */
azx_irq_pending_work(struct work_struct * work)749*4882a593Smuzhiyun static void azx_irq_pending_work(struct work_struct *work)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun struct hda_intel *hda = container_of(work, struct hda_intel, irq_pending_work);
752*4882a593Smuzhiyun struct azx *chip = &hda->chip;
753*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
754*4882a593Smuzhiyun struct hdac_stream *s;
755*4882a593Smuzhiyun int pending, ok;
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (!hda->irq_pending_warned) {
758*4882a593Smuzhiyun dev_info(chip->card->dev,
759*4882a593Smuzhiyun "IRQ timing workaround is activated for card #%d. Suggest a bigger bdl_pos_adj.\n",
760*4882a593Smuzhiyun chip->card->number);
761*4882a593Smuzhiyun hda->irq_pending_warned = 1;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun for (;;) {
765*4882a593Smuzhiyun pending = 0;
766*4882a593Smuzhiyun spin_lock_irq(&bus->reg_lock);
767*4882a593Smuzhiyun list_for_each_entry(s, &bus->stream_list, list) {
768*4882a593Smuzhiyun struct azx_dev *azx_dev = stream_to_azx_dev(s);
769*4882a593Smuzhiyun if (!azx_dev->irq_pending ||
770*4882a593Smuzhiyun !s->substream ||
771*4882a593Smuzhiyun !s->running)
772*4882a593Smuzhiyun continue;
773*4882a593Smuzhiyun ok = azx_position_ok(chip, azx_dev);
774*4882a593Smuzhiyun if (ok > 0) {
775*4882a593Smuzhiyun azx_dev->irq_pending = 0;
776*4882a593Smuzhiyun spin_unlock(&bus->reg_lock);
777*4882a593Smuzhiyun snd_pcm_period_elapsed(s->substream);
778*4882a593Smuzhiyun spin_lock(&bus->reg_lock);
779*4882a593Smuzhiyun } else if (ok < 0) {
780*4882a593Smuzhiyun pending = 0; /* too early */
781*4882a593Smuzhiyun } else
782*4882a593Smuzhiyun pending++;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun spin_unlock_irq(&bus->reg_lock);
785*4882a593Smuzhiyun if (!pending)
786*4882a593Smuzhiyun return;
787*4882a593Smuzhiyun msleep(1);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /* clear irq_pending flags and assure no on-going workq */
azx_clear_irq_pending(struct azx * chip)792*4882a593Smuzhiyun static void azx_clear_irq_pending(struct azx *chip)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
795*4882a593Smuzhiyun struct hdac_stream *s;
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun spin_lock_irq(&bus->reg_lock);
798*4882a593Smuzhiyun list_for_each_entry(s, &bus->stream_list, list) {
799*4882a593Smuzhiyun struct azx_dev *azx_dev = stream_to_azx_dev(s);
800*4882a593Smuzhiyun azx_dev->irq_pending = 0;
801*4882a593Smuzhiyun }
802*4882a593Smuzhiyun spin_unlock_irq(&bus->reg_lock);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun
azx_acquire_irq(struct azx * chip,int do_disconnect)805*4882a593Smuzhiyun static int azx_acquire_irq(struct azx *chip, int do_disconnect)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun if (request_irq(chip->pci->irq, azx_interrupt,
810*4882a593Smuzhiyun chip->msi ? 0 : IRQF_SHARED,
811*4882a593Smuzhiyun chip->card->irq_descr, chip)) {
812*4882a593Smuzhiyun dev_err(chip->card->dev,
813*4882a593Smuzhiyun "unable to grab IRQ %d, disabling device\n",
814*4882a593Smuzhiyun chip->pci->irq);
815*4882a593Smuzhiyun if (do_disconnect)
816*4882a593Smuzhiyun snd_card_disconnect(chip->card);
817*4882a593Smuzhiyun return -1;
818*4882a593Smuzhiyun }
819*4882a593Smuzhiyun bus->irq = chip->pci->irq;
820*4882a593Smuzhiyun chip->card->sync_irq = bus->irq;
821*4882a593Smuzhiyun pci_intx(chip->pci, !chip->msi);
822*4882a593Smuzhiyun return 0;
823*4882a593Smuzhiyun }
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun /* get the current DMA position with correction on VIA chips */
azx_via_get_position(struct azx * chip,struct azx_dev * azx_dev)826*4882a593Smuzhiyun static unsigned int azx_via_get_position(struct azx *chip,
827*4882a593Smuzhiyun struct azx_dev *azx_dev)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun unsigned int link_pos, mini_pos, bound_pos;
830*4882a593Smuzhiyun unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
831*4882a593Smuzhiyun unsigned int fifo_size;
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun link_pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
834*4882a593Smuzhiyun if (azx_dev->core.substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
835*4882a593Smuzhiyun /* Playback, no problem using link position */
836*4882a593Smuzhiyun return link_pos;
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun /* Capture */
840*4882a593Smuzhiyun /* For new chipset,
841*4882a593Smuzhiyun * use mod to get the DMA position just like old chipset
842*4882a593Smuzhiyun */
843*4882a593Smuzhiyun mod_dma_pos = le32_to_cpu(*azx_dev->core.posbuf);
844*4882a593Smuzhiyun mod_dma_pos %= azx_dev->core.period_bytes;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun fifo_size = azx_stream(azx_dev)->fifo_size - 1;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun if (azx_dev->insufficient) {
849*4882a593Smuzhiyun /* Link position never gather than FIFO size */
850*4882a593Smuzhiyun if (link_pos <= fifo_size)
851*4882a593Smuzhiyun return 0;
852*4882a593Smuzhiyun
853*4882a593Smuzhiyun azx_dev->insufficient = 0;
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun if (link_pos <= fifo_size)
857*4882a593Smuzhiyun mini_pos = azx_dev->core.bufsize + link_pos - fifo_size;
858*4882a593Smuzhiyun else
859*4882a593Smuzhiyun mini_pos = link_pos - fifo_size;
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /* Find nearest previous boudary */
862*4882a593Smuzhiyun mod_mini_pos = mini_pos % azx_dev->core.period_bytes;
863*4882a593Smuzhiyun mod_link_pos = link_pos % azx_dev->core.period_bytes;
864*4882a593Smuzhiyun if (mod_link_pos >= fifo_size)
865*4882a593Smuzhiyun bound_pos = link_pos - mod_link_pos;
866*4882a593Smuzhiyun else if (mod_dma_pos >= mod_mini_pos)
867*4882a593Smuzhiyun bound_pos = mini_pos - mod_mini_pos;
868*4882a593Smuzhiyun else {
869*4882a593Smuzhiyun bound_pos = mini_pos - mod_mini_pos + azx_dev->core.period_bytes;
870*4882a593Smuzhiyun if (bound_pos >= azx_dev->core.bufsize)
871*4882a593Smuzhiyun bound_pos = 0;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /* Calculate real DMA position we want */
875*4882a593Smuzhiyun return bound_pos + mod_dma_pos;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun #define AMD_FIFO_SIZE 32
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun /* get the current DMA position with FIFO size correction */
azx_get_pos_fifo(struct azx * chip,struct azx_dev * azx_dev)881*4882a593Smuzhiyun static unsigned int azx_get_pos_fifo(struct azx *chip, struct azx_dev *azx_dev)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun struct snd_pcm_substream *substream = azx_dev->core.substream;
884*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
885*4882a593Smuzhiyun unsigned int pos, delay;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun pos = snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
888*4882a593Smuzhiyun if (!runtime)
889*4882a593Smuzhiyun return pos;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun runtime->delay = AMD_FIFO_SIZE;
892*4882a593Smuzhiyun delay = frames_to_bytes(runtime, AMD_FIFO_SIZE);
893*4882a593Smuzhiyun if (azx_dev->insufficient) {
894*4882a593Smuzhiyun if (pos < delay) {
895*4882a593Smuzhiyun delay = pos;
896*4882a593Smuzhiyun runtime->delay = bytes_to_frames(runtime, pos);
897*4882a593Smuzhiyun } else {
898*4882a593Smuzhiyun azx_dev->insufficient = 0;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun /* correct the DMA position for capture stream */
903*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
904*4882a593Smuzhiyun if (pos < delay)
905*4882a593Smuzhiyun pos += azx_dev->core.bufsize;
906*4882a593Smuzhiyun pos -= delay;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun return pos;
910*4882a593Smuzhiyun }
911*4882a593Smuzhiyun
azx_get_delay_from_fifo(struct azx * chip,struct azx_dev * azx_dev,unsigned int pos)912*4882a593Smuzhiyun static int azx_get_delay_from_fifo(struct azx *chip, struct azx_dev *azx_dev,
913*4882a593Smuzhiyun unsigned int pos)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun struct snd_pcm_substream *substream = azx_dev->core.substream;
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun /* just read back the calculated value in the above */
918*4882a593Smuzhiyun return substream->runtime->delay;
919*4882a593Smuzhiyun }
920*4882a593Smuzhiyun
__azx_shutdown_chip(struct azx * chip,bool skip_link_reset)921*4882a593Smuzhiyun static void __azx_shutdown_chip(struct azx *chip, bool skip_link_reset)
922*4882a593Smuzhiyun {
923*4882a593Smuzhiyun azx_stop_chip(chip);
924*4882a593Smuzhiyun if (!skip_link_reset)
925*4882a593Smuzhiyun azx_enter_link_reset(chip);
926*4882a593Smuzhiyun azx_clear_irq_pending(chip);
927*4882a593Smuzhiyun display_power(chip, false);
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun
930*4882a593Smuzhiyun #ifdef CONFIG_PM
931*4882a593Smuzhiyun static DEFINE_MUTEX(card_list_lock);
932*4882a593Smuzhiyun static LIST_HEAD(card_list);
933*4882a593Smuzhiyun
azx_shutdown_chip(struct azx * chip)934*4882a593Smuzhiyun static void azx_shutdown_chip(struct azx *chip)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun __azx_shutdown_chip(chip, false);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
azx_add_card_list(struct azx * chip)939*4882a593Smuzhiyun static void azx_add_card_list(struct azx *chip)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
942*4882a593Smuzhiyun mutex_lock(&card_list_lock);
943*4882a593Smuzhiyun list_add(&hda->list, &card_list);
944*4882a593Smuzhiyun mutex_unlock(&card_list_lock);
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
azx_del_card_list(struct azx * chip)947*4882a593Smuzhiyun static void azx_del_card_list(struct azx *chip)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
950*4882a593Smuzhiyun mutex_lock(&card_list_lock);
951*4882a593Smuzhiyun list_del_init(&hda->list);
952*4882a593Smuzhiyun mutex_unlock(&card_list_lock);
953*4882a593Smuzhiyun }
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun /* trigger power-save check at writing parameter */
param_set_xint(const char * val,const struct kernel_param * kp)956*4882a593Smuzhiyun static int param_set_xint(const char *val, const struct kernel_param *kp)
957*4882a593Smuzhiyun {
958*4882a593Smuzhiyun struct hda_intel *hda;
959*4882a593Smuzhiyun struct azx *chip;
960*4882a593Smuzhiyun int prev = power_save;
961*4882a593Smuzhiyun int ret = param_set_int(val, kp);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun if (ret || prev == power_save)
964*4882a593Smuzhiyun return ret;
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun mutex_lock(&card_list_lock);
967*4882a593Smuzhiyun list_for_each_entry(hda, &card_list, list) {
968*4882a593Smuzhiyun chip = &hda->chip;
969*4882a593Smuzhiyun if (!hda->probe_continued || chip->disabled)
970*4882a593Smuzhiyun continue;
971*4882a593Smuzhiyun snd_hda_set_power_save(&chip->bus, power_save * 1000);
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun mutex_unlock(&card_list_lock);
974*4882a593Smuzhiyun return 0;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /*
978*4882a593Smuzhiyun * power management
979*4882a593Smuzhiyun */
azx_is_pm_ready(struct snd_card * card)980*4882a593Smuzhiyun static bool azx_is_pm_ready(struct snd_card *card)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun struct azx *chip;
983*4882a593Smuzhiyun struct hda_intel *hda;
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun if (!card)
986*4882a593Smuzhiyun return false;
987*4882a593Smuzhiyun chip = card->private_data;
988*4882a593Smuzhiyun hda = container_of(chip, struct hda_intel, chip);
989*4882a593Smuzhiyun if (chip->disabled || hda->init_failed || !chip->running)
990*4882a593Smuzhiyun return false;
991*4882a593Smuzhiyun return true;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
__azx_runtime_resume(struct azx * chip)994*4882a593Smuzhiyun static void __azx_runtime_resume(struct azx *chip)
995*4882a593Smuzhiyun {
996*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
997*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
998*4882a593Smuzhiyun struct hda_codec *codec;
999*4882a593Smuzhiyun int status;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun display_power(chip, true);
1002*4882a593Smuzhiyun if (hda->need_i915_power)
1003*4882a593Smuzhiyun snd_hdac_i915_set_bclk(bus);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /* Read STATESTS before controller reset */
1006*4882a593Smuzhiyun status = azx_readw(chip, STATESTS);
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun azx_init_pci(chip);
1009*4882a593Smuzhiyun hda_intel_init_chip(chip, true);
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /* Avoid codec resume if runtime resume is for system suspend */
1012*4882a593Smuzhiyun if (!chip->pm_prepared) {
1013*4882a593Smuzhiyun list_for_each_codec(codec, &chip->bus) {
1014*4882a593Smuzhiyun if (codec->relaxed_resume)
1015*4882a593Smuzhiyun continue;
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun if (codec->forced_resume || (status & (1 << codec->addr)))
1018*4882a593Smuzhiyun pm_request_resume(hda_codec_dev(codec));
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun
1022*4882a593Smuzhiyun /* power down again for link-controlled chips */
1023*4882a593Smuzhiyun if (!hda->need_i915_power)
1024*4882a593Smuzhiyun display_power(chip, false);
1025*4882a593Smuzhiyun }
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
azx_prepare(struct device * dev)1028*4882a593Smuzhiyun static int azx_prepare(struct device *dev)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1031*4882a593Smuzhiyun struct azx *chip;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun if (!azx_is_pm_ready(card))
1034*4882a593Smuzhiyun return 0;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun chip = card->private_data;
1037*4882a593Smuzhiyun chip->pm_prepared = 1;
1038*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun flush_work(&azx_bus(chip)->unsol_work);
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun /* HDA controller always requires different WAKEEN for runtime suspend
1043*4882a593Smuzhiyun * and system suspend, so don't use direct-complete here.
1044*4882a593Smuzhiyun */
1045*4882a593Smuzhiyun return 0;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
azx_complete(struct device * dev)1048*4882a593Smuzhiyun static void azx_complete(struct device *dev)
1049*4882a593Smuzhiyun {
1050*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1051*4882a593Smuzhiyun struct azx *chip;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun if (!azx_is_pm_ready(card))
1054*4882a593Smuzhiyun return;
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun chip = card->private_data;
1057*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D0);
1058*4882a593Smuzhiyun chip->pm_prepared = 0;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
azx_suspend(struct device * dev)1061*4882a593Smuzhiyun static int azx_suspend(struct device *dev)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1064*4882a593Smuzhiyun struct azx *chip;
1065*4882a593Smuzhiyun struct hdac_bus *bus;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun if (!azx_is_pm_ready(card))
1068*4882a593Smuzhiyun return 0;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun chip = card->private_data;
1071*4882a593Smuzhiyun bus = azx_bus(chip);
1072*4882a593Smuzhiyun azx_shutdown_chip(chip);
1073*4882a593Smuzhiyun if (bus->irq >= 0) {
1074*4882a593Smuzhiyun free_irq(bus->irq, chip);
1075*4882a593Smuzhiyun bus->irq = -1;
1076*4882a593Smuzhiyun chip->card->sync_irq = -1;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun if (chip->msi)
1080*4882a593Smuzhiyun pci_disable_msi(chip->pci);
1081*4882a593Smuzhiyun
1082*4882a593Smuzhiyun trace_azx_suspend(chip);
1083*4882a593Smuzhiyun return 0;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
azx_resume(struct device * dev)1086*4882a593Smuzhiyun static int azx_resume(struct device *dev)
1087*4882a593Smuzhiyun {
1088*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1089*4882a593Smuzhiyun struct azx *chip;
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun if (!azx_is_pm_ready(card))
1092*4882a593Smuzhiyun return 0;
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun chip = card->private_data;
1095*4882a593Smuzhiyun if (chip->msi)
1096*4882a593Smuzhiyun if (pci_enable_msi(chip->pci) < 0)
1097*4882a593Smuzhiyun chip->msi = 0;
1098*4882a593Smuzhiyun if (azx_acquire_irq(chip, 1) < 0)
1099*4882a593Smuzhiyun return -EIO;
1100*4882a593Smuzhiyun
1101*4882a593Smuzhiyun __azx_runtime_resume(chip);
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun trace_azx_resume(chip);
1104*4882a593Smuzhiyun return 0;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun /* put codec down to D3 at hibernation for Intel SKL+;
1108*4882a593Smuzhiyun * otherwise BIOS may still access the codec and screw up the driver
1109*4882a593Smuzhiyun */
azx_freeze_noirq(struct device * dev)1110*4882a593Smuzhiyun static int azx_freeze_noirq(struct device *dev)
1111*4882a593Smuzhiyun {
1112*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1113*4882a593Smuzhiyun struct azx *chip = card->private_data;
1114*4882a593Smuzhiyun struct pci_dev *pci = to_pci_dev(dev);
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (!azx_is_pm_ready(card))
1117*4882a593Smuzhiyun return 0;
1118*4882a593Smuzhiyun if (chip->driver_type == AZX_DRIVER_SKL)
1119*4882a593Smuzhiyun pci_set_power_state(pci, PCI_D3hot);
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun return 0;
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun
azx_thaw_noirq(struct device * dev)1124*4882a593Smuzhiyun static int azx_thaw_noirq(struct device *dev)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1127*4882a593Smuzhiyun struct azx *chip = card->private_data;
1128*4882a593Smuzhiyun struct pci_dev *pci = to_pci_dev(dev);
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun if (!azx_is_pm_ready(card))
1131*4882a593Smuzhiyun return 0;
1132*4882a593Smuzhiyun if (chip->driver_type == AZX_DRIVER_SKL)
1133*4882a593Smuzhiyun pci_set_power_state(pci, PCI_D0);
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun return 0;
1136*4882a593Smuzhiyun }
1137*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1138*4882a593Smuzhiyun
azx_runtime_suspend(struct device * dev)1139*4882a593Smuzhiyun static int azx_runtime_suspend(struct device *dev)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1142*4882a593Smuzhiyun struct azx *chip;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if (!azx_is_pm_ready(card))
1145*4882a593Smuzhiyun return 0;
1146*4882a593Smuzhiyun chip = card->private_data;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun /* enable controller wake up event */
1149*4882a593Smuzhiyun azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) | STATESTS_INT_MASK);
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun azx_shutdown_chip(chip);
1152*4882a593Smuzhiyun trace_azx_runtime_suspend(chip);
1153*4882a593Smuzhiyun return 0;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun
azx_runtime_resume(struct device * dev)1156*4882a593Smuzhiyun static int azx_runtime_resume(struct device *dev)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1159*4882a593Smuzhiyun struct azx *chip;
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun if (!azx_is_pm_ready(card))
1162*4882a593Smuzhiyun return 0;
1163*4882a593Smuzhiyun chip = card->private_data;
1164*4882a593Smuzhiyun __azx_runtime_resume(chip);
1165*4882a593Smuzhiyun
1166*4882a593Smuzhiyun /* disable controller Wake Up event*/
1167*4882a593Smuzhiyun azx_writew(chip, WAKEEN, azx_readw(chip, WAKEEN) & ~STATESTS_INT_MASK);
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun trace_azx_runtime_resume(chip);
1170*4882a593Smuzhiyun return 0;
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
azx_runtime_idle(struct device * dev)1173*4882a593Smuzhiyun static int azx_runtime_idle(struct device *dev)
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1176*4882a593Smuzhiyun struct azx *chip;
1177*4882a593Smuzhiyun struct hda_intel *hda;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun if (!card)
1180*4882a593Smuzhiyun return 0;
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun chip = card->private_data;
1183*4882a593Smuzhiyun hda = container_of(chip, struct hda_intel, chip);
1184*4882a593Smuzhiyun if (chip->disabled || hda->init_failed)
1185*4882a593Smuzhiyun return 0;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun if (!power_save_controller || !azx_has_pm_runtime(chip) ||
1188*4882a593Smuzhiyun azx_bus(chip)->codec_powered || !chip->running)
1189*4882a593Smuzhiyun return -EBUSY;
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /* ELD notification gets broken when HD-audio bus is off */
1192*4882a593Smuzhiyun if (needs_eld_notify_link(chip))
1193*4882a593Smuzhiyun return -EBUSY;
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun return 0;
1196*4882a593Smuzhiyun }
1197*4882a593Smuzhiyun
1198*4882a593Smuzhiyun static const struct dev_pm_ops azx_pm = {
1199*4882a593Smuzhiyun SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
1200*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1201*4882a593Smuzhiyun .prepare = azx_prepare,
1202*4882a593Smuzhiyun .complete = azx_complete,
1203*4882a593Smuzhiyun .freeze_noirq = azx_freeze_noirq,
1204*4882a593Smuzhiyun .thaw_noirq = azx_thaw_noirq,
1205*4882a593Smuzhiyun #endif
1206*4882a593Smuzhiyun SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, azx_runtime_idle)
1207*4882a593Smuzhiyun };
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun #define AZX_PM_OPS &azx_pm
1210*4882a593Smuzhiyun #else
1211*4882a593Smuzhiyun #define azx_add_card_list(chip) /* NOP */
1212*4882a593Smuzhiyun #define azx_del_card_list(chip) /* NOP */
1213*4882a593Smuzhiyun #define AZX_PM_OPS NULL
1214*4882a593Smuzhiyun #endif /* CONFIG_PM */
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun static int azx_probe_continue(struct azx *chip);
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun #ifdef SUPPORT_VGA_SWITCHEROO
1220*4882a593Smuzhiyun static struct pci_dev *get_bound_vga(struct pci_dev *pci);
1221*4882a593Smuzhiyun
azx_vs_set_state(struct pci_dev * pci,enum vga_switcheroo_state state)1222*4882a593Smuzhiyun static void azx_vs_set_state(struct pci_dev *pci,
1223*4882a593Smuzhiyun enum vga_switcheroo_state state)
1224*4882a593Smuzhiyun {
1225*4882a593Smuzhiyun struct snd_card *card = pci_get_drvdata(pci);
1226*4882a593Smuzhiyun struct azx *chip = card->private_data;
1227*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1228*4882a593Smuzhiyun struct hda_codec *codec;
1229*4882a593Smuzhiyun bool disabled;
1230*4882a593Smuzhiyun
1231*4882a593Smuzhiyun wait_for_completion(&hda->probe_wait);
1232*4882a593Smuzhiyun if (hda->init_failed)
1233*4882a593Smuzhiyun return;
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun disabled = (state == VGA_SWITCHEROO_OFF);
1236*4882a593Smuzhiyun if (chip->disabled == disabled)
1237*4882a593Smuzhiyun return;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (!hda->probe_continued) {
1240*4882a593Smuzhiyun chip->disabled = disabled;
1241*4882a593Smuzhiyun if (!disabled) {
1242*4882a593Smuzhiyun dev_info(chip->card->dev,
1243*4882a593Smuzhiyun "Start delayed initialization\n");
1244*4882a593Smuzhiyun if (azx_probe_continue(chip) < 0)
1245*4882a593Smuzhiyun dev_err(chip->card->dev, "initialization error\n");
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun } else {
1248*4882a593Smuzhiyun dev_info(chip->card->dev, "%s via vga_switcheroo\n",
1249*4882a593Smuzhiyun disabled ? "Disabling" : "Enabling");
1250*4882a593Smuzhiyun if (disabled) {
1251*4882a593Smuzhiyun list_for_each_codec(codec, &chip->bus) {
1252*4882a593Smuzhiyun pm_runtime_suspend(hda_codec_dev(codec));
1253*4882a593Smuzhiyun pm_runtime_disable(hda_codec_dev(codec));
1254*4882a593Smuzhiyun }
1255*4882a593Smuzhiyun pm_runtime_suspend(card->dev);
1256*4882a593Smuzhiyun pm_runtime_disable(card->dev);
1257*4882a593Smuzhiyun /* when we get suspended by vga_switcheroo we end up in D3cold,
1258*4882a593Smuzhiyun * however we have no ACPI handle, so pci/acpi can't put us there,
1259*4882a593Smuzhiyun * put ourselves there */
1260*4882a593Smuzhiyun pci->current_state = PCI_D3cold;
1261*4882a593Smuzhiyun chip->disabled = true;
1262*4882a593Smuzhiyun if (snd_hda_lock_devices(&chip->bus))
1263*4882a593Smuzhiyun dev_warn(chip->card->dev,
1264*4882a593Smuzhiyun "Cannot lock devices!\n");
1265*4882a593Smuzhiyun } else {
1266*4882a593Smuzhiyun snd_hda_unlock_devices(&chip->bus);
1267*4882a593Smuzhiyun chip->disabled = false;
1268*4882a593Smuzhiyun pm_runtime_enable(card->dev);
1269*4882a593Smuzhiyun list_for_each_codec(codec, &chip->bus) {
1270*4882a593Smuzhiyun pm_runtime_enable(hda_codec_dev(codec));
1271*4882a593Smuzhiyun pm_runtime_resume(hda_codec_dev(codec));
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun }
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
azx_vs_can_switch(struct pci_dev * pci)1277*4882a593Smuzhiyun static bool azx_vs_can_switch(struct pci_dev *pci)
1278*4882a593Smuzhiyun {
1279*4882a593Smuzhiyun struct snd_card *card = pci_get_drvdata(pci);
1280*4882a593Smuzhiyun struct azx *chip = card->private_data;
1281*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun wait_for_completion(&hda->probe_wait);
1284*4882a593Smuzhiyun if (hda->init_failed)
1285*4882a593Smuzhiyun return false;
1286*4882a593Smuzhiyun if (chip->disabled || !hda->probe_continued)
1287*4882a593Smuzhiyun return true;
1288*4882a593Smuzhiyun if (snd_hda_lock_devices(&chip->bus))
1289*4882a593Smuzhiyun return false;
1290*4882a593Smuzhiyun snd_hda_unlock_devices(&chip->bus);
1291*4882a593Smuzhiyun return true;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /*
1295*4882a593Smuzhiyun * The discrete GPU cannot power down unless the HDA controller runtime
1296*4882a593Smuzhiyun * suspends, so activate runtime PM on codecs even if power_save == 0.
1297*4882a593Smuzhiyun */
setup_vga_switcheroo_runtime_pm(struct azx * chip)1298*4882a593Smuzhiyun static void setup_vga_switcheroo_runtime_pm(struct azx *chip)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1301*4882a593Smuzhiyun struct hda_codec *codec;
1302*4882a593Smuzhiyun
1303*4882a593Smuzhiyun if (hda->use_vga_switcheroo && !needs_eld_notify_link(chip)) {
1304*4882a593Smuzhiyun list_for_each_codec(codec, &chip->bus)
1305*4882a593Smuzhiyun codec->auto_runtime_pm = 1;
1306*4882a593Smuzhiyun /* reset the power save setup */
1307*4882a593Smuzhiyun if (chip->running)
1308*4882a593Smuzhiyun set_default_power_save(chip);
1309*4882a593Smuzhiyun }
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun
azx_vs_gpu_bound(struct pci_dev * pci,enum vga_switcheroo_client_id client_id)1312*4882a593Smuzhiyun static void azx_vs_gpu_bound(struct pci_dev *pci,
1313*4882a593Smuzhiyun enum vga_switcheroo_client_id client_id)
1314*4882a593Smuzhiyun {
1315*4882a593Smuzhiyun struct snd_card *card = pci_get_drvdata(pci);
1316*4882a593Smuzhiyun struct azx *chip = card->private_data;
1317*4882a593Smuzhiyun
1318*4882a593Smuzhiyun if (client_id == VGA_SWITCHEROO_DIS)
1319*4882a593Smuzhiyun chip->bus.keep_power = 0;
1320*4882a593Smuzhiyun setup_vga_switcheroo_runtime_pm(chip);
1321*4882a593Smuzhiyun }
1322*4882a593Smuzhiyun
init_vga_switcheroo(struct azx * chip)1323*4882a593Smuzhiyun static void init_vga_switcheroo(struct azx *chip)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1326*4882a593Smuzhiyun struct pci_dev *p = get_bound_vga(chip->pci);
1327*4882a593Smuzhiyun struct pci_dev *parent;
1328*4882a593Smuzhiyun if (p) {
1329*4882a593Smuzhiyun dev_info(chip->card->dev,
1330*4882a593Smuzhiyun "Handle vga_switcheroo audio client\n");
1331*4882a593Smuzhiyun hda->use_vga_switcheroo = 1;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun /* cleared in either gpu_bound op or codec probe, or when its
1334*4882a593Smuzhiyun * upstream port has _PR3 (i.e. dGPU).
1335*4882a593Smuzhiyun */
1336*4882a593Smuzhiyun parent = pci_upstream_bridge(p);
1337*4882a593Smuzhiyun chip->bus.keep_power = parent ? !pci_pr3_present(parent) : 1;
1338*4882a593Smuzhiyun chip->driver_caps |= AZX_DCAPS_PM_RUNTIME;
1339*4882a593Smuzhiyun pci_dev_put(p);
1340*4882a593Smuzhiyun }
1341*4882a593Smuzhiyun }
1342*4882a593Smuzhiyun
1343*4882a593Smuzhiyun static const struct vga_switcheroo_client_ops azx_vs_ops = {
1344*4882a593Smuzhiyun .set_gpu_state = azx_vs_set_state,
1345*4882a593Smuzhiyun .can_switch = azx_vs_can_switch,
1346*4882a593Smuzhiyun .gpu_bound = azx_vs_gpu_bound,
1347*4882a593Smuzhiyun };
1348*4882a593Smuzhiyun
register_vga_switcheroo(struct azx * chip)1349*4882a593Smuzhiyun static int register_vga_switcheroo(struct azx *chip)
1350*4882a593Smuzhiyun {
1351*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1352*4882a593Smuzhiyun struct pci_dev *p;
1353*4882a593Smuzhiyun int err;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun if (!hda->use_vga_switcheroo)
1356*4882a593Smuzhiyun return 0;
1357*4882a593Smuzhiyun
1358*4882a593Smuzhiyun p = get_bound_vga(chip->pci);
1359*4882a593Smuzhiyun err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, p);
1360*4882a593Smuzhiyun pci_dev_put(p);
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun if (err < 0)
1363*4882a593Smuzhiyun return err;
1364*4882a593Smuzhiyun hda->vga_switcheroo_registered = 1;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun return 0;
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun #else
1369*4882a593Smuzhiyun #define init_vga_switcheroo(chip) /* NOP */
1370*4882a593Smuzhiyun #define register_vga_switcheroo(chip) 0
1371*4882a593Smuzhiyun #define check_hdmi_disabled(pci) false
1372*4882a593Smuzhiyun #define setup_vga_switcheroo_runtime_pm(chip) /* NOP */
1373*4882a593Smuzhiyun #endif /* SUPPORT_VGA_SWITCHER */
1374*4882a593Smuzhiyun
1375*4882a593Smuzhiyun /*
1376*4882a593Smuzhiyun * destructor
1377*4882a593Smuzhiyun */
azx_free(struct azx * chip)1378*4882a593Smuzhiyun static void azx_free(struct azx *chip)
1379*4882a593Smuzhiyun {
1380*4882a593Smuzhiyun struct pci_dev *pci = chip->pci;
1381*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
1382*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun if (hda->freed)
1385*4882a593Smuzhiyun return;
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun if (azx_has_pm_runtime(chip) && chip->running)
1388*4882a593Smuzhiyun pm_runtime_get_noresume(&pci->dev);
1389*4882a593Smuzhiyun chip->running = 0;
1390*4882a593Smuzhiyun
1391*4882a593Smuzhiyun azx_del_card_list(chip);
1392*4882a593Smuzhiyun
1393*4882a593Smuzhiyun hda->init_failed = 1; /* to be sure */
1394*4882a593Smuzhiyun complete_all(&hda->probe_wait);
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun if (use_vga_switcheroo(hda)) {
1397*4882a593Smuzhiyun if (chip->disabled && hda->probe_continued)
1398*4882a593Smuzhiyun snd_hda_unlock_devices(&chip->bus);
1399*4882a593Smuzhiyun if (hda->vga_switcheroo_registered)
1400*4882a593Smuzhiyun vga_switcheroo_unregister_client(chip->pci);
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun if (bus->chip_init) {
1404*4882a593Smuzhiyun azx_clear_irq_pending(chip);
1405*4882a593Smuzhiyun azx_stop_all_streams(chip);
1406*4882a593Smuzhiyun azx_stop_chip(chip);
1407*4882a593Smuzhiyun }
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun if (bus->irq >= 0)
1410*4882a593Smuzhiyun free_irq(bus->irq, (void*)chip);
1411*4882a593Smuzhiyun if (chip->msi)
1412*4882a593Smuzhiyun pci_disable_msi(chip->pci);
1413*4882a593Smuzhiyun iounmap(bus->remap_addr);
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun azx_free_stream_pages(chip);
1416*4882a593Smuzhiyun azx_free_streams(chip);
1417*4882a593Smuzhiyun snd_hdac_bus_exit(bus);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if (chip->region_requested)
1420*4882a593Smuzhiyun pci_release_regions(chip->pci);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun pci_disable_device(chip->pci);
1423*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_PATCH_LOADER
1424*4882a593Smuzhiyun release_firmware(chip->fw);
1425*4882a593Smuzhiyun #endif
1426*4882a593Smuzhiyun display_power(chip, false);
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT)
1429*4882a593Smuzhiyun snd_hdac_i915_exit(bus);
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun hda->freed = 1;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
azx_dev_disconnect(struct snd_device * device)1434*4882a593Smuzhiyun static int azx_dev_disconnect(struct snd_device *device)
1435*4882a593Smuzhiyun {
1436*4882a593Smuzhiyun struct azx *chip = device->device_data;
1437*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun chip->bus.shutdown = 1;
1440*4882a593Smuzhiyun cancel_work_sync(&bus->unsol_work);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun return 0;
1443*4882a593Smuzhiyun }
1444*4882a593Smuzhiyun
azx_dev_free(struct snd_device * device)1445*4882a593Smuzhiyun static int azx_dev_free(struct snd_device *device)
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun azx_free(device->device_data);
1448*4882a593Smuzhiyun return 0;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun #ifdef SUPPORT_VGA_SWITCHEROO
1452*4882a593Smuzhiyun #ifdef CONFIG_ACPI
1453*4882a593Smuzhiyun /* ATPX is in the integrated GPU's namespace */
atpx_present(void)1454*4882a593Smuzhiyun static bool atpx_present(void)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun struct pci_dev *pdev = NULL;
1457*4882a593Smuzhiyun acpi_handle dhandle, atpx_handle;
1458*4882a593Smuzhiyun acpi_status status;
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
1461*4882a593Smuzhiyun dhandle = ACPI_HANDLE(&pdev->dev);
1462*4882a593Smuzhiyun if (dhandle) {
1463*4882a593Smuzhiyun status = acpi_get_handle(dhandle, "ATPX", &atpx_handle);
1464*4882a593Smuzhiyun if (!ACPI_FAILURE(status)) {
1465*4882a593Smuzhiyun pci_dev_put(pdev);
1466*4882a593Smuzhiyun return true;
1467*4882a593Smuzhiyun }
1468*4882a593Smuzhiyun }
1469*4882a593Smuzhiyun }
1470*4882a593Smuzhiyun while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_OTHER << 8, pdev)) != NULL) {
1471*4882a593Smuzhiyun dhandle = ACPI_HANDLE(&pdev->dev);
1472*4882a593Smuzhiyun if (dhandle) {
1473*4882a593Smuzhiyun status = acpi_get_handle(dhandle, "ATPX", &atpx_handle);
1474*4882a593Smuzhiyun if (!ACPI_FAILURE(status)) {
1475*4882a593Smuzhiyun pci_dev_put(pdev);
1476*4882a593Smuzhiyun return true;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun }
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun return false;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun #else
atpx_present(void)1483*4882a593Smuzhiyun static bool atpx_present(void)
1484*4882a593Smuzhiyun {
1485*4882a593Smuzhiyun return false;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun #endif
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /*
1490*4882a593Smuzhiyun * Check of disabled HDMI controller by vga_switcheroo
1491*4882a593Smuzhiyun */
get_bound_vga(struct pci_dev * pci)1492*4882a593Smuzhiyun static struct pci_dev *get_bound_vga(struct pci_dev *pci)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun struct pci_dev *p;
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun /* check only discrete GPU */
1497*4882a593Smuzhiyun switch (pci->vendor) {
1498*4882a593Smuzhiyun case PCI_VENDOR_ID_ATI:
1499*4882a593Smuzhiyun case PCI_VENDOR_ID_AMD:
1500*4882a593Smuzhiyun if (pci->devfn == 1) {
1501*4882a593Smuzhiyun p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1502*4882a593Smuzhiyun pci->bus->number, 0);
1503*4882a593Smuzhiyun if (p) {
1504*4882a593Smuzhiyun /* ATPX is in the integrated GPU's ACPI namespace
1505*4882a593Smuzhiyun * rather than the dGPU's namespace. However,
1506*4882a593Smuzhiyun * the dGPU is the one who is involved in
1507*4882a593Smuzhiyun * vgaswitcheroo.
1508*4882a593Smuzhiyun */
1509*4882a593Smuzhiyun if (((p->class >> 16) == PCI_BASE_CLASS_DISPLAY) &&
1510*4882a593Smuzhiyun atpx_present())
1511*4882a593Smuzhiyun return p;
1512*4882a593Smuzhiyun pci_dev_put(p);
1513*4882a593Smuzhiyun }
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun break;
1516*4882a593Smuzhiyun case PCI_VENDOR_ID_NVIDIA:
1517*4882a593Smuzhiyun if (pci->devfn == 1) {
1518*4882a593Smuzhiyun p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
1519*4882a593Smuzhiyun pci->bus->number, 0);
1520*4882a593Smuzhiyun if (p) {
1521*4882a593Smuzhiyun if ((p->class >> 16) == PCI_BASE_CLASS_DISPLAY)
1522*4882a593Smuzhiyun return p;
1523*4882a593Smuzhiyun pci_dev_put(p);
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun break;
1527*4882a593Smuzhiyun }
1528*4882a593Smuzhiyun return NULL;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun
check_hdmi_disabled(struct pci_dev * pci)1531*4882a593Smuzhiyun static bool check_hdmi_disabled(struct pci_dev *pci)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun bool vga_inactive = false;
1534*4882a593Smuzhiyun struct pci_dev *p = get_bound_vga(pci);
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun if (p) {
1537*4882a593Smuzhiyun if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
1538*4882a593Smuzhiyun vga_inactive = true;
1539*4882a593Smuzhiyun pci_dev_put(p);
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun return vga_inactive;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun #endif /* SUPPORT_VGA_SWITCHEROO */
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun /*
1546*4882a593Smuzhiyun * allow/deny-listing for position_fix
1547*4882a593Smuzhiyun */
1548*4882a593Smuzhiyun static const struct snd_pci_quirk position_fix_list[] = {
1549*4882a593Smuzhiyun SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1550*4882a593Smuzhiyun SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1551*4882a593Smuzhiyun SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
1552*4882a593Smuzhiyun SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
1553*4882a593Smuzhiyun SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
1554*4882a593Smuzhiyun SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
1555*4882a593Smuzhiyun SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
1556*4882a593Smuzhiyun SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
1557*4882a593Smuzhiyun SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
1558*4882a593Smuzhiyun SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
1559*4882a593Smuzhiyun SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
1560*4882a593Smuzhiyun SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
1561*4882a593Smuzhiyun SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
1562*4882a593Smuzhiyun SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
1563*4882a593Smuzhiyun {}
1564*4882a593Smuzhiyun };
1565*4882a593Smuzhiyun
check_position_fix(struct azx * chip,int fix)1566*4882a593Smuzhiyun static int check_position_fix(struct azx *chip, int fix)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun const struct snd_pci_quirk *q;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun switch (fix) {
1571*4882a593Smuzhiyun case POS_FIX_AUTO:
1572*4882a593Smuzhiyun case POS_FIX_LPIB:
1573*4882a593Smuzhiyun case POS_FIX_POSBUF:
1574*4882a593Smuzhiyun case POS_FIX_VIACOMBO:
1575*4882a593Smuzhiyun case POS_FIX_COMBO:
1576*4882a593Smuzhiyun case POS_FIX_SKL:
1577*4882a593Smuzhiyun case POS_FIX_FIFO:
1578*4882a593Smuzhiyun return fix;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1582*4882a593Smuzhiyun if (q) {
1583*4882a593Smuzhiyun dev_info(chip->card->dev,
1584*4882a593Smuzhiyun "position_fix set to %d for device %04x:%04x\n",
1585*4882a593Smuzhiyun q->value, q->subvendor, q->subdevice);
1586*4882a593Smuzhiyun return q->value;
1587*4882a593Smuzhiyun }
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun /* Check VIA/ATI HD Audio Controller exist */
1590*4882a593Smuzhiyun if (chip->driver_type == AZX_DRIVER_VIA) {
1591*4882a593Smuzhiyun dev_dbg(chip->card->dev, "Using VIACOMBO position fix\n");
1592*4882a593Smuzhiyun return POS_FIX_VIACOMBO;
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun if (chip->driver_caps & AZX_DCAPS_AMD_WORKAROUND) {
1595*4882a593Smuzhiyun dev_dbg(chip->card->dev, "Using FIFO position fix\n");
1596*4882a593Smuzhiyun return POS_FIX_FIFO;
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
1599*4882a593Smuzhiyun dev_dbg(chip->card->dev, "Using LPIB position fix\n");
1600*4882a593Smuzhiyun return POS_FIX_LPIB;
1601*4882a593Smuzhiyun }
1602*4882a593Smuzhiyun if (chip->driver_type == AZX_DRIVER_SKL) {
1603*4882a593Smuzhiyun dev_dbg(chip->card->dev, "Using SKL position fix\n");
1604*4882a593Smuzhiyun return POS_FIX_SKL;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun return POS_FIX_AUTO;
1607*4882a593Smuzhiyun }
1608*4882a593Smuzhiyun
assign_position_fix(struct azx * chip,int fix)1609*4882a593Smuzhiyun static void assign_position_fix(struct azx *chip, int fix)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun static const azx_get_pos_callback_t callbacks[] = {
1612*4882a593Smuzhiyun [POS_FIX_AUTO] = NULL,
1613*4882a593Smuzhiyun [POS_FIX_LPIB] = azx_get_pos_lpib,
1614*4882a593Smuzhiyun [POS_FIX_POSBUF] = azx_get_pos_posbuf,
1615*4882a593Smuzhiyun [POS_FIX_VIACOMBO] = azx_via_get_position,
1616*4882a593Smuzhiyun [POS_FIX_COMBO] = azx_get_pos_lpib,
1617*4882a593Smuzhiyun [POS_FIX_SKL] = azx_get_pos_posbuf,
1618*4882a593Smuzhiyun [POS_FIX_FIFO] = azx_get_pos_fifo,
1619*4882a593Smuzhiyun };
1620*4882a593Smuzhiyun
1621*4882a593Smuzhiyun chip->get_position[0] = chip->get_position[1] = callbacks[fix];
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun /* combo mode uses LPIB only for playback */
1624*4882a593Smuzhiyun if (fix == POS_FIX_COMBO)
1625*4882a593Smuzhiyun chip->get_position[1] = NULL;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun if ((fix == POS_FIX_POSBUF || fix == POS_FIX_SKL) &&
1628*4882a593Smuzhiyun (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
1629*4882a593Smuzhiyun chip->get_delay[0] = chip->get_delay[1] =
1630*4882a593Smuzhiyun azx_get_delay_from_lpib;
1631*4882a593Smuzhiyun }
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun if (fix == POS_FIX_FIFO)
1634*4882a593Smuzhiyun chip->get_delay[0] = chip->get_delay[1] =
1635*4882a593Smuzhiyun azx_get_delay_from_fifo;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun /*
1639*4882a593Smuzhiyun * deny-lists for probe_mask
1640*4882a593Smuzhiyun */
1641*4882a593Smuzhiyun static const struct snd_pci_quirk probe_mask_list[] = {
1642*4882a593Smuzhiyun /* Thinkpad often breaks the controller communication when accessing
1643*4882a593Smuzhiyun * to the non-working (or non-existing) modem codec slot.
1644*4882a593Smuzhiyun */
1645*4882a593Smuzhiyun SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1646*4882a593Smuzhiyun SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1647*4882a593Smuzhiyun SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1648*4882a593Smuzhiyun /* broken BIOS */
1649*4882a593Smuzhiyun SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
1650*4882a593Smuzhiyun /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
1651*4882a593Smuzhiyun SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
1652*4882a593Smuzhiyun /* forced codec slots */
1653*4882a593Smuzhiyun SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
1654*4882a593Smuzhiyun SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
1655*4882a593Smuzhiyun SND_PCI_QUIRK(0x1558, 0x0351, "Schenker Dock 15", 0x105),
1656*4882a593Smuzhiyun /* WinFast VP200 H (Teradici) user reported broken communication */
1657*4882a593Smuzhiyun SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
1658*4882a593Smuzhiyun {}
1659*4882a593Smuzhiyun };
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun #define AZX_FORCE_CODEC_MASK 0x100
1662*4882a593Smuzhiyun
check_probe_mask(struct azx * chip,int dev)1663*4882a593Smuzhiyun static void check_probe_mask(struct azx *chip, int dev)
1664*4882a593Smuzhiyun {
1665*4882a593Smuzhiyun const struct snd_pci_quirk *q;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun chip->codec_probe_mask = probe_mask[dev];
1668*4882a593Smuzhiyun if (chip->codec_probe_mask == -1) {
1669*4882a593Smuzhiyun q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1670*4882a593Smuzhiyun if (q) {
1671*4882a593Smuzhiyun dev_info(chip->card->dev,
1672*4882a593Smuzhiyun "probe_mask set to 0x%x for device %04x:%04x\n",
1673*4882a593Smuzhiyun q->value, q->subvendor, q->subdevice);
1674*4882a593Smuzhiyun chip->codec_probe_mask = q->value;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun }
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun /* check forced option */
1679*4882a593Smuzhiyun if (chip->codec_probe_mask != -1 &&
1680*4882a593Smuzhiyun (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
1681*4882a593Smuzhiyun azx_bus(chip)->codec_mask = chip->codec_probe_mask & 0xff;
1682*4882a593Smuzhiyun dev_info(chip->card->dev, "codec_mask forced to 0x%x\n",
1683*4882a593Smuzhiyun (int)azx_bus(chip)->codec_mask);
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /*
1688*4882a593Smuzhiyun * allow/deny-list for enable_msi
1689*4882a593Smuzhiyun */
1690*4882a593Smuzhiyun static const struct snd_pci_quirk msi_deny_list[] = {
1691*4882a593Smuzhiyun SND_PCI_QUIRK(0x103c, 0x2191, "HP", 0), /* AMD Hudson */
1692*4882a593Smuzhiyun SND_PCI_QUIRK(0x103c, 0x2192, "HP", 0), /* AMD Hudson */
1693*4882a593Smuzhiyun SND_PCI_QUIRK(0x103c, 0x21f7, "HP", 0), /* AMD Hudson */
1694*4882a593Smuzhiyun SND_PCI_QUIRK(0x103c, 0x21fa, "HP", 0), /* AMD Hudson */
1695*4882a593Smuzhiyun SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
1696*4882a593Smuzhiyun SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
1697*4882a593Smuzhiyun SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
1698*4882a593Smuzhiyun SND_PCI_QUIRK(0x1179, 0xfb44, "Toshiba Satellite C870", 0), /* AMD Hudson */
1699*4882a593Smuzhiyun SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
1700*4882a593Smuzhiyun SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
1701*4882a593Smuzhiyun {}
1702*4882a593Smuzhiyun };
1703*4882a593Smuzhiyun
check_msi(struct azx * chip)1704*4882a593Smuzhiyun static void check_msi(struct azx *chip)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun const struct snd_pci_quirk *q;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun if (enable_msi >= 0) {
1709*4882a593Smuzhiyun chip->msi = !!enable_msi;
1710*4882a593Smuzhiyun return;
1711*4882a593Smuzhiyun }
1712*4882a593Smuzhiyun chip->msi = 1; /* enable MSI as default */
1713*4882a593Smuzhiyun q = snd_pci_quirk_lookup(chip->pci, msi_deny_list);
1714*4882a593Smuzhiyun if (q) {
1715*4882a593Smuzhiyun dev_info(chip->card->dev,
1716*4882a593Smuzhiyun "msi for device %04x:%04x set to %d\n",
1717*4882a593Smuzhiyun q->subvendor, q->subdevice, q->value);
1718*4882a593Smuzhiyun chip->msi = q->value;
1719*4882a593Smuzhiyun return;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun /* NVidia chipsets seem to cause troubles with MSI */
1723*4882a593Smuzhiyun if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
1724*4882a593Smuzhiyun dev_info(chip->card->dev, "Disabling MSI\n");
1725*4882a593Smuzhiyun chip->msi = 0;
1726*4882a593Smuzhiyun }
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun /* check the snoop mode availability */
azx_check_snoop_available(struct azx * chip)1730*4882a593Smuzhiyun static void azx_check_snoop_available(struct azx *chip)
1731*4882a593Smuzhiyun {
1732*4882a593Smuzhiyun int snoop = hda_snoop;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun if (snoop >= 0) {
1735*4882a593Smuzhiyun dev_info(chip->card->dev, "Force to %s mode by module option\n",
1736*4882a593Smuzhiyun snoop ? "snoop" : "non-snoop");
1737*4882a593Smuzhiyun chip->snoop = snoop;
1738*4882a593Smuzhiyun chip->uc_buffer = !snoop;
1739*4882a593Smuzhiyun return;
1740*4882a593Smuzhiyun }
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun snoop = true;
1743*4882a593Smuzhiyun if (azx_get_snoop_type(chip) == AZX_SNOOP_TYPE_NONE &&
1744*4882a593Smuzhiyun chip->driver_type == AZX_DRIVER_VIA) {
1745*4882a593Smuzhiyun /* force to non-snoop mode for a new VIA controller
1746*4882a593Smuzhiyun * when BIOS is set
1747*4882a593Smuzhiyun */
1748*4882a593Smuzhiyun u8 val;
1749*4882a593Smuzhiyun pci_read_config_byte(chip->pci, 0x42, &val);
1750*4882a593Smuzhiyun if (!(val & 0x80) && (chip->pci->revision == 0x30 ||
1751*4882a593Smuzhiyun chip->pci->revision == 0x20))
1752*4882a593Smuzhiyun snoop = false;
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun if (chip->driver_caps & AZX_DCAPS_SNOOP_OFF)
1756*4882a593Smuzhiyun snoop = false;
1757*4882a593Smuzhiyun
1758*4882a593Smuzhiyun chip->snoop = snoop;
1759*4882a593Smuzhiyun if (!snoop) {
1760*4882a593Smuzhiyun dev_info(chip->card->dev, "Force to non-snoop mode\n");
1761*4882a593Smuzhiyun /* C-Media requires non-cached pages only for CORB/RIRB */
1762*4882a593Smuzhiyun if (chip->driver_type != AZX_DRIVER_CMEDIA)
1763*4882a593Smuzhiyun chip->uc_buffer = true;
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun
azx_probe_work(struct work_struct * work)1767*4882a593Smuzhiyun static void azx_probe_work(struct work_struct *work)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun struct hda_intel *hda = container_of(work, struct hda_intel, probe_work.work);
1770*4882a593Smuzhiyun azx_probe_continue(&hda->chip);
1771*4882a593Smuzhiyun }
1772*4882a593Smuzhiyun
default_bdl_pos_adj(struct azx * chip)1773*4882a593Smuzhiyun static int default_bdl_pos_adj(struct azx *chip)
1774*4882a593Smuzhiyun {
1775*4882a593Smuzhiyun /* some exceptions: Atoms seem problematic with value 1 */
1776*4882a593Smuzhiyun if (chip->pci->vendor == PCI_VENDOR_ID_INTEL) {
1777*4882a593Smuzhiyun switch (chip->pci->device) {
1778*4882a593Smuzhiyun case 0x0f04: /* Baytrail */
1779*4882a593Smuzhiyun case 0x2284: /* Braswell */
1780*4882a593Smuzhiyun return 32;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun switch (chip->driver_type) {
1785*4882a593Smuzhiyun case AZX_DRIVER_ICH:
1786*4882a593Smuzhiyun case AZX_DRIVER_PCH:
1787*4882a593Smuzhiyun return 1;
1788*4882a593Smuzhiyun default:
1789*4882a593Smuzhiyun return 32;
1790*4882a593Smuzhiyun }
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun /*
1794*4882a593Smuzhiyun * constructor
1795*4882a593Smuzhiyun */
1796*4882a593Smuzhiyun static const struct hda_controller_ops pci_hda_ops;
1797*4882a593Smuzhiyun
azx_create(struct snd_card * card,struct pci_dev * pci,int dev,unsigned int driver_caps,struct azx ** rchip)1798*4882a593Smuzhiyun static int azx_create(struct snd_card *card, struct pci_dev *pci,
1799*4882a593Smuzhiyun int dev, unsigned int driver_caps,
1800*4882a593Smuzhiyun struct azx **rchip)
1801*4882a593Smuzhiyun {
1802*4882a593Smuzhiyun static const struct snd_device_ops ops = {
1803*4882a593Smuzhiyun .dev_disconnect = azx_dev_disconnect,
1804*4882a593Smuzhiyun .dev_free = azx_dev_free,
1805*4882a593Smuzhiyun };
1806*4882a593Smuzhiyun struct hda_intel *hda;
1807*4882a593Smuzhiyun struct azx *chip;
1808*4882a593Smuzhiyun int err;
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun *rchip = NULL;
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun err = pci_enable_device(pci);
1813*4882a593Smuzhiyun if (err < 0)
1814*4882a593Smuzhiyun return err;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun hda = devm_kzalloc(&pci->dev, sizeof(*hda), GFP_KERNEL);
1817*4882a593Smuzhiyun if (!hda) {
1818*4882a593Smuzhiyun pci_disable_device(pci);
1819*4882a593Smuzhiyun return -ENOMEM;
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun chip = &hda->chip;
1823*4882a593Smuzhiyun mutex_init(&chip->open_mutex);
1824*4882a593Smuzhiyun chip->card = card;
1825*4882a593Smuzhiyun chip->pci = pci;
1826*4882a593Smuzhiyun chip->ops = &pci_hda_ops;
1827*4882a593Smuzhiyun chip->driver_caps = driver_caps;
1828*4882a593Smuzhiyun chip->driver_type = driver_caps & 0xff;
1829*4882a593Smuzhiyun check_msi(chip);
1830*4882a593Smuzhiyun chip->dev_index = dev;
1831*4882a593Smuzhiyun if (jackpoll_ms[dev] >= 50 && jackpoll_ms[dev] <= 60000)
1832*4882a593Smuzhiyun chip->jackpoll_interval = msecs_to_jiffies(jackpoll_ms[dev]);
1833*4882a593Smuzhiyun INIT_LIST_HEAD(&chip->pcm_list);
1834*4882a593Smuzhiyun INIT_WORK(&hda->irq_pending_work, azx_irq_pending_work);
1835*4882a593Smuzhiyun INIT_LIST_HEAD(&hda->list);
1836*4882a593Smuzhiyun init_vga_switcheroo(chip);
1837*4882a593Smuzhiyun init_completion(&hda->probe_wait);
1838*4882a593Smuzhiyun
1839*4882a593Smuzhiyun assign_position_fix(chip, check_position_fix(chip, position_fix[dev]));
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun if (single_cmd < 0) /* allow fallback to single_cmd at errors */
1842*4882a593Smuzhiyun chip->fallback_to_single_cmd = 1;
1843*4882a593Smuzhiyun else /* explicitly set to single_cmd or not */
1844*4882a593Smuzhiyun chip->single_cmd = single_cmd;
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun azx_check_snoop_available(chip);
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun if (bdl_pos_adj[dev] < 0)
1849*4882a593Smuzhiyun chip->bdl_pos_adj = default_bdl_pos_adj(chip);
1850*4882a593Smuzhiyun else
1851*4882a593Smuzhiyun chip->bdl_pos_adj = bdl_pos_adj[dev];
1852*4882a593Smuzhiyun
1853*4882a593Smuzhiyun err = azx_bus_init(chip, model[dev]);
1854*4882a593Smuzhiyun if (err < 0) {
1855*4882a593Smuzhiyun pci_disable_device(pci);
1856*4882a593Smuzhiyun return err;
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun
1859*4882a593Smuzhiyun /* use the non-cached pages in non-snoop mode */
1860*4882a593Smuzhiyun if (!azx_snoop(chip))
1861*4882a593Smuzhiyun azx_bus(chip)->dma_type = SNDRV_DMA_TYPE_DEV_UC;
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun if (chip->driver_type == AZX_DRIVER_NVIDIA) {
1864*4882a593Smuzhiyun dev_dbg(chip->card->dev, "Enable delay in RIRB handling\n");
1865*4882a593Smuzhiyun chip->bus.core.needs_damn_long_delay = 1;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun check_probe_mask(chip, dev);
1869*4882a593Smuzhiyun
1870*4882a593Smuzhiyun err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1871*4882a593Smuzhiyun if (err < 0) {
1872*4882a593Smuzhiyun dev_err(card->dev, "Error creating device [card]!\n");
1873*4882a593Smuzhiyun azx_free(chip);
1874*4882a593Smuzhiyun return err;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun /* continue probing in work context as may trigger request module */
1878*4882a593Smuzhiyun INIT_DELAYED_WORK(&hda->probe_work, azx_probe_work);
1879*4882a593Smuzhiyun
1880*4882a593Smuzhiyun *rchip = chip;
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun return 0;
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun
azx_first_init(struct azx * chip)1885*4882a593Smuzhiyun static int azx_first_init(struct azx *chip)
1886*4882a593Smuzhiyun {
1887*4882a593Smuzhiyun int dev = chip->dev_index;
1888*4882a593Smuzhiyun struct pci_dev *pci = chip->pci;
1889*4882a593Smuzhiyun struct snd_card *card = chip->card;
1890*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
1891*4882a593Smuzhiyun int err;
1892*4882a593Smuzhiyun unsigned short gcap;
1893*4882a593Smuzhiyun unsigned int dma_bits = 64;
1894*4882a593Smuzhiyun
1895*4882a593Smuzhiyun #if BITS_PER_LONG != 64
1896*4882a593Smuzhiyun /* Fix up base address on ULI M5461 */
1897*4882a593Smuzhiyun if (chip->driver_type == AZX_DRIVER_ULI) {
1898*4882a593Smuzhiyun u16 tmp3;
1899*4882a593Smuzhiyun pci_read_config_word(pci, 0x40, &tmp3);
1900*4882a593Smuzhiyun pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1901*4882a593Smuzhiyun pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1902*4882a593Smuzhiyun }
1903*4882a593Smuzhiyun #endif
1904*4882a593Smuzhiyun
1905*4882a593Smuzhiyun err = pci_request_regions(pci, "ICH HD audio");
1906*4882a593Smuzhiyun if (err < 0)
1907*4882a593Smuzhiyun return err;
1908*4882a593Smuzhiyun chip->region_requested = 1;
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun bus->addr = pci_resource_start(pci, 0);
1911*4882a593Smuzhiyun bus->remap_addr = pci_ioremap_bar(pci, 0);
1912*4882a593Smuzhiyun if (bus->remap_addr == NULL) {
1913*4882a593Smuzhiyun dev_err(card->dev, "ioremap error\n");
1914*4882a593Smuzhiyun return -ENXIO;
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun if (chip->driver_type == AZX_DRIVER_SKL)
1918*4882a593Smuzhiyun snd_hdac_bus_parse_capabilities(bus);
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun /*
1921*4882a593Smuzhiyun * Some Intel CPUs has always running timer (ART) feature and
1922*4882a593Smuzhiyun * controller may have Global time sync reporting capability, so
1923*4882a593Smuzhiyun * check both of these before declaring synchronized time reporting
1924*4882a593Smuzhiyun * capability SNDRV_PCM_INFO_HAS_LINK_SYNCHRONIZED_ATIME
1925*4882a593Smuzhiyun */
1926*4882a593Smuzhiyun chip->gts_present = false;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun #ifdef CONFIG_X86
1929*4882a593Smuzhiyun if (bus->ppcap && boot_cpu_has(X86_FEATURE_ART))
1930*4882a593Smuzhiyun chip->gts_present = true;
1931*4882a593Smuzhiyun #endif
1932*4882a593Smuzhiyun
1933*4882a593Smuzhiyun if (chip->msi) {
1934*4882a593Smuzhiyun if (chip->driver_caps & AZX_DCAPS_NO_MSI64) {
1935*4882a593Smuzhiyun dev_dbg(card->dev, "Disabling 64bit MSI\n");
1936*4882a593Smuzhiyun pci->no_64bit_msi = true;
1937*4882a593Smuzhiyun }
1938*4882a593Smuzhiyun if (pci_enable_msi(pci) < 0)
1939*4882a593Smuzhiyun chip->msi = 0;
1940*4882a593Smuzhiyun }
1941*4882a593Smuzhiyun
1942*4882a593Smuzhiyun pci_set_master(pci);
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun gcap = azx_readw(chip, GCAP);
1945*4882a593Smuzhiyun dev_dbg(card->dev, "chipset global capabilities = 0x%x\n", gcap);
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun /* AMD devices support 40 or 48bit DMA, take the safe one */
1948*4882a593Smuzhiyun if (chip->pci->vendor == PCI_VENDOR_ID_AMD)
1949*4882a593Smuzhiyun dma_bits = 40;
1950*4882a593Smuzhiyun
1951*4882a593Smuzhiyun /* disable SB600 64bit support for safety */
1952*4882a593Smuzhiyun if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
1953*4882a593Smuzhiyun struct pci_dev *p_smbus;
1954*4882a593Smuzhiyun dma_bits = 40;
1955*4882a593Smuzhiyun p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
1956*4882a593Smuzhiyun PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1957*4882a593Smuzhiyun NULL);
1958*4882a593Smuzhiyun if (p_smbus) {
1959*4882a593Smuzhiyun if (p_smbus->revision < 0x30)
1960*4882a593Smuzhiyun gcap &= ~AZX_GCAP_64OK;
1961*4882a593Smuzhiyun pci_dev_put(p_smbus);
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun }
1964*4882a593Smuzhiyun
1965*4882a593Smuzhiyun /* NVidia hardware normally only supports up to 40 bits of DMA */
1966*4882a593Smuzhiyun if (chip->pci->vendor == PCI_VENDOR_ID_NVIDIA)
1967*4882a593Smuzhiyun dma_bits = 40;
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun /* disable 64bit DMA address on some devices */
1970*4882a593Smuzhiyun if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
1971*4882a593Smuzhiyun dev_dbg(card->dev, "Disabling 64bit DMA\n");
1972*4882a593Smuzhiyun gcap &= ~AZX_GCAP_64OK;
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun
1975*4882a593Smuzhiyun /* disable buffer size rounding to 128-byte multiples if supported */
1976*4882a593Smuzhiyun if (align_buffer_size >= 0)
1977*4882a593Smuzhiyun chip->align_buffer_size = !!align_buffer_size;
1978*4882a593Smuzhiyun else {
1979*4882a593Smuzhiyun if (chip->driver_caps & AZX_DCAPS_NO_ALIGN_BUFSIZE)
1980*4882a593Smuzhiyun chip->align_buffer_size = 0;
1981*4882a593Smuzhiyun else
1982*4882a593Smuzhiyun chip->align_buffer_size = 1;
1983*4882a593Smuzhiyun }
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun /* allow 64bit DMA address if supported by H/W */
1986*4882a593Smuzhiyun if (!(gcap & AZX_GCAP_64OK))
1987*4882a593Smuzhiyun dma_bits = 32;
1988*4882a593Smuzhiyun if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1989*4882a593Smuzhiyun dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1990*4882a593Smuzhiyun } else {
1991*4882a593Smuzhiyun dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1992*4882a593Smuzhiyun dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1993*4882a593Smuzhiyun }
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun /* read number of streams from GCAP register instead of using
1996*4882a593Smuzhiyun * hardcoded value
1997*4882a593Smuzhiyun */
1998*4882a593Smuzhiyun chip->capture_streams = (gcap >> 8) & 0x0f;
1999*4882a593Smuzhiyun chip->playback_streams = (gcap >> 12) & 0x0f;
2000*4882a593Smuzhiyun if (!chip->playback_streams && !chip->capture_streams) {
2001*4882a593Smuzhiyun /* gcap didn't give any info, switching to old method */
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun switch (chip->driver_type) {
2004*4882a593Smuzhiyun case AZX_DRIVER_ULI:
2005*4882a593Smuzhiyun chip->playback_streams = ULI_NUM_PLAYBACK;
2006*4882a593Smuzhiyun chip->capture_streams = ULI_NUM_CAPTURE;
2007*4882a593Smuzhiyun break;
2008*4882a593Smuzhiyun case AZX_DRIVER_ATIHDMI:
2009*4882a593Smuzhiyun case AZX_DRIVER_ATIHDMI_NS:
2010*4882a593Smuzhiyun chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2011*4882a593Smuzhiyun chip->capture_streams = ATIHDMI_NUM_CAPTURE;
2012*4882a593Smuzhiyun break;
2013*4882a593Smuzhiyun case AZX_DRIVER_GENERIC:
2014*4882a593Smuzhiyun default:
2015*4882a593Smuzhiyun chip->playback_streams = ICH6_NUM_PLAYBACK;
2016*4882a593Smuzhiyun chip->capture_streams = ICH6_NUM_CAPTURE;
2017*4882a593Smuzhiyun break;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun chip->capture_index_offset = 0;
2021*4882a593Smuzhiyun chip->playback_index_offset = chip->capture_streams;
2022*4882a593Smuzhiyun chip->num_streams = chip->playback_streams + chip->capture_streams;
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun /* sanity check for the SDxCTL.STRM field overflow */
2025*4882a593Smuzhiyun if (chip->num_streams > 15 &&
2026*4882a593Smuzhiyun (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG) == 0) {
2027*4882a593Smuzhiyun dev_warn(chip->card->dev, "number of I/O streams is %d, "
2028*4882a593Smuzhiyun "forcing separate stream tags", chip->num_streams);
2029*4882a593Smuzhiyun chip->driver_caps |= AZX_DCAPS_SEPARATE_STREAM_TAG;
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun /* initialize streams */
2033*4882a593Smuzhiyun err = azx_init_streams(chip);
2034*4882a593Smuzhiyun if (err < 0)
2035*4882a593Smuzhiyun return err;
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun err = azx_alloc_stream_pages(chip);
2038*4882a593Smuzhiyun if (err < 0)
2039*4882a593Smuzhiyun return err;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun /* initialize chip */
2042*4882a593Smuzhiyun azx_init_pci(chip);
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun snd_hdac_i915_set_bclk(bus);
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun hda_intel_init_chip(chip, (probe_only[dev] & 2) == 0);
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun /* codec detection */
2049*4882a593Smuzhiyun if (!azx_bus(chip)->codec_mask) {
2050*4882a593Smuzhiyun dev_err(card->dev, "no codecs found!\n");
2051*4882a593Smuzhiyun /* keep running the rest for the runtime PM */
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun if (azx_acquire_irq(chip, 0) < 0)
2055*4882a593Smuzhiyun return -EBUSY;
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun strcpy(card->driver, "HDA-Intel");
2058*4882a593Smuzhiyun strlcpy(card->shortname, driver_short_names[chip->driver_type],
2059*4882a593Smuzhiyun sizeof(card->shortname));
2060*4882a593Smuzhiyun snprintf(card->longname, sizeof(card->longname),
2061*4882a593Smuzhiyun "%s at 0x%lx irq %i",
2062*4882a593Smuzhiyun card->shortname, bus->addr, bus->irq);
2063*4882a593Smuzhiyun
2064*4882a593Smuzhiyun return 0;
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_PATCH_LOADER
2068*4882a593Smuzhiyun /* callback from request_firmware_nowait() */
azx_firmware_cb(const struct firmware * fw,void * context)2069*4882a593Smuzhiyun static void azx_firmware_cb(const struct firmware *fw, void *context)
2070*4882a593Smuzhiyun {
2071*4882a593Smuzhiyun struct snd_card *card = context;
2072*4882a593Smuzhiyun struct azx *chip = card->private_data;
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun if (fw)
2075*4882a593Smuzhiyun chip->fw = fw;
2076*4882a593Smuzhiyun else
2077*4882a593Smuzhiyun dev_err(card->dev, "Cannot load firmware, continue without patching\n");
2078*4882a593Smuzhiyun if (!chip->disabled) {
2079*4882a593Smuzhiyun /* continue probing */
2080*4882a593Smuzhiyun azx_probe_continue(chip);
2081*4882a593Smuzhiyun }
2082*4882a593Smuzhiyun }
2083*4882a593Smuzhiyun #endif
2084*4882a593Smuzhiyun
disable_msi_reset_irq(struct azx * chip)2085*4882a593Smuzhiyun static int disable_msi_reset_irq(struct azx *chip)
2086*4882a593Smuzhiyun {
2087*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
2088*4882a593Smuzhiyun int err;
2089*4882a593Smuzhiyun
2090*4882a593Smuzhiyun free_irq(bus->irq, chip);
2091*4882a593Smuzhiyun bus->irq = -1;
2092*4882a593Smuzhiyun chip->card->sync_irq = -1;
2093*4882a593Smuzhiyun pci_disable_msi(chip->pci);
2094*4882a593Smuzhiyun chip->msi = 0;
2095*4882a593Smuzhiyun err = azx_acquire_irq(chip, 1);
2096*4882a593Smuzhiyun if (err < 0)
2097*4882a593Smuzhiyun return err;
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun return 0;
2100*4882a593Smuzhiyun }
2101*4882a593Smuzhiyun
pcm_mmap_prepare(struct snd_pcm_substream * substream,struct vm_area_struct * area)2102*4882a593Smuzhiyun static void pcm_mmap_prepare(struct snd_pcm_substream *substream,
2103*4882a593Smuzhiyun struct vm_area_struct *area)
2104*4882a593Smuzhiyun {
2105*4882a593Smuzhiyun #ifdef CONFIG_X86
2106*4882a593Smuzhiyun struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2107*4882a593Smuzhiyun struct azx *chip = apcm->chip;
2108*4882a593Smuzhiyun if (chip->uc_buffer)
2109*4882a593Smuzhiyun area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2110*4882a593Smuzhiyun #endif
2111*4882a593Smuzhiyun }
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun /* Denylist for skipping the whole probe:
2114*4882a593Smuzhiyun * some HD-audio PCI entries are exposed without any codecs, and such devices
2115*4882a593Smuzhiyun * should be ignored from the beginning.
2116*4882a593Smuzhiyun */
2117*4882a593Smuzhiyun static const struct pci_device_id driver_denylist[] = {
2118*4882a593Smuzhiyun { PCI_DEVICE_SUB(0x1022, 0x1487, 0x1043, 0x874f) }, /* ASUS ROG Zenith II / Strix */
2119*4882a593Smuzhiyun { PCI_DEVICE_SUB(0x1022, 0x1487, 0x1462, 0xcb59) }, /* MSI TRX40 Creator */
2120*4882a593Smuzhiyun { PCI_DEVICE_SUB(0x1022, 0x1487, 0x1462, 0xcb60) }, /* MSI TRX40 */
2121*4882a593Smuzhiyun {}
2122*4882a593Smuzhiyun };
2123*4882a593Smuzhiyun
2124*4882a593Smuzhiyun static const struct hda_controller_ops pci_hda_ops = {
2125*4882a593Smuzhiyun .disable_msi_reset_irq = disable_msi_reset_irq,
2126*4882a593Smuzhiyun .pcm_mmap_prepare = pcm_mmap_prepare,
2127*4882a593Smuzhiyun .position_check = azx_position_check,
2128*4882a593Smuzhiyun };
2129*4882a593Smuzhiyun
azx_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)2130*4882a593Smuzhiyun static int azx_probe(struct pci_dev *pci,
2131*4882a593Smuzhiyun const struct pci_device_id *pci_id)
2132*4882a593Smuzhiyun {
2133*4882a593Smuzhiyun static int dev;
2134*4882a593Smuzhiyun struct snd_card *card;
2135*4882a593Smuzhiyun struct hda_intel *hda;
2136*4882a593Smuzhiyun struct azx *chip;
2137*4882a593Smuzhiyun bool schedule_probe;
2138*4882a593Smuzhiyun int err;
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun if (pci_match_id(driver_denylist, pci)) {
2141*4882a593Smuzhiyun dev_info(&pci->dev, "Skipping the device on the denylist\n");
2142*4882a593Smuzhiyun return -ENODEV;
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun if (dev >= SNDRV_CARDS)
2146*4882a593Smuzhiyun return -ENODEV;
2147*4882a593Smuzhiyun if (!enable[dev]) {
2148*4882a593Smuzhiyun dev++;
2149*4882a593Smuzhiyun return -ENOENT;
2150*4882a593Smuzhiyun }
2151*4882a593Smuzhiyun
2152*4882a593Smuzhiyun /*
2153*4882a593Smuzhiyun * stop probe if another Intel's DSP driver should be activated
2154*4882a593Smuzhiyun */
2155*4882a593Smuzhiyun if (dmic_detect) {
2156*4882a593Smuzhiyun err = snd_intel_dsp_driver_probe(pci);
2157*4882a593Smuzhiyun if (err != SND_INTEL_DSP_DRIVER_ANY && err != SND_INTEL_DSP_DRIVER_LEGACY) {
2158*4882a593Smuzhiyun dev_dbg(&pci->dev, "HDAudio driver not selected, aborting probe\n");
2159*4882a593Smuzhiyun return -ENODEV;
2160*4882a593Smuzhiyun }
2161*4882a593Smuzhiyun } else {
2162*4882a593Smuzhiyun dev_warn(&pci->dev, "dmic_detect option is deprecated, pass snd-intel-dspcfg.dsp_driver=1 option instead\n");
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2166*4882a593Smuzhiyun 0, &card);
2167*4882a593Smuzhiyun if (err < 0) {
2168*4882a593Smuzhiyun dev_err(&pci->dev, "Error creating card!\n");
2169*4882a593Smuzhiyun return err;
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
2173*4882a593Smuzhiyun if (err < 0)
2174*4882a593Smuzhiyun goto out_free;
2175*4882a593Smuzhiyun card->private_data = chip;
2176*4882a593Smuzhiyun hda = container_of(chip, struct hda_intel, chip);
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun pci_set_drvdata(pci, card);
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun err = register_vga_switcheroo(chip);
2181*4882a593Smuzhiyun if (err < 0) {
2182*4882a593Smuzhiyun dev_err(card->dev, "Error registering vga_switcheroo client\n");
2183*4882a593Smuzhiyun goto out_free;
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun if (check_hdmi_disabled(pci)) {
2187*4882a593Smuzhiyun dev_info(card->dev, "VGA controller is disabled\n");
2188*4882a593Smuzhiyun dev_info(card->dev, "Delaying initialization\n");
2189*4882a593Smuzhiyun chip->disabled = true;
2190*4882a593Smuzhiyun }
2191*4882a593Smuzhiyun
2192*4882a593Smuzhiyun schedule_probe = !chip->disabled;
2193*4882a593Smuzhiyun
2194*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_PATCH_LOADER
2195*4882a593Smuzhiyun if (patch[dev] && *patch[dev]) {
2196*4882a593Smuzhiyun dev_info(card->dev, "Applying patch firmware '%s'\n",
2197*4882a593Smuzhiyun patch[dev]);
2198*4882a593Smuzhiyun err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
2199*4882a593Smuzhiyun &pci->dev, GFP_KERNEL, card,
2200*4882a593Smuzhiyun azx_firmware_cb);
2201*4882a593Smuzhiyun if (err < 0)
2202*4882a593Smuzhiyun goto out_free;
2203*4882a593Smuzhiyun schedule_probe = false; /* continued in azx_firmware_cb() */
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun #endif /* CONFIG_SND_HDA_PATCH_LOADER */
2206*4882a593Smuzhiyun
2207*4882a593Smuzhiyun #ifndef CONFIG_SND_HDA_I915
2208*4882a593Smuzhiyun if (CONTROLLER_IN_GPU(pci))
2209*4882a593Smuzhiyun dev_err(card->dev, "Haswell/Broadwell HDMI/DP must build in CONFIG_SND_HDA_I915\n");
2210*4882a593Smuzhiyun #endif
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun if (schedule_probe)
2213*4882a593Smuzhiyun schedule_delayed_work(&hda->probe_work, 0);
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun dev++;
2216*4882a593Smuzhiyun if (chip->disabled)
2217*4882a593Smuzhiyun complete_all(&hda->probe_wait);
2218*4882a593Smuzhiyun return 0;
2219*4882a593Smuzhiyun
2220*4882a593Smuzhiyun out_free:
2221*4882a593Smuzhiyun snd_card_free(card);
2222*4882a593Smuzhiyun return err;
2223*4882a593Smuzhiyun }
2224*4882a593Smuzhiyun
2225*4882a593Smuzhiyun #ifdef CONFIG_PM
2226*4882a593Smuzhiyun /* On some boards setting power_save to a non 0 value leads to clicking /
2227*4882a593Smuzhiyun * popping sounds when ever we enter/leave powersaving mode. Ideally we would
2228*4882a593Smuzhiyun * figure out how to avoid these sounds, but that is not always feasible.
2229*4882a593Smuzhiyun * So we keep a list of devices where we disable powersaving as its known
2230*4882a593Smuzhiyun * to causes problems on these devices.
2231*4882a593Smuzhiyun */
2232*4882a593Smuzhiyun static const struct snd_pci_quirk power_save_denylist[] = {
2233*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2234*4882a593Smuzhiyun SND_PCI_QUIRK(0x1849, 0xc892, "Asrock B85M-ITX", 0),
2235*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2236*4882a593Smuzhiyun SND_PCI_QUIRK(0x1849, 0x0397, "Asrock N68C-S UCC", 0),
2237*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2238*4882a593Smuzhiyun SND_PCI_QUIRK(0x1849, 0x7662, "Asrock H81M-HDS", 0),
2239*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2240*4882a593Smuzhiyun SND_PCI_QUIRK(0x1043, 0x8733, "Asus Prime X370-Pro", 0),
2241*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2242*4882a593Smuzhiyun SND_PCI_QUIRK(0x1558, 0x6504, "Clevo W65_67SB", 0),
2243*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2244*4882a593Smuzhiyun SND_PCI_QUIRK(0x1028, 0x0497, "Dell Precision T3600", 0),
2245*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2246*4882a593Smuzhiyun /* Note the P55A-UD3 and Z87-D3HP share the subsys id for the HDA dev */
2247*4882a593Smuzhiyun SND_PCI_QUIRK(0x1458, 0xa002, "Gigabyte P55A-UD3 / Z87-D3HP", 0),
2248*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1525104 */
2249*4882a593Smuzhiyun SND_PCI_QUIRK(0x8086, 0x2040, "Intel DZ77BH-55K", 0),
2250*4882a593Smuzhiyun /* https://bugzilla.kernel.org/show_bug.cgi?id=199607 */
2251*4882a593Smuzhiyun SND_PCI_QUIRK(0x8086, 0x2057, "Intel NUC5i7RYB", 0),
2252*4882a593Smuzhiyun /* https://bugs.launchpad.net/bugs/1821663 */
2253*4882a593Smuzhiyun SND_PCI_QUIRK(0x8086, 0x2064, "Intel SDP 8086:2064", 0),
2254*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1520902 */
2255*4882a593Smuzhiyun SND_PCI_QUIRK(0x8086, 0x2068, "Intel NUC7i3BNB", 0),
2256*4882a593Smuzhiyun /* https://bugzilla.kernel.org/show_bug.cgi?id=198611 */
2257*4882a593Smuzhiyun SND_PCI_QUIRK(0x17aa, 0x2227, "Lenovo X1 Carbon 3rd Gen", 0),
2258*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1689623 */
2259*4882a593Smuzhiyun SND_PCI_QUIRK(0x17aa, 0x367b, "Lenovo IdeaCentre B550", 0),
2260*4882a593Smuzhiyun /* https://bugzilla.redhat.com/show_bug.cgi?id=1572975 */
2261*4882a593Smuzhiyun SND_PCI_QUIRK(0x17aa, 0x36a7, "Lenovo C50 All in one", 0),
2262*4882a593Smuzhiyun /* https://bugs.launchpad.net/bugs/1821663 */
2263*4882a593Smuzhiyun SND_PCI_QUIRK(0x1631, 0xe017, "Packard Bell NEC IMEDIA 5204", 0),
2264*4882a593Smuzhiyun {}
2265*4882a593Smuzhiyun };
2266*4882a593Smuzhiyun #endif /* CONFIG_PM */
2267*4882a593Smuzhiyun
set_default_power_save(struct azx * chip)2268*4882a593Smuzhiyun static void set_default_power_save(struct azx *chip)
2269*4882a593Smuzhiyun {
2270*4882a593Smuzhiyun int val = power_save;
2271*4882a593Smuzhiyun
2272*4882a593Smuzhiyun #ifdef CONFIG_PM
2273*4882a593Smuzhiyun if (pm_blacklist) {
2274*4882a593Smuzhiyun const struct snd_pci_quirk *q;
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun q = snd_pci_quirk_lookup(chip->pci, power_save_denylist);
2277*4882a593Smuzhiyun if (q && val) {
2278*4882a593Smuzhiyun dev_info(chip->card->dev, "device %04x:%04x is on the power_save denylist, forcing power_save to 0\n",
2279*4882a593Smuzhiyun q->subvendor, q->subdevice);
2280*4882a593Smuzhiyun val = 0;
2281*4882a593Smuzhiyun }
2282*4882a593Smuzhiyun }
2283*4882a593Smuzhiyun #endif /* CONFIG_PM */
2284*4882a593Smuzhiyun snd_hda_set_power_save(&chip->bus, val * 1000);
2285*4882a593Smuzhiyun }
2286*4882a593Smuzhiyun
2287*4882a593Smuzhiyun /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
2288*4882a593Smuzhiyun static const unsigned int azx_max_codecs[AZX_NUM_DRIVERS] = {
2289*4882a593Smuzhiyun [AZX_DRIVER_NVIDIA] = 8,
2290*4882a593Smuzhiyun [AZX_DRIVER_TERA] = 1,
2291*4882a593Smuzhiyun };
2292*4882a593Smuzhiyun
azx_probe_continue(struct azx * chip)2293*4882a593Smuzhiyun static int azx_probe_continue(struct azx *chip)
2294*4882a593Smuzhiyun {
2295*4882a593Smuzhiyun struct hda_intel *hda = container_of(chip, struct hda_intel, chip);
2296*4882a593Smuzhiyun struct hdac_bus *bus = azx_bus(chip);
2297*4882a593Smuzhiyun struct pci_dev *pci = chip->pci;
2298*4882a593Smuzhiyun int dev = chip->dev_index;
2299*4882a593Smuzhiyun int err;
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun if (chip->disabled || hda->init_failed)
2302*4882a593Smuzhiyun return -EIO;
2303*4882a593Smuzhiyun if (hda->probe_retry)
2304*4882a593Smuzhiyun goto probe_retry;
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun to_hda_bus(bus)->bus_probing = 1;
2307*4882a593Smuzhiyun hda->probe_continued = 1;
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun /* bind with i915 if needed */
2310*4882a593Smuzhiyun if (chip->driver_caps & AZX_DCAPS_I915_COMPONENT) {
2311*4882a593Smuzhiyun err = snd_hdac_i915_init(bus);
2312*4882a593Smuzhiyun if (err < 0) {
2313*4882a593Smuzhiyun /* if the controller is bound only with HDMI/DP
2314*4882a593Smuzhiyun * (for HSW and BDW), we need to abort the probe;
2315*4882a593Smuzhiyun * for other chips, still continue probing as other
2316*4882a593Smuzhiyun * codecs can be on the same link.
2317*4882a593Smuzhiyun */
2318*4882a593Smuzhiyun if (CONTROLLER_IN_GPU(pci)) {
2319*4882a593Smuzhiyun dev_err(chip->card->dev,
2320*4882a593Smuzhiyun "HSW/BDW HD-audio HDMI/DP requires binding with gfx driver\n");
2321*4882a593Smuzhiyun goto out_free;
2322*4882a593Smuzhiyun } else {
2323*4882a593Smuzhiyun /* don't bother any longer */
2324*4882a593Smuzhiyun chip->driver_caps &= ~AZX_DCAPS_I915_COMPONENT;
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun }
2327*4882a593Smuzhiyun
2328*4882a593Smuzhiyun /* HSW/BDW controllers need this power */
2329*4882a593Smuzhiyun if (CONTROLLER_IN_GPU(pci))
2330*4882a593Smuzhiyun hda->need_i915_power = 1;
2331*4882a593Smuzhiyun }
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun /* Request display power well for the HDA controller or codec. For
2334*4882a593Smuzhiyun * Haswell/Broadwell, both the display HDA controller and codec need
2335*4882a593Smuzhiyun * this power. For other platforms, like Baytrail/Braswell, only the
2336*4882a593Smuzhiyun * display codec needs the power and it can be released after probe.
2337*4882a593Smuzhiyun */
2338*4882a593Smuzhiyun display_power(chip, true);
2339*4882a593Smuzhiyun
2340*4882a593Smuzhiyun err = azx_first_init(chip);
2341*4882a593Smuzhiyun if (err < 0)
2342*4882a593Smuzhiyun goto out_free;
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_INPUT_BEEP
2345*4882a593Smuzhiyun chip->beep_mode = beep_mode[dev];
2346*4882a593Smuzhiyun #endif
2347*4882a593Smuzhiyun
2348*4882a593Smuzhiyun /* create codec instances */
2349*4882a593Smuzhiyun if (bus->codec_mask) {
2350*4882a593Smuzhiyun err = azx_probe_codecs(chip, azx_max_codecs[chip->driver_type]);
2351*4882a593Smuzhiyun if (err < 0)
2352*4882a593Smuzhiyun goto out_free;
2353*4882a593Smuzhiyun }
2354*4882a593Smuzhiyun
2355*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_PATCH_LOADER
2356*4882a593Smuzhiyun if (chip->fw) {
2357*4882a593Smuzhiyun err = snd_hda_load_patch(&chip->bus, chip->fw->size,
2358*4882a593Smuzhiyun chip->fw->data);
2359*4882a593Smuzhiyun if (err < 0)
2360*4882a593Smuzhiyun goto out_free;
2361*4882a593Smuzhiyun #ifndef CONFIG_PM
2362*4882a593Smuzhiyun release_firmware(chip->fw); /* no longer needed */
2363*4882a593Smuzhiyun chip->fw = NULL;
2364*4882a593Smuzhiyun #endif
2365*4882a593Smuzhiyun }
2366*4882a593Smuzhiyun #endif
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun probe_retry:
2369*4882a593Smuzhiyun if (bus->codec_mask && !(probe_only[dev] & 1)) {
2370*4882a593Smuzhiyun err = azx_codec_configure(chip);
2371*4882a593Smuzhiyun if (err) {
2372*4882a593Smuzhiyun if ((chip->driver_caps & AZX_DCAPS_RETRY_PROBE) &&
2373*4882a593Smuzhiyun ++hda->probe_retry < 60) {
2374*4882a593Smuzhiyun schedule_delayed_work(&hda->probe_work,
2375*4882a593Smuzhiyun msecs_to_jiffies(1000));
2376*4882a593Smuzhiyun return 0; /* keep things up */
2377*4882a593Smuzhiyun }
2378*4882a593Smuzhiyun dev_err(chip->card->dev, "Cannot probe codecs, giving up\n");
2379*4882a593Smuzhiyun goto out_free;
2380*4882a593Smuzhiyun }
2381*4882a593Smuzhiyun }
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun err = snd_card_register(chip->card);
2384*4882a593Smuzhiyun if (err < 0)
2385*4882a593Smuzhiyun goto out_free;
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun setup_vga_switcheroo_runtime_pm(chip);
2388*4882a593Smuzhiyun
2389*4882a593Smuzhiyun chip->running = 1;
2390*4882a593Smuzhiyun azx_add_card_list(chip);
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun set_default_power_save(chip);
2393*4882a593Smuzhiyun
2394*4882a593Smuzhiyun if (azx_has_pm_runtime(chip)) {
2395*4882a593Smuzhiyun pm_runtime_use_autosuspend(&pci->dev);
2396*4882a593Smuzhiyun pm_runtime_allow(&pci->dev);
2397*4882a593Smuzhiyun pm_runtime_put_autosuspend(&pci->dev);
2398*4882a593Smuzhiyun }
2399*4882a593Smuzhiyun
2400*4882a593Smuzhiyun out_free:
2401*4882a593Smuzhiyun if (err < 0) {
2402*4882a593Smuzhiyun pci_set_drvdata(pci, NULL);
2403*4882a593Smuzhiyun snd_card_free(chip->card);
2404*4882a593Smuzhiyun return err;
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun if (!hda->need_i915_power)
2408*4882a593Smuzhiyun display_power(chip, false);
2409*4882a593Smuzhiyun complete_all(&hda->probe_wait);
2410*4882a593Smuzhiyun to_hda_bus(bus)->bus_probing = 0;
2411*4882a593Smuzhiyun hda->probe_retry = 0;
2412*4882a593Smuzhiyun return 0;
2413*4882a593Smuzhiyun }
2414*4882a593Smuzhiyun
azx_remove(struct pci_dev * pci)2415*4882a593Smuzhiyun static void azx_remove(struct pci_dev *pci)
2416*4882a593Smuzhiyun {
2417*4882a593Smuzhiyun struct snd_card *card = pci_get_drvdata(pci);
2418*4882a593Smuzhiyun struct azx *chip;
2419*4882a593Smuzhiyun struct hda_intel *hda;
2420*4882a593Smuzhiyun
2421*4882a593Smuzhiyun if (card) {
2422*4882a593Smuzhiyun /* cancel the pending probing work */
2423*4882a593Smuzhiyun chip = card->private_data;
2424*4882a593Smuzhiyun hda = container_of(chip, struct hda_intel, chip);
2425*4882a593Smuzhiyun /* FIXME: below is an ugly workaround.
2426*4882a593Smuzhiyun * Both device_release_driver() and driver_probe_device()
2427*4882a593Smuzhiyun * take *both* the device's and its parent's lock before
2428*4882a593Smuzhiyun * calling the remove() and probe() callbacks. The codec
2429*4882a593Smuzhiyun * probe takes the locks of both the codec itself and its
2430*4882a593Smuzhiyun * parent, i.e. the PCI controller dev. Meanwhile, when
2431*4882a593Smuzhiyun * the PCI controller is unbound, it takes its lock, too
2432*4882a593Smuzhiyun * ==> ouch, a deadlock!
2433*4882a593Smuzhiyun * As a workaround, we unlock temporarily here the controller
2434*4882a593Smuzhiyun * device during cancel_work_sync() call.
2435*4882a593Smuzhiyun */
2436*4882a593Smuzhiyun device_unlock(&pci->dev);
2437*4882a593Smuzhiyun cancel_delayed_work_sync(&hda->probe_work);
2438*4882a593Smuzhiyun device_lock(&pci->dev);
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun snd_card_free(card);
2441*4882a593Smuzhiyun }
2442*4882a593Smuzhiyun }
2443*4882a593Smuzhiyun
azx_shutdown(struct pci_dev * pci)2444*4882a593Smuzhiyun static void azx_shutdown(struct pci_dev *pci)
2445*4882a593Smuzhiyun {
2446*4882a593Smuzhiyun struct snd_card *card = pci_get_drvdata(pci);
2447*4882a593Smuzhiyun struct azx *chip;
2448*4882a593Smuzhiyun
2449*4882a593Smuzhiyun if (!card)
2450*4882a593Smuzhiyun return;
2451*4882a593Smuzhiyun chip = card->private_data;
2452*4882a593Smuzhiyun if (chip && chip->running)
2453*4882a593Smuzhiyun __azx_shutdown_chip(chip, true);
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun /* PCI IDs */
2457*4882a593Smuzhiyun static const struct pci_device_id azx_ids[] = {
2458*4882a593Smuzhiyun /* CPT */
2459*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x1c20),
2460*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2461*4882a593Smuzhiyun /* PBG */
2462*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x1d20),
2463*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2464*4882a593Smuzhiyun /* Panther Point */
2465*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x1e20),
2466*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH_NOPM },
2467*4882a593Smuzhiyun /* Lynx Point */
2468*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x8c20),
2469*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2470*4882a593Smuzhiyun /* 9 Series */
2471*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x8ca0),
2472*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2473*4882a593Smuzhiyun /* Wellsburg */
2474*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x8d20),
2475*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2476*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x8d21),
2477*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2478*4882a593Smuzhiyun /* Lewisburg */
2479*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0xa1f0),
2480*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2481*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0xa270),
2482*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_SKYLAKE },
2483*4882a593Smuzhiyun /* Lynx Point-LP */
2484*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x9c20),
2485*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2486*4882a593Smuzhiyun /* Lynx Point-LP */
2487*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x9c21),
2488*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2489*4882a593Smuzhiyun /* Wildcat Point-LP */
2490*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x9ca0),
2491*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
2492*4882a593Smuzhiyun /* Sunrise Point */
2493*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0xa170),
2494*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2495*4882a593Smuzhiyun /* Sunrise Point-LP */
2496*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x9d70),
2497*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2498*4882a593Smuzhiyun /* Kabylake */
2499*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0xa171),
2500*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2501*4882a593Smuzhiyun /* Kabylake-LP */
2502*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x9d71),
2503*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2504*4882a593Smuzhiyun /* Kabylake-H */
2505*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0xa2f0),
2506*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE },
2507*4882a593Smuzhiyun /* Coffelake */
2508*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0xa348),
2509*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2510*4882a593Smuzhiyun /* Cannonlake */
2511*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x9dc8),
2512*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2513*4882a593Smuzhiyun /* CometLake-LP */
2514*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x02C8),
2515*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2516*4882a593Smuzhiyun /* CometLake-H */
2517*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x06C8),
2518*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2519*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0xf1c8),
2520*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2521*4882a593Smuzhiyun /* CometLake-S */
2522*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0xa3f0),
2523*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2524*4882a593Smuzhiyun /* CometLake-R */
2525*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0xf0c8),
2526*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2527*4882a593Smuzhiyun /* Icelake */
2528*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x34c8),
2529*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2530*4882a593Smuzhiyun /* Icelake-H */
2531*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x3dc8),
2532*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2533*4882a593Smuzhiyun /* Jasperlake */
2534*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x38c8),
2535*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2536*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x4dc8),
2537*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2538*4882a593Smuzhiyun /* Tigerlake */
2539*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0xa0c8),
2540*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2541*4882a593Smuzhiyun /* Tigerlake-H */
2542*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x43c8),
2543*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2544*4882a593Smuzhiyun /* DG1 */
2545*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x490d),
2546*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2547*4882a593Smuzhiyun /* DG2 */
2548*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x4f90),
2549*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2550*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x4f91),
2551*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2552*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x4f92),
2553*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2554*4882a593Smuzhiyun /* Alderlake-S */
2555*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x7ad0),
2556*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2557*4882a593Smuzhiyun /* Alderlake-P */
2558*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x51c8),
2559*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2560*4882a593Smuzhiyun /* Elkhart Lake */
2561*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x4b55),
2562*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2563*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x4b58),
2564*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_SKYLAKE},
2565*4882a593Smuzhiyun /* Broxton-P(Apollolake) */
2566*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x5a98),
2567*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2568*4882a593Smuzhiyun /* Broxton-T */
2569*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x1a98),
2570*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2571*4882a593Smuzhiyun /* Gemini-Lake */
2572*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x3198),
2573*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SKL | AZX_DCAPS_INTEL_BROXTON },
2574*4882a593Smuzhiyun /* Haswell */
2575*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x0a0c),
2576*4882a593Smuzhiyun .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2577*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x0c0c),
2578*4882a593Smuzhiyun .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2579*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x0d0c),
2580*4882a593Smuzhiyun .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_HASWELL },
2581*4882a593Smuzhiyun /* Broadwell */
2582*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x160c),
2583*4882a593Smuzhiyun .driver_data = AZX_DRIVER_HDMI | AZX_DCAPS_INTEL_BROADWELL },
2584*4882a593Smuzhiyun /* 5 Series/3400 */
2585*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x3b56),
2586*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2587*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x3b57),
2588*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_NOPM },
2589*4882a593Smuzhiyun /* Poulsbo */
2590*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x811b),
2591*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE |
2592*4882a593Smuzhiyun AZX_DCAPS_POSFIX_LPIB },
2593*4882a593Smuzhiyun /* Oaktrail */
2594*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x080a),
2595*4882a593Smuzhiyun .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH_BASE },
2596*4882a593Smuzhiyun /* BayTrail */
2597*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x0f04),
2598*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BAYTRAIL },
2599*4882a593Smuzhiyun /* Braswell */
2600*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x2284),
2601*4882a593Smuzhiyun .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_BRASWELL },
2602*4882a593Smuzhiyun /* ICH6 */
2603*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x2668),
2604*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2605*4882a593Smuzhiyun /* ICH7 */
2606*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x27d8),
2607*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2608*4882a593Smuzhiyun /* ESB2 */
2609*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x269a),
2610*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2611*4882a593Smuzhiyun /* ICH8 */
2612*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x284b),
2613*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2614*4882a593Smuzhiyun /* ICH9 */
2615*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x293e),
2616*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2617*4882a593Smuzhiyun /* ICH9 */
2618*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x293f),
2619*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2620*4882a593Smuzhiyun /* ICH10 */
2621*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x3a3e),
2622*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2623*4882a593Smuzhiyun /* ICH10 */
2624*4882a593Smuzhiyun { PCI_DEVICE(0x8086, 0x3a6e),
2625*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_INTEL_ICH },
2626*4882a593Smuzhiyun /* Generic Intel */
2627*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
2628*4882a593Smuzhiyun .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2629*4882a593Smuzhiyun .class_mask = 0xffffff,
2630*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_NO_ALIGN_BUFSIZE },
2631*4882a593Smuzhiyun /* ATI SB 450/600/700/800/900 */
2632*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x437b),
2633*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2634*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x4383),
2635*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
2636*4882a593Smuzhiyun /* AMD Hudson */
2637*4882a593Smuzhiyun { PCI_DEVICE(0x1022, 0x780d),
2638*4882a593Smuzhiyun .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
2639*4882a593Smuzhiyun /* AMD, X370 & co */
2640*4882a593Smuzhiyun { PCI_DEVICE(0x1022, 0x1457),
2641*4882a593Smuzhiyun .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2642*4882a593Smuzhiyun /* AMD, X570 & co */
2643*4882a593Smuzhiyun { PCI_DEVICE(0x1022, 0x1487),
2644*4882a593Smuzhiyun .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2645*4882a593Smuzhiyun /* AMD Stoney */
2646*4882a593Smuzhiyun { PCI_DEVICE(0x1022, 0x157a),
2647*4882a593Smuzhiyun .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB |
2648*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2649*4882a593Smuzhiyun /* AMD Raven */
2650*4882a593Smuzhiyun { PCI_DEVICE(0x1022, 0x15e3),
2651*4882a593Smuzhiyun .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_AMD_SB },
2652*4882a593Smuzhiyun /* ATI HDMI */
2653*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x0002),
2654*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2655*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x1308),
2656*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2657*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x157a),
2658*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2659*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x15b3),
2660*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2661*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x793b),
2662*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2663*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x7919),
2664*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2665*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x960f),
2666*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2667*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x970f),
2668*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2669*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x9840),
2670*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2671*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa00),
2672*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2673*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa08),
2674*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2675*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa10),
2676*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2677*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa18),
2678*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2679*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa20),
2680*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2681*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa28),
2682*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2683*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa30),
2684*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2685*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa38),
2686*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2687*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa40),
2688*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2689*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa48),
2690*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2691*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa50),
2692*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2693*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa58),
2694*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2695*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa60),
2696*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2697*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa68),
2698*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2699*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa80),
2700*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2701*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa88),
2702*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2703*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa90),
2704*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2705*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaa98),
2706*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
2707*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0x9902),
2708*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2709*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaaa0),
2710*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2711*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaaa8),
2712*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2713*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaab0),
2714*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2715*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaac0),
2716*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2717*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaac8),
2718*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS },
2719*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaad8),
2720*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2721*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2722*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaae0),
2723*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2724*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2725*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaae8),
2726*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2727*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2728*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaaf0),
2729*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2730*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2731*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xaaf8),
2732*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2733*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2734*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xab00),
2735*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2736*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2737*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xab08),
2738*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2739*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2740*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xab10),
2741*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2742*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2743*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xab18),
2744*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2745*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2746*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xab20),
2747*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2748*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2749*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xab28),
2750*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2751*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2752*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xab30),
2753*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2754*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2755*4882a593Smuzhiyun { PCI_DEVICE(0x1002, 0xab38),
2756*4882a593Smuzhiyun .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI_NS |
2757*4882a593Smuzhiyun AZX_DCAPS_PM_RUNTIME },
2758*4882a593Smuzhiyun /* VIA VT8251/VT8237A */
2759*4882a593Smuzhiyun { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2760*4882a593Smuzhiyun /* VIA GFX VT7122/VX900 */
2761*4882a593Smuzhiyun { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
2762*4882a593Smuzhiyun /* VIA GFX VT6122/VX11 */
2763*4882a593Smuzhiyun { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
2764*4882a593Smuzhiyun /* SIS966 */
2765*4882a593Smuzhiyun { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2766*4882a593Smuzhiyun /* ULI M5461 */
2767*4882a593Smuzhiyun { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2768*4882a593Smuzhiyun /* NVIDIA MCP */
2769*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
2770*4882a593Smuzhiyun .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2771*4882a593Smuzhiyun .class_mask = 0xffffff,
2772*4882a593Smuzhiyun .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
2773*4882a593Smuzhiyun /* Teradici */
2774*4882a593Smuzhiyun { PCI_DEVICE(0x6549, 0x1200),
2775*4882a593Smuzhiyun .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2776*4882a593Smuzhiyun { PCI_DEVICE(0x6549, 0x2200),
2777*4882a593Smuzhiyun .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
2778*4882a593Smuzhiyun /* Creative X-Fi (CA0110-IBG) */
2779*4882a593Smuzhiyun /* CTHDA chips */
2780*4882a593Smuzhiyun { PCI_DEVICE(0x1102, 0x0010),
2781*4882a593Smuzhiyun .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2782*4882a593Smuzhiyun { PCI_DEVICE(0x1102, 0x0012),
2783*4882a593Smuzhiyun .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
2784*4882a593Smuzhiyun #if !IS_ENABLED(CONFIG_SND_CTXFI)
2785*4882a593Smuzhiyun /* the following entry conflicts with snd-ctxfi driver,
2786*4882a593Smuzhiyun * as ctxfi driver mutates from HD-audio to native mode with
2787*4882a593Smuzhiyun * a special command sequence.
2788*4882a593Smuzhiyun */
2789*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2790*4882a593Smuzhiyun .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2791*4882a593Smuzhiyun .class_mask = 0xffffff,
2792*4882a593Smuzhiyun .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2793*4882a593Smuzhiyun AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2794*4882a593Smuzhiyun #else
2795*4882a593Smuzhiyun /* this entry seems still valid -- i.e. without emu20kx chip */
2796*4882a593Smuzhiyun { PCI_DEVICE(0x1102, 0x0009),
2797*4882a593Smuzhiyun .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
2798*4882a593Smuzhiyun AZX_DCAPS_NO_64BIT | AZX_DCAPS_POSFIX_LPIB },
2799*4882a593Smuzhiyun #endif
2800*4882a593Smuzhiyun /* CM8888 */
2801*4882a593Smuzhiyun { PCI_DEVICE(0x13f6, 0x5011),
2802*4882a593Smuzhiyun .driver_data = AZX_DRIVER_CMEDIA |
2803*4882a593Smuzhiyun AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_SNOOP_OFF },
2804*4882a593Smuzhiyun /* Vortex86MX */
2805*4882a593Smuzhiyun { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
2806*4882a593Smuzhiyun /* VMware HDAudio */
2807*4882a593Smuzhiyun { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
2808*4882a593Smuzhiyun /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
2809*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2810*4882a593Smuzhiyun .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2811*4882a593Smuzhiyun .class_mask = 0xffffff,
2812*4882a593Smuzhiyun .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2813*4882a593Smuzhiyun { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
2814*4882a593Smuzhiyun .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2815*4882a593Smuzhiyun .class_mask = 0xffffff,
2816*4882a593Smuzhiyun .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
2817*4882a593Smuzhiyun /* Zhaoxin */
2818*4882a593Smuzhiyun { PCI_DEVICE(0x1d17, 0x3288), .driver_data = AZX_DRIVER_ZHAOXIN },
2819*4882a593Smuzhiyun { 0, }
2820*4882a593Smuzhiyun };
2821*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, azx_ids);
2822*4882a593Smuzhiyun
2823*4882a593Smuzhiyun /* pci_driver definition */
2824*4882a593Smuzhiyun static struct pci_driver azx_driver = {
2825*4882a593Smuzhiyun .name = KBUILD_MODNAME,
2826*4882a593Smuzhiyun .id_table = azx_ids,
2827*4882a593Smuzhiyun .probe = azx_probe,
2828*4882a593Smuzhiyun .remove = azx_remove,
2829*4882a593Smuzhiyun .shutdown = azx_shutdown,
2830*4882a593Smuzhiyun .driver = {
2831*4882a593Smuzhiyun .pm = AZX_PM_OPS,
2832*4882a593Smuzhiyun },
2833*4882a593Smuzhiyun };
2834*4882a593Smuzhiyun
2835*4882a593Smuzhiyun module_pci_driver(azx_driver);
2836