1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Driver for Ensoniq ES1370/ES1371 AudioPCI soundcard
4*4882a593Smuzhiyun * Copyright (c) by Jaroslav Kysela <perex@perex.cz>,
5*4882a593Smuzhiyun * Thomas Sailer <sailer@ife.ee.ethz.ch>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /* Power-Management-Code ( CONFIG_PM )
9*4882a593Smuzhiyun * for ens1371 only ( FIXME )
10*4882a593Smuzhiyun * derived from cs4281.c, atiixp.c and via82xx.c
11*4882a593Smuzhiyun * using http://www.alsa-project.org/~tiwai/writing-an-alsa-driver/
12*4882a593Smuzhiyun * by Kurt J. Bosch
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/pci.h>
20*4882a593Smuzhiyun #include <linux/slab.h>
21*4882a593Smuzhiyun #include <linux/gameport.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/mutex.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <sound/core.h>
26*4882a593Smuzhiyun #include <sound/control.h>
27*4882a593Smuzhiyun #include <sound/pcm.h>
28*4882a593Smuzhiyun #include <sound/rawmidi.h>
29*4882a593Smuzhiyun #ifdef CHIP1371
30*4882a593Smuzhiyun #include <sound/ac97_codec.h>
31*4882a593Smuzhiyun #else
32*4882a593Smuzhiyun #include <sound/ak4531_codec.h>
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun #include <sound/initval.h>
35*4882a593Smuzhiyun #include <sound/asoundef.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #ifndef CHIP1371
38*4882a593Smuzhiyun #undef CHIP1370
39*4882a593Smuzhiyun #define CHIP1370
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #ifdef CHIP1370
43*4882a593Smuzhiyun #define DRIVER_NAME "ENS1370"
44*4882a593Smuzhiyun #define CHIP_NAME "ES1370" /* it can be ENS but just to keep compatibility... */
45*4882a593Smuzhiyun #else
46*4882a593Smuzhiyun #define DRIVER_NAME "ENS1371"
47*4882a593Smuzhiyun #define CHIP_NAME "ES1371"
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>, Thomas Sailer <sailer@ife.ee.ethz.ch>");
52*4882a593Smuzhiyun MODULE_LICENSE("GPL");
53*4882a593Smuzhiyun #ifdef CHIP1370
54*4882a593Smuzhiyun MODULE_DESCRIPTION("Ensoniq AudioPCI ES1370");
55*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{Ensoniq,AudioPCI-97 ES1370},"
56*4882a593Smuzhiyun "{Creative Labs,SB PCI64/128 (ES1370)}}");
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun #ifdef CHIP1371
59*4882a593Smuzhiyun MODULE_DESCRIPTION("Ensoniq/Creative AudioPCI ES1371+");
60*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{Ensoniq,AudioPCI ES1371/73},"
61*4882a593Smuzhiyun "{Ensoniq,AudioPCI ES1373},"
62*4882a593Smuzhiyun "{Creative Labs,Ectiva EV1938},"
63*4882a593Smuzhiyun "{Creative Labs,SB PCI64/128 (ES1371/73)},"
64*4882a593Smuzhiyun "{Creative Labs,Vibra PCI128},"
65*4882a593Smuzhiyun "{Ectiva,EV1938}}");
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #if IS_REACHABLE(CONFIG_GAMEPORT)
69*4882a593Smuzhiyun #define SUPPORT_JOYSTICK
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
73*4882a593Smuzhiyun static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
74*4882a593Smuzhiyun static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable switches */
75*4882a593Smuzhiyun #ifdef SUPPORT_JOYSTICK
76*4882a593Smuzhiyun #ifdef CHIP1371
77*4882a593Smuzhiyun static int joystick_port[SNDRV_CARDS];
78*4882a593Smuzhiyun #else
79*4882a593Smuzhiyun static bool joystick[SNDRV_CARDS];
80*4882a593Smuzhiyun #endif
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun #ifdef CHIP1371
83*4882a593Smuzhiyun static int spdif[SNDRV_CARDS];
84*4882a593Smuzhiyun static int lineio[SNDRV_CARDS];
85*4882a593Smuzhiyun #endif
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun module_param_array(index, int, NULL, 0444);
88*4882a593Smuzhiyun MODULE_PARM_DESC(index, "Index value for Ensoniq AudioPCI soundcard.");
89*4882a593Smuzhiyun module_param_array(id, charp, NULL, 0444);
90*4882a593Smuzhiyun MODULE_PARM_DESC(id, "ID string for Ensoniq AudioPCI soundcard.");
91*4882a593Smuzhiyun module_param_array(enable, bool, NULL, 0444);
92*4882a593Smuzhiyun MODULE_PARM_DESC(enable, "Enable Ensoniq AudioPCI soundcard.");
93*4882a593Smuzhiyun #ifdef SUPPORT_JOYSTICK
94*4882a593Smuzhiyun #ifdef CHIP1371
95*4882a593Smuzhiyun module_param_hw_array(joystick_port, int, ioport, NULL, 0444);
96*4882a593Smuzhiyun MODULE_PARM_DESC(joystick_port, "Joystick port address.");
97*4882a593Smuzhiyun #else
98*4882a593Smuzhiyun module_param_array(joystick, bool, NULL, 0444);
99*4882a593Smuzhiyun MODULE_PARM_DESC(joystick, "Enable joystick.");
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun #endif /* SUPPORT_JOYSTICK */
102*4882a593Smuzhiyun #ifdef CHIP1371
103*4882a593Smuzhiyun module_param_array(spdif, int, NULL, 0444);
104*4882a593Smuzhiyun MODULE_PARM_DESC(spdif, "S/PDIF output (-1 = none, 0 = auto, 1 = force).");
105*4882a593Smuzhiyun module_param_array(lineio, int, NULL, 0444);
106*4882a593Smuzhiyun MODULE_PARM_DESC(lineio, "Line In to Rear Out (0 = auto, 1 = force).");
107*4882a593Smuzhiyun #endif
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* ES1371 chip ID */
110*4882a593Smuzhiyun /* This is a little confusing because all ES1371 compatible chips have the
111*4882a593Smuzhiyun same DEVICE_ID, the only thing differentiating them is the REV_ID field.
112*4882a593Smuzhiyun This is only significant if you want to enable features on the later parts.
113*4882a593Smuzhiyun Yes, I know it's stupid and why didn't we use the sub IDs?
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun #define ES1371REV_ES1373_A 0x04
116*4882a593Smuzhiyun #define ES1371REV_ES1373_B 0x06
117*4882a593Smuzhiyun #define ES1371REV_CT5880_A 0x07
118*4882a593Smuzhiyun #define CT5880REV_CT5880_C 0x02
119*4882a593Smuzhiyun #define CT5880REV_CT5880_D 0x03 /* ??? -jk */
120*4882a593Smuzhiyun #define CT5880REV_CT5880_E 0x04 /* mw */
121*4882a593Smuzhiyun #define ES1371REV_ES1371_B 0x09
122*4882a593Smuzhiyun #define EV1938REV_EV1938_A 0x00
123*4882a593Smuzhiyun #define ES1371REV_ES1373_8 0x08
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * Direct registers
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define ES_REG(ensoniq, x) ((ensoniq)->port + ES_REG_##x)
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define ES_REG_CONTROL 0x00 /* R/W: Interrupt/Chip select control register */
132*4882a593Smuzhiyun #define ES_1370_ADC_STOP (1<<31) /* disable capture buffer transfers */
133*4882a593Smuzhiyun #define ES_1370_XCTL1 (1<<30) /* general purpose output bit */
134*4882a593Smuzhiyun #define ES_1373_BYPASS_P1 (1<<31) /* bypass SRC for PB1 */
135*4882a593Smuzhiyun #define ES_1373_BYPASS_P2 (1<<30) /* bypass SRC for PB2 */
136*4882a593Smuzhiyun #define ES_1373_BYPASS_R (1<<29) /* bypass SRC for REC */
137*4882a593Smuzhiyun #define ES_1373_TEST_BIT (1<<28) /* should be set to 0 for normal operation */
138*4882a593Smuzhiyun #define ES_1373_RECEN_B (1<<27) /* mix record with playback for I2S/SPDIF out */
139*4882a593Smuzhiyun #define ES_1373_SPDIF_THRU (1<<26) /* 0 = SPDIF thru mode, 1 = SPDIF == dig out */
140*4882a593Smuzhiyun #define ES_1371_JOY_ASEL(o) (((o)&0x03)<<24)/* joystick port mapping */
141*4882a593Smuzhiyun #define ES_1371_JOY_ASELM (0x03<<24) /* mask for above */
142*4882a593Smuzhiyun #define ES_1371_JOY_ASELI(i) (((i)>>24)&0x03)
143*4882a593Smuzhiyun #define ES_1371_GPIO_IN(i) (((i)>>20)&0x0f)/* GPIO in [3:0] pins - R/O */
144*4882a593Smuzhiyun #define ES_1370_PCLKDIVO(o) (((o)&0x1fff)<<16)/* clock divide ratio for DAC2 */
145*4882a593Smuzhiyun #define ES_1370_PCLKDIVM ((0x1fff)<<16) /* mask for above */
146*4882a593Smuzhiyun #define ES_1370_PCLKDIVI(i) (((i)>>16)&0x1fff)/* clock divide ratio for DAC2 */
147*4882a593Smuzhiyun #define ES_1371_GPIO_OUT(o) (((o)&0x0f)<<16)/* GPIO out [3:0] pins - W/R */
148*4882a593Smuzhiyun #define ES_1371_GPIO_OUTM (0x0f<<16) /* mask for above */
149*4882a593Smuzhiyun #define ES_MSFMTSEL (1<<15) /* MPEG serial data format; 0 = SONY, 1 = I2S */
150*4882a593Smuzhiyun #define ES_1370_M_SBB (1<<14) /* clock source for DAC - 0 = clock generator; 1 = MPEG clocks */
151*4882a593Smuzhiyun #define ES_1371_SYNC_RES (1<<14) /* Warm AC97 reset */
152*4882a593Smuzhiyun #define ES_1370_WTSRSEL(o) (((o)&0x03)<<12)/* fixed frequency clock for DAC1 */
153*4882a593Smuzhiyun #define ES_1370_WTSRSELM (0x03<<12) /* mask for above */
154*4882a593Smuzhiyun #define ES_1371_ADC_STOP (1<<13) /* disable CCB transfer capture information */
155*4882a593Smuzhiyun #define ES_1371_PWR_INTRM (1<<12) /* power level change interrupts enable */
156*4882a593Smuzhiyun #define ES_1370_DAC_SYNC (1<<11) /* DAC's are synchronous */
157*4882a593Smuzhiyun #define ES_1371_M_CB (1<<11) /* capture clock source; 0 = AC'97 ADC; 1 = I2S */
158*4882a593Smuzhiyun #define ES_CCB_INTRM (1<<10) /* CCB voice interrupts enable */
159*4882a593Smuzhiyun #define ES_1370_M_CB (1<<9) /* capture clock source; 0 = ADC; 1 = MPEG */
160*4882a593Smuzhiyun #define ES_1370_XCTL0 (1<<8) /* generap purpose output bit */
161*4882a593Smuzhiyun #define ES_1371_PDLEV(o) (((o)&0x03)<<8) /* current power down level */
162*4882a593Smuzhiyun #define ES_1371_PDLEVM (0x03<<8) /* mask for above */
163*4882a593Smuzhiyun #define ES_BREQ (1<<7) /* memory bus request enable */
164*4882a593Smuzhiyun #define ES_DAC1_EN (1<<6) /* DAC1 playback channel enable */
165*4882a593Smuzhiyun #define ES_DAC2_EN (1<<5) /* DAC2 playback channel enable */
166*4882a593Smuzhiyun #define ES_ADC_EN (1<<4) /* ADC capture channel enable */
167*4882a593Smuzhiyun #define ES_UART_EN (1<<3) /* UART enable */
168*4882a593Smuzhiyun #define ES_JYSTK_EN (1<<2) /* Joystick module enable */
169*4882a593Smuzhiyun #define ES_1370_CDC_EN (1<<1) /* Codec interface enable */
170*4882a593Smuzhiyun #define ES_1371_XTALCKDIS (1<<1) /* Xtal clock disable */
171*4882a593Smuzhiyun #define ES_1370_SERR_DISABLE (1<<0) /* PCI serr signal disable */
172*4882a593Smuzhiyun #define ES_1371_PCICLKDIS (1<<0) /* PCI clock disable */
173*4882a593Smuzhiyun #define ES_REG_STATUS 0x04 /* R/O: Interrupt/Chip select status register */
174*4882a593Smuzhiyun #define ES_INTR (1<<31) /* Interrupt is pending */
175*4882a593Smuzhiyun #define ES_1371_ST_AC97_RST (1<<29) /* CT5880 AC'97 Reset bit */
176*4882a593Smuzhiyun #define ES_1373_REAR_BIT27 (1<<27) /* rear bits: 000 - front, 010 - mirror, 101 - separate */
177*4882a593Smuzhiyun #define ES_1373_REAR_BIT26 (1<<26)
178*4882a593Smuzhiyun #define ES_1373_REAR_BIT24 (1<<24)
179*4882a593Smuzhiyun #define ES_1373_GPIO_INT_EN(o)(((o)&0x0f)<<20)/* GPIO [3:0] pins - interrupt enable */
180*4882a593Smuzhiyun #define ES_1373_SPDIF_EN (1<<18) /* SPDIF enable */
181*4882a593Smuzhiyun #define ES_1373_SPDIF_TEST (1<<17) /* SPDIF test */
182*4882a593Smuzhiyun #define ES_1371_TEST (1<<16) /* test ASIC */
183*4882a593Smuzhiyun #define ES_1373_GPIO_INT(i) (((i)&0x0f)>>12)/* GPIO [3:0] pins - interrupt pending */
184*4882a593Smuzhiyun #define ES_1370_CSTAT (1<<10) /* CODEC is busy or register write in progress */
185*4882a593Smuzhiyun #define ES_1370_CBUSY (1<<9) /* CODEC is busy */
186*4882a593Smuzhiyun #define ES_1370_CWRIP (1<<8) /* CODEC register write in progress */
187*4882a593Smuzhiyun #define ES_1371_SYNC_ERR (1<<8) /* CODEC synchronization error occurred */
188*4882a593Smuzhiyun #define ES_1371_VC(i) (((i)>>6)&0x03) /* voice code from CCB module */
189*4882a593Smuzhiyun #define ES_1370_VC(i) (((i)>>5)&0x03) /* voice code from CCB module */
190*4882a593Smuzhiyun #define ES_1371_MPWR (1<<5) /* power level interrupt pending */
191*4882a593Smuzhiyun #define ES_MCCB (1<<4) /* CCB interrupt pending */
192*4882a593Smuzhiyun #define ES_UART (1<<3) /* UART interrupt pending */
193*4882a593Smuzhiyun #define ES_DAC1 (1<<2) /* DAC1 channel interrupt pending */
194*4882a593Smuzhiyun #define ES_DAC2 (1<<1) /* DAC2 channel interrupt pending */
195*4882a593Smuzhiyun #define ES_ADC (1<<0) /* ADC channel interrupt pending */
196*4882a593Smuzhiyun #define ES_REG_UART_DATA 0x08 /* R/W: UART data register */
197*4882a593Smuzhiyun #define ES_REG_UART_STATUS 0x09 /* R/O: UART status register */
198*4882a593Smuzhiyun #define ES_RXINT (1<<7) /* RX interrupt occurred */
199*4882a593Smuzhiyun #define ES_TXINT (1<<2) /* TX interrupt occurred */
200*4882a593Smuzhiyun #define ES_TXRDY (1<<1) /* transmitter ready */
201*4882a593Smuzhiyun #define ES_RXRDY (1<<0) /* receiver ready */
202*4882a593Smuzhiyun #define ES_REG_UART_CONTROL 0x09 /* W/O: UART control register */
203*4882a593Smuzhiyun #define ES_RXINTEN (1<<7) /* RX interrupt enable */
204*4882a593Smuzhiyun #define ES_TXINTENO(o) (((o)&0x03)<<5) /* TX interrupt enable */
205*4882a593Smuzhiyun #define ES_TXINTENM (0x03<<5) /* mask for above */
206*4882a593Smuzhiyun #define ES_TXINTENI(i) (((i)>>5)&0x03)
207*4882a593Smuzhiyun #define ES_CNTRL(o) (((o)&0x03)<<0) /* control */
208*4882a593Smuzhiyun #define ES_CNTRLM (0x03<<0) /* mask for above */
209*4882a593Smuzhiyun #define ES_REG_UART_RES 0x0a /* R/W: UART reserver register */
210*4882a593Smuzhiyun #define ES_TEST_MODE (1<<0) /* test mode enabled */
211*4882a593Smuzhiyun #define ES_REG_MEM_PAGE 0x0c /* R/W: Memory page register */
212*4882a593Smuzhiyun #define ES_MEM_PAGEO(o) (((o)&0x0f)<<0) /* memory page select - out */
213*4882a593Smuzhiyun #define ES_MEM_PAGEM (0x0f<<0) /* mask for above */
214*4882a593Smuzhiyun #define ES_MEM_PAGEI(i) (((i)>>0)&0x0f) /* memory page select - in */
215*4882a593Smuzhiyun #define ES_REG_1370_CODEC 0x10 /* W/O: Codec write register address */
216*4882a593Smuzhiyun #define ES_1370_CODEC_WRITE(a,d) ((((a)&0xff)<<8)|(((d)&0xff)<<0))
217*4882a593Smuzhiyun #define ES_REG_1371_CODEC 0x14 /* W/R: Codec Read/Write register address */
218*4882a593Smuzhiyun #define ES_1371_CODEC_RDY (1<<31) /* codec ready */
219*4882a593Smuzhiyun #define ES_1371_CODEC_WIP (1<<30) /* codec register access in progress */
220*4882a593Smuzhiyun #define EV_1938_CODEC_MAGIC (1<<26)
221*4882a593Smuzhiyun #define ES_1371_CODEC_PIRD (1<<23) /* codec read/write select register */
222*4882a593Smuzhiyun #define ES_1371_CODEC_WRITE(a,d) ((((a)&0x7f)<<16)|(((d)&0xffff)<<0))
223*4882a593Smuzhiyun #define ES_1371_CODEC_READS(a) ((((a)&0x7f)<<16)|ES_1371_CODEC_PIRD)
224*4882a593Smuzhiyun #define ES_1371_CODEC_READ(i) (((i)>>0)&0xffff)
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun #define ES_REG_1371_SMPRATE 0x10 /* W/R: Codec rate converter interface register */
227*4882a593Smuzhiyun #define ES_1371_SRC_RAM_ADDRO(o) (((o)&0x7f)<<25)/* address of the sample rate converter */
228*4882a593Smuzhiyun #define ES_1371_SRC_RAM_ADDRM (0x7f<<25) /* mask for above */
229*4882a593Smuzhiyun #define ES_1371_SRC_RAM_ADDRI(i) (((i)>>25)&0x7f)/* address of the sample rate converter */
230*4882a593Smuzhiyun #define ES_1371_SRC_RAM_WE (1<<24) /* R/W: read/write control for sample rate converter */
231*4882a593Smuzhiyun #define ES_1371_SRC_RAM_BUSY (1<<23) /* R/O: sample rate memory is busy */
232*4882a593Smuzhiyun #define ES_1371_SRC_DISABLE (1<<22) /* sample rate converter disable */
233*4882a593Smuzhiyun #define ES_1371_DIS_P1 (1<<21) /* playback channel 1 accumulator update disable */
234*4882a593Smuzhiyun #define ES_1371_DIS_P2 (1<<20) /* playback channel 1 accumulator update disable */
235*4882a593Smuzhiyun #define ES_1371_DIS_R1 (1<<19) /* capture channel accumulator update disable */
236*4882a593Smuzhiyun #define ES_1371_SRC_RAM_DATAO(o) (((o)&0xffff)<<0)/* current value of the sample rate converter */
237*4882a593Smuzhiyun #define ES_1371_SRC_RAM_DATAM (0xffff<<0) /* mask for above */
238*4882a593Smuzhiyun #define ES_1371_SRC_RAM_DATAI(i) (((i)>>0)&0xffff)/* current value of the sample rate converter */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun #define ES_REG_1371_LEGACY 0x18 /* W/R: Legacy control/status register */
241*4882a593Smuzhiyun #define ES_1371_JFAST (1<<31) /* fast joystick timing */
242*4882a593Smuzhiyun #define ES_1371_HIB (1<<30) /* host interrupt blocking enable */
243*4882a593Smuzhiyun #define ES_1371_VSB (1<<29) /* SB; 0 = addr 0x220xH, 1 = 0x22FxH */
244*4882a593Smuzhiyun #define ES_1371_VMPUO(o) (((o)&0x03)<<27)/* base register address; 0 = 0x320xH; 1 = 0x330xH; 2 = 0x340xH; 3 = 0x350xH */
245*4882a593Smuzhiyun #define ES_1371_VMPUM (0x03<<27) /* mask for above */
246*4882a593Smuzhiyun #define ES_1371_VMPUI(i) (((i)>>27)&0x03)/* base register address */
247*4882a593Smuzhiyun #define ES_1371_VCDCO(o) (((o)&0x03)<<25)/* CODEC; 0 = 0x530xH; 1 = undefined; 2 = 0xe80xH; 3 = 0xF40xH */
248*4882a593Smuzhiyun #define ES_1371_VCDCM (0x03<<25) /* mask for above */
249*4882a593Smuzhiyun #define ES_1371_VCDCI(i) (((i)>>25)&0x03)/* CODEC address */
250*4882a593Smuzhiyun #define ES_1371_FIRQ (1<<24) /* force an interrupt */
251*4882a593Smuzhiyun #define ES_1371_SDMACAP (1<<23) /* enable event capture for slave DMA controller */
252*4882a593Smuzhiyun #define ES_1371_SPICAP (1<<22) /* enable event capture for slave IRQ controller */
253*4882a593Smuzhiyun #define ES_1371_MDMACAP (1<<21) /* enable event capture for master DMA controller */
254*4882a593Smuzhiyun #define ES_1371_MPICAP (1<<20) /* enable event capture for master IRQ controller */
255*4882a593Smuzhiyun #define ES_1371_ADCAP (1<<19) /* enable event capture for ADLIB register; 0x388xH */
256*4882a593Smuzhiyun #define ES_1371_SVCAP (1<<18) /* enable event capture for SB registers */
257*4882a593Smuzhiyun #define ES_1371_CDCCAP (1<<17) /* enable event capture for CODEC registers */
258*4882a593Smuzhiyun #define ES_1371_BACAP (1<<16) /* enable event capture for SoundScape base address */
259*4882a593Smuzhiyun #define ES_1371_EXI(i) (((i)>>8)&0x07) /* event number */
260*4882a593Smuzhiyun #define ES_1371_AI(i) (((i)>>3)&0x1f) /* event significant I/O address */
261*4882a593Smuzhiyun #define ES_1371_WR (1<<2) /* event capture; 0 = read; 1 = write */
262*4882a593Smuzhiyun #define ES_1371_LEGINT (1<<0) /* interrupt for legacy events; 0 = interrupt did occur */
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun #define ES_REG_CHANNEL_STATUS 0x1c /* R/W: first 32-bits from S/PDIF channel status block, es1373 */
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #define ES_REG_SERIAL 0x20 /* R/W: Serial interface control register */
267*4882a593Smuzhiyun #define ES_1371_DAC_TEST (1<<22) /* DAC test mode enable */
268*4882a593Smuzhiyun #define ES_P2_END_INCO(o) (((o)&0x07)<<19)/* binary offset value to increment / loop end */
269*4882a593Smuzhiyun #define ES_P2_END_INCM (0x07<<19) /* mask for above */
270*4882a593Smuzhiyun #define ES_P2_END_INCI(i) (((i)>>16)&0x07)/* binary offset value to increment / loop end */
271*4882a593Smuzhiyun #define ES_P2_ST_INCO(o) (((o)&0x07)<<16)/* binary offset value to increment / start */
272*4882a593Smuzhiyun #define ES_P2_ST_INCM (0x07<<16) /* mask for above */
273*4882a593Smuzhiyun #define ES_P2_ST_INCI(i) (((i)<<16)&0x07)/* binary offset value to increment / start */
274*4882a593Smuzhiyun #define ES_R1_LOOP_SEL (1<<15) /* ADC; 0 - loop mode; 1 = stop mode */
275*4882a593Smuzhiyun #define ES_P2_LOOP_SEL (1<<14) /* DAC2; 0 - loop mode; 1 = stop mode */
276*4882a593Smuzhiyun #define ES_P1_LOOP_SEL (1<<13) /* DAC1; 0 - loop mode; 1 = stop mode */
277*4882a593Smuzhiyun #define ES_P2_PAUSE (1<<12) /* DAC2; 0 - play mode; 1 = pause mode */
278*4882a593Smuzhiyun #define ES_P1_PAUSE (1<<11) /* DAC1; 0 - play mode; 1 = pause mode */
279*4882a593Smuzhiyun #define ES_R1_INT_EN (1<<10) /* ADC interrupt enable */
280*4882a593Smuzhiyun #define ES_P2_INT_EN (1<<9) /* DAC2 interrupt enable */
281*4882a593Smuzhiyun #define ES_P1_INT_EN (1<<8) /* DAC1 interrupt enable */
282*4882a593Smuzhiyun #define ES_P1_SCT_RLD (1<<7) /* force sample counter reload for DAC1 */
283*4882a593Smuzhiyun #define ES_P2_DAC_SEN (1<<6) /* when stop mode: 0 - DAC2 play back zeros; 1 = DAC2 play back last sample */
284*4882a593Smuzhiyun #define ES_R1_MODEO(o) (((o)&0x03)<<4) /* ADC mode; 0 = 8-bit mono; 1 = 8-bit stereo; 2 = 16-bit mono; 3 = 16-bit stereo */
285*4882a593Smuzhiyun #define ES_R1_MODEM (0x03<<4) /* mask for above */
286*4882a593Smuzhiyun #define ES_R1_MODEI(i) (((i)>>4)&0x03)
287*4882a593Smuzhiyun #define ES_P2_MODEO(o) (((o)&0x03)<<2) /* DAC2 mode; -- '' -- */
288*4882a593Smuzhiyun #define ES_P2_MODEM (0x03<<2) /* mask for above */
289*4882a593Smuzhiyun #define ES_P2_MODEI(i) (((i)>>2)&0x03)
290*4882a593Smuzhiyun #define ES_P1_MODEO(o) (((o)&0x03)<<0) /* DAC1 mode; -- '' -- */
291*4882a593Smuzhiyun #define ES_P1_MODEM (0x03<<0) /* mask for above */
292*4882a593Smuzhiyun #define ES_P1_MODEI(i) (((i)>>0)&0x03)
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun #define ES_REG_DAC1_COUNT 0x24 /* R/W: DAC1 sample count register */
295*4882a593Smuzhiyun #define ES_REG_DAC2_COUNT 0x28 /* R/W: DAC2 sample count register */
296*4882a593Smuzhiyun #define ES_REG_ADC_COUNT 0x2c /* R/W: ADC sample count register */
297*4882a593Smuzhiyun #define ES_REG_CURR_COUNT(i) (((i)>>16)&0xffff)
298*4882a593Smuzhiyun #define ES_REG_COUNTO(o) (((o)&0xffff)<<0)
299*4882a593Smuzhiyun #define ES_REG_COUNTM (0xffff<<0)
300*4882a593Smuzhiyun #define ES_REG_COUNTI(i) (((i)>>0)&0xffff)
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun #define ES_REG_DAC1_FRAME 0x30 /* R/W: PAGE 0x0c; DAC1 frame address */
303*4882a593Smuzhiyun #define ES_REG_DAC1_SIZE 0x34 /* R/W: PAGE 0x0c; DAC1 frame size */
304*4882a593Smuzhiyun #define ES_REG_DAC2_FRAME 0x38 /* R/W: PAGE 0x0c; DAC2 frame address */
305*4882a593Smuzhiyun #define ES_REG_DAC2_SIZE 0x3c /* R/W: PAGE 0x0c; DAC2 frame size */
306*4882a593Smuzhiyun #define ES_REG_ADC_FRAME 0x30 /* R/W: PAGE 0x0d; ADC frame address */
307*4882a593Smuzhiyun #define ES_REG_ADC_SIZE 0x34 /* R/W: PAGE 0x0d; ADC frame size */
308*4882a593Smuzhiyun #define ES_REG_FCURR_COUNTO(o) (((o)&0xffff)<<16)
309*4882a593Smuzhiyun #define ES_REG_FCURR_COUNTM (0xffff<<16)
310*4882a593Smuzhiyun #define ES_REG_FCURR_COUNTI(i) (((i)>>14)&0x3fffc)
311*4882a593Smuzhiyun #define ES_REG_FSIZEO(o) (((o)&0xffff)<<0)
312*4882a593Smuzhiyun #define ES_REG_FSIZEM (0xffff<<0)
313*4882a593Smuzhiyun #define ES_REG_FSIZEI(i) (((i)>>0)&0xffff)
314*4882a593Smuzhiyun #define ES_REG_PHANTOM_FRAME 0x38 /* R/W: PAGE 0x0d: phantom frame address */
315*4882a593Smuzhiyun #define ES_REG_PHANTOM_COUNT 0x3c /* R/W: PAGE 0x0d: phantom frame count */
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun #define ES_REG_UART_FIFO 0x30 /* R/W: PAGE 0x0e; UART FIFO register */
318*4882a593Smuzhiyun #define ES_REG_UF_VALID (1<<8)
319*4882a593Smuzhiyun #define ES_REG_UF_BYTEO(o) (((o)&0xff)<<0)
320*4882a593Smuzhiyun #define ES_REG_UF_BYTEM (0xff<<0)
321*4882a593Smuzhiyun #define ES_REG_UF_BYTEI(i) (((i)>>0)&0xff)
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /*
325*4882a593Smuzhiyun * Pages
326*4882a593Smuzhiyun */
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun #define ES_PAGE_DAC 0x0c
329*4882a593Smuzhiyun #define ES_PAGE_ADC 0x0d
330*4882a593Smuzhiyun #define ES_PAGE_UART 0x0e
331*4882a593Smuzhiyun #define ES_PAGE_UART1 0x0f
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun * Sample rate converter addresses
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun #define ES_SMPREG_DAC1 0x70
338*4882a593Smuzhiyun #define ES_SMPREG_DAC2 0x74
339*4882a593Smuzhiyun #define ES_SMPREG_ADC 0x78
340*4882a593Smuzhiyun #define ES_SMPREG_VOL_ADC 0x6c
341*4882a593Smuzhiyun #define ES_SMPREG_VOL_DAC1 0x7c
342*4882a593Smuzhiyun #define ES_SMPREG_VOL_DAC2 0x7e
343*4882a593Smuzhiyun #define ES_SMPREG_TRUNC_N 0x00
344*4882a593Smuzhiyun #define ES_SMPREG_INT_REGS 0x01
345*4882a593Smuzhiyun #define ES_SMPREG_ACCUM_FRAC 0x02
346*4882a593Smuzhiyun #define ES_SMPREG_VFREQ_FRAC 0x03
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /*
349*4882a593Smuzhiyun * Some contants
350*4882a593Smuzhiyun */
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun #define ES_1370_SRCLOCK 1411200
353*4882a593Smuzhiyun #define ES_1370_SRTODIV(x) (ES_1370_SRCLOCK/(x)-2)
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun * Open modes
357*4882a593Smuzhiyun */
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun #define ES_MODE_PLAY1 0x0001
360*4882a593Smuzhiyun #define ES_MODE_PLAY2 0x0002
361*4882a593Smuzhiyun #define ES_MODE_CAPTURE 0x0004
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun #define ES_MODE_OUTPUT 0x0001 /* for MIDI */
364*4882a593Smuzhiyun #define ES_MODE_INPUT 0x0002 /* for MIDI */
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /*
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun */
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun struct ensoniq {
371*4882a593Smuzhiyun spinlock_t reg_lock;
372*4882a593Smuzhiyun struct mutex src_mutex;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun int irq;
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun unsigned long playback1size;
377*4882a593Smuzhiyun unsigned long playback2size;
378*4882a593Smuzhiyun unsigned long capture3size;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun unsigned long port;
381*4882a593Smuzhiyun unsigned int mode;
382*4882a593Smuzhiyun unsigned int uartm; /* UART mode */
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun unsigned int ctrl; /* control register */
385*4882a593Smuzhiyun unsigned int sctrl; /* serial control register */
386*4882a593Smuzhiyun unsigned int cssr; /* control status register */
387*4882a593Smuzhiyun unsigned int uartc; /* uart control register */
388*4882a593Smuzhiyun unsigned int rev; /* chip revision */
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun union {
391*4882a593Smuzhiyun #ifdef CHIP1371
392*4882a593Smuzhiyun struct {
393*4882a593Smuzhiyun struct snd_ac97 *ac97;
394*4882a593Smuzhiyun } es1371;
395*4882a593Smuzhiyun #else
396*4882a593Smuzhiyun struct {
397*4882a593Smuzhiyun int pclkdiv_lock;
398*4882a593Smuzhiyun struct snd_ak4531 *ak4531;
399*4882a593Smuzhiyun } es1370;
400*4882a593Smuzhiyun #endif
401*4882a593Smuzhiyun } u;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun struct pci_dev *pci;
404*4882a593Smuzhiyun struct snd_card *card;
405*4882a593Smuzhiyun struct snd_pcm *pcm1; /* DAC1/ADC PCM */
406*4882a593Smuzhiyun struct snd_pcm *pcm2; /* DAC2 PCM */
407*4882a593Smuzhiyun struct snd_pcm_substream *playback1_substream;
408*4882a593Smuzhiyun struct snd_pcm_substream *playback2_substream;
409*4882a593Smuzhiyun struct snd_pcm_substream *capture_substream;
410*4882a593Smuzhiyun unsigned int p1_dma_size;
411*4882a593Smuzhiyun unsigned int p2_dma_size;
412*4882a593Smuzhiyun unsigned int c_dma_size;
413*4882a593Smuzhiyun unsigned int p1_period_size;
414*4882a593Smuzhiyun unsigned int p2_period_size;
415*4882a593Smuzhiyun unsigned int c_period_size;
416*4882a593Smuzhiyun struct snd_rawmidi *rmidi;
417*4882a593Smuzhiyun struct snd_rawmidi_substream *midi_input;
418*4882a593Smuzhiyun struct snd_rawmidi_substream *midi_output;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun unsigned int spdif;
421*4882a593Smuzhiyun unsigned int spdif_default;
422*4882a593Smuzhiyun unsigned int spdif_stream;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun #ifdef CHIP1370
425*4882a593Smuzhiyun struct snd_dma_buffer dma_bug;
426*4882a593Smuzhiyun #endif
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun #ifdef SUPPORT_JOYSTICK
429*4882a593Smuzhiyun struct gameport *gameport;
430*4882a593Smuzhiyun #endif
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static irqreturn_t snd_audiopci_interrupt(int irq, void *dev_id);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun static const struct pci_device_id snd_audiopci_ids[] = {
436*4882a593Smuzhiyun #ifdef CHIP1370
437*4882a593Smuzhiyun { PCI_VDEVICE(ENSONIQ, 0x5000), 0, }, /* ES1370 */
438*4882a593Smuzhiyun #endif
439*4882a593Smuzhiyun #ifdef CHIP1371
440*4882a593Smuzhiyun { PCI_VDEVICE(ENSONIQ, 0x1371), 0, }, /* ES1371 */
441*4882a593Smuzhiyun { PCI_VDEVICE(ENSONIQ, 0x5880), 0, }, /* ES1373 - CT5880 */
442*4882a593Smuzhiyun { PCI_VDEVICE(ECTIVA, 0x8938), 0, }, /* Ectiva EV1938 */
443*4882a593Smuzhiyun #endif
444*4882a593Smuzhiyun { 0, }
445*4882a593Smuzhiyun };
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, snd_audiopci_ids);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /*
450*4882a593Smuzhiyun * constants
451*4882a593Smuzhiyun */
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun #define POLL_COUNT 0xa000
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun #ifdef CHIP1370
456*4882a593Smuzhiyun static const unsigned int snd_es1370_fixed_rates[] =
457*4882a593Smuzhiyun {5512, 11025, 22050, 44100};
458*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list snd_es1370_hw_constraints_rates = {
459*4882a593Smuzhiyun .count = 4,
460*4882a593Smuzhiyun .list = snd_es1370_fixed_rates,
461*4882a593Smuzhiyun .mask = 0,
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun static const struct snd_ratnum es1370_clock = {
464*4882a593Smuzhiyun .num = ES_1370_SRCLOCK,
465*4882a593Smuzhiyun .den_min = 29,
466*4882a593Smuzhiyun .den_max = 353,
467*4882a593Smuzhiyun .den_step = 1,
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_ratnums snd_es1370_hw_constraints_clock = {
470*4882a593Smuzhiyun .nrats = 1,
471*4882a593Smuzhiyun .rats = &es1370_clock,
472*4882a593Smuzhiyun };
473*4882a593Smuzhiyun #else
474*4882a593Smuzhiyun static const struct snd_ratden es1371_dac_clock = {
475*4882a593Smuzhiyun .num_min = 3000 * (1 << 15),
476*4882a593Smuzhiyun .num_max = 48000 * (1 << 15),
477*4882a593Smuzhiyun .num_step = 3000,
478*4882a593Smuzhiyun .den = 1 << 15,
479*4882a593Smuzhiyun };
480*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_ratdens snd_es1371_hw_constraints_dac_clock = {
481*4882a593Smuzhiyun .nrats = 1,
482*4882a593Smuzhiyun .rats = &es1371_dac_clock,
483*4882a593Smuzhiyun };
484*4882a593Smuzhiyun static const struct snd_ratnum es1371_adc_clock = {
485*4882a593Smuzhiyun .num = 48000 << 15,
486*4882a593Smuzhiyun .den_min = 32768,
487*4882a593Smuzhiyun .den_max = 393216,
488*4882a593Smuzhiyun .den_step = 1,
489*4882a593Smuzhiyun };
490*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_ratnums snd_es1371_hw_constraints_adc_clock = {
491*4882a593Smuzhiyun .nrats = 1,
492*4882a593Smuzhiyun .rats = &es1371_adc_clock,
493*4882a593Smuzhiyun };
494*4882a593Smuzhiyun #endif
495*4882a593Smuzhiyun static const unsigned int snd_ensoniq_sample_shift[] =
496*4882a593Smuzhiyun {0, 1, 1, 2};
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /*
499*4882a593Smuzhiyun * common I/O routines
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun #ifdef CHIP1371
503*4882a593Smuzhiyun
snd_es1371_wait_src_ready(struct ensoniq * ensoniq)504*4882a593Smuzhiyun static unsigned int snd_es1371_wait_src_ready(struct ensoniq * ensoniq)
505*4882a593Smuzhiyun {
506*4882a593Smuzhiyun unsigned int t, r = 0;
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun for (t = 0; t < POLL_COUNT; t++) {
509*4882a593Smuzhiyun r = inl(ES_REG(ensoniq, 1371_SMPRATE));
510*4882a593Smuzhiyun if ((r & ES_1371_SRC_RAM_BUSY) == 0)
511*4882a593Smuzhiyun return r;
512*4882a593Smuzhiyun cond_resched();
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun dev_err(ensoniq->card->dev, "wait src ready timeout 0x%lx [0x%x]\n",
515*4882a593Smuzhiyun ES_REG(ensoniq, 1371_SMPRATE), r);
516*4882a593Smuzhiyun return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
snd_es1371_src_read(struct ensoniq * ensoniq,unsigned short reg)519*4882a593Smuzhiyun static unsigned int snd_es1371_src_read(struct ensoniq * ensoniq, unsigned short reg)
520*4882a593Smuzhiyun {
521*4882a593Smuzhiyun unsigned int temp, i, orig, r;
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* wait for ready */
524*4882a593Smuzhiyun temp = orig = snd_es1371_wait_src_ready(ensoniq);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /* expose the SRC state bits */
527*4882a593Smuzhiyun r = temp & (ES_1371_SRC_DISABLE | ES_1371_DIS_P1 |
528*4882a593Smuzhiyun ES_1371_DIS_P2 | ES_1371_DIS_R1);
529*4882a593Smuzhiyun r |= ES_1371_SRC_RAM_ADDRO(reg) | 0x10000;
530*4882a593Smuzhiyun outl(r, ES_REG(ensoniq, 1371_SMPRATE));
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* now, wait for busy and the correct time to read */
533*4882a593Smuzhiyun temp = snd_es1371_wait_src_ready(ensoniq);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun if ((temp & 0x00870000) != 0x00010000) {
536*4882a593Smuzhiyun /* wait for the right state */
537*4882a593Smuzhiyun for (i = 0; i < POLL_COUNT; i++) {
538*4882a593Smuzhiyun temp = inl(ES_REG(ensoniq, 1371_SMPRATE));
539*4882a593Smuzhiyun if ((temp & 0x00870000) == 0x00010000)
540*4882a593Smuzhiyun break;
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun /* hide the state bits */
545*4882a593Smuzhiyun r = orig & (ES_1371_SRC_DISABLE | ES_1371_DIS_P1 |
546*4882a593Smuzhiyun ES_1371_DIS_P2 | ES_1371_DIS_R1);
547*4882a593Smuzhiyun r |= ES_1371_SRC_RAM_ADDRO(reg);
548*4882a593Smuzhiyun outl(r, ES_REG(ensoniq, 1371_SMPRATE));
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun return temp;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
snd_es1371_src_write(struct ensoniq * ensoniq,unsigned short reg,unsigned short data)553*4882a593Smuzhiyun static void snd_es1371_src_write(struct ensoniq * ensoniq,
554*4882a593Smuzhiyun unsigned short reg, unsigned short data)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun unsigned int r;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun r = snd_es1371_wait_src_ready(ensoniq) &
559*4882a593Smuzhiyun (ES_1371_SRC_DISABLE | ES_1371_DIS_P1 |
560*4882a593Smuzhiyun ES_1371_DIS_P2 | ES_1371_DIS_R1);
561*4882a593Smuzhiyun r |= ES_1371_SRC_RAM_ADDRO(reg) | ES_1371_SRC_RAM_DATAO(data);
562*4882a593Smuzhiyun outl(r | ES_1371_SRC_RAM_WE, ES_REG(ensoniq, 1371_SMPRATE));
563*4882a593Smuzhiyun }
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun #endif /* CHIP1371 */
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun #ifdef CHIP1370
568*4882a593Smuzhiyun
snd_es1370_codec_write(struct snd_ak4531 * ak4531,unsigned short reg,unsigned short val)569*4882a593Smuzhiyun static void snd_es1370_codec_write(struct snd_ak4531 *ak4531,
570*4882a593Smuzhiyun unsigned short reg, unsigned short val)
571*4882a593Smuzhiyun {
572*4882a593Smuzhiyun struct ensoniq *ensoniq = ak4531->private_data;
573*4882a593Smuzhiyun unsigned long end_time = jiffies + HZ / 10;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun #if 0
576*4882a593Smuzhiyun dev_dbg(ensoniq->card->dev,
577*4882a593Smuzhiyun "CODEC WRITE: reg = 0x%x, val = 0x%x (0x%x), creg = 0x%x\n",
578*4882a593Smuzhiyun reg, val, ES_1370_CODEC_WRITE(reg, val), ES_REG(ensoniq, 1370_CODEC));
579*4882a593Smuzhiyun #endif
580*4882a593Smuzhiyun do {
581*4882a593Smuzhiyun if (!(inl(ES_REG(ensoniq, STATUS)) & ES_1370_CSTAT)) {
582*4882a593Smuzhiyun outw(ES_1370_CODEC_WRITE(reg, val), ES_REG(ensoniq, 1370_CODEC));
583*4882a593Smuzhiyun return;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun schedule_timeout_uninterruptible(1);
586*4882a593Smuzhiyun } while (time_after(end_time, jiffies));
587*4882a593Smuzhiyun dev_err(ensoniq->card->dev, "codec write timeout, status = 0x%x\n",
588*4882a593Smuzhiyun inl(ES_REG(ensoniq, STATUS)));
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun #endif /* CHIP1370 */
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun #ifdef CHIP1371
594*4882a593Smuzhiyun
is_ev1938(struct ensoniq * ensoniq)595*4882a593Smuzhiyun static inline bool is_ev1938(struct ensoniq *ensoniq)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun return ensoniq->pci->device == 0x8938;
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
snd_es1371_codec_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)600*4882a593Smuzhiyun static void snd_es1371_codec_write(struct snd_ac97 *ac97,
601*4882a593Smuzhiyun unsigned short reg, unsigned short val)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun struct ensoniq *ensoniq = ac97->private_data;
604*4882a593Smuzhiyun unsigned int t, x, flag;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun flag = is_ev1938(ensoniq) ? EV_1938_CODEC_MAGIC : 0;
607*4882a593Smuzhiyun mutex_lock(&ensoniq->src_mutex);
608*4882a593Smuzhiyun for (t = 0; t < POLL_COUNT; t++) {
609*4882a593Smuzhiyun if (!(inl(ES_REG(ensoniq, 1371_CODEC)) & ES_1371_CODEC_WIP)) {
610*4882a593Smuzhiyun /* save the current state for latter */
611*4882a593Smuzhiyun x = snd_es1371_wait_src_ready(ensoniq);
612*4882a593Smuzhiyun outl((x & (ES_1371_SRC_DISABLE | ES_1371_DIS_P1 |
613*4882a593Smuzhiyun ES_1371_DIS_P2 | ES_1371_DIS_R1)) | 0x00010000,
614*4882a593Smuzhiyun ES_REG(ensoniq, 1371_SMPRATE));
615*4882a593Smuzhiyun /* wait for not busy (state 0) first to avoid
616*4882a593Smuzhiyun transition states */
617*4882a593Smuzhiyun for (t = 0; t < POLL_COUNT; t++) {
618*4882a593Smuzhiyun if ((inl(ES_REG(ensoniq, 1371_SMPRATE)) & 0x00870000) ==
619*4882a593Smuzhiyun 0x00000000)
620*4882a593Smuzhiyun break;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun /* wait for a SAFE time to write addr/data and then do it, dammit */
623*4882a593Smuzhiyun for (t = 0; t < POLL_COUNT; t++) {
624*4882a593Smuzhiyun if ((inl(ES_REG(ensoniq, 1371_SMPRATE)) & 0x00870000) ==
625*4882a593Smuzhiyun 0x00010000)
626*4882a593Smuzhiyun break;
627*4882a593Smuzhiyun }
628*4882a593Smuzhiyun outl(ES_1371_CODEC_WRITE(reg, val) | flag,
629*4882a593Smuzhiyun ES_REG(ensoniq, 1371_CODEC));
630*4882a593Smuzhiyun /* restore SRC reg */
631*4882a593Smuzhiyun snd_es1371_wait_src_ready(ensoniq);
632*4882a593Smuzhiyun outl(x, ES_REG(ensoniq, 1371_SMPRATE));
633*4882a593Smuzhiyun mutex_unlock(&ensoniq->src_mutex);
634*4882a593Smuzhiyun return;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun mutex_unlock(&ensoniq->src_mutex);
638*4882a593Smuzhiyun dev_err(ensoniq->card->dev, "codec write timeout at 0x%lx [0x%x]\n",
639*4882a593Smuzhiyun ES_REG(ensoniq, 1371_CODEC), inl(ES_REG(ensoniq, 1371_CODEC)));
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
snd_es1371_codec_read(struct snd_ac97 * ac97,unsigned short reg)642*4882a593Smuzhiyun static unsigned short snd_es1371_codec_read(struct snd_ac97 *ac97,
643*4882a593Smuzhiyun unsigned short reg)
644*4882a593Smuzhiyun {
645*4882a593Smuzhiyun struct ensoniq *ensoniq = ac97->private_data;
646*4882a593Smuzhiyun unsigned int t, x, flag, fail = 0;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun flag = is_ev1938(ensoniq) ? EV_1938_CODEC_MAGIC : 0;
649*4882a593Smuzhiyun __again:
650*4882a593Smuzhiyun mutex_lock(&ensoniq->src_mutex);
651*4882a593Smuzhiyun for (t = 0; t < POLL_COUNT; t++) {
652*4882a593Smuzhiyun if (!(inl(ES_REG(ensoniq, 1371_CODEC)) & ES_1371_CODEC_WIP)) {
653*4882a593Smuzhiyun /* save the current state for latter */
654*4882a593Smuzhiyun x = snd_es1371_wait_src_ready(ensoniq);
655*4882a593Smuzhiyun outl((x & (ES_1371_SRC_DISABLE | ES_1371_DIS_P1 |
656*4882a593Smuzhiyun ES_1371_DIS_P2 | ES_1371_DIS_R1)) | 0x00010000,
657*4882a593Smuzhiyun ES_REG(ensoniq, 1371_SMPRATE));
658*4882a593Smuzhiyun /* wait for not busy (state 0) first to avoid
659*4882a593Smuzhiyun transition states */
660*4882a593Smuzhiyun for (t = 0; t < POLL_COUNT; t++) {
661*4882a593Smuzhiyun if ((inl(ES_REG(ensoniq, 1371_SMPRATE)) & 0x00870000) ==
662*4882a593Smuzhiyun 0x00000000)
663*4882a593Smuzhiyun break;
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun /* wait for a SAFE time to write addr/data and then do it, dammit */
666*4882a593Smuzhiyun for (t = 0; t < POLL_COUNT; t++) {
667*4882a593Smuzhiyun if ((inl(ES_REG(ensoniq, 1371_SMPRATE)) & 0x00870000) ==
668*4882a593Smuzhiyun 0x00010000)
669*4882a593Smuzhiyun break;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun outl(ES_1371_CODEC_READS(reg) | flag,
672*4882a593Smuzhiyun ES_REG(ensoniq, 1371_CODEC));
673*4882a593Smuzhiyun /* restore SRC reg */
674*4882a593Smuzhiyun snd_es1371_wait_src_ready(ensoniq);
675*4882a593Smuzhiyun outl(x, ES_REG(ensoniq, 1371_SMPRATE));
676*4882a593Smuzhiyun /* wait for WIP again */
677*4882a593Smuzhiyun for (t = 0; t < POLL_COUNT; t++) {
678*4882a593Smuzhiyun if (!(inl(ES_REG(ensoniq, 1371_CODEC)) & ES_1371_CODEC_WIP))
679*4882a593Smuzhiyun break;
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun /* now wait for the stinkin' data (RDY) */
682*4882a593Smuzhiyun for (t = 0; t < POLL_COUNT; t++) {
683*4882a593Smuzhiyun if ((x = inl(ES_REG(ensoniq, 1371_CODEC))) & ES_1371_CODEC_RDY) {
684*4882a593Smuzhiyun if (is_ev1938(ensoniq)) {
685*4882a593Smuzhiyun for (t = 0; t < 100; t++)
686*4882a593Smuzhiyun inl(ES_REG(ensoniq, CONTROL));
687*4882a593Smuzhiyun x = inl(ES_REG(ensoniq, 1371_CODEC));
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun mutex_unlock(&ensoniq->src_mutex);
690*4882a593Smuzhiyun return ES_1371_CODEC_READ(x);
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun mutex_unlock(&ensoniq->src_mutex);
694*4882a593Smuzhiyun if (++fail > 10) {
695*4882a593Smuzhiyun dev_err(ensoniq->card->dev,
696*4882a593Smuzhiyun "codec read timeout (final) at 0x%lx, reg = 0x%x [0x%x]\n",
697*4882a593Smuzhiyun ES_REG(ensoniq, 1371_CODEC), reg,
698*4882a593Smuzhiyun inl(ES_REG(ensoniq, 1371_CODEC)));
699*4882a593Smuzhiyun return 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun goto __again;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun mutex_unlock(&ensoniq->src_mutex);
705*4882a593Smuzhiyun dev_err(ensoniq->card->dev, "codec read timeout at 0x%lx [0x%x]\n",
706*4882a593Smuzhiyun ES_REG(ensoniq, 1371_CODEC), inl(ES_REG(ensoniq, 1371_CODEC)));
707*4882a593Smuzhiyun return 0;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
snd_es1371_codec_wait(struct snd_ac97 * ac97)710*4882a593Smuzhiyun static void snd_es1371_codec_wait(struct snd_ac97 *ac97)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun msleep(750);
713*4882a593Smuzhiyun snd_es1371_codec_read(ac97, AC97_RESET);
714*4882a593Smuzhiyun snd_es1371_codec_read(ac97, AC97_VENDOR_ID1);
715*4882a593Smuzhiyun snd_es1371_codec_read(ac97, AC97_VENDOR_ID2);
716*4882a593Smuzhiyun msleep(50);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
snd_es1371_adc_rate(struct ensoniq * ensoniq,unsigned int rate)719*4882a593Smuzhiyun static void snd_es1371_adc_rate(struct ensoniq * ensoniq, unsigned int rate)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun unsigned int n, truncm, freq;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun mutex_lock(&ensoniq->src_mutex);
724*4882a593Smuzhiyun n = rate / 3000;
725*4882a593Smuzhiyun if ((1 << n) & ((1 << 15) | (1 << 13) | (1 << 11) | (1 << 9)))
726*4882a593Smuzhiyun n--;
727*4882a593Smuzhiyun truncm = (21 * n - 1) | 1;
728*4882a593Smuzhiyun freq = ((48000UL << 15) / rate) * n;
729*4882a593Smuzhiyun if (rate >= 24000) {
730*4882a593Smuzhiyun if (truncm > 239)
731*4882a593Smuzhiyun truncm = 239;
732*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_ADC + ES_SMPREG_TRUNC_N,
733*4882a593Smuzhiyun (((239 - truncm) >> 1) << 9) | (n << 4));
734*4882a593Smuzhiyun } else {
735*4882a593Smuzhiyun if (truncm > 119)
736*4882a593Smuzhiyun truncm = 119;
737*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_ADC + ES_SMPREG_TRUNC_N,
738*4882a593Smuzhiyun 0x8000 | (((119 - truncm) >> 1) << 9) | (n << 4));
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_ADC + ES_SMPREG_INT_REGS,
741*4882a593Smuzhiyun (snd_es1371_src_read(ensoniq, ES_SMPREG_ADC +
742*4882a593Smuzhiyun ES_SMPREG_INT_REGS) & 0x00ff) |
743*4882a593Smuzhiyun ((freq >> 5) & 0xfc00));
744*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_ADC + ES_SMPREG_VFREQ_FRAC, freq & 0x7fff);
745*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_VOL_ADC, n << 8);
746*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_VOL_ADC + 1, n << 8);
747*4882a593Smuzhiyun mutex_unlock(&ensoniq->src_mutex);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun
snd_es1371_dac1_rate(struct ensoniq * ensoniq,unsigned int rate)750*4882a593Smuzhiyun static void snd_es1371_dac1_rate(struct ensoniq * ensoniq, unsigned int rate)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun unsigned int freq, r;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun mutex_lock(&ensoniq->src_mutex);
755*4882a593Smuzhiyun freq = ((rate << 15) + 1500) / 3000;
756*4882a593Smuzhiyun r = (snd_es1371_wait_src_ready(ensoniq) & (ES_1371_SRC_DISABLE |
757*4882a593Smuzhiyun ES_1371_DIS_P2 | ES_1371_DIS_R1)) |
758*4882a593Smuzhiyun ES_1371_DIS_P1;
759*4882a593Smuzhiyun outl(r, ES_REG(ensoniq, 1371_SMPRATE));
760*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_DAC1 + ES_SMPREG_INT_REGS,
761*4882a593Smuzhiyun (snd_es1371_src_read(ensoniq, ES_SMPREG_DAC1 +
762*4882a593Smuzhiyun ES_SMPREG_INT_REGS) & 0x00ff) |
763*4882a593Smuzhiyun ((freq >> 5) & 0xfc00));
764*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_DAC1 + ES_SMPREG_VFREQ_FRAC, freq & 0x7fff);
765*4882a593Smuzhiyun r = (snd_es1371_wait_src_ready(ensoniq) & (ES_1371_SRC_DISABLE |
766*4882a593Smuzhiyun ES_1371_DIS_P2 | ES_1371_DIS_R1));
767*4882a593Smuzhiyun outl(r, ES_REG(ensoniq, 1371_SMPRATE));
768*4882a593Smuzhiyun mutex_unlock(&ensoniq->src_mutex);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
snd_es1371_dac2_rate(struct ensoniq * ensoniq,unsigned int rate)771*4882a593Smuzhiyun static void snd_es1371_dac2_rate(struct ensoniq * ensoniq, unsigned int rate)
772*4882a593Smuzhiyun {
773*4882a593Smuzhiyun unsigned int freq, r;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun mutex_lock(&ensoniq->src_mutex);
776*4882a593Smuzhiyun freq = ((rate << 15) + 1500) / 3000;
777*4882a593Smuzhiyun r = (snd_es1371_wait_src_ready(ensoniq) & (ES_1371_SRC_DISABLE |
778*4882a593Smuzhiyun ES_1371_DIS_P1 | ES_1371_DIS_R1)) |
779*4882a593Smuzhiyun ES_1371_DIS_P2;
780*4882a593Smuzhiyun outl(r, ES_REG(ensoniq, 1371_SMPRATE));
781*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_DAC2 + ES_SMPREG_INT_REGS,
782*4882a593Smuzhiyun (snd_es1371_src_read(ensoniq, ES_SMPREG_DAC2 +
783*4882a593Smuzhiyun ES_SMPREG_INT_REGS) & 0x00ff) |
784*4882a593Smuzhiyun ((freq >> 5) & 0xfc00));
785*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_DAC2 + ES_SMPREG_VFREQ_FRAC,
786*4882a593Smuzhiyun freq & 0x7fff);
787*4882a593Smuzhiyun r = (snd_es1371_wait_src_ready(ensoniq) & (ES_1371_SRC_DISABLE |
788*4882a593Smuzhiyun ES_1371_DIS_P1 | ES_1371_DIS_R1));
789*4882a593Smuzhiyun outl(r, ES_REG(ensoniq, 1371_SMPRATE));
790*4882a593Smuzhiyun mutex_unlock(&ensoniq->src_mutex);
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun #endif /* CHIP1371 */
794*4882a593Smuzhiyun
snd_ensoniq_trigger(struct snd_pcm_substream * substream,int cmd)795*4882a593Smuzhiyun static int snd_ensoniq_trigger(struct snd_pcm_substream *substream, int cmd)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
798*4882a593Smuzhiyun switch (cmd) {
799*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
800*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
801*4882a593Smuzhiyun {
802*4882a593Smuzhiyun unsigned int what = 0;
803*4882a593Smuzhiyun struct snd_pcm_substream *s;
804*4882a593Smuzhiyun snd_pcm_group_for_each_entry(s, substream) {
805*4882a593Smuzhiyun if (s == ensoniq->playback1_substream) {
806*4882a593Smuzhiyun what |= ES_P1_PAUSE;
807*4882a593Smuzhiyun snd_pcm_trigger_done(s, substream);
808*4882a593Smuzhiyun } else if (s == ensoniq->playback2_substream) {
809*4882a593Smuzhiyun what |= ES_P2_PAUSE;
810*4882a593Smuzhiyun snd_pcm_trigger_done(s, substream);
811*4882a593Smuzhiyun } else if (s == ensoniq->capture_substream)
812*4882a593Smuzhiyun return -EINVAL;
813*4882a593Smuzhiyun }
814*4882a593Smuzhiyun spin_lock(&ensoniq->reg_lock);
815*4882a593Smuzhiyun if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH)
816*4882a593Smuzhiyun ensoniq->sctrl |= what;
817*4882a593Smuzhiyun else
818*4882a593Smuzhiyun ensoniq->sctrl &= ~what;
819*4882a593Smuzhiyun outl(ensoniq->sctrl, ES_REG(ensoniq, SERIAL));
820*4882a593Smuzhiyun spin_unlock(&ensoniq->reg_lock);
821*4882a593Smuzhiyun break;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
824*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun unsigned int what = 0;
827*4882a593Smuzhiyun struct snd_pcm_substream *s;
828*4882a593Smuzhiyun snd_pcm_group_for_each_entry(s, substream) {
829*4882a593Smuzhiyun if (s == ensoniq->playback1_substream) {
830*4882a593Smuzhiyun what |= ES_DAC1_EN;
831*4882a593Smuzhiyun snd_pcm_trigger_done(s, substream);
832*4882a593Smuzhiyun } else if (s == ensoniq->playback2_substream) {
833*4882a593Smuzhiyun what |= ES_DAC2_EN;
834*4882a593Smuzhiyun snd_pcm_trigger_done(s, substream);
835*4882a593Smuzhiyun } else if (s == ensoniq->capture_substream) {
836*4882a593Smuzhiyun what |= ES_ADC_EN;
837*4882a593Smuzhiyun snd_pcm_trigger_done(s, substream);
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun spin_lock(&ensoniq->reg_lock);
841*4882a593Smuzhiyun if (cmd == SNDRV_PCM_TRIGGER_START)
842*4882a593Smuzhiyun ensoniq->ctrl |= what;
843*4882a593Smuzhiyun else
844*4882a593Smuzhiyun ensoniq->ctrl &= ~what;
845*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
846*4882a593Smuzhiyun spin_unlock(&ensoniq->reg_lock);
847*4882a593Smuzhiyun break;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun default:
850*4882a593Smuzhiyun return -EINVAL;
851*4882a593Smuzhiyun }
852*4882a593Smuzhiyun return 0;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun /*
856*4882a593Smuzhiyun * PCM part
857*4882a593Smuzhiyun */
858*4882a593Smuzhiyun
snd_ensoniq_playback1_prepare(struct snd_pcm_substream * substream)859*4882a593Smuzhiyun static int snd_ensoniq_playback1_prepare(struct snd_pcm_substream *substream)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
862*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
863*4882a593Smuzhiyun unsigned int mode = 0;
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun ensoniq->p1_dma_size = snd_pcm_lib_buffer_bytes(substream);
866*4882a593Smuzhiyun ensoniq->p1_period_size = snd_pcm_lib_period_bytes(substream);
867*4882a593Smuzhiyun if (snd_pcm_format_width(runtime->format) == 16)
868*4882a593Smuzhiyun mode |= 0x02;
869*4882a593Smuzhiyun if (runtime->channels > 1)
870*4882a593Smuzhiyun mode |= 0x01;
871*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
872*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_DAC1_EN;
873*4882a593Smuzhiyun #ifdef CHIP1371
874*4882a593Smuzhiyun /* 48k doesn't need SRC (it breaks AC3-passthru) */
875*4882a593Smuzhiyun if (runtime->rate == 48000)
876*4882a593Smuzhiyun ensoniq->ctrl |= ES_1373_BYPASS_P1;
877*4882a593Smuzhiyun else
878*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_1373_BYPASS_P1;
879*4882a593Smuzhiyun #endif
880*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
881*4882a593Smuzhiyun outl(ES_MEM_PAGEO(ES_PAGE_DAC), ES_REG(ensoniq, MEM_PAGE));
882*4882a593Smuzhiyun outl(runtime->dma_addr, ES_REG(ensoniq, DAC1_FRAME));
883*4882a593Smuzhiyun outl((ensoniq->p1_dma_size >> 2) - 1, ES_REG(ensoniq, DAC1_SIZE));
884*4882a593Smuzhiyun ensoniq->sctrl &= ~(ES_P1_LOOP_SEL | ES_P1_PAUSE | ES_P1_SCT_RLD | ES_P1_MODEM);
885*4882a593Smuzhiyun ensoniq->sctrl |= ES_P1_INT_EN | ES_P1_MODEO(mode);
886*4882a593Smuzhiyun outl(ensoniq->sctrl, ES_REG(ensoniq, SERIAL));
887*4882a593Smuzhiyun outl((ensoniq->p1_period_size >> snd_ensoniq_sample_shift[mode]) - 1,
888*4882a593Smuzhiyun ES_REG(ensoniq, DAC1_COUNT));
889*4882a593Smuzhiyun #ifdef CHIP1370
890*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_1370_WTSRSELM;
891*4882a593Smuzhiyun switch (runtime->rate) {
892*4882a593Smuzhiyun case 5512: ensoniq->ctrl |= ES_1370_WTSRSEL(0); break;
893*4882a593Smuzhiyun case 11025: ensoniq->ctrl |= ES_1370_WTSRSEL(1); break;
894*4882a593Smuzhiyun case 22050: ensoniq->ctrl |= ES_1370_WTSRSEL(2); break;
895*4882a593Smuzhiyun case 44100: ensoniq->ctrl |= ES_1370_WTSRSEL(3); break;
896*4882a593Smuzhiyun default: snd_BUG();
897*4882a593Smuzhiyun }
898*4882a593Smuzhiyun #endif
899*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
900*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
901*4882a593Smuzhiyun #ifndef CHIP1370
902*4882a593Smuzhiyun snd_es1371_dac1_rate(ensoniq, runtime->rate);
903*4882a593Smuzhiyun #endif
904*4882a593Smuzhiyun return 0;
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
snd_ensoniq_playback2_prepare(struct snd_pcm_substream * substream)907*4882a593Smuzhiyun static int snd_ensoniq_playback2_prepare(struct snd_pcm_substream *substream)
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
910*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
911*4882a593Smuzhiyun unsigned int mode = 0;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun ensoniq->p2_dma_size = snd_pcm_lib_buffer_bytes(substream);
914*4882a593Smuzhiyun ensoniq->p2_period_size = snd_pcm_lib_period_bytes(substream);
915*4882a593Smuzhiyun if (snd_pcm_format_width(runtime->format) == 16)
916*4882a593Smuzhiyun mode |= 0x02;
917*4882a593Smuzhiyun if (runtime->channels > 1)
918*4882a593Smuzhiyun mode |= 0x01;
919*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
920*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_DAC2_EN;
921*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
922*4882a593Smuzhiyun outl(ES_MEM_PAGEO(ES_PAGE_DAC), ES_REG(ensoniq, MEM_PAGE));
923*4882a593Smuzhiyun outl(runtime->dma_addr, ES_REG(ensoniq, DAC2_FRAME));
924*4882a593Smuzhiyun outl((ensoniq->p2_dma_size >> 2) - 1, ES_REG(ensoniq, DAC2_SIZE));
925*4882a593Smuzhiyun ensoniq->sctrl &= ~(ES_P2_LOOP_SEL | ES_P2_PAUSE | ES_P2_DAC_SEN |
926*4882a593Smuzhiyun ES_P2_END_INCM | ES_P2_ST_INCM | ES_P2_MODEM);
927*4882a593Smuzhiyun ensoniq->sctrl |= ES_P2_INT_EN | ES_P2_MODEO(mode) |
928*4882a593Smuzhiyun ES_P2_END_INCO(mode & 2 ? 2 : 1) | ES_P2_ST_INCO(0);
929*4882a593Smuzhiyun outl(ensoniq->sctrl, ES_REG(ensoniq, SERIAL));
930*4882a593Smuzhiyun outl((ensoniq->p2_period_size >> snd_ensoniq_sample_shift[mode]) - 1,
931*4882a593Smuzhiyun ES_REG(ensoniq, DAC2_COUNT));
932*4882a593Smuzhiyun #ifdef CHIP1370
933*4882a593Smuzhiyun if (!(ensoniq->u.es1370.pclkdiv_lock & ES_MODE_CAPTURE)) {
934*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_1370_PCLKDIVM;
935*4882a593Smuzhiyun ensoniq->ctrl |= ES_1370_PCLKDIVO(ES_1370_SRTODIV(runtime->rate));
936*4882a593Smuzhiyun ensoniq->u.es1370.pclkdiv_lock |= ES_MODE_PLAY2;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun #endif
939*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
940*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
941*4882a593Smuzhiyun #ifndef CHIP1370
942*4882a593Smuzhiyun snd_es1371_dac2_rate(ensoniq, runtime->rate);
943*4882a593Smuzhiyun #endif
944*4882a593Smuzhiyun return 0;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
snd_ensoniq_capture_prepare(struct snd_pcm_substream * substream)947*4882a593Smuzhiyun static int snd_ensoniq_capture_prepare(struct snd_pcm_substream *substream)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
950*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
951*4882a593Smuzhiyun unsigned int mode = 0;
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun ensoniq->c_dma_size = snd_pcm_lib_buffer_bytes(substream);
954*4882a593Smuzhiyun ensoniq->c_period_size = snd_pcm_lib_period_bytes(substream);
955*4882a593Smuzhiyun if (snd_pcm_format_width(runtime->format) == 16)
956*4882a593Smuzhiyun mode |= 0x02;
957*4882a593Smuzhiyun if (runtime->channels > 1)
958*4882a593Smuzhiyun mode |= 0x01;
959*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
960*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_ADC_EN;
961*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
962*4882a593Smuzhiyun outl(ES_MEM_PAGEO(ES_PAGE_ADC), ES_REG(ensoniq, MEM_PAGE));
963*4882a593Smuzhiyun outl(runtime->dma_addr, ES_REG(ensoniq, ADC_FRAME));
964*4882a593Smuzhiyun outl((ensoniq->c_dma_size >> 2) - 1, ES_REG(ensoniq, ADC_SIZE));
965*4882a593Smuzhiyun ensoniq->sctrl &= ~(ES_R1_LOOP_SEL | ES_R1_MODEM);
966*4882a593Smuzhiyun ensoniq->sctrl |= ES_R1_INT_EN | ES_R1_MODEO(mode);
967*4882a593Smuzhiyun outl(ensoniq->sctrl, ES_REG(ensoniq, SERIAL));
968*4882a593Smuzhiyun outl((ensoniq->c_period_size >> snd_ensoniq_sample_shift[mode]) - 1,
969*4882a593Smuzhiyun ES_REG(ensoniq, ADC_COUNT));
970*4882a593Smuzhiyun #ifdef CHIP1370
971*4882a593Smuzhiyun if (!(ensoniq->u.es1370.pclkdiv_lock & ES_MODE_PLAY2)) {
972*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_1370_PCLKDIVM;
973*4882a593Smuzhiyun ensoniq->ctrl |= ES_1370_PCLKDIVO(ES_1370_SRTODIV(runtime->rate));
974*4882a593Smuzhiyun ensoniq->u.es1370.pclkdiv_lock |= ES_MODE_CAPTURE;
975*4882a593Smuzhiyun }
976*4882a593Smuzhiyun #endif
977*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
978*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
979*4882a593Smuzhiyun #ifndef CHIP1370
980*4882a593Smuzhiyun snd_es1371_adc_rate(ensoniq, runtime->rate);
981*4882a593Smuzhiyun #endif
982*4882a593Smuzhiyun return 0;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
snd_ensoniq_playback1_pointer(struct snd_pcm_substream * substream)985*4882a593Smuzhiyun static snd_pcm_uframes_t snd_ensoniq_playback1_pointer(struct snd_pcm_substream *substream)
986*4882a593Smuzhiyun {
987*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
988*4882a593Smuzhiyun size_t ptr;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun spin_lock(&ensoniq->reg_lock);
991*4882a593Smuzhiyun if (inl(ES_REG(ensoniq, CONTROL)) & ES_DAC1_EN) {
992*4882a593Smuzhiyun outl(ES_MEM_PAGEO(ES_PAGE_DAC), ES_REG(ensoniq, MEM_PAGE));
993*4882a593Smuzhiyun ptr = ES_REG_FCURR_COUNTI(inl(ES_REG(ensoniq, DAC1_SIZE)));
994*4882a593Smuzhiyun ptr = bytes_to_frames(substream->runtime, ptr);
995*4882a593Smuzhiyun } else {
996*4882a593Smuzhiyun ptr = 0;
997*4882a593Smuzhiyun }
998*4882a593Smuzhiyun spin_unlock(&ensoniq->reg_lock);
999*4882a593Smuzhiyun return ptr;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun
snd_ensoniq_playback2_pointer(struct snd_pcm_substream * substream)1002*4882a593Smuzhiyun static snd_pcm_uframes_t snd_ensoniq_playback2_pointer(struct snd_pcm_substream *substream)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
1005*4882a593Smuzhiyun size_t ptr;
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun spin_lock(&ensoniq->reg_lock);
1008*4882a593Smuzhiyun if (inl(ES_REG(ensoniq, CONTROL)) & ES_DAC2_EN) {
1009*4882a593Smuzhiyun outl(ES_MEM_PAGEO(ES_PAGE_DAC), ES_REG(ensoniq, MEM_PAGE));
1010*4882a593Smuzhiyun ptr = ES_REG_FCURR_COUNTI(inl(ES_REG(ensoniq, DAC2_SIZE)));
1011*4882a593Smuzhiyun ptr = bytes_to_frames(substream->runtime, ptr);
1012*4882a593Smuzhiyun } else {
1013*4882a593Smuzhiyun ptr = 0;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun spin_unlock(&ensoniq->reg_lock);
1016*4882a593Smuzhiyun return ptr;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
snd_ensoniq_capture_pointer(struct snd_pcm_substream * substream)1019*4882a593Smuzhiyun static snd_pcm_uframes_t snd_ensoniq_capture_pointer(struct snd_pcm_substream *substream)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
1022*4882a593Smuzhiyun size_t ptr;
1023*4882a593Smuzhiyun
1024*4882a593Smuzhiyun spin_lock(&ensoniq->reg_lock);
1025*4882a593Smuzhiyun if (inl(ES_REG(ensoniq, CONTROL)) & ES_ADC_EN) {
1026*4882a593Smuzhiyun outl(ES_MEM_PAGEO(ES_PAGE_ADC), ES_REG(ensoniq, MEM_PAGE));
1027*4882a593Smuzhiyun ptr = ES_REG_FCURR_COUNTI(inl(ES_REG(ensoniq, ADC_SIZE)));
1028*4882a593Smuzhiyun ptr = bytes_to_frames(substream->runtime, ptr);
1029*4882a593Smuzhiyun } else {
1030*4882a593Smuzhiyun ptr = 0;
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun spin_unlock(&ensoniq->reg_lock);
1033*4882a593Smuzhiyun return ptr;
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_ensoniq_playback1 =
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1039*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
1040*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
1041*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE | SNDRV_PCM_INFO_SYNC_START),
1042*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1043*4882a593Smuzhiyun .rates =
1044*4882a593Smuzhiyun #ifndef CHIP1370
1045*4882a593Smuzhiyun SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
1046*4882a593Smuzhiyun #else
1047*4882a593Smuzhiyun (SNDRV_PCM_RATE_KNOT | /* 5512Hz rate */
1048*4882a593Smuzhiyun SNDRV_PCM_RATE_11025 | SNDRV_PCM_RATE_22050 |
1049*4882a593Smuzhiyun SNDRV_PCM_RATE_44100),
1050*4882a593Smuzhiyun #endif
1051*4882a593Smuzhiyun .rate_min = 4000,
1052*4882a593Smuzhiyun .rate_max = 48000,
1053*4882a593Smuzhiyun .channels_min = 1,
1054*4882a593Smuzhiyun .channels_max = 2,
1055*4882a593Smuzhiyun .buffer_bytes_max = (128*1024),
1056*4882a593Smuzhiyun .period_bytes_min = 64,
1057*4882a593Smuzhiyun .period_bytes_max = (128*1024),
1058*4882a593Smuzhiyun .periods_min = 1,
1059*4882a593Smuzhiyun .periods_max = 1024,
1060*4882a593Smuzhiyun .fifo_size = 0,
1061*4882a593Smuzhiyun };
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_ensoniq_playback2 =
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1066*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
1067*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_PAUSE |
1068*4882a593Smuzhiyun SNDRV_PCM_INFO_SYNC_START),
1069*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1070*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
1071*4882a593Smuzhiyun .rate_min = 4000,
1072*4882a593Smuzhiyun .rate_max = 48000,
1073*4882a593Smuzhiyun .channels_min = 1,
1074*4882a593Smuzhiyun .channels_max = 2,
1075*4882a593Smuzhiyun .buffer_bytes_max = (128*1024),
1076*4882a593Smuzhiyun .period_bytes_min = 64,
1077*4882a593Smuzhiyun .period_bytes_max = (128*1024),
1078*4882a593Smuzhiyun .periods_min = 1,
1079*4882a593Smuzhiyun .periods_max = 1024,
1080*4882a593Smuzhiyun .fifo_size = 0,
1081*4882a593Smuzhiyun };
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_ensoniq_capture =
1084*4882a593Smuzhiyun {
1085*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1086*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
1087*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_SYNC_START),
1088*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1089*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
1090*4882a593Smuzhiyun .rate_min = 4000,
1091*4882a593Smuzhiyun .rate_max = 48000,
1092*4882a593Smuzhiyun .channels_min = 1,
1093*4882a593Smuzhiyun .channels_max = 2,
1094*4882a593Smuzhiyun .buffer_bytes_max = (128*1024),
1095*4882a593Smuzhiyun .period_bytes_min = 64,
1096*4882a593Smuzhiyun .period_bytes_max = (128*1024),
1097*4882a593Smuzhiyun .periods_min = 1,
1098*4882a593Smuzhiyun .periods_max = 1024,
1099*4882a593Smuzhiyun .fifo_size = 0,
1100*4882a593Smuzhiyun };
1101*4882a593Smuzhiyun
snd_ensoniq_playback1_open(struct snd_pcm_substream * substream)1102*4882a593Smuzhiyun static int snd_ensoniq_playback1_open(struct snd_pcm_substream *substream)
1103*4882a593Smuzhiyun {
1104*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
1105*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
1106*4882a593Smuzhiyun
1107*4882a593Smuzhiyun ensoniq->mode |= ES_MODE_PLAY1;
1108*4882a593Smuzhiyun ensoniq->playback1_substream = substream;
1109*4882a593Smuzhiyun runtime->hw = snd_ensoniq_playback1;
1110*4882a593Smuzhiyun snd_pcm_set_sync(substream);
1111*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1112*4882a593Smuzhiyun if (ensoniq->spdif && ensoniq->playback2_substream == NULL)
1113*4882a593Smuzhiyun ensoniq->spdif_stream = ensoniq->spdif_default;
1114*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1115*4882a593Smuzhiyun #ifdef CHIP1370
1116*4882a593Smuzhiyun snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
1117*4882a593Smuzhiyun &snd_es1370_hw_constraints_rates);
1118*4882a593Smuzhiyun #else
1119*4882a593Smuzhiyun snd_pcm_hw_constraint_ratdens(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
1120*4882a593Smuzhiyun &snd_es1371_hw_constraints_dac_clock);
1121*4882a593Smuzhiyun #endif
1122*4882a593Smuzhiyun return 0;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun
snd_ensoniq_playback2_open(struct snd_pcm_substream * substream)1125*4882a593Smuzhiyun static int snd_ensoniq_playback2_open(struct snd_pcm_substream *substream)
1126*4882a593Smuzhiyun {
1127*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
1128*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun ensoniq->mode |= ES_MODE_PLAY2;
1131*4882a593Smuzhiyun ensoniq->playback2_substream = substream;
1132*4882a593Smuzhiyun runtime->hw = snd_ensoniq_playback2;
1133*4882a593Smuzhiyun snd_pcm_set_sync(substream);
1134*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1135*4882a593Smuzhiyun if (ensoniq->spdif && ensoniq->playback1_substream == NULL)
1136*4882a593Smuzhiyun ensoniq->spdif_stream = ensoniq->spdif_default;
1137*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1138*4882a593Smuzhiyun #ifdef CHIP1370
1139*4882a593Smuzhiyun snd_pcm_hw_constraint_ratnums(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
1140*4882a593Smuzhiyun &snd_es1370_hw_constraints_clock);
1141*4882a593Smuzhiyun #else
1142*4882a593Smuzhiyun snd_pcm_hw_constraint_ratdens(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
1143*4882a593Smuzhiyun &snd_es1371_hw_constraints_dac_clock);
1144*4882a593Smuzhiyun #endif
1145*4882a593Smuzhiyun return 0;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
snd_ensoniq_capture_open(struct snd_pcm_substream * substream)1148*4882a593Smuzhiyun static int snd_ensoniq_capture_open(struct snd_pcm_substream *substream)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
1151*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun ensoniq->mode |= ES_MODE_CAPTURE;
1154*4882a593Smuzhiyun ensoniq->capture_substream = substream;
1155*4882a593Smuzhiyun runtime->hw = snd_ensoniq_capture;
1156*4882a593Smuzhiyun snd_pcm_set_sync(substream);
1157*4882a593Smuzhiyun #ifdef CHIP1370
1158*4882a593Smuzhiyun snd_pcm_hw_constraint_ratnums(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
1159*4882a593Smuzhiyun &snd_es1370_hw_constraints_clock);
1160*4882a593Smuzhiyun #else
1161*4882a593Smuzhiyun snd_pcm_hw_constraint_ratnums(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
1162*4882a593Smuzhiyun &snd_es1371_hw_constraints_adc_clock);
1163*4882a593Smuzhiyun #endif
1164*4882a593Smuzhiyun return 0;
1165*4882a593Smuzhiyun }
1166*4882a593Smuzhiyun
snd_ensoniq_playback1_close(struct snd_pcm_substream * substream)1167*4882a593Smuzhiyun static int snd_ensoniq_playback1_close(struct snd_pcm_substream *substream)
1168*4882a593Smuzhiyun {
1169*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun ensoniq->playback1_substream = NULL;
1172*4882a593Smuzhiyun ensoniq->mode &= ~ES_MODE_PLAY1;
1173*4882a593Smuzhiyun return 0;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
snd_ensoniq_playback2_close(struct snd_pcm_substream * substream)1176*4882a593Smuzhiyun static int snd_ensoniq_playback2_close(struct snd_pcm_substream *substream)
1177*4882a593Smuzhiyun {
1178*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun ensoniq->playback2_substream = NULL;
1181*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1182*4882a593Smuzhiyun #ifdef CHIP1370
1183*4882a593Smuzhiyun ensoniq->u.es1370.pclkdiv_lock &= ~ES_MODE_PLAY2;
1184*4882a593Smuzhiyun #endif
1185*4882a593Smuzhiyun ensoniq->mode &= ~ES_MODE_PLAY2;
1186*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1187*4882a593Smuzhiyun return 0;
1188*4882a593Smuzhiyun }
1189*4882a593Smuzhiyun
snd_ensoniq_capture_close(struct snd_pcm_substream * substream)1190*4882a593Smuzhiyun static int snd_ensoniq_capture_close(struct snd_pcm_substream *substream)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_pcm_substream_chip(substream);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun ensoniq->capture_substream = NULL;
1195*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1196*4882a593Smuzhiyun #ifdef CHIP1370
1197*4882a593Smuzhiyun ensoniq->u.es1370.pclkdiv_lock &= ~ES_MODE_CAPTURE;
1198*4882a593Smuzhiyun #endif
1199*4882a593Smuzhiyun ensoniq->mode &= ~ES_MODE_CAPTURE;
1200*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1201*4882a593Smuzhiyun return 0;
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun static const struct snd_pcm_ops snd_ensoniq_playback1_ops = {
1205*4882a593Smuzhiyun .open = snd_ensoniq_playback1_open,
1206*4882a593Smuzhiyun .close = snd_ensoniq_playback1_close,
1207*4882a593Smuzhiyun .prepare = snd_ensoniq_playback1_prepare,
1208*4882a593Smuzhiyun .trigger = snd_ensoniq_trigger,
1209*4882a593Smuzhiyun .pointer = snd_ensoniq_playback1_pointer,
1210*4882a593Smuzhiyun };
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun static const struct snd_pcm_ops snd_ensoniq_playback2_ops = {
1213*4882a593Smuzhiyun .open = snd_ensoniq_playback2_open,
1214*4882a593Smuzhiyun .close = snd_ensoniq_playback2_close,
1215*4882a593Smuzhiyun .prepare = snd_ensoniq_playback2_prepare,
1216*4882a593Smuzhiyun .trigger = snd_ensoniq_trigger,
1217*4882a593Smuzhiyun .pointer = snd_ensoniq_playback2_pointer,
1218*4882a593Smuzhiyun };
1219*4882a593Smuzhiyun
1220*4882a593Smuzhiyun static const struct snd_pcm_ops snd_ensoniq_capture_ops = {
1221*4882a593Smuzhiyun .open = snd_ensoniq_capture_open,
1222*4882a593Smuzhiyun .close = snd_ensoniq_capture_close,
1223*4882a593Smuzhiyun .prepare = snd_ensoniq_capture_prepare,
1224*4882a593Smuzhiyun .trigger = snd_ensoniq_trigger,
1225*4882a593Smuzhiyun .pointer = snd_ensoniq_capture_pointer,
1226*4882a593Smuzhiyun };
1227*4882a593Smuzhiyun
1228*4882a593Smuzhiyun static const struct snd_pcm_chmap_elem surround_map[] = {
1229*4882a593Smuzhiyun { .channels = 1,
1230*4882a593Smuzhiyun .map = { SNDRV_CHMAP_MONO } },
1231*4882a593Smuzhiyun { .channels = 2,
1232*4882a593Smuzhiyun .map = { SNDRV_CHMAP_RL, SNDRV_CHMAP_RR } },
1233*4882a593Smuzhiyun { }
1234*4882a593Smuzhiyun };
1235*4882a593Smuzhiyun
snd_ensoniq_pcm(struct ensoniq * ensoniq,int device)1236*4882a593Smuzhiyun static int snd_ensoniq_pcm(struct ensoniq *ensoniq, int device)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun struct snd_pcm *pcm;
1239*4882a593Smuzhiyun int err;
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun err = snd_pcm_new(ensoniq->card, CHIP_NAME "/1", device, 1, 1, &pcm);
1242*4882a593Smuzhiyun if (err < 0)
1243*4882a593Smuzhiyun return err;
1244*4882a593Smuzhiyun
1245*4882a593Smuzhiyun #ifdef CHIP1370
1246*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_ensoniq_playback2_ops);
1247*4882a593Smuzhiyun #else
1248*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_ensoniq_playback1_ops);
1249*4882a593Smuzhiyun #endif
1250*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_ensoniq_capture_ops);
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun pcm->private_data = ensoniq;
1253*4882a593Smuzhiyun pcm->info_flags = 0;
1254*4882a593Smuzhiyun strcpy(pcm->name, CHIP_NAME " DAC2/ADC");
1255*4882a593Smuzhiyun ensoniq->pcm1 = pcm;
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
1258*4882a593Smuzhiyun &ensoniq->pci->dev, 64*1024, 128*1024);
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun #ifdef CHIP1370
1261*4882a593Smuzhiyun err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
1262*4882a593Smuzhiyun surround_map, 2, 0, NULL);
1263*4882a593Smuzhiyun #else
1264*4882a593Smuzhiyun err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
1265*4882a593Smuzhiyun snd_pcm_std_chmaps, 2, 0, NULL);
1266*4882a593Smuzhiyun #endif
1267*4882a593Smuzhiyun return err;
1268*4882a593Smuzhiyun }
1269*4882a593Smuzhiyun
snd_ensoniq_pcm2(struct ensoniq * ensoniq,int device)1270*4882a593Smuzhiyun static int snd_ensoniq_pcm2(struct ensoniq *ensoniq, int device)
1271*4882a593Smuzhiyun {
1272*4882a593Smuzhiyun struct snd_pcm *pcm;
1273*4882a593Smuzhiyun int err;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun err = snd_pcm_new(ensoniq->card, CHIP_NAME "/2", device, 1, 0, &pcm);
1276*4882a593Smuzhiyun if (err < 0)
1277*4882a593Smuzhiyun return err;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun #ifdef CHIP1370
1280*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_ensoniq_playback1_ops);
1281*4882a593Smuzhiyun #else
1282*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_ensoniq_playback2_ops);
1283*4882a593Smuzhiyun #endif
1284*4882a593Smuzhiyun pcm->private_data = ensoniq;
1285*4882a593Smuzhiyun pcm->info_flags = 0;
1286*4882a593Smuzhiyun strcpy(pcm->name, CHIP_NAME " DAC1");
1287*4882a593Smuzhiyun ensoniq->pcm2 = pcm;
1288*4882a593Smuzhiyun
1289*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
1290*4882a593Smuzhiyun &ensoniq->pci->dev, 64*1024, 128*1024);
1291*4882a593Smuzhiyun
1292*4882a593Smuzhiyun #ifdef CHIP1370
1293*4882a593Smuzhiyun err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
1294*4882a593Smuzhiyun snd_pcm_std_chmaps, 2, 0, NULL);
1295*4882a593Smuzhiyun #else
1296*4882a593Smuzhiyun err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
1297*4882a593Smuzhiyun surround_map, 2, 0, NULL);
1298*4882a593Smuzhiyun #endif
1299*4882a593Smuzhiyun return err;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun /*
1303*4882a593Smuzhiyun * Mixer section
1304*4882a593Smuzhiyun */
1305*4882a593Smuzhiyun
1306*4882a593Smuzhiyun /*
1307*4882a593Smuzhiyun * ENS1371 mixer (including SPDIF interface)
1308*4882a593Smuzhiyun */
1309*4882a593Smuzhiyun #ifdef CHIP1371
snd_ens1373_spdif_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1310*4882a593Smuzhiyun static int snd_ens1373_spdif_info(struct snd_kcontrol *kcontrol,
1311*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
1312*4882a593Smuzhiyun {
1313*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1314*4882a593Smuzhiyun uinfo->count = 1;
1315*4882a593Smuzhiyun return 0;
1316*4882a593Smuzhiyun }
1317*4882a593Smuzhiyun
snd_ens1373_spdif_default_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1318*4882a593Smuzhiyun static int snd_ens1373_spdif_default_get(struct snd_kcontrol *kcontrol,
1319*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1320*4882a593Smuzhiyun {
1321*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1322*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1323*4882a593Smuzhiyun ucontrol->value.iec958.status[0] = (ensoniq->spdif_default >> 0) & 0xff;
1324*4882a593Smuzhiyun ucontrol->value.iec958.status[1] = (ensoniq->spdif_default >> 8) & 0xff;
1325*4882a593Smuzhiyun ucontrol->value.iec958.status[2] = (ensoniq->spdif_default >> 16) & 0xff;
1326*4882a593Smuzhiyun ucontrol->value.iec958.status[3] = (ensoniq->spdif_default >> 24) & 0xff;
1327*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1328*4882a593Smuzhiyun return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun
snd_ens1373_spdif_default_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1331*4882a593Smuzhiyun static int snd_ens1373_spdif_default_put(struct snd_kcontrol *kcontrol,
1332*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1335*4882a593Smuzhiyun unsigned int val;
1336*4882a593Smuzhiyun int change;
1337*4882a593Smuzhiyun
1338*4882a593Smuzhiyun val = ((u32)ucontrol->value.iec958.status[0] << 0) |
1339*4882a593Smuzhiyun ((u32)ucontrol->value.iec958.status[1] << 8) |
1340*4882a593Smuzhiyun ((u32)ucontrol->value.iec958.status[2] << 16) |
1341*4882a593Smuzhiyun ((u32)ucontrol->value.iec958.status[3] << 24);
1342*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1343*4882a593Smuzhiyun change = ensoniq->spdif_default != val;
1344*4882a593Smuzhiyun ensoniq->spdif_default = val;
1345*4882a593Smuzhiyun if (change && ensoniq->playback1_substream == NULL &&
1346*4882a593Smuzhiyun ensoniq->playback2_substream == NULL)
1347*4882a593Smuzhiyun outl(val, ES_REG(ensoniq, CHANNEL_STATUS));
1348*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1349*4882a593Smuzhiyun return change;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
snd_ens1373_spdif_mask_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1352*4882a593Smuzhiyun static int snd_ens1373_spdif_mask_get(struct snd_kcontrol *kcontrol,
1353*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1354*4882a593Smuzhiyun {
1355*4882a593Smuzhiyun ucontrol->value.iec958.status[0] = 0xff;
1356*4882a593Smuzhiyun ucontrol->value.iec958.status[1] = 0xff;
1357*4882a593Smuzhiyun ucontrol->value.iec958.status[2] = 0xff;
1358*4882a593Smuzhiyun ucontrol->value.iec958.status[3] = 0xff;
1359*4882a593Smuzhiyun return 0;
1360*4882a593Smuzhiyun }
1361*4882a593Smuzhiyun
snd_ens1373_spdif_stream_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1362*4882a593Smuzhiyun static int snd_ens1373_spdif_stream_get(struct snd_kcontrol *kcontrol,
1363*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1364*4882a593Smuzhiyun {
1365*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1366*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1367*4882a593Smuzhiyun ucontrol->value.iec958.status[0] = (ensoniq->spdif_stream >> 0) & 0xff;
1368*4882a593Smuzhiyun ucontrol->value.iec958.status[1] = (ensoniq->spdif_stream >> 8) & 0xff;
1369*4882a593Smuzhiyun ucontrol->value.iec958.status[2] = (ensoniq->spdif_stream >> 16) & 0xff;
1370*4882a593Smuzhiyun ucontrol->value.iec958.status[3] = (ensoniq->spdif_stream >> 24) & 0xff;
1371*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1372*4882a593Smuzhiyun return 0;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
snd_ens1373_spdif_stream_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1375*4882a593Smuzhiyun static int snd_ens1373_spdif_stream_put(struct snd_kcontrol *kcontrol,
1376*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1379*4882a593Smuzhiyun unsigned int val;
1380*4882a593Smuzhiyun int change;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun val = ((u32)ucontrol->value.iec958.status[0] << 0) |
1383*4882a593Smuzhiyun ((u32)ucontrol->value.iec958.status[1] << 8) |
1384*4882a593Smuzhiyun ((u32)ucontrol->value.iec958.status[2] << 16) |
1385*4882a593Smuzhiyun ((u32)ucontrol->value.iec958.status[3] << 24);
1386*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1387*4882a593Smuzhiyun change = ensoniq->spdif_stream != val;
1388*4882a593Smuzhiyun ensoniq->spdif_stream = val;
1389*4882a593Smuzhiyun if (change && (ensoniq->playback1_substream != NULL ||
1390*4882a593Smuzhiyun ensoniq->playback2_substream != NULL))
1391*4882a593Smuzhiyun outl(val, ES_REG(ensoniq, CHANNEL_STATUS));
1392*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1393*4882a593Smuzhiyun return change;
1394*4882a593Smuzhiyun }
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun #define ES1371_SPDIF(xname) \
1397*4882a593Smuzhiyun { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .info = snd_es1371_spdif_info, \
1398*4882a593Smuzhiyun .get = snd_es1371_spdif_get, .put = snd_es1371_spdif_put }
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun #define snd_es1371_spdif_info snd_ctl_boolean_mono_info
1401*4882a593Smuzhiyun
snd_es1371_spdif_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1402*4882a593Smuzhiyun static int snd_es1371_spdif_get(struct snd_kcontrol *kcontrol,
1403*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1408*4882a593Smuzhiyun ucontrol->value.integer.value[0] = ensoniq->ctrl & ES_1373_SPDIF_THRU ? 1 : 0;
1409*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1410*4882a593Smuzhiyun return 0;
1411*4882a593Smuzhiyun }
1412*4882a593Smuzhiyun
snd_es1371_spdif_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1413*4882a593Smuzhiyun static int snd_es1371_spdif_put(struct snd_kcontrol *kcontrol,
1414*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1415*4882a593Smuzhiyun {
1416*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1417*4882a593Smuzhiyun unsigned int nval1, nval2;
1418*4882a593Smuzhiyun int change;
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun nval1 = ucontrol->value.integer.value[0] ? ES_1373_SPDIF_THRU : 0;
1421*4882a593Smuzhiyun nval2 = ucontrol->value.integer.value[0] ? ES_1373_SPDIF_EN : 0;
1422*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1423*4882a593Smuzhiyun change = (ensoniq->ctrl & ES_1373_SPDIF_THRU) != nval1;
1424*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_1373_SPDIF_THRU;
1425*4882a593Smuzhiyun ensoniq->ctrl |= nval1;
1426*4882a593Smuzhiyun ensoniq->cssr &= ~ES_1373_SPDIF_EN;
1427*4882a593Smuzhiyun ensoniq->cssr |= nval2;
1428*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
1429*4882a593Smuzhiyun outl(ensoniq->cssr, ES_REG(ensoniq, STATUS));
1430*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1431*4882a593Smuzhiyun return change;
1432*4882a593Smuzhiyun }
1433*4882a593Smuzhiyun
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun /* spdif controls */
1436*4882a593Smuzhiyun static const struct snd_kcontrol_new snd_es1371_mixer_spdif[] = {
1437*4882a593Smuzhiyun ES1371_SPDIF(SNDRV_CTL_NAME_IEC958("",PLAYBACK,SWITCH)),
1438*4882a593Smuzhiyun {
1439*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1440*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
1441*4882a593Smuzhiyun .info = snd_ens1373_spdif_info,
1442*4882a593Smuzhiyun .get = snd_ens1373_spdif_default_get,
1443*4882a593Smuzhiyun .put = snd_ens1373_spdif_default_put,
1444*4882a593Smuzhiyun },
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ,
1447*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1448*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,MASK),
1449*4882a593Smuzhiyun .info = snd_ens1373_spdif_info,
1450*4882a593Smuzhiyun .get = snd_ens1373_spdif_mask_get
1451*4882a593Smuzhiyun },
1452*4882a593Smuzhiyun {
1453*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1454*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
1455*4882a593Smuzhiyun .info = snd_ens1373_spdif_info,
1456*4882a593Smuzhiyun .get = snd_ens1373_spdif_stream_get,
1457*4882a593Smuzhiyun .put = snd_ens1373_spdif_stream_put
1458*4882a593Smuzhiyun },
1459*4882a593Smuzhiyun };
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun
1462*4882a593Smuzhiyun #define snd_es1373_rear_info snd_ctl_boolean_mono_info
1463*4882a593Smuzhiyun
snd_es1373_rear_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1464*4882a593Smuzhiyun static int snd_es1373_rear_get(struct snd_kcontrol *kcontrol,
1465*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1466*4882a593Smuzhiyun {
1467*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1468*4882a593Smuzhiyun int val = 0;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1471*4882a593Smuzhiyun if ((ensoniq->cssr & (ES_1373_REAR_BIT27|ES_1373_REAR_BIT26|
1472*4882a593Smuzhiyun ES_1373_REAR_BIT24)) == ES_1373_REAR_BIT26)
1473*4882a593Smuzhiyun val = 1;
1474*4882a593Smuzhiyun ucontrol->value.integer.value[0] = val;
1475*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1476*4882a593Smuzhiyun return 0;
1477*4882a593Smuzhiyun }
1478*4882a593Smuzhiyun
snd_es1373_rear_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1479*4882a593Smuzhiyun static int snd_es1373_rear_put(struct snd_kcontrol *kcontrol,
1480*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1481*4882a593Smuzhiyun {
1482*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1483*4882a593Smuzhiyun unsigned int nval1;
1484*4882a593Smuzhiyun int change;
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun nval1 = ucontrol->value.integer.value[0] ?
1487*4882a593Smuzhiyun ES_1373_REAR_BIT26 : (ES_1373_REAR_BIT27|ES_1373_REAR_BIT24);
1488*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1489*4882a593Smuzhiyun change = (ensoniq->cssr & (ES_1373_REAR_BIT27|
1490*4882a593Smuzhiyun ES_1373_REAR_BIT26|ES_1373_REAR_BIT24)) != nval1;
1491*4882a593Smuzhiyun ensoniq->cssr &= ~(ES_1373_REAR_BIT27|ES_1373_REAR_BIT26|ES_1373_REAR_BIT24);
1492*4882a593Smuzhiyun ensoniq->cssr |= nval1;
1493*4882a593Smuzhiyun outl(ensoniq->cssr, ES_REG(ensoniq, STATUS));
1494*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1495*4882a593Smuzhiyun return change;
1496*4882a593Smuzhiyun }
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun static const struct snd_kcontrol_new snd_ens1373_rear =
1499*4882a593Smuzhiyun {
1500*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
1501*4882a593Smuzhiyun .name = "AC97 2ch->4ch Copy Switch",
1502*4882a593Smuzhiyun .info = snd_es1373_rear_info,
1503*4882a593Smuzhiyun .get = snd_es1373_rear_get,
1504*4882a593Smuzhiyun .put = snd_es1373_rear_put,
1505*4882a593Smuzhiyun };
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun #define snd_es1373_line_info snd_ctl_boolean_mono_info
1508*4882a593Smuzhiyun
snd_es1373_line_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1509*4882a593Smuzhiyun static int snd_es1373_line_get(struct snd_kcontrol *kcontrol,
1510*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1513*4882a593Smuzhiyun int val = 0;
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1516*4882a593Smuzhiyun if (ensoniq->ctrl & ES_1371_GPIO_OUT(4))
1517*4882a593Smuzhiyun val = 1;
1518*4882a593Smuzhiyun ucontrol->value.integer.value[0] = val;
1519*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1520*4882a593Smuzhiyun return 0;
1521*4882a593Smuzhiyun }
1522*4882a593Smuzhiyun
snd_es1373_line_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1523*4882a593Smuzhiyun static int snd_es1373_line_put(struct snd_kcontrol *kcontrol,
1524*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1525*4882a593Smuzhiyun {
1526*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1527*4882a593Smuzhiyun int changed;
1528*4882a593Smuzhiyun unsigned int ctrl;
1529*4882a593Smuzhiyun
1530*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1531*4882a593Smuzhiyun ctrl = ensoniq->ctrl;
1532*4882a593Smuzhiyun if (ucontrol->value.integer.value[0])
1533*4882a593Smuzhiyun ensoniq->ctrl |= ES_1371_GPIO_OUT(4); /* switch line-in -> rear out */
1534*4882a593Smuzhiyun else
1535*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_1371_GPIO_OUT(4);
1536*4882a593Smuzhiyun changed = (ctrl != ensoniq->ctrl);
1537*4882a593Smuzhiyun if (changed)
1538*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
1539*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1540*4882a593Smuzhiyun return changed;
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun static const struct snd_kcontrol_new snd_ens1373_line =
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
1546*4882a593Smuzhiyun .name = "Line In->Rear Out Switch",
1547*4882a593Smuzhiyun .info = snd_es1373_line_info,
1548*4882a593Smuzhiyun .get = snd_es1373_line_get,
1549*4882a593Smuzhiyun .put = snd_es1373_line_put,
1550*4882a593Smuzhiyun };
1551*4882a593Smuzhiyun
snd_ensoniq_mixer_free_ac97(struct snd_ac97 * ac97)1552*4882a593Smuzhiyun static void snd_ensoniq_mixer_free_ac97(struct snd_ac97 *ac97)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun struct ensoniq *ensoniq = ac97->private_data;
1555*4882a593Smuzhiyun ensoniq->u.es1371.ac97 = NULL;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun struct es1371_quirk {
1559*4882a593Smuzhiyun unsigned short vid; /* vendor ID */
1560*4882a593Smuzhiyun unsigned short did; /* device ID */
1561*4882a593Smuzhiyun unsigned char rev; /* revision */
1562*4882a593Smuzhiyun };
1563*4882a593Smuzhiyun
es1371_quirk_lookup(struct ensoniq * ensoniq,const struct es1371_quirk * list)1564*4882a593Smuzhiyun static int es1371_quirk_lookup(struct ensoniq *ensoniq,
1565*4882a593Smuzhiyun const struct es1371_quirk *list)
1566*4882a593Smuzhiyun {
1567*4882a593Smuzhiyun while (list->vid != (unsigned short)PCI_ANY_ID) {
1568*4882a593Smuzhiyun if (ensoniq->pci->vendor == list->vid &&
1569*4882a593Smuzhiyun ensoniq->pci->device == list->did &&
1570*4882a593Smuzhiyun ensoniq->rev == list->rev)
1571*4882a593Smuzhiyun return 1;
1572*4882a593Smuzhiyun list++;
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun return 0;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun static const struct es1371_quirk es1371_spdif_present[] = {
1578*4882a593Smuzhiyun { .vid = PCI_VENDOR_ID_ENSONIQ, .did = PCI_DEVICE_ID_ENSONIQ_CT5880, .rev = CT5880REV_CT5880_C },
1579*4882a593Smuzhiyun { .vid = PCI_VENDOR_ID_ENSONIQ, .did = PCI_DEVICE_ID_ENSONIQ_CT5880, .rev = CT5880REV_CT5880_D },
1580*4882a593Smuzhiyun { .vid = PCI_VENDOR_ID_ENSONIQ, .did = PCI_DEVICE_ID_ENSONIQ_CT5880, .rev = CT5880REV_CT5880_E },
1581*4882a593Smuzhiyun { .vid = PCI_VENDOR_ID_ENSONIQ, .did = PCI_DEVICE_ID_ENSONIQ_ES1371, .rev = ES1371REV_CT5880_A },
1582*4882a593Smuzhiyun { .vid = PCI_VENDOR_ID_ENSONIQ, .did = PCI_DEVICE_ID_ENSONIQ_ES1371, .rev = ES1371REV_ES1373_8 },
1583*4882a593Smuzhiyun { .vid = PCI_ANY_ID, .did = PCI_ANY_ID }
1584*4882a593Smuzhiyun };
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun static const struct snd_pci_quirk ens1373_line_quirk[] = {
1587*4882a593Smuzhiyun SND_PCI_QUIRK_ID(0x1274, 0x2000), /* GA-7DXR */
1588*4882a593Smuzhiyun SND_PCI_QUIRK_ID(0x1458, 0xa000), /* GA-8IEXP */
1589*4882a593Smuzhiyun { } /* end */
1590*4882a593Smuzhiyun };
1591*4882a593Smuzhiyun
snd_ensoniq_1371_mixer(struct ensoniq * ensoniq,int has_spdif,int has_line)1592*4882a593Smuzhiyun static int snd_ensoniq_1371_mixer(struct ensoniq *ensoniq,
1593*4882a593Smuzhiyun int has_spdif, int has_line)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun struct snd_card *card = ensoniq->card;
1596*4882a593Smuzhiyun struct snd_ac97_bus *pbus;
1597*4882a593Smuzhiyun struct snd_ac97_template ac97;
1598*4882a593Smuzhiyun int err;
1599*4882a593Smuzhiyun static const struct snd_ac97_bus_ops ops = {
1600*4882a593Smuzhiyun .write = snd_es1371_codec_write,
1601*4882a593Smuzhiyun .read = snd_es1371_codec_read,
1602*4882a593Smuzhiyun .wait = snd_es1371_codec_wait,
1603*4882a593Smuzhiyun };
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun if ((err = snd_ac97_bus(card, 0, &ops, NULL, &pbus)) < 0)
1606*4882a593Smuzhiyun return err;
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun memset(&ac97, 0, sizeof(ac97));
1609*4882a593Smuzhiyun ac97.private_data = ensoniq;
1610*4882a593Smuzhiyun ac97.private_free = snd_ensoniq_mixer_free_ac97;
1611*4882a593Smuzhiyun ac97.pci = ensoniq->pci;
1612*4882a593Smuzhiyun ac97.scaps = AC97_SCAP_AUDIO;
1613*4882a593Smuzhiyun if ((err = snd_ac97_mixer(pbus, &ac97, &ensoniq->u.es1371.ac97)) < 0)
1614*4882a593Smuzhiyun return err;
1615*4882a593Smuzhiyun if (has_spdif > 0 ||
1616*4882a593Smuzhiyun (!has_spdif && es1371_quirk_lookup(ensoniq, es1371_spdif_present))) {
1617*4882a593Smuzhiyun struct snd_kcontrol *kctl;
1618*4882a593Smuzhiyun int i, is_spdif = 0;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun ensoniq->spdif_default = ensoniq->spdif_stream =
1621*4882a593Smuzhiyun SNDRV_PCM_DEFAULT_CON_SPDIF;
1622*4882a593Smuzhiyun outl(ensoniq->spdif_default, ES_REG(ensoniq, CHANNEL_STATUS));
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun if (ensoniq->u.es1371.ac97->ext_id & AC97_EI_SPDIF)
1625*4882a593Smuzhiyun is_spdif++;
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(snd_es1371_mixer_spdif); i++) {
1628*4882a593Smuzhiyun kctl = snd_ctl_new1(&snd_es1371_mixer_spdif[i], ensoniq);
1629*4882a593Smuzhiyun if (!kctl)
1630*4882a593Smuzhiyun return -ENOMEM;
1631*4882a593Smuzhiyun kctl->id.index = is_spdif;
1632*4882a593Smuzhiyun err = snd_ctl_add(card, kctl);
1633*4882a593Smuzhiyun if (err < 0)
1634*4882a593Smuzhiyun return err;
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun if (ensoniq->u.es1371.ac97->ext_id & AC97_EI_SDAC) {
1638*4882a593Smuzhiyun /* mirror rear to front speakers */
1639*4882a593Smuzhiyun ensoniq->cssr &= ~(ES_1373_REAR_BIT27|ES_1373_REAR_BIT24);
1640*4882a593Smuzhiyun ensoniq->cssr |= ES_1373_REAR_BIT26;
1641*4882a593Smuzhiyun err = snd_ctl_add(card, snd_ctl_new1(&snd_ens1373_rear, ensoniq));
1642*4882a593Smuzhiyun if (err < 0)
1643*4882a593Smuzhiyun return err;
1644*4882a593Smuzhiyun }
1645*4882a593Smuzhiyun if (has_line > 0 ||
1646*4882a593Smuzhiyun snd_pci_quirk_lookup(ensoniq->pci, ens1373_line_quirk)) {
1647*4882a593Smuzhiyun err = snd_ctl_add(card, snd_ctl_new1(&snd_ens1373_line,
1648*4882a593Smuzhiyun ensoniq));
1649*4882a593Smuzhiyun if (err < 0)
1650*4882a593Smuzhiyun return err;
1651*4882a593Smuzhiyun }
1652*4882a593Smuzhiyun
1653*4882a593Smuzhiyun return 0;
1654*4882a593Smuzhiyun }
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun #endif /* CHIP1371 */
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun /* generic control callbacks for ens1370 */
1659*4882a593Smuzhiyun #ifdef CHIP1370
1660*4882a593Smuzhiyun #define ENSONIQ_CONTROL(xname, mask) \
1661*4882a593Smuzhiyun { .iface = SNDRV_CTL_ELEM_IFACE_CARD, .name = xname, .info = snd_ensoniq_control_info, \
1662*4882a593Smuzhiyun .get = snd_ensoniq_control_get, .put = snd_ensoniq_control_put, \
1663*4882a593Smuzhiyun .private_value = mask }
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun #define snd_ensoniq_control_info snd_ctl_boolean_mono_info
1666*4882a593Smuzhiyun
snd_ensoniq_control_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1667*4882a593Smuzhiyun static int snd_ensoniq_control_get(struct snd_kcontrol *kcontrol,
1668*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1669*4882a593Smuzhiyun {
1670*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1671*4882a593Smuzhiyun int mask = kcontrol->private_value;
1672*4882a593Smuzhiyun
1673*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1674*4882a593Smuzhiyun ucontrol->value.integer.value[0] = ensoniq->ctrl & mask ? 1 : 0;
1675*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1676*4882a593Smuzhiyun return 0;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
snd_ensoniq_control_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1679*4882a593Smuzhiyun static int snd_ensoniq_control_put(struct snd_kcontrol *kcontrol,
1680*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun struct ensoniq *ensoniq = snd_kcontrol_chip(kcontrol);
1683*4882a593Smuzhiyun int mask = kcontrol->private_value;
1684*4882a593Smuzhiyun unsigned int nval;
1685*4882a593Smuzhiyun int change;
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun nval = ucontrol->value.integer.value[0] ? mask : 0;
1688*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
1689*4882a593Smuzhiyun change = (ensoniq->ctrl & mask) != nval;
1690*4882a593Smuzhiyun ensoniq->ctrl &= ~mask;
1691*4882a593Smuzhiyun ensoniq->ctrl |= nval;
1692*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
1693*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
1694*4882a593Smuzhiyun return change;
1695*4882a593Smuzhiyun }
1696*4882a593Smuzhiyun
1697*4882a593Smuzhiyun /*
1698*4882a593Smuzhiyun * ENS1370 mixer
1699*4882a593Smuzhiyun */
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun static const struct snd_kcontrol_new snd_es1370_controls[2] = {
1702*4882a593Smuzhiyun ENSONIQ_CONTROL("PCM 0 Output also on Line-In Jack", ES_1370_XCTL0),
1703*4882a593Smuzhiyun ENSONIQ_CONTROL("Mic +5V bias", ES_1370_XCTL1)
1704*4882a593Smuzhiyun };
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun #define ES1370_CONTROLS ARRAY_SIZE(snd_es1370_controls)
1707*4882a593Smuzhiyun
snd_ensoniq_mixer_free_ak4531(struct snd_ak4531 * ak4531)1708*4882a593Smuzhiyun static void snd_ensoniq_mixer_free_ak4531(struct snd_ak4531 *ak4531)
1709*4882a593Smuzhiyun {
1710*4882a593Smuzhiyun struct ensoniq *ensoniq = ak4531->private_data;
1711*4882a593Smuzhiyun ensoniq->u.es1370.ak4531 = NULL;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
snd_ensoniq_1370_mixer(struct ensoniq * ensoniq)1714*4882a593Smuzhiyun static int snd_ensoniq_1370_mixer(struct ensoniq *ensoniq)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun struct snd_card *card = ensoniq->card;
1717*4882a593Smuzhiyun struct snd_ak4531 ak4531;
1718*4882a593Smuzhiyun unsigned int idx;
1719*4882a593Smuzhiyun int err;
1720*4882a593Smuzhiyun
1721*4882a593Smuzhiyun /* try reset AK4531 */
1722*4882a593Smuzhiyun outw(ES_1370_CODEC_WRITE(AK4531_RESET, 0x02), ES_REG(ensoniq, 1370_CODEC));
1723*4882a593Smuzhiyun inw(ES_REG(ensoniq, 1370_CODEC));
1724*4882a593Smuzhiyun udelay(100);
1725*4882a593Smuzhiyun outw(ES_1370_CODEC_WRITE(AK4531_RESET, 0x03), ES_REG(ensoniq, 1370_CODEC));
1726*4882a593Smuzhiyun inw(ES_REG(ensoniq, 1370_CODEC));
1727*4882a593Smuzhiyun udelay(100);
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun memset(&ak4531, 0, sizeof(ak4531));
1730*4882a593Smuzhiyun ak4531.write = snd_es1370_codec_write;
1731*4882a593Smuzhiyun ak4531.private_data = ensoniq;
1732*4882a593Smuzhiyun ak4531.private_free = snd_ensoniq_mixer_free_ak4531;
1733*4882a593Smuzhiyun if ((err = snd_ak4531_mixer(card, &ak4531, &ensoniq->u.es1370.ak4531)) < 0)
1734*4882a593Smuzhiyun return err;
1735*4882a593Smuzhiyun for (idx = 0; idx < ES1370_CONTROLS; idx++) {
1736*4882a593Smuzhiyun err = snd_ctl_add(card, snd_ctl_new1(&snd_es1370_controls[idx], ensoniq));
1737*4882a593Smuzhiyun if (err < 0)
1738*4882a593Smuzhiyun return err;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun return 0;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun #endif /* CHIP1370 */
1744*4882a593Smuzhiyun
1745*4882a593Smuzhiyun #ifdef SUPPORT_JOYSTICK
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun #ifdef CHIP1371
snd_ensoniq_get_joystick_port(struct ensoniq * ensoniq,int dev)1748*4882a593Smuzhiyun static int snd_ensoniq_get_joystick_port(struct ensoniq *ensoniq, int dev)
1749*4882a593Smuzhiyun {
1750*4882a593Smuzhiyun switch (joystick_port[dev]) {
1751*4882a593Smuzhiyun case 0: /* disabled */
1752*4882a593Smuzhiyun case 1: /* auto-detect */
1753*4882a593Smuzhiyun case 0x200:
1754*4882a593Smuzhiyun case 0x208:
1755*4882a593Smuzhiyun case 0x210:
1756*4882a593Smuzhiyun case 0x218:
1757*4882a593Smuzhiyun return joystick_port[dev];
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun default:
1760*4882a593Smuzhiyun dev_err(ensoniq->card->dev,
1761*4882a593Smuzhiyun "invalid joystick port %#x", joystick_port[dev]);
1762*4882a593Smuzhiyun return 0;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun }
1765*4882a593Smuzhiyun #else
snd_ensoniq_get_joystick_port(struct ensoniq * ensoniq,int dev)1766*4882a593Smuzhiyun static int snd_ensoniq_get_joystick_port(struct ensoniq *ensoniq, int dev)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun return joystick[dev] ? 0x200 : 0;
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun #endif
1771*4882a593Smuzhiyun
snd_ensoniq_create_gameport(struct ensoniq * ensoniq,int dev)1772*4882a593Smuzhiyun static int snd_ensoniq_create_gameport(struct ensoniq *ensoniq, int dev)
1773*4882a593Smuzhiyun {
1774*4882a593Smuzhiyun struct gameport *gp;
1775*4882a593Smuzhiyun int io_port;
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun io_port = snd_ensoniq_get_joystick_port(ensoniq, dev);
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun switch (io_port) {
1780*4882a593Smuzhiyun case 0:
1781*4882a593Smuzhiyun return -ENOSYS;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun case 1: /* auto_detect */
1784*4882a593Smuzhiyun for (io_port = 0x200; io_port <= 0x218; io_port += 8)
1785*4882a593Smuzhiyun if (request_region(io_port, 8, "ens137x: gameport"))
1786*4882a593Smuzhiyun break;
1787*4882a593Smuzhiyun if (io_port > 0x218) {
1788*4882a593Smuzhiyun dev_warn(ensoniq->card->dev,
1789*4882a593Smuzhiyun "no gameport ports available\n");
1790*4882a593Smuzhiyun return -EBUSY;
1791*4882a593Smuzhiyun }
1792*4882a593Smuzhiyun break;
1793*4882a593Smuzhiyun
1794*4882a593Smuzhiyun default:
1795*4882a593Smuzhiyun if (!request_region(io_port, 8, "ens137x: gameport")) {
1796*4882a593Smuzhiyun dev_warn(ensoniq->card->dev,
1797*4882a593Smuzhiyun "gameport io port %#x in use\n",
1798*4882a593Smuzhiyun io_port);
1799*4882a593Smuzhiyun return -EBUSY;
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun break;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun ensoniq->gameport = gp = gameport_allocate_port();
1805*4882a593Smuzhiyun if (!gp) {
1806*4882a593Smuzhiyun dev_err(ensoniq->card->dev,
1807*4882a593Smuzhiyun "cannot allocate memory for gameport\n");
1808*4882a593Smuzhiyun release_region(io_port, 8);
1809*4882a593Smuzhiyun return -ENOMEM;
1810*4882a593Smuzhiyun }
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun gameport_set_name(gp, "ES137x");
1813*4882a593Smuzhiyun gameport_set_phys(gp, "pci%s/gameport0", pci_name(ensoniq->pci));
1814*4882a593Smuzhiyun gameport_set_dev_parent(gp, &ensoniq->pci->dev);
1815*4882a593Smuzhiyun gp->io = io_port;
1816*4882a593Smuzhiyun
1817*4882a593Smuzhiyun ensoniq->ctrl |= ES_JYSTK_EN;
1818*4882a593Smuzhiyun #ifdef CHIP1371
1819*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_1371_JOY_ASELM;
1820*4882a593Smuzhiyun ensoniq->ctrl |= ES_1371_JOY_ASEL((io_port - 0x200) / 8);
1821*4882a593Smuzhiyun #endif
1822*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun gameport_register_port(ensoniq->gameport);
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun return 0;
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun
snd_ensoniq_free_gameport(struct ensoniq * ensoniq)1829*4882a593Smuzhiyun static void snd_ensoniq_free_gameport(struct ensoniq *ensoniq)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun if (ensoniq->gameport) {
1832*4882a593Smuzhiyun int port = ensoniq->gameport->io;
1833*4882a593Smuzhiyun
1834*4882a593Smuzhiyun gameport_unregister_port(ensoniq->gameport);
1835*4882a593Smuzhiyun ensoniq->gameport = NULL;
1836*4882a593Smuzhiyun ensoniq->ctrl &= ~ES_JYSTK_EN;
1837*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
1838*4882a593Smuzhiyun release_region(port, 8);
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun }
1841*4882a593Smuzhiyun #else
snd_ensoniq_create_gameport(struct ensoniq * ensoniq,long port)1842*4882a593Smuzhiyun static inline int snd_ensoniq_create_gameport(struct ensoniq *ensoniq, long port) { return -ENOSYS; }
snd_ensoniq_free_gameport(struct ensoniq * ensoniq)1843*4882a593Smuzhiyun static inline void snd_ensoniq_free_gameport(struct ensoniq *ensoniq) { }
1844*4882a593Smuzhiyun #endif /* SUPPORT_JOYSTICK */
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun /*
1847*4882a593Smuzhiyun
1848*4882a593Smuzhiyun */
1849*4882a593Smuzhiyun
snd_ensoniq_proc_read(struct snd_info_entry * entry,struct snd_info_buffer * buffer)1850*4882a593Smuzhiyun static void snd_ensoniq_proc_read(struct snd_info_entry *entry,
1851*4882a593Smuzhiyun struct snd_info_buffer *buffer)
1852*4882a593Smuzhiyun {
1853*4882a593Smuzhiyun struct ensoniq *ensoniq = entry->private_data;
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun snd_iprintf(buffer, "Ensoniq AudioPCI " CHIP_NAME "\n\n");
1856*4882a593Smuzhiyun snd_iprintf(buffer, "Joystick enable : %s\n",
1857*4882a593Smuzhiyun ensoniq->ctrl & ES_JYSTK_EN ? "on" : "off");
1858*4882a593Smuzhiyun #ifdef CHIP1370
1859*4882a593Smuzhiyun snd_iprintf(buffer, "MIC +5V bias : %s\n",
1860*4882a593Smuzhiyun ensoniq->ctrl & ES_1370_XCTL1 ? "on" : "off");
1861*4882a593Smuzhiyun snd_iprintf(buffer, "Line In to AOUT : %s\n",
1862*4882a593Smuzhiyun ensoniq->ctrl & ES_1370_XCTL0 ? "on" : "off");
1863*4882a593Smuzhiyun #else
1864*4882a593Smuzhiyun snd_iprintf(buffer, "Joystick port : 0x%x\n",
1865*4882a593Smuzhiyun (ES_1371_JOY_ASELI(ensoniq->ctrl) * 8) + 0x200);
1866*4882a593Smuzhiyun #endif
1867*4882a593Smuzhiyun }
1868*4882a593Smuzhiyun
snd_ensoniq_proc_init(struct ensoniq * ensoniq)1869*4882a593Smuzhiyun static void snd_ensoniq_proc_init(struct ensoniq *ensoniq)
1870*4882a593Smuzhiyun {
1871*4882a593Smuzhiyun snd_card_ro_proc_new(ensoniq->card, "audiopci", ensoniq,
1872*4882a593Smuzhiyun snd_ensoniq_proc_read);
1873*4882a593Smuzhiyun }
1874*4882a593Smuzhiyun
1875*4882a593Smuzhiyun /*
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun */
1878*4882a593Smuzhiyun
snd_ensoniq_free(struct ensoniq * ensoniq)1879*4882a593Smuzhiyun static int snd_ensoniq_free(struct ensoniq *ensoniq)
1880*4882a593Smuzhiyun {
1881*4882a593Smuzhiyun snd_ensoniq_free_gameport(ensoniq);
1882*4882a593Smuzhiyun if (ensoniq->irq < 0)
1883*4882a593Smuzhiyun goto __hw_end;
1884*4882a593Smuzhiyun #ifdef CHIP1370
1885*4882a593Smuzhiyun outl(ES_1370_SERR_DISABLE, ES_REG(ensoniq, CONTROL)); /* switch everything off */
1886*4882a593Smuzhiyun outl(0, ES_REG(ensoniq, SERIAL)); /* clear serial interface */
1887*4882a593Smuzhiyun #else
1888*4882a593Smuzhiyun outl(0, ES_REG(ensoniq, CONTROL)); /* switch everything off */
1889*4882a593Smuzhiyun outl(0, ES_REG(ensoniq, SERIAL)); /* clear serial interface */
1890*4882a593Smuzhiyun #endif
1891*4882a593Smuzhiyun pci_set_power_state(ensoniq->pci, PCI_D3hot);
1892*4882a593Smuzhiyun __hw_end:
1893*4882a593Smuzhiyun #ifdef CHIP1370
1894*4882a593Smuzhiyun if (ensoniq->dma_bug.area)
1895*4882a593Smuzhiyun snd_dma_free_pages(&ensoniq->dma_bug);
1896*4882a593Smuzhiyun #endif
1897*4882a593Smuzhiyun if (ensoniq->irq >= 0)
1898*4882a593Smuzhiyun free_irq(ensoniq->irq, ensoniq);
1899*4882a593Smuzhiyun pci_release_regions(ensoniq->pci);
1900*4882a593Smuzhiyun pci_disable_device(ensoniq->pci);
1901*4882a593Smuzhiyun kfree(ensoniq);
1902*4882a593Smuzhiyun return 0;
1903*4882a593Smuzhiyun }
1904*4882a593Smuzhiyun
snd_ensoniq_dev_free(struct snd_device * device)1905*4882a593Smuzhiyun static int snd_ensoniq_dev_free(struct snd_device *device)
1906*4882a593Smuzhiyun {
1907*4882a593Smuzhiyun struct ensoniq *ensoniq = device->device_data;
1908*4882a593Smuzhiyun return snd_ensoniq_free(ensoniq);
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun #ifdef CHIP1371
1912*4882a593Smuzhiyun static const struct snd_pci_quirk es1371_amplifier_hack[] = {
1913*4882a593Smuzhiyun SND_PCI_QUIRK_ID(0x107b, 0x2150), /* Gateway Solo 2150 */
1914*4882a593Smuzhiyun SND_PCI_QUIRK_ID(0x13bd, 0x100c), /* EV1938 on Mebius PC-MJ100V */
1915*4882a593Smuzhiyun SND_PCI_QUIRK_ID(0x1102, 0x5938), /* Targa Xtender300 */
1916*4882a593Smuzhiyun SND_PCI_QUIRK_ID(0x1102, 0x8938), /* IPC Topnote G notebook */
1917*4882a593Smuzhiyun { } /* end */
1918*4882a593Smuzhiyun };
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun static const struct es1371_quirk es1371_ac97_reset_hack[] = {
1921*4882a593Smuzhiyun { .vid = PCI_VENDOR_ID_ENSONIQ, .did = PCI_DEVICE_ID_ENSONIQ_CT5880, .rev = CT5880REV_CT5880_C },
1922*4882a593Smuzhiyun { .vid = PCI_VENDOR_ID_ENSONIQ, .did = PCI_DEVICE_ID_ENSONIQ_CT5880, .rev = CT5880REV_CT5880_D },
1923*4882a593Smuzhiyun { .vid = PCI_VENDOR_ID_ENSONIQ, .did = PCI_DEVICE_ID_ENSONIQ_CT5880, .rev = CT5880REV_CT5880_E },
1924*4882a593Smuzhiyun { .vid = PCI_VENDOR_ID_ENSONIQ, .did = PCI_DEVICE_ID_ENSONIQ_ES1371, .rev = ES1371REV_CT5880_A },
1925*4882a593Smuzhiyun { .vid = PCI_VENDOR_ID_ENSONIQ, .did = PCI_DEVICE_ID_ENSONIQ_ES1371, .rev = ES1371REV_ES1373_8 },
1926*4882a593Smuzhiyun { .vid = PCI_ANY_ID, .did = PCI_ANY_ID }
1927*4882a593Smuzhiyun };
1928*4882a593Smuzhiyun #endif
1929*4882a593Smuzhiyun
snd_ensoniq_chip_init(struct ensoniq * ensoniq)1930*4882a593Smuzhiyun static void snd_ensoniq_chip_init(struct ensoniq *ensoniq)
1931*4882a593Smuzhiyun {
1932*4882a593Smuzhiyun #ifdef CHIP1371
1933*4882a593Smuzhiyun int idx;
1934*4882a593Smuzhiyun #endif
1935*4882a593Smuzhiyun /* this code was part of snd_ensoniq_create before intruduction
1936*4882a593Smuzhiyun * of suspend/resume
1937*4882a593Smuzhiyun */
1938*4882a593Smuzhiyun #ifdef CHIP1370
1939*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
1940*4882a593Smuzhiyun outl(ensoniq->sctrl, ES_REG(ensoniq, SERIAL));
1941*4882a593Smuzhiyun outl(ES_MEM_PAGEO(ES_PAGE_ADC), ES_REG(ensoniq, MEM_PAGE));
1942*4882a593Smuzhiyun outl(ensoniq->dma_bug.addr, ES_REG(ensoniq, PHANTOM_FRAME));
1943*4882a593Smuzhiyun outl(0, ES_REG(ensoniq, PHANTOM_COUNT));
1944*4882a593Smuzhiyun #else
1945*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
1946*4882a593Smuzhiyun outl(ensoniq->sctrl, ES_REG(ensoniq, SERIAL));
1947*4882a593Smuzhiyun outl(0, ES_REG(ensoniq, 1371_LEGACY));
1948*4882a593Smuzhiyun if (es1371_quirk_lookup(ensoniq, es1371_ac97_reset_hack)) {
1949*4882a593Smuzhiyun outl(ensoniq->cssr, ES_REG(ensoniq, STATUS));
1950*4882a593Smuzhiyun /* need to delay around 20ms(bleech) to give
1951*4882a593Smuzhiyun some CODECs enough time to wakeup */
1952*4882a593Smuzhiyun msleep(20);
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun /* AC'97 warm reset to start the bitclk */
1955*4882a593Smuzhiyun outl(ensoniq->ctrl | ES_1371_SYNC_RES, ES_REG(ensoniq, CONTROL));
1956*4882a593Smuzhiyun inl(ES_REG(ensoniq, CONTROL));
1957*4882a593Smuzhiyun udelay(20);
1958*4882a593Smuzhiyun outl(ensoniq->ctrl, ES_REG(ensoniq, CONTROL));
1959*4882a593Smuzhiyun /* Init the sample rate converter */
1960*4882a593Smuzhiyun snd_es1371_wait_src_ready(ensoniq);
1961*4882a593Smuzhiyun outl(ES_1371_SRC_DISABLE, ES_REG(ensoniq, 1371_SMPRATE));
1962*4882a593Smuzhiyun for (idx = 0; idx < 0x80; idx++)
1963*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, idx, 0);
1964*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_DAC1 + ES_SMPREG_TRUNC_N, 16 << 4);
1965*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_DAC1 + ES_SMPREG_INT_REGS, 16 << 10);
1966*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_DAC2 + ES_SMPREG_TRUNC_N, 16 << 4);
1967*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_DAC2 + ES_SMPREG_INT_REGS, 16 << 10);
1968*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_VOL_ADC, 1 << 12);
1969*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_VOL_ADC + 1, 1 << 12);
1970*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_VOL_DAC1, 1 << 12);
1971*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_VOL_DAC1 + 1, 1 << 12);
1972*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_VOL_DAC2, 1 << 12);
1973*4882a593Smuzhiyun snd_es1371_src_write(ensoniq, ES_SMPREG_VOL_DAC2 + 1, 1 << 12);
1974*4882a593Smuzhiyun snd_es1371_adc_rate(ensoniq, 22050);
1975*4882a593Smuzhiyun snd_es1371_dac1_rate(ensoniq, 22050);
1976*4882a593Smuzhiyun snd_es1371_dac2_rate(ensoniq, 22050);
1977*4882a593Smuzhiyun /* WARNING:
1978*4882a593Smuzhiyun * enabling the sample rate converter without properly programming
1979*4882a593Smuzhiyun * its parameters causes the chip to lock up (the SRC busy bit will
1980*4882a593Smuzhiyun * be stuck high, and I've found no way to rectify this other than
1981*4882a593Smuzhiyun * power cycle) - Thomas Sailer
1982*4882a593Smuzhiyun */
1983*4882a593Smuzhiyun snd_es1371_wait_src_ready(ensoniq);
1984*4882a593Smuzhiyun outl(0, ES_REG(ensoniq, 1371_SMPRATE));
1985*4882a593Smuzhiyun /* try reset codec directly */
1986*4882a593Smuzhiyun outl(ES_1371_CODEC_WRITE(0, 0), ES_REG(ensoniq, 1371_CODEC));
1987*4882a593Smuzhiyun #endif
1988*4882a593Smuzhiyun outb(ensoniq->uartc = 0x00, ES_REG(ensoniq, UART_CONTROL));
1989*4882a593Smuzhiyun outb(0x00, ES_REG(ensoniq, UART_RES));
1990*4882a593Smuzhiyun outl(ensoniq->cssr, ES_REG(ensoniq, STATUS));
1991*4882a593Smuzhiyun }
1992*4882a593Smuzhiyun
1993*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
snd_ensoniq_suspend(struct device * dev)1994*4882a593Smuzhiyun static int snd_ensoniq_suspend(struct device *dev)
1995*4882a593Smuzhiyun {
1996*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1997*4882a593Smuzhiyun struct ensoniq *ensoniq = card->private_data;
1998*4882a593Smuzhiyun
1999*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun #ifdef CHIP1371
2002*4882a593Smuzhiyun snd_ac97_suspend(ensoniq->u.es1371.ac97);
2003*4882a593Smuzhiyun #else
2004*4882a593Smuzhiyun /* try to reset AK4531 */
2005*4882a593Smuzhiyun outw(ES_1370_CODEC_WRITE(AK4531_RESET, 0x02), ES_REG(ensoniq, 1370_CODEC));
2006*4882a593Smuzhiyun inw(ES_REG(ensoniq, 1370_CODEC));
2007*4882a593Smuzhiyun udelay(100);
2008*4882a593Smuzhiyun outw(ES_1370_CODEC_WRITE(AK4531_RESET, 0x03), ES_REG(ensoniq, 1370_CODEC));
2009*4882a593Smuzhiyun inw(ES_REG(ensoniq, 1370_CODEC));
2010*4882a593Smuzhiyun udelay(100);
2011*4882a593Smuzhiyun snd_ak4531_suspend(ensoniq->u.es1370.ak4531);
2012*4882a593Smuzhiyun #endif
2013*4882a593Smuzhiyun return 0;
2014*4882a593Smuzhiyun }
2015*4882a593Smuzhiyun
snd_ensoniq_resume(struct device * dev)2016*4882a593Smuzhiyun static int snd_ensoniq_resume(struct device *dev)
2017*4882a593Smuzhiyun {
2018*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
2019*4882a593Smuzhiyun struct ensoniq *ensoniq = card->private_data;
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun snd_ensoniq_chip_init(ensoniq);
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun #ifdef CHIP1371
2024*4882a593Smuzhiyun snd_ac97_resume(ensoniq->u.es1371.ac97);
2025*4882a593Smuzhiyun #else
2026*4882a593Smuzhiyun snd_ak4531_resume(ensoniq->u.es1370.ak4531);
2027*4882a593Smuzhiyun #endif
2028*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D0);
2029*4882a593Smuzhiyun return 0;
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun
2032*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(snd_ensoniq_pm, snd_ensoniq_suspend, snd_ensoniq_resume);
2033*4882a593Smuzhiyun #define SND_ENSONIQ_PM_OPS &snd_ensoniq_pm
2034*4882a593Smuzhiyun #else
2035*4882a593Smuzhiyun #define SND_ENSONIQ_PM_OPS NULL
2036*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
2037*4882a593Smuzhiyun
snd_ensoniq_create(struct snd_card * card,struct pci_dev * pci,struct ensoniq ** rensoniq)2038*4882a593Smuzhiyun static int snd_ensoniq_create(struct snd_card *card,
2039*4882a593Smuzhiyun struct pci_dev *pci,
2040*4882a593Smuzhiyun struct ensoniq **rensoniq)
2041*4882a593Smuzhiyun {
2042*4882a593Smuzhiyun struct ensoniq *ensoniq;
2043*4882a593Smuzhiyun int err;
2044*4882a593Smuzhiyun static const struct snd_device_ops ops = {
2045*4882a593Smuzhiyun .dev_free = snd_ensoniq_dev_free,
2046*4882a593Smuzhiyun };
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun *rensoniq = NULL;
2049*4882a593Smuzhiyun if ((err = pci_enable_device(pci)) < 0)
2050*4882a593Smuzhiyun return err;
2051*4882a593Smuzhiyun ensoniq = kzalloc(sizeof(*ensoniq), GFP_KERNEL);
2052*4882a593Smuzhiyun if (ensoniq == NULL) {
2053*4882a593Smuzhiyun pci_disable_device(pci);
2054*4882a593Smuzhiyun return -ENOMEM;
2055*4882a593Smuzhiyun }
2056*4882a593Smuzhiyun spin_lock_init(&ensoniq->reg_lock);
2057*4882a593Smuzhiyun mutex_init(&ensoniq->src_mutex);
2058*4882a593Smuzhiyun ensoniq->card = card;
2059*4882a593Smuzhiyun ensoniq->pci = pci;
2060*4882a593Smuzhiyun ensoniq->irq = -1;
2061*4882a593Smuzhiyun if ((err = pci_request_regions(pci, "Ensoniq AudioPCI")) < 0) {
2062*4882a593Smuzhiyun kfree(ensoniq);
2063*4882a593Smuzhiyun pci_disable_device(pci);
2064*4882a593Smuzhiyun return err;
2065*4882a593Smuzhiyun }
2066*4882a593Smuzhiyun ensoniq->port = pci_resource_start(pci, 0);
2067*4882a593Smuzhiyun if (request_irq(pci->irq, snd_audiopci_interrupt, IRQF_SHARED,
2068*4882a593Smuzhiyun KBUILD_MODNAME, ensoniq)) {
2069*4882a593Smuzhiyun dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
2070*4882a593Smuzhiyun snd_ensoniq_free(ensoniq);
2071*4882a593Smuzhiyun return -EBUSY;
2072*4882a593Smuzhiyun }
2073*4882a593Smuzhiyun ensoniq->irq = pci->irq;
2074*4882a593Smuzhiyun card->sync_irq = ensoniq->irq;
2075*4882a593Smuzhiyun #ifdef CHIP1370
2076*4882a593Smuzhiyun if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, &pci->dev,
2077*4882a593Smuzhiyun 16, &ensoniq->dma_bug) < 0) {
2078*4882a593Smuzhiyun dev_err(card->dev, "unable to allocate space for phantom area - dma_bug\n");
2079*4882a593Smuzhiyun snd_ensoniq_free(ensoniq);
2080*4882a593Smuzhiyun return -EBUSY;
2081*4882a593Smuzhiyun }
2082*4882a593Smuzhiyun #endif
2083*4882a593Smuzhiyun pci_set_master(pci);
2084*4882a593Smuzhiyun ensoniq->rev = pci->revision;
2085*4882a593Smuzhiyun #ifdef CHIP1370
2086*4882a593Smuzhiyun #if 0
2087*4882a593Smuzhiyun ensoniq->ctrl = ES_1370_CDC_EN | ES_1370_SERR_DISABLE |
2088*4882a593Smuzhiyun ES_1370_PCLKDIVO(ES_1370_SRTODIV(8000));
2089*4882a593Smuzhiyun #else /* get microphone working */
2090*4882a593Smuzhiyun ensoniq->ctrl = ES_1370_CDC_EN | ES_1370_PCLKDIVO(ES_1370_SRTODIV(8000));
2091*4882a593Smuzhiyun #endif
2092*4882a593Smuzhiyun ensoniq->sctrl = 0;
2093*4882a593Smuzhiyun #else
2094*4882a593Smuzhiyun ensoniq->ctrl = 0;
2095*4882a593Smuzhiyun ensoniq->sctrl = 0;
2096*4882a593Smuzhiyun ensoniq->cssr = 0;
2097*4882a593Smuzhiyun if (snd_pci_quirk_lookup(pci, es1371_amplifier_hack))
2098*4882a593Smuzhiyun ensoniq->ctrl |= ES_1371_GPIO_OUT(1); /* turn amplifier on */
2099*4882a593Smuzhiyun
2100*4882a593Smuzhiyun if (es1371_quirk_lookup(ensoniq, es1371_ac97_reset_hack))
2101*4882a593Smuzhiyun ensoniq->cssr |= ES_1371_ST_AC97_RST;
2102*4882a593Smuzhiyun #endif
2103*4882a593Smuzhiyun
2104*4882a593Smuzhiyun snd_ensoniq_chip_init(ensoniq);
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, ensoniq, &ops)) < 0) {
2107*4882a593Smuzhiyun snd_ensoniq_free(ensoniq);
2108*4882a593Smuzhiyun return err;
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun snd_ensoniq_proc_init(ensoniq);
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun *rensoniq = ensoniq;
2114*4882a593Smuzhiyun return 0;
2115*4882a593Smuzhiyun }
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun /*
2118*4882a593Smuzhiyun * MIDI section
2119*4882a593Smuzhiyun */
2120*4882a593Smuzhiyun
snd_ensoniq_midi_interrupt(struct ensoniq * ensoniq)2121*4882a593Smuzhiyun static void snd_ensoniq_midi_interrupt(struct ensoniq * ensoniq)
2122*4882a593Smuzhiyun {
2123*4882a593Smuzhiyun struct snd_rawmidi *rmidi = ensoniq->rmidi;
2124*4882a593Smuzhiyun unsigned char status, mask, byte;
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun if (rmidi == NULL)
2127*4882a593Smuzhiyun return;
2128*4882a593Smuzhiyun /* do Rx at first */
2129*4882a593Smuzhiyun spin_lock(&ensoniq->reg_lock);
2130*4882a593Smuzhiyun mask = ensoniq->uartm & ES_MODE_INPUT ? ES_RXRDY : 0;
2131*4882a593Smuzhiyun while (mask) {
2132*4882a593Smuzhiyun status = inb(ES_REG(ensoniq, UART_STATUS));
2133*4882a593Smuzhiyun if ((status & mask) == 0)
2134*4882a593Smuzhiyun break;
2135*4882a593Smuzhiyun byte = inb(ES_REG(ensoniq, UART_DATA));
2136*4882a593Smuzhiyun snd_rawmidi_receive(ensoniq->midi_input, &byte, 1);
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun spin_unlock(&ensoniq->reg_lock);
2139*4882a593Smuzhiyun
2140*4882a593Smuzhiyun /* do Tx at second */
2141*4882a593Smuzhiyun spin_lock(&ensoniq->reg_lock);
2142*4882a593Smuzhiyun mask = ensoniq->uartm & ES_MODE_OUTPUT ? ES_TXRDY : 0;
2143*4882a593Smuzhiyun while (mask) {
2144*4882a593Smuzhiyun status = inb(ES_REG(ensoniq, UART_STATUS));
2145*4882a593Smuzhiyun if ((status & mask) == 0)
2146*4882a593Smuzhiyun break;
2147*4882a593Smuzhiyun if (snd_rawmidi_transmit(ensoniq->midi_output, &byte, 1) != 1) {
2148*4882a593Smuzhiyun ensoniq->uartc &= ~ES_TXINTENM;
2149*4882a593Smuzhiyun outb(ensoniq->uartc, ES_REG(ensoniq, UART_CONTROL));
2150*4882a593Smuzhiyun mask &= ~ES_TXRDY;
2151*4882a593Smuzhiyun } else {
2152*4882a593Smuzhiyun outb(byte, ES_REG(ensoniq, UART_DATA));
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun }
2155*4882a593Smuzhiyun spin_unlock(&ensoniq->reg_lock);
2156*4882a593Smuzhiyun }
2157*4882a593Smuzhiyun
snd_ensoniq_midi_input_open(struct snd_rawmidi_substream * substream)2158*4882a593Smuzhiyun static int snd_ensoniq_midi_input_open(struct snd_rawmidi_substream *substream)
2159*4882a593Smuzhiyun {
2160*4882a593Smuzhiyun struct ensoniq *ensoniq = substream->rmidi->private_data;
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
2163*4882a593Smuzhiyun ensoniq->uartm |= ES_MODE_INPUT;
2164*4882a593Smuzhiyun ensoniq->midi_input = substream;
2165*4882a593Smuzhiyun if (!(ensoniq->uartm & ES_MODE_OUTPUT)) {
2166*4882a593Smuzhiyun outb(ES_CNTRL(3), ES_REG(ensoniq, UART_CONTROL));
2167*4882a593Smuzhiyun outb(ensoniq->uartc = 0, ES_REG(ensoniq, UART_CONTROL));
2168*4882a593Smuzhiyun outl(ensoniq->ctrl |= ES_UART_EN, ES_REG(ensoniq, CONTROL));
2169*4882a593Smuzhiyun }
2170*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
2171*4882a593Smuzhiyun return 0;
2172*4882a593Smuzhiyun }
2173*4882a593Smuzhiyun
snd_ensoniq_midi_input_close(struct snd_rawmidi_substream * substream)2174*4882a593Smuzhiyun static int snd_ensoniq_midi_input_close(struct snd_rawmidi_substream *substream)
2175*4882a593Smuzhiyun {
2176*4882a593Smuzhiyun struct ensoniq *ensoniq = substream->rmidi->private_data;
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
2179*4882a593Smuzhiyun if (!(ensoniq->uartm & ES_MODE_OUTPUT)) {
2180*4882a593Smuzhiyun outb(ensoniq->uartc = 0, ES_REG(ensoniq, UART_CONTROL));
2181*4882a593Smuzhiyun outl(ensoniq->ctrl &= ~ES_UART_EN, ES_REG(ensoniq, CONTROL));
2182*4882a593Smuzhiyun } else {
2183*4882a593Smuzhiyun outb(ensoniq->uartc &= ~ES_RXINTEN, ES_REG(ensoniq, UART_CONTROL));
2184*4882a593Smuzhiyun }
2185*4882a593Smuzhiyun ensoniq->midi_input = NULL;
2186*4882a593Smuzhiyun ensoniq->uartm &= ~ES_MODE_INPUT;
2187*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
2188*4882a593Smuzhiyun return 0;
2189*4882a593Smuzhiyun }
2190*4882a593Smuzhiyun
snd_ensoniq_midi_output_open(struct snd_rawmidi_substream * substream)2191*4882a593Smuzhiyun static int snd_ensoniq_midi_output_open(struct snd_rawmidi_substream *substream)
2192*4882a593Smuzhiyun {
2193*4882a593Smuzhiyun struct ensoniq *ensoniq = substream->rmidi->private_data;
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
2196*4882a593Smuzhiyun ensoniq->uartm |= ES_MODE_OUTPUT;
2197*4882a593Smuzhiyun ensoniq->midi_output = substream;
2198*4882a593Smuzhiyun if (!(ensoniq->uartm & ES_MODE_INPUT)) {
2199*4882a593Smuzhiyun outb(ES_CNTRL(3), ES_REG(ensoniq, UART_CONTROL));
2200*4882a593Smuzhiyun outb(ensoniq->uartc = 0, ES_REG(ensoniq, UART_CONTROL));
2201*4882a593Smuzhiyun outl(ensoniq->ctrl |= ES_UART_EN, ES_REG(ensoniq, CONTROL));
2202*4882a593Smuzhiyun }
2203*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
2204*4882a593Smuzhiyun return 0;
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun
snd_ensoniq_midi_output_close(struct snd_rawmidi_substream * substream)2207*4882a593Smuzhiyun static int snd_ensoniq_midi_output_close(struct snd_rawmidi_substream *substream)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun struct ensoniq *ensoniq = substream->rmidi->private_data;
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun spin_lock_irq(&ensoniq->reg_lock);
2212*4882a593Smuzhiyun if (!(ensoniq->uartm & ES_MODE_INPUT)) {
2213*4882a593Smuzhiyun outb(ensoniq->uartc = 0, ES_REG(ensoniq, UART_CONTROL));
2214*4882a593Smuzhiyun outl(ensoniq->ctrl &= ~ES_UART_EN, ES_REG(ensoniq, CONTROL));
2215*4882a593Smuzhiyun } else {
2216*4882a593Smuzhiyun outb(ensoniq->uartc &= ~ES_TXINTENM, ES_REG(ensoniq, UART_CONTROL));
2217*4882a593Smuzhiyun }
2218*4882a593Smuzhiyun ensoniq->midi_output = NULL;
2219*4882a593Smuzhiyun ensoniq->uartm &= ~ES_MODE_OUTPUT;
2220*4882a593Smuzhiyun spin_unlock_irq(&ensoniq->reg_lock);
2221*4882a593Smuzhiyun return 0;
2222*4882a593Smuzhiyun }
2223*4882a593Smuzhiyun
snd_ensoniq_midi_input_trigger(struct snd_rawmidi_substream * substream,int up)2224*4882a593Smuzhiyun static void snd_ensoniq_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
2225*4882a593Smuzhiyun {
2226*4882a593Smuzhiyun unsigned long flags;
2227*4882a593Smuzhiyun struct ensoniq *ensoniq = substream->rmidi->private_data;
2228*4882a593Smuzhiyun int idx;
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun spin_lock_irqsave(&ensoniq->reg_lock, flags);
2231*4882a593Smuzhiyun if (up) {
2232*4882a593Smuzhiyun if ((ensoniq->uartc & ES_RXINTEN) == 0) {
2233*4882a593Smuzhiyun /* empty input FIFO */
2234*4882a593Smuzhiyun for (idx = 0; idx < 32; idx++)
2235*4882a593Smuzhiyun inb(ES_REG(ensoniq, UART_DATA));
2236*4882a593Smuzhiyun ensoniq->uartc |= ES_RXINTEN;
2237*4882a593Smuzhiyun outb(ensoniq->uartc, ES_REG(ensoniq, UART_CONTROL));
2238*4882a593Smuzhiyun }
2239*4882a593Smuzhiyun } else {
2240*4882a593Smuzhiyun if (ensoniq->uartc & ES_RXINTEN) {
2241*4882a593Smuzhiyun ensoniq->uartc &= ~ES_RXINTEN;
2242*4882a593Smuzhiyun outb(ensoniq->uartc, ES_REG(ensoniq, UART_CONTROL));
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun spin_unlock_irqrestore(&ensoniq->reg_lock, flags);
2246*4882a593Smuzhiyun }
2247*4882a593Smuzhiyun
snd_ensoniq_midi_output_trigger(struct snd_rawmidi_substream * substream,int up)2248*4882a593Smuzhiyun static void snd_ensoniq_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
2249*4882a593Smuzhiyun {
2250*4882a593Smuzhiyun unsigned long flags;
2251*4882a593Smuzhiyun struct ensoniq *ensoniq = substream->rmidi->private_data;
2252*4882a593Smuzhiyun unsigned char byte;
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun spin_lock_irqsave(&ensoniq->reg_lock, flags);
2255*4882a593Smuzhiyun if (up) {
2256*4882a593Smuzhiyun if (ES_TXINTENI(ensoniq->uartc) == 0) {
2257*4882a593Smuzhiyun ensoniq->uartc |= ES_TXINTENO(1);
2258*4882a593Smuzhiyun /* fill UART FIFO buffer at first, and turn Tx interrupts only if necessary */
2259*4882a593Smuzhiyun while (ES_TXINTENI(ensoniq->uartc) == 1 &&
2260*4882a593Smuzhiyun (inb(ES_REG(ensoniq, UART_STATUS)) & ES_TXRDY)) {
2261*4882a593Smuzhiyun if (snd_rawmidi_transmit(substream, &byte, 1) != 1) {
2262*4882a593Smuzhiyun ensoniq->uartc &= ~ES_TXINTENM;
2263*4882a593Smuzhiyun } else {
2264*4882a593Smuzhiyun outb(byte, ES_REG(ensoniq, UART_DATA));
2265*4882a593Smuzhiyun }
2266*4882a593Smuzhiyun }
2267*4882a593Smuzhiyun outb(ensoniq->uartc, ES_REG(ensoniq, UART_CONTROL));
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun } else {
2270*4882a593Smuzhiyun if (ES_TXINTENI(ensoniq->uartc) == 1) {
2271*4882a593Smuzhiyun ensoniq->uartc &= ~ES_TXINTENM;
2272*4882a593Smuzhiyun outb(ensoniq->uartc, ES_REG(ensoniq, UART_CONTROL));
2273*4882a593Smuzhiyun }
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun spin_unlock_irqrestore(&ensoniq->reg_lock, flags);
2276*4882a593Smuzhiyun }
2277*4882a593Smuzhiyun
2278*4882a593Smuzhiyun static const struct snd_rawmidi_ops snd_ensoniq_midi_output =
2279*4882a593Smuzhiyun {
2280*4882a593Smuzhiyun .open = snd_ensoniq_midi_output_open,
2281*4882a593Smuzhiyun .close = snd_ensoniq_midi_output_close,
2282*4882a593Smuzhiyun .trigger = snd_ensoniq_midi_output_trigger,
2283*4882a593Smuzhiyun };
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun static const struct snd_rawmidi_ops snd_ensoniq_midi_input =
2286*4882a593Smuzhiyun {
2287*4882a593Smuzhiyun .open = snd_ensoniq_midi_input_open,
2288*4882a593Smuzhiyun .close = snd_ensoniq_midi_input_close,
2289*4882a593Smuzhiyun .trigger = snd_ensoniq_midi_input_trigger,
2290*4882a593Smuzhiyun };
2291*4882a593Smuzhiyun
snd_ensoniq_midi(struct ensoniq * ensoniq,int device)2292*4882a593Smuzhiyun static int snd_ensoniq_midi(struct ensoniq *ensoniq, int device)
2293*4882a593Smuzhiyun {
2294*4882a593Smuzhiyun struct snd_rawmidi *rmidi;
2295*4882a593Smuzhiyun int err;
2296*4882a593Smuzhiyun
2297*4882a593Smuzhiyun if ((err = snd_rawmidi_new(ensoniq->card, "ES1370/1", device, 1, 1, &rmidi)) < 0)
2298*4882a593Smuzhiyun return err;
2299*4882a593Smuzhiyun strcpy(rmidi->name, CHIP_NAME);
2300*4882a593Smuzhiyun snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_OUTPUT, &snd_ensoniq_midi_output);
2301*4882a593Smuzhiyun snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_INPUT, &snd_ensoniq_midi_input);
2302*4882a593Smuzhiyun rmidi->info_flags |= SNDRV_RAWMIDI_INFO_OUTPUT | SNDRV_RAWMIDI_INFO_INPUT |
2303*4882a593Smuzhiyun SNDRV_RAWMIDI_INFO_DUPLEX;
2304*4882a593Smuzhiyun rmidi->private_data = ensoniq;
2305*4882a593Smuzhiyun ensoniq->rmidi = rmidi;
2306*4882a593Smuzhiyun return 0;
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun
2309*4882a593Smuzhiyun /*
2310*4882a593Smuzhiyun * Interrupt handler
2311*4882a593Smuzhiyun */
2312*4882a593Smuzhiyun
snd_audiopci_interrupt(int irq,void * dev_id)2313*4882a593Smuzhiyun static irqreturn_t snd_audiopci_interrupt(int irq, void *dev_id)
2314*4882a593Smuzhiyun {
2315*4882a593Smuzhiyun struct ensoniq *ensoniq = dev_id;
2316*4882a593Smuzhiyun unsigned int status, sctrl;
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun if (ensoniq == NULL)
2319*4882a593Smuzhiyun return IRQ_NONE;
2320*4882a593Smuzhiyun
2321*4882a593Smuzhiyun status = inl(ES_REG(ensoniq, STATUS));
2322*4882a593Smuzhiyun if (!(status & ES_INTR))
2323*4882a593Smuzhiyun return IRQ_NONE;
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun spin_lock(&ensoniq->reg_lock);
2326*4882a593Smuzhiyun sctrl = ensoniq->sctrl;
2327*4882a593Smuzhiyun if (status & ES_DAC1)
2328*4882a593Smuzhiyun sctrl &= ~ES_P1_INT_EN;
2329*4882a593Smuzhiyun if (status & ES_DAC2)
2330*4882a593Smuzhiyun sctrl &= ~ES_P2_INT_EN;
2331*4882a593Smuzhiyun if (status & ES_ADC)
2332*4882a593Smuzhiyun sctrl &= ~ES_R1_INT_EN;
2333*4882a593Smuzhiyun outl(sctrl, ES_REG(ensoniq, SERIAL));
2334*4882a593Smuzhiyun outl(ensoniq->sctrl, ES_REG(ensoniq, SERIAL));
2335*4882a593Smuzhiyun spin_unlock(&ensoniq->reg_lock);
2336*4882a593Smuzhiyun
2337*4882a593Smuzhiyun if (status & ES_UART)
2338*4882a593Smuzhiyun snd_ensoniq_midi_interrupt(ensoniq);
2339*4882a593Smuzhiyun if ((status & ES_DAC2) && ensoniq->playback2_substream)
2340*4882a593Smuzhiyun snd_pcm_period_elapsed(ensoniq->playback2_substream);
2341*4882a593Smuzhiyun if ((status & ES_ADC) && ensoniq->capture_substream)
2342*4882a593Smuzhiyun snd_pcm_period_elapsed(ensoniq->capture_substream);
2343*4882a593Smuzhiyun if ((status & ES_DAC1) && ensoniq->playback1_substream)
2344*4882a593Smuzhiyun snd_pcm_period_elapsed(ensoniq->playback1_substream);
2345*4882a593Smuzhiyun return IRQ_HANDLED;
2346*4882a593Smuzhiyun }
2347*4882a593Smuzhiyun
snd_audiopci_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)2348*4882a593Smuzhiyun static int snd_audiopci_probe(struct pci_dev *pci,
2349*4882a593Smuzhiyun const struct pci_device_id *pci_id)
2350*4882a593Smuzhiyun {
2351*4882a593Smuzhiyun static int dev;
2352*4882a593Smuzhiyun struct snd_card *card;
2353*4882a593Smuzhiyun struct ensoniq *ensoniq;
2354*4882a593Smuzhiyun int err;
2355*4882a593Smuzhiyun
2356*4882a593Smuzhiyun if (dev >= SNDRV_CARDS)
2357*4882a593Smuzhiyun return -ENODEV;
2358*4882a593Smuzhiyun if (!enable[dev]) {
2359*4882a593Smuzhiyun dev++;
2360*4882a593Smuzhiyun return -ENOENT;
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
2364*4882a593Smuzhiyun 0, &card);
2365*4882a593Smuzhiyun if (err < 0)
2366*4882a593Smuzhiyun return err;
2367*4882a593Smuzhiyun
2368*4882a593Smuzhiyun if ((err = snd_ensoniq_create(card, pci, &ensoniq)) < 0) {
2369*4882a593Smuzhiyun snd_card_free(card);
2370*4882a593Smuzhiyun return err;
2371*4882a593Smuzhiyun }
2372*4882a593Smuzhiyun card->private_data = ensoniq;
2373*4882a593Smuzhiyun
2374*4882a593Smuzhiyun #ifdef CHIP1370
2375*4882a593Smuzhiyun if ((err = snd_ensoniq_1370_mixer(ensoniq)) < 0) {
2376*4882a593Smuzhiyun snd_card_free(card);
2377*4882a593Smuzhiyun return err;
2378*4882a593Smuzhiyun }
2379*4882a593Smuzhiyun #endif
2380*4882a593Smuzhiyun #ifdef CHIP1371
2381*4882a593Smuzhiyun if ((err = snd_ensoniq_1371_mixer(ensoniq, spdif[dev], lineio[dev])) < 0) {
2382*4882a593Smuzhiyun snd_card_free(card);
2383*4882a593Smuzhiyun return err;
2384*4882a593Smuzhiyun }
2385*4882a593Smuzhiyun #endif
2386*4882a593Smuzhiyun if ((err = snd_ensoniq_pcm(ensoniq, 0)) < 0) {
2387*4882a593Smuzhiyun snd_card_free(card);
2388*4882a593Smuzhiyun return err;
2389*4882a593Smuzhiyun }
2390*4882a593Smuzhiyun if ((err = snd_ensoniq_pcm2(ensoniq, 1)) < 0) {
2391*4882a593Smuzhiyun snd_card_free(card);
2392*4882a593Smuzhiyun return err;
2393*4882a593Smuzhiyun }
2394*4882a593Smuzhiyun if ((err = snd_ensoniq_midi(ensoniq, 0)) < 0) {
2395*4882a593Smuzhiyun snd_card_free(card);
2396*4882a593Smuzhiyun return err;
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun
2399*4882a593Smuzhiyun snd_ensoniq_create_gameport(ensoniq, dev);
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun strcpy(card->driver, DRIVER_NAME);
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun strcpy(card->shortname, "Ensoniq AudioPCI");
2404*4882a593Smuzhiyun sprintf(card->longname, "%s %s at 0x%lx, irq %i",
2405*4882a593Smuzhiyun card->shortname,
2406*4882a593Smuzhiyun card->driver,
2407*4882a593Smuzhiyun ensoniq->port,
2408*4882a593Smuzhiyun ensoniq->irq);
2409*4882a593Smuzhiyun
2410*4882a593Smuzhiyun if ((err = snd_card_register(card)) < 0) {
2411*4882a593Smuzhiyun snd_card_free(card);
2412*4882a593Smuzhiyun return err;
2413*4882a593Smuzhiyun }
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun pci_set_drvdata(pci, card);
2416*4882a593Smuzhiyun dev++;
2417*4882a593Smuzhiyun return 0;
2418*4882a593Smuzhiyun }
2419*4882a593Smuzhiyun
snd_audiopci_remove(struct pci_dev * pci)2420*4882a593Smuzhiyun static void snd_audiopci_remove(struct pci_dev *pci)
2421*4882a593Smuzhiyun {
2422*4882a593Smuzhiyun snd_card_free(pci_get_drvdata(pci));
2423*4882a593Smuzhiyun }
2424*4882a593Smuzhiyun
2425*4882a593Smuzhiyun static struct pci_driver ens137x_driver = {
2426*4882a593Smuzhiyun .name = KBUILD_MODNAME,
2427*4882a593Smuzhiyun .id_table = snd_audiopci_ids,
2428*4882a593Smuzhiyun .probe = snd_audiopci_probe,
2429*4882a593Smuzhiyun .remove = snd_audiopci_remove,
2430*4882a593Smuzhiyun .driver = {
2431*4882a593Smuzhiyun .pm = SND_ENSONIQ_PM_OPS,
2432*4882a593Smuzhiyun },
2433*4882a593Smuzhiyun };
2434*4882a593Smuzhiyun
2435*4882a593Smuzhiyun module_pci_driver(ens137x_driver);
2436