1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
4*4882a593Smuzhiyun * Creative Labs, Inc.
5*4882a593Smuzhiyun * Routines for control of EMU10K1 chips
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * BUGS:
8*4882a593Smuzhiyun * --
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * TODO:
11*4882a593Smuzhiyun * --
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/time.h>
15*4882a593Smuzhiyun #include <sound/core.h>
16*4882a593Smuzhiyun #include <sound/emu10k1.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun #include <linux/export.h>
19*4882a593Smuzhiyun #include "p17v.h"
20*4882a593Smuzhiyun
snd_emu10k1_ptr_read(struct snd_emu10k1 * emu,unsigned int reg,unsigned int chn)21*4882a593Smuzhiyun unsigned int snd_emu10k1_ptr_read(struct snd_emu10k1 * emu, unsigned int reg, unsigned int chn)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun unsigned long flags;
24*4882a593Smuzhiyun unsigned int regptr, val;
25*4882a593Smuzhiyun unsigned int mask;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun mask = emu->audigy ? A_PTR_ADDRESS_MASK : PTR_ADDRESS_MASK;
28*4882a593Smuzhiyun regptr = ((reg << 16) & mask) | (chn & PTR_CHANNELNUM_MASK);
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun if (reg & 0xff000000) {
31*4882a593Smuzhiyun unsigned char size, offset;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun size = (reg >> 24) & 0x3f;
34*4882a593Smuzhiyun offset = (reg >> 16) & 0x1f;
35*4882a593Smuzhiyun mask = ((1 << size) - 1) << offset;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
38*4882a593Smuzhiyun outl(regptr, emu->port + PTR);
39*4882a593Smuzhiyun val = inl(emu->port + DATA);
40*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun return (val & mask) >> offset;
43*4882a593Smuzhiyun } else {
44*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
45*4882a593Smuzhiyun outl(regptr, emu->port + PTR);
46*4882a593Smuzhiyun val = inl(emu->port + DATA);
47*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
48*4882a593Smuzhiyun return val;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun EXPORT_SYMBOL(snd_emu10k1_ptr_read);
53*4882a593Smuzhiyun
snd_emu10k1_ptr_write(struct snd_emu10k1 * emu,unsigned int reg,unsigned int chn,unsigned int data)54*4882a593Smuzhiyun void snd_emu10k1_ptr_write(struct snd_emu10k1 *emu, unsigned int reg, unsigned int chn, unsigned int data)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun unsigned int regptr;
57*4882a593Smuzhiyun unsigned long flags;
58*4882a593Smuzhiyun unsigned int mask;
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun if (snd_BUG_ON(!emu))
61*4882a593Smuzhiyun return;
62*4882a593Smuzhiyun mask = emu->audigy ? A_PTR_ADDRESS_MASK : PTR_ADDRESS_MASK;
63*4882a593Smuzhiyun regptr = ((reg << 16) & mask) | (chn & PTR_CHANNELNUM_MASK);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (reg & 0xff000000) {
66*4882a593Smuzhiyun unsigned char size, offset;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun size = (reg >> 24) & 0x3f;
69*4882a593Smuzhiyun offset = (reg >> 16) & 0x1f;
70*4882a593Smuzhiyun mask = ((1 << size) - 1) << offset;
71*4882a593Smuzhiyun data = (data << offset) & mask;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
74*4882a593Smuzhiyun outl(regptr, emu->port + PTR);
75*4882a593Smuzhiyun data |= inl(emu->port + DATA) & ~mask;
76*4882a593Smuzhiyun outl(data, emu->port + DATA);
77*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
78*4882a593Smuzhiyun } else {
79*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
80*4882a593Smuzhiyun outl(regptr, emu->port + PTR);
81*4882a593Smuzhiyun outl(data, emu->port + DATA);
82*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun EXPORT_SYMBOL(snd_emu10k1_ptr_write);
87*4882a593Smuzhiyun
snd_emu10k1_ptr20_read(struct snd_emu10k1 * emu,unsigned int reg,unsigned int chn)88*4882a593Smuzhiyun unsigned int snd_emu10k1_ptr20_read(struct snd_emu10k1 * emu,
89*4882a593Smuzhiyun unsigned int reg,
90*4882a593Smuzhiyun unsigned int chn)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun unsigned long flags;
93*4882a593Smuzhiyun unsigned int regptr, val;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun regptr = (reg << 16) | chn;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
98*4882a593Smuzhiyun outl(regptr, emu->port + 0x20 + PTR);
99*4882a593Smuzhiyun val = inl(emu->port + 0x20 + DATA);
100*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
101*4882a593Smuzhiyun return val;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
snd_emu10k1_ptr20_write(struct snd_emu10k1 * emu,unsigned int reg,unsigned int chn,unsigned int data)104*4882a593Smuzhiyun void snd_emu10k1_ptr20_write(struct snd_emu10k1 *emu,
105*4882a593Smuzhiyun unsigned int reg,
106*4882a593Smuzhiyun unsigned int chn,
107*4882a593Smuzhiyun unsigned int data)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun unsigned int regptr;
110*4882a593Smuzhiyun unsigned long flags;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun regptr = (reg << 16) | chn;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
115*4882a593Smuzhiyun outl(regptr, emu->port + 0x20 + PTR);
116*4882a593Smuzhiyun outl(data, emu->port + 0x20 + DATA);
117*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
snd_emu10k1_spi_write(struct snd_emu10k1 * emu,unsigned int data)120*4882a593Smuzhiyun int snd_emu10k1_spi_write(struct snd_emu10k1 * emu,
121*4882a593Smuzhiyun unsigned int data)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun unsigned int reset, set;
124*4882a593Smuzhiyun unsigned int reg, tmp;
125*4882a593Smuzhiyun int n, result;
126*4882a593Smuzhiyun int err = 0;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* This function is not re-entrant, so protect against it. */
129*4882a593Smuzhiyun spin_lock(&emu->spi_lock);
130*4882a593Smuzhiyun if (emu->card_capabilities->ca0108_chip)
131*4882a593Smuzhiyun reg = 0x3c; /* PTR20, reg 0x3c */
132*4882a593Smuzhiyun else {
133*4882a593Smuzhiyun /* For other chip types the SPI register
134*4882a593Smuzhiyun * is currently unknown. */
135*4882a593Smuzhiyun err = 1;
136*4882a593Smuzhiyun goto spi_write_exit;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun if (data > 0xffff) {
139*4882a593Smuzhiyun /* Only 16bit values allowed */
140*4882a593Smuzhiyun err = 1;
141*4882a593Smuzhiyun goto spi_write_exit;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun tmp = snd_emu10k1_ptr20_read(emu, reg, 0);
145*4882a593Smuzhiyun reset = (tmp & ~0x3ffff) | 0x20000; /* Set xxx20000 */
146*4882a593Smuzhiyun set = reset | 0x10000; /* Set xxx1xxxx */
147*4882a593Smuzhiyun snd_emu10k1_ptr20_write(emu, reg, 0, reset | data);
148*4882a593Smuzhiyun tmp = snd_emu10k1_ptr20_read(emu, reg, 0); /* write post */
149*4882a593Smuzhiyun snd_emu10k1_ptr20_write(emu, reg, 0, set | data);
150*4882a593Smuzhiyun result = 1;
151*4882a593Smuzhiyun /* Wait for status bit to return to 0 */
152*4882a593Smuzhiyun for (n = 0; n < 100; n++) {
153*4882a593Smuzhiyun udelay(10);
154*4882a593Smuzhiyun tmp = snd_emu10k1_ptr20_read(emu, reg, 0);
155*4882a593Smuzhiyun if (!(tmp & 0x10000)) {
156*4882a593Smuzhiyun result = 0;
157*4882a593Smuzhiyun break;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun if (result) {
161*4882a593Smuzhiyun /* Timed out */
162*4882a593Smuzhiyun err = 1;
163*4882a593Smuzhiyun goto spi_write_exit;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun snd_emu10k1_ptr20_write(emu, reg, 0, reset | data);
166*4882a593Smuzhiyun tmp = snd_emu10k1_ptr20_read(emu, reg, 0); /* Write post */
167*4882a593Smuzhiyun err = 0;
168*4882a593Smuzhiyun spi_write_exit:
169*4882a593Smuzhiyun spin_unlock(&emu->spi_lock);
170*4882a593Smuzhiyun return err;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* The ADC does not support i2c read, so only write is implemented */
snd_emu10k1_i2c_write(struct snd_emu10k1 * emu,u32 reg,u32 value)174*4882a593Smuzhiyun int snd_emu10k1_i2c_write(struct snd_emu10k1 *emu,
175*4882a593Smuzhiyun u32 reg,
176*4882a593Smuzhiyun u32 value)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun u32 tmp;
179*4882a593Smuzhiyun int timeout = 0;
180*4882a593Smuzhiyun int status;
181*4882a593Smuzhiyun int retry;
182*4882a593Smuzhiyun int err = 0;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if ((reg > 0x7f) || (value > 0x1ff)) {
185*4882a593Smuzhiyun dev_err(emu->card->dev, "i2c_write: invalid values.\n");
186*4882a593Smuzhiyun return -EINVAL;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* This function is not re-entrant, so protect against it. */
190*4882a593Smuzhiyun spin_lock(&emu->i2c_lock);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun tmp = reg << 25 | value << 16;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* This controls the I2C connected to the WM8775 ADC Codec */
195*4882a593Smuzhiyun snd_emu10k1_ptr20_write(emu, P17V_I2C_1, 0, tmp);
196*4882a593Smuzhiyun tmp = snd_emu10k1_ptr20_read(emu, P17V_I2C_1, 0); /* write post */
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun for (retry = 0; retry < 10; retry++) {
199*4882a593Smuzhiyun /* Send the data to i2c */
200*4882a593Smuzhiyun tmp = 0;
201*4882a593Smuzhiyun tmp = tmp | (I2C_A_ADC_LAST|I2C_A_ADC_START|I2C_A_ADC_ADD);
202*4882a593Smuzhiyun snd_emu10k1_ptr20_write(emu, P17V_I2C_ADDR, 0, tmp);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Wait till the transaction ends */
205*4882a593Smuzhiyun while (1) {
206*4882a593Smuzhiyun mdelay(1);
207*4882a593Smuzhiyun status = snd_emu10k1_ptr20_read(emu, P17V_I2C_ADDR, 0);
208*4882a593Smuzhiyun timeout++;
209*4882a593Smuzhiyun if ((status & I2C_A_ADC_START) == 0)
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (timeout > 1000) {
213*4882a593Smuzhiyun dev_warn(emu->card->dev,
214*4882a593Smuzhiyun "emu10k1:I2C:timeout status=0x%x\n",
215*4882a593Smuzhiyun status);
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun //Read back and see if the transaction is successful
220*4882a593Smuzhiyun if ((status & I2C_A_ADC_ABORT) == 0)
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (retry == 10) {
225*4882a593Smuzhiyun dev_err(emu->card->dev, "Writing to ADC failed!\n");
226*4882a593Smuzhiyun dev_err(emu->card->dev, "status=0x%x, reg=%d, value=%d\n",
227*4882a593Smuzhiyun status, reg, value);
228*4882a593Smuzhiyun /* dump_stack(); */
229*4882a593Smuzhiyun err = -EINVAL;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun spin_unlock(&emu->i2c_lock);
233*4882a593Smuzhiyun return err;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
snd_emu1010_fpga_write(struct snd_emu10k1 * emu,u32 reg,u32 value)236*4882a593Smuzhiyun int snd_emu1010_fpga_write(struct snd_emu10k1 * emu, u32 reg, u32 value)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun unsigned long flags;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (reg > 0x3f)
241*4882a593Smuzhiyun return 1;
242*4882a593Smuzhiyun reg += 0x40; /* 0x40 upwards are registers. */
243*4882a593Smuzhiyun if (value > 0x3f) /* 0 to 0x3f are values */
244*4882a593Smuzhiyun return 1;
245*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
246*4882a593Smuzhiyun outl(reg, emu->port + A_IOCFG);
247*4882a593Smuzhiyun udelay(10);
248*4882a593Smuzhiyun outl(reg | 0x80, emu->port + A_IOCFG); /* High bit clocks the value into the fpga. */
249*4882a593Smuzhiyun udelay(10);
250*4882a593Smuzhiyun outl(value, emu->port + A_IOCFG);
251*4882a593Smuzhiyun udelay(10);
252*4882a593Smuzhiyun outl(value | 0x80 , emu->port + A_IOCFG); /* High bit clocks the value into the fpga. */
253*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
snd_emu1010_fpga_read(struct snd_emu10k1 * emu,u32 reg,u32 * value)258*4882a593Smuzhiyun int snd_emu1010_fpga_read(struct snd_emu10k1 * emu, u32 reg, u32 *value)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun unsigned long flags;
261*4882a593Smuzhiyun if (reg > 0x3f)
262*4882a593Smuzhiyun return 1;
263*4882a593Smuzhiyun reg += 0x40; /* 0x40 upwards are registers. */
264*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
265*4882a593Smuzhiyun outl(reg, emu->port + A_IOCFG);
266*4882a593Smuzhiyun udelay(10);
267*4882a593Smuzhiyun outl(reg | 0x80, emu->port + A_IOCFG); /* High bit clocks the value into the fpga. */
268*4882a593Smuzhiyun udelay(10);
269*4882a593Smuzhiyun *value = ((inl(emu->port + A_IOCFG) >> 8) & 0x7f);
270*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* Each Destination has one and only one Source,
276*4882a593Smuzhiyun * but one Source can feed any number of Destinations simultaneously.
277*4882a593Smuzhiyun */
snd_emu1010_fpga_link_dst_src_write(struct snd_emu10k1 * emu,u32 dst,u32 src)278*4882a593Smuzhiyun int snd_emu1010_fpga_link_dst_src_write(struct snd_emu10k1 * emu, u32 dst, u32 src)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun snd_emu1010_fpga_write(emu, 0x00, ((dst >> 8) & 0x3f) );
281*4882a593Smuzhiyun snd_emu1010_fpga_write(emu, 0x01, (dst & 0x3f) );
282*4882a593Smuzhiyun snd_emu1010_fpga_write(emu, 0x02, ((src >> 8) & 0x3f) );
283*4882a593Smuzhiyun snd_emu1010_fpga_write(emu, 0x03, (src & 0x3f) );
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun return 0;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
snd_emu10k1_intr_enable(struct snd_emu10k1 * emu,unsigned int intrenb)288*4882a593Smuzhiyun void snd_emu10k1_intr_enable(struct snd_emu10k1 *emu, unsigned int intrenb)
289*4882a593Smuzhiyun {
290*4882a593Smuzhiyun unsigned long flags;
291*4882a593Smuzhiyun unsigned int enable;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
294*4882a593Smuzhiyun enable = inl(emu->port + INTE) | intrenb;
295*4882a593Smuzhiyun outl(enable, emu->port + INTE);
296*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
snd_emu10k1_intr_disable(struct snd_emu10k1 * emu,unsigned int intrenb)299*4882a593Smuzhiyun void snd_emu10k1_intr_disable(struct snd_emu10k1 *emu, unsigned int intrenb)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun unsigned long flags;
302*4882a593Smuzhiyun unsigned int enable;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
305*4882a593Smuzhiyun enable = inl(emu->port + INTE) & ~intrenb;
306*4882a593Smuzhiyun outl(enable, emu->port + INTE);
307*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
snd_emu10k1_voice_intr_enable(struct snd_emu10k1 * emu,unsigned int voicenum)310*4882a593Smuzhiyun void snd_emu10k1_voice_intr_enable(struct snd_emu10k1 *emu, unsigned int voicenum)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun unsigned long flags;
313*4882a593Smuzhiyun unsigned int val;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
316*4882a593Smuzhiyun /* voice interrupt */
317*4882a593Smuzhiyun if (voicenum >= 32) {
318*4882a593Smuzhiyun outl(CLIEH << 16, emu->port + PTR);
319*4882a593Smuzhiyun val = inl(emu->port + DATA);
320*4882a593Smuzhiyun val |= 1 << (voicenum - 32);
321*4882a593Smuzhiyun } else {
322*4882a593Smuzhiyun outl(CLIEL << 16, emu->port + PTR);
323*4882a593Smuzhiyun val = inl(emu->port + DATA);
324*4882a593Smuzhiyun val |= 1 << voicenum;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun outl(val, emu->port + DATA);
327*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
snd_emu10k1_voice_intr_disable(struct snd_emu10k1 * emu,unsigned int voicenum)330*4882a593Smuzhiyun void snd_emu10k1_voice_intr_disable(struct snd_emu10k1 *emu, unsigned int voicenum)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun unsigned long flags;
333*4882a593Smuzhiyun unsigned int val;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
336*4882a593Smuzhiyun /* voice interrupt */
337*4882a593Smuzhiyun if (voicenum >= 32) {
338*4882a593Smuzhiyun outl(CLIEH << 16, emu->port + PTR);
339*4882a593Smuzhiyun val = inl(emu->port + DATA);
340*4882a593Smuzhiyun val &= ~(1 << (voicenum - 32));
341*4882a593Smuzhiyun } else {
342*4882a593Smuzhiyun outl(CLIEL << 16, emu->port + PTR);
343*4882a593Smuzhiyun val = inl(emu->port + DATA);
344*4882a593Smuzhiyun val &= ~(1 << voicenum);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun outl(val, emu->port + DATA);
347*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
snd_emu10k1_voice_intr_ack(struct snd_emu10k1 * emu,unsigned int voicenum)350*4882a593Smuzhiyun void snd_emu10k1_voice_intr_ack(struct snd_emu10k1 *emu, unsigned int voicenum)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun unsigned long flags;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
355*4882a593Smuzhiyun /* voice interrupt */
356*4882a593Smuzhiyun if (voicenum >= 32) {
357*4882a593Smuzhiyun outl(CLIPH << 16, emu->port + PTR);
358*4882a593Smuzhiyun voicenum = 1 << (voicenum - 32);
359*4882a593Smuzhiyun } else {
360*4882a593Smuzhiyun outl(CLIPL << 16, emu->port + PTR);
361*4882a593Smuzhiyun voicenum = 1 << voicenum;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun outl(voicenum, emu->port + DATA);
364*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
snd_emu10k1_voice_half_loop_intr_enable(struct snd_emu10k1 * emu,unsigned int voicenum)367*4882a593Smuzhiyun void snd_emu10k1_voice_half_loop_intr_enable(struct snd_emu10k1 *emu, unsigned int voicenum)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun unsigned long flags;
370*4882a593Smuzhiyun unsigned int val;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
373*4882a593Smuzhiyun /* voice interrupt */
374*4882a593Smuzhiyun if (voicenum >= 32) {
375*4882a593Smuzhiyun outl(HLIEH << 16, emu->port + PTR);
376*4882a593Smuzhiyun val = inl(emu->port + DATA);
377*4882a593Smuzhiyun val |= 1 << (voicenum - 32);
378*4882a593Smuzhiyun } else {
379*4882a593Smuzhiyun outl(HLIEL << 16, emu->port + PTR);
380*4882a593Smuzhiyun val = inl(emu->port + DATA);
381*4882a593Smuzhiyun val |= 1 << voicenum;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun outl(val, emu->port + DATA);
384*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
snd_emu10k1_voice_half_loop_intr_disable(struct snd_emu10k1 * emu,unsigned int voicenum)387*4882a593Smuzhiyun void snd_emu10k1_voice_half_loop_intr_disable(struct snd_emu10k1 *emu, unsigned int voicenum)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun unsigned long flags;
390*4882a593Smuzhiyun unsigned int val;
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
393*4882a593Smuzhiyun /* voice interrupt */
394*4882a593Smuzhiyun if (voicenum >= 32) {
395*4882a593Smuzhiyun outl(HLIEH << 16, emu->port + PTR);
396*4882a593Smuzhiyun val = inl(emu->port + DATA);
397*4882a593Smuzhiyun val &= ~(1 << (voicenum - 32));
398*4882a593Smuzhiyun } else {
399*4882a593Smuzhiyun outl(HLIEL << 16, emu->port + PTR);
400*4882a593Smuzhiyun val = inl(emu->port + DATA);
401*4882a593Smuzhiyun val &= ~(1 << voicenum);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun outl(val, emu->port + DATA);
404*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
snd_emu10k1_voice_half_loop_intr_ack(struct snd_emu10k1 * emu,unsigned int voicenum)407*4882a593Smuzhiyun void snd_emu10k1_voice_half_loop_intr_ack(struct snd_emu10k1 *emu, unsigned int voicenum)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun unsigned long flags;
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
412*4882a593Smuzhiyun /* voice interrupt */
413*4882a593Smuzhiyun if (voicenum >= 32) {
414*4882a593Smuzhiyun outl(HLIPH << 16, emu->port + PTR);
415*4882a593Smuzhiyun voicenum = 1 << (voicenum - 32);
416*4882a593Smuzhiyun } else {
417*4882a593Smuzhiyun outl(HLIPL << 16, emu->port + PTR);
418*4882a593Smuzhiyun voicenum = 1 << voicenum;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun outl(voicenum, emu->port + DATA);
421*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
snd_emu10k1_voice_set_loop_stop(struct snd_emu10k1 * emu,unsigned int voicenum)424*4882a593Smuzhiyun void snd_emu10k1_voice_set_loop_stop(struct snd_emu10k1 *emu, unsigned int voicenum)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun unsigned long flags;
427*4882a593Smuzhiyun unsigned int sol;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
430*4882a593Smuzhiyun /* voice interrupt */
431*4882a593Smuzhiyun if (voicenum >= 32) {
432*4882a593Smuzhiyun outl(SOLEH << 16, emu->port + PTR);
433*4882a593Smuzhiyun sol = inl(emu->port + DATA);
434*4882a593Smuzhiyun sol |= 1 << (voicenum - 32);
435*4882a593Smuzhiyun } else {
436*4882a593Smuzhiyun outl(SOLEL << 16, emu->port + PTR);
437*4882a593Smuzhiyun sol = inl(emu->port + DATA);
438*4882a593Smuzhiyun sol |= 1 << voicenum;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun outl(sol, emu->port + DATA);
441*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
snd_emu10k1_voice_clear_loop_stop(struct snd_emu10k1 * emu,unsigned int voicenum)444*4882a593Smuzhiyun void snd_emu10k1_voice_clear_loop_stop(struct snd_emu10k1 *emu, unsigned int voicenum)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun unsigned long flags;
447*4882a593Smuzhiyun unsigned int sol;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
450*4882a593Smuzhiyun /* voice interrupt */
451*4882a593Smuzhiyun if (voicenum >= 32) {
452*4882a593Smuzhiyun outl(SOLEH << 16, emu->port + PTR);
453*4882a593Smuzhiyun sol = inl(emu->port + DATA);
454*4882a593Smuzhiyun sol &= ~(1 << (voicenum - 32));
455*4882a593Smuzhiyun } else {
456*4882a593Smuzhiyun outl(SOLEL << 16, emu->port + PTR);
457*4882a593Smuzhiyun sol = inl(emu->port + DATA);
458*4882a593Smuzhiyun sol &= ~(1 << voicenum);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun outl(sol, emu->port + DATA);
461*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
snd_emu10k1_wait(struct snd_emu10k1 * emu,unsigned int wait)464*4882a593Smuzhiyun void snd_emu10k1_wait(struct snd_emu10k1 *emu, unsigned int wait)
465*4882a593Smuzhiyun {
466*4882a593Smuzhiyun volatile unsigned count;
467*4882a593Smuzhiyun unsigned int newtime = 0, curtime;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun curtime = inl(emu->port + WC) >> 6;
470*4882a593Smuzhiyun while (wait-- > 0) {
471*4882a593Smuzhiyun count = 0;
472*4882a593Smuzhiyun while (count++ < 16384) {
473*4882a593Smuzhiyun newtime = inl(emu->port + WC) >> 6;
474*4882a593Smuzhiyun if (newtime != curtime)
475*4882a593Smuzhiyun break;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun if (count > 16384)
478*4882a593Smuzhiyun break;
479*4882a593Smuzhiyun curtime = newtime;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun }
482*4882a593Smuzhiyun
snd_emu10k1_ac97_read(struct snd_ac97 * ac97,unsigned short reg)483*4882a593Smuzhiyun unsigned short snd_emu10k1_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
484*4882a593Smuzhiyun {
485*4882a593Smuzhiyun struct snd_emu10k1 *emu = ac97->private_data;
486*4882a593Smuzhiyun unsigned long flags;
487*4882a593Smuzhiyun unsigned short val;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
490*4882a593Smuzhiyun outb(reg, emu->port + AC97ADDRESS);
491*4882a593Smuzhiyun val = inw(emu->port + AC97DATA);
492*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
493*4882a593Smuzhiyun return val;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
snd_emu10k1_ac97_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short data)496*4882a593Smuzhiyun void snd_emu10k1_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short data)
497*4882a593Smuzhiyun {
498*4882a593Smuzhiyun struct snd_emu10k1 *emu = ac97->private_data;
499*4882a593Smuzhiyun unsigned long flags;
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun spin_lock_irqsave(&emu->emu_lock, flags);
502*4882a593Smuzhiyun outb(reg, emu->port + AC97ADDRESS);
503*4882a593Smuzhiyun outw(data, emu->port + AC97DATA);
504*4882a593Smuzhiyun spin_unlock_irqrestore(&emu->emu_lock, flags);
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun /*
508*4882a593Smuzhiyun * convert rate to pitch
509*4882a593Smuzhiyun */
510*4882a593Smuzhiyun
snd_emu10k1_rate_to_pitch(unsigned int rate)511*4882a593Smuzhiyun unsigned int snd_emu10k1_rate_to_pitch(unsigned int rate)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun static const u32 logMagTable[128] = {
514*4882a593Smuzhiyun 0x00000, 0x02dfc, 0x05b9e, 0x088e6, 0x0b5d6, 0x0e26f, 0x10eb3, 0x13aa2,
515*4882a593Smuzhiyun 0x1663f, 0x1918a, 0x1bc84, 0x1e72e, 0x2118b, 0x23b9a, 0x2655d, 0x28ed5,
516*4882a593Smuzhiyun 0x2b803, 0x2e0e8, 0x30985, 0x331db, 0x359eb, 0x381b6, 0x3a93d, 0x3d081,
517*4882a593Smuzhiyun 0x3f782, 0x41e42, 0x444c1, 0x46b01, 0x49101, 0x4b6c4, 0x4dc49, 0x50191,
518*4882a593Smuzhiyun 0x5269e, 0x54b6f, 0x57006, 0x59463, 0x5b888, 0x5dc74, 0x60029, 0x623a7,
519*4882a593Smuzhiyun 0x646ee, 0x66a00, 0x68cdd, 0x6af86, 0x6d1fa, 0x6f43c, 0x7164b, 0x73829,
520*4882a593Smuzhiyun 0x759d4, 0x77b4f, 0x79c9a, 0x7bdb5, 0x7dea1, 0x7ff5e, 0x81fed, 0x8404e,
521*4882a593Smuzhiyun 0x86082, 0x88089, 0x8a064, 0x8c014, 0x8df98, 0x8fef1, 0x91e20, 0x93d26,
522*4882a593Smuzhiyun 0x95c01, 0x97ab4, 0x9993e, 0x9b79f, 0x9d5d9, 0x9f3ec, 0xa11d8, 0xa2f9d,
523*4882a593Smuzhiyun 0xa4d3c, 0xa6ab5, 0xa8808, 0xaa537, 0xac241, 0xadf26, 0xafbe7, 0xb1885,
524*4882a593Smuzhiyun 0xb3500, 0xb5157, 0xb6d8c, 0xb899f, 0xba58f, 0xbc15e, 0xbdd0c, 0xbf899,
525*4882a593Smuzhiyun 0xc1404, 0xc2f50, 0xc4a7b, 0xc6587, 0xc8073, 0xc9b3f, 0xcb5ed, 0xcd07c,
526*4882a593Smuzhiyun 0xceaec, 0xd053f, 0xd1f73, 0xd398a, 0xd5384, 0xd6d60, 0xd8720, 0xda0c3,
527*4882a593Smuzhiyun 0xdba4a, 0xdd3b4, 0xded03, 0xe0636, 0xe1f4e, 0xe384a, 0xe512c, 0xe69f3,
528*4882a593Smuzhiyun 0xe829f, 0xe9b31, 0xeb3a9, 0xecc08, 0xee44c, 0xefc78, 0xf148a, 0xf2c83,
529*4882a593Smuzhiyun 0xf4463, 0xf5c2a, 0xf73da, 0xf8b71, 0xfa2f0, 0xfba57, 0xfd1a7, 0xfe8df
530*4882a593Smuzhiyun };
531*4882a593Smuzhiyun static const char logSlopeTable[128] = {
532*4882a593Smuzhiyun 0x5c, 0x5c, 0x5b, 0x5a, 0x5a, 0x59, 0x58, 0x58,
533*4882a593Smuzhiyun 0x57, 0x56, 0x56, 0x55, 0x55, 0x54, 0x53, 0x53,
534*4882a593Smuzhiyun 0x52, 0x52, 0x51, 0x51, 0x50, 0x50, 0x4f, 0x4f,
535*4882a593Smuzhiyun 0x4e, 0x4d, 0x4d, 0x4d, 0x4c, 0x4c, 0x4b, 0x4b,
536*4882a593Smuzhiyun 0x4a, 0x4a, 0x49, 0x49, 0x48, 0x48, 0x47, 0x47,
537*4882a593Smuzhiyun 0x47, 0x46, 0x46, 0x45, 0x45, 0x45, 0x44, 0x44,
538*4882a593Smuzhiyun 0x43, 0x43, 0x43, 0x42, 0x42, 0x42, 0x41, 0x41,
539*4882a593Smuzhiyun 0x41, 0x40, 0x40, 0x40, 0x3f, 0x3f, 0x3f, 0x3e,
540*4882a593Smuzhiyun 0x3e, 0x3e, 0x3d, 0x3d, 0x3d, 0x3c, 0x3c, 0x3c,
541*4882a593Smuzhiyun 0x3b, 0x3b, 0x3b, 0x3b, 0x3a, 0x3a, 0x3a, 0x39,
542*4882a593Smuzhiyun 0x39, 0x39, 0x39, 0x38, 0x38, 0x38, 0x38, 0x37,
543*4882a593Smuzhiyun 0x37, 0x37, 0x37, 0x36, 0x36, 0x36, 0x36, 0x35,
544*4882a593Smuzhiyun 0x35, 0x35, 0x35, 0x34, 0x34, 0x34, 0x34, 0x34,
545*4882a593Smuzhiyun 0x33, 0x33, 0x33, 0x33, 0x32, 0x32, 0x32, 0x32,
546*4882a593Smuzhiyun 0x32, 0x31, 0x31, 0x31, 0x31, 0x31, 0x30, 0x30,
547*4882a593Smuzhiyun 0x30, 0x30, 0x30, 0x2f, 0x2f, 0x2f, 0x2f, 0x2f
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun int i;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun if (rate == 0)
552*4882a593Smuzhiyun return 0; /* Bail out if no leading "1" */
553*4882a593Smuzhiyun rate *= 11185; /* Scale 48000 to 0x20002380 */
554*4882a593Smuzhiyun for (i = 31; i > 0; i--) {
555*4882a593Smuzhiyun if (rate & 0x80000000) { /* Detect leading "1" */
556*4882a593Smuzhiyun return (((unsigned int) (i - 15) << 20) +
557*4882a593Smuzhiyun logMagTable[0x7f & (rate >> 24)] +
558*4882a593Smuzhiyun (0x7f & (rate >> 17)) *
559*4882a593Smuzhiyun logSlopeTable[0x7f & (rate >> 24)]);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun rate <<= 1;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun return 0; /* Should never reach this point */
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567