xref: /OK3568_Linux_fs/kernel/sound/pci/emu10k1/emu10k1_main.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (c) by Jaroslav Kysela <perex@perex.cz>
4*4882a593Smuzhiyun  *                   Creative Labs, Inc.
5*4882a593Smuzhiyun  *  Routines for control of EMU10K1 chips
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
8*4882a593Smuzhiyun  *      Added support for Audigy 2 Value.
9*4882a593Smuzhiyun  *  	Added EMU 1010 support.
10*4882a593Smuzhiyun  *  	General bug fixes and enhancements.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  *  BUGS:
13*4882a593Smuzhiyun  *    --
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  *  TODO:
16*4882a593Smuzhiyun  *    --
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <linux/sched.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/module.h>
23*4882a593Smuzhiyun #include <linux/interrupt.h>
24*4882a593Smuzhiyun #include <linux/iommu.h>
25*4882a593Smuzhiyun #include <linux/pci.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/vmalloc.h>
28*4882a593Smuzhiyun #include <linux/mutex.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <sound/core.h>
32*4882a593Smuzhiyun #include <sound/emu10k1.h>
33*4882a593Smuzhiyun #include <linux/firmware.h>
34*4882a593Smuzhiyun #include "p16v.h"
35*4882a593Smuzhiyun #include "tina2.h"
36*4882a593Smuzhiyun #include "p17v.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define HANA_FILENAME "emu/hana.fw"
40*4882a593Smuzhiyun #define DOCK_FILENAME "emu/audio_dock.fw"
41*4882a593Smuzhiyun #define EMU1010B_FILENAME "emu/emu1010b.fw"
42*4882a593Smuzhiyun #define MICRO_DOCK_FILENAME "emu/micro_dock.fw"
43*4882a593Smuzhiyun #define EMU0404_FILENAME "emu/emu0404.fw"
44*4882a593Smuzhiyun #define EMU1010_NOTEBOOK_FILENAME "emu/emu1010_notebook.fw"
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun MODULE_FIRMWARE(HANA_FILENAME);
47*4882a593Smuzhiyun MODULE_FIRMWARE(DOCK_FILENAME);
48*4882a593Smuzhiyun MODULE_FIRMWARE(EMU1010B_FILENAME);
49*4882a593Smuzhiyun MODULE_FIRMWARE(MICRO_DOCK_FILENAME);
50*4882a593Smuzhiyun MODULE_FIRMWARE(EMU0404_FILENAME);
51*4882a593Smuzhiyun MODULE_FIRMWARE(EMU1010_NOTEBOOK_FILENAME);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*************************************************************************
55*4882a593Smuzhiyun  * EMU10K1 init / done
56*4882a593Smuzhiyun  *************************************************************************/
57*4882a593Smuzhiyun 
snd_emu10k1_voice_init(struct snd_emu10k1 * emu,int ch)58*4882a593Smuzhiyun void snd_emu10k1_voice_init(struct snd_emu10k1 *emu, int ch)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
61*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, IP, ch, 0);
62*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
63*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
64*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
65*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, CPF, ch, 0);
66*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, CCR, ch, 0);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, PSST, ch, 0);
69*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
70*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
71*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, Z1, ch, 0);
72*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, Z2, ch, 0);
73*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
76*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
77*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
78*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
79*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
80*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24);	/* 1 Hz */
81*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24);	/* 1 Hz */
82*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/*** these are last so OFF prevents writing ***/
85*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
86*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
87*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
88*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
89*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* Audigy extra stuffs */
92*4882a593Smuzhiyun 	if (emu->audigy) {
93*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
94*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
95*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
96*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
97*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
98*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
99*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static const unsigned int spi_dac_init[] = {
104*4882a593Smuzhiyun 		0x00ff,
105*4882a593Smuzhiyun 		0x02ff,
106*4882a593Smuzhiyun 		0x0400,
107*4882a593Smuzhiyun 		0x0520,
108*4882a593Smuzhiyun 		0x0600,
109*4882a593Smuzhiyun 		0x08ff,
110*4882a593Smuzhiyun 		0x0aff,
111*4882a593Smuzhiyun 		0x0cff,
112*4882a593Smuzhiyun 		0x0eff,
113*4882a593Smuzhiyun 		0x10ff,
114*4882a593Smuzhiyun 		0x1200,
115*4882a593Smuzhiyun 		0x1400,
116*4882a593Smuzhiyun 		0x1480,
117*4882a593Smuzhiyun 		0x1800,
118*4882a593Smuzhiyun 		0x1aff,
119*4882a593Smuzhiyun 		0x1cff,
120*4882a593Smuzhiyun 		0x1e00,
121*4882a593Smuzhiyun 		0x0530,
122*4882a593Smuzhiyun 		0x0602,
123*4882a593Smuzhiyun 		0x0622,
124*4882a593Smuzhiyun 		0x1400,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static const unsigned int i2c_adc_init[][2] = {
128*4882a593Smuzhiyun 	{ 0x17, 0x00 }, /* Reset */
129*4882a593Smuzhiyun 	{ 0x07, 0x00 }, /* Timeout */
130*4882a593Smuzhiyun 	{ 0x0b, 0x22 },  /* Interface control */
131*4882a593Smuzhiyun 	{ 0x0c, 0x22 },  /* Master mode control */
132*4882a593Smuzhiyun 	{ 0x0d, 0x08 },  /* Powerdown control */
133*4882a593Smuzhiyun 	{ 0x0e, 0xcf },  /* Attenuation Left  0x01 = -103dB, 0xff = 24dB */
134*4882a593Smuzhiyun 	{ 0x0f, 0xcf },  /* Attenuation Right 0.5dB steps */
135*4882a593Smuzhiyun 	{ 0x10, 0x7b },  /* ALC Control 1 */
136*4882a593Smuzhiyun 	{ 0x11, 0x00 },  /* ALC Control 2 */
137*4882a593Smuzhiyun 	{ 0x12, 0x32 },  /* ALC Control 3 */
138*4882a593Smuzhiyun 	{ 0x13, 0x00 },  /* Noise gate control */
139*4882a593Smuzhiyun 	{ 0x14, 0xa6 },  /* Limiter control */
140*4882a593Smuzhiyun 	{ 0x15, ADC_MUX_2 },  /* ADC Mixer control. Mic for A2ZS Notebook */
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
snd_emu10k1_init(struct snd_emu10k1 * emu,int enable_ir,int resume)143*4882a593Smuzhiyun static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	unsigned int silent_page;
146*4882a593Smuzhiyun 	int ch;
147*4882a593Smuzhiyun 	u32 tmp;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	/* disable audio and lock cache */
150*4882a593Smuzhiyun 	outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK |
151*4882a593Smuzhiyun 		HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	/* reset recording buffers */
154*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
155*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
156*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
157*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
158*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
159*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* disable channel interrupt */
162*4882a593Smuzhiyun 	outl(0, emu->port + INTE);
163*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
164*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
165*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
166*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	if (emu->audigy) {
169*4882a593Smuzhiyun 		/* set SPDIF bypass mode */
170*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
171*4882a593Smuzhiyun 		/* enable rear left + rear right AC97 slots */
172*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
173*4882a593Smuzhiyun 				      AC97SLOT_REAR_LEFT);
174*4882a593Smuzhiyun 	}
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* init envelope engine */
177*4882a593Smuzhiyun 	for (ch = 0; ch < NUM_G; ch++)
178*4882a593Smuzhiyun 		snd_emu10k1_voice_init(emu, ch);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
181*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
182*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
185*4882a593Smuzhiyun 		/* Hacks for Alice3 to work independent of haP16V driver */
186*4882a593Smuzhiyun 		/* Setup SRCMulti_I2S SamplingRate */
187*4882a593Smuzhiyun 		tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
188*4882a593Smuzhiyun 		tmp &= 0xfffff1ff;
189*4882a593Smuzhiyun 		tmp |= (0x2<<9);
190*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 		/* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
193*4882a593Smuzhiyun 		snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
194*4882a593Smuzhiyun 		/* Setup SRCMulti Input Audio Enable */
195*4882a593Smuzhiyun 		/* Use 0xFFFFFFFF to enable P16V sounds. */
196*4882a593Smuzhiyun 		snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 		/* Enabled Phased (8-channel) P16V playback */
199*4882a593Smuzhiyun 		outl(0x0201, emu->port + HCFG2);
200*4882a593Smuzhiyun 		/* Set playback routing. */
201*4882a593Smuzhiyun 		snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 	if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
204*4882a593Smuzhiyun 		/* Hacks for Alice3 to work independent of haP16V driver */
205*4882a593Smuzhiyun 		dev_info(emu->card->dev, "Audigy2 value: Special config.\n");
206*4882a593Smuzhiyun 		/* Setup SRCMulti_I2S SamplingRate */
207*4882a593Smuzhiyun 		tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
208*4882a593Smuzhiyun 		tmp &= 0xfffff1ff;
209*4882a593Smuzhiyun 		tmp |= (0x2<<9);
210*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		/* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
213*4882a593Smuzhiyun 		outl(0x600000, emu->port + 0x20);
214*4882a593Smuzhiyun 		outl(0x14, emu->port + 0x24);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		/* Setup SRCMulti Input Audio Enable */
217*4882a593Smuzhiyun 		outl(0x7b0000, emu->port + 0x20);
218*4882a593Smuzhiyun 		outl(0xFF000000, emu->port + 0x24);
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 		/* Setup SPDIF Out Audio Enable */
221*4882a593Smuzhiyun 		/* The Audigy 2 Value has a separate SPDIF out,
222*4882a593Smuzhiyun 		 * so no need for a mixer switch
223*4882a593Smuzhiyun 		 */
224*4882a593Smuzhiyun 		outl(0x7a0000, emu->port + 0x20);
225*4882a593Smuzhiyun 		outl(0xFF000000, emu->port + 0x24);
226*4882a593Smuzhiyun 		tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
227*4882a593Smuzhiyun 		outl(tmp, emu->port + A_IOCFG);
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 	if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
230*4882a593Smuzhiyun 		int size, n;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		size = ARRAY_SIZE(spi_dac_init);
233*4882a593Smuzhiyun 		for (n = 0; n < size; n++)
234*4882a593Smuzhiyun 			snd_emu10k1_spi_write(emu, spi_dac_init[n]);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 		snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
237*4882a593Smuzhiyun 		/* Enable GPIOs
238*4882a593Smuzhiyun 		 * GPIO0: Unknown
239*4882a593Smuzhiyun 		 * GPIO1: Speakers-enabled.
240*4882a593Smuzhiyun 		 * GPIO2: Unknown
241*4882a593Smuzhiyun 		 * GPIO3: Unknown
242*4882a593Smuzhiyun 		 * GPIO4: IEC958 Output on.
243*4882a593Smuzhiyun 		 * GPIO5: Unknown
244*4882a593Smuzhiyun 		 * GPIO6: Unknown
245*4882a593Smuzhiyun 		 * GPIO7: Unknown
246*4882a593Smuzhiyun 		 */
247*4882a593Smuzhiyun 		outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
248*4882a593Smuzhiyun 	}
249*4882a593Smuzhiyun 	if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
250*4882a593Smuzhiyun 		int size, n;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 		snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
253*4882a593Smuzhiyun 		tmp = inl(emu->port + A_IOCFG);
254*4882a593Smuzhiyun 		outl(tmp | 0x4, emu->port + A_IOCFG);  /* Set bit 2 for mic input */
255*4882a593Smuzhiyun 		tmp = inl(emu->port + A_IOCFG);
256*4882a593Smuzhiyun 		size = ARRAY_SIZE(i2c_adc_init);
257*4882a593Smuzhiyun 		for (n = 0; n < size; n++)
258*4882a593Smuzhiyun 			snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
259*4882a593Smuzhiyun 		for (n = 0; n < 4; n++) {
260*4882a593Smuzhiyun 			emu->i2c_capture_volume[n][0] = 0xcf;
261*4882a593Smuzhiyun 			emu->i2c_capture_volume[n][1] = 0xcf;
262*4882a593Smuzhiyun 		}
263*4882a593Smuzhiyun 	}
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
267*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, TCB, 0, 0);	/* taken from original driver */
268*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, TCBS, 0, 4);	/* taken from original driver */
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	silent_page = (emu->silent_page.addr << emu->address_mode) | (emu->address_mode ? MAP_PTI_MASK1 : MAP_PTI_MASK0);
271*4882a593Smuzhiyun 	for (ch = 0; ch < NUM_G; ch++) {
272*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
273*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
274*4882a593Smuzhiyun 	}
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	if (emu->card_capabilities->emu_model) {
277*4882a593Smuzhiyun 		outl(HCFG_AUTOMUTE_ASYNC |
278*4882a593Smuzhiyun 			HCFG_EMU32_SLAVE |
279*4882a593Smuzhiyun 			HCFG_AUDIOENABLE, emu->port + HCFG);
280*4882a593Smuzhiyun 	/*
281*4882a593Smuzhiyun 	 *  Hokay, setup HCFG
282*4882a593Smuzhiyun 	 *   Mute Disable Audio = 0
283*4882a593Smuzhiyun 	 *   Lock Tank Memory = 1
284*4882a593Smuzhiyun 	 *   Lock Sound Memory = 0
285*4882a593Smuzhiyun 	 *   Auto Mute = 1
286*4882a593Smuzhiyun 	 */
287*4882a593Smuzhiyun 	} else if (emu->audigy) {
288*4882a593Smuzhiyun 		if (emu->revision == 4) /* audigy2 */
289*4882a593Smuzhiyun 			outl(HCFG_AUDIOENABLE |
290*4882a593Smuzhiyun 			     HCFG_AC3ENABLE_CDSPDIF |
291*4882a593Smuzhiyun 			     HCFG_AC3ENABLE_GPSPDIF |
292*4882a593Smuzhiyun 			     HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
293*4882a593Smuzhiyun 		else
294*4882a593Smuzhiyun 			outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
295*4882a593Smuzhiyun 	/* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
296*4882a593Smuzhiyun 	 * e.g. card_capabilities->joystick */
297*4882a593Smuzhiyun 	} else if (emu->model == 0x20 ||
298*4882a593Smuzhiyun 	    emu->model == 0xc400 ||
299*4882a593Smuzhiyun 	    (emu->model == 0x21 && emu->revision < 6))
300*4882a593Smuzhiyun 		outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
301*4882a593Smuzhiyun 	else
302*4882a593Smuzhiyun 		/* With on-chip joystick */
303*4882a593Smuzhiyun 		outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	if (enable_ir) {	/* enable IR for SB Live */
306*4882a593Smuzhiyun 		if (emu->card_capabilities->emu_model) {
307*4882a593Smuzhiyun 			;  /* Disable all access to A_IOCFG for the emu1010 */
308*4882a593Smuzhiyun 		} else if (emu->card_capabilities->i2c_adc) {
309*4882a593Smuzhiyun 			;  /* Disable A_IOCFG for Audigy 2 ZS Notebook */
310*4882a593Smuzhiyun 		} else if (emu->audigy) {
311*4882a593Smuzhiyun 			unsigned int reg = inl(emu->port + A_IOCFG);
312*4882a593Smuzhiyun 			outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
313*4882a593Smuzhiyun 			udelay(500);
314*4882a593Smuzhiyun 			outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
315*4882a593Smuzhiyun 			udelay(100);
316*4882a593Smuzhiyun 			outl(reg, emu->port + A_IOCFG);
317*4882a593Smuzhiyun 		} else {
318*4882a593Smuzhiyun 			unsigned int reg = inl(emu->port + HCFG);
319*4882a593Smuzhiyun 			outl(reg | HCFG_GPOUT2, emu->port + HCFG);
320*4882a593Smuzhiyun 			udelay(500);
321*4882a593Smuzhiyun 			outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
322*4882a593Smuzhiyun 			udelay(100);
323*4882a593Smuzhiyun 			outl(reg, emu->port + HCFG);
324*4882a593Smuzhiyun 		}
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (emu->card_capabilities->emu_model) {
328*4882a593Smuzhiyun 		;  /* Disable all access to A_IOCFG for the emu1010 */
329*4882a593Smuzhiyun 	} else if (emu->card_capabilities->i2c_adc) {
330*4882a593Smuzhiyun 		;  /* Disable A_IOCFG for Audigy 2 ZS Notebook */
331*4882a593Smuzhiyun 	} else if (emu->audigy) {	/* enable analog output */
332*4882a593Smuzhiyun 		unsigned int reg = inl(emu->port + A_IOCFG);
333*4882a593Smuzhiyun 		outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
334*4882a593Smuzhiyun 	}
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (emu->address_mode == 0) {
337*4882a593Smuzhiyun 		/* use 16M in 4G */
338*4882a593Smuzhiyun 		outl(inl(emu->port + HCFG) | HCFG_EXPANDED_MEM, emu->port + HCFG);
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	return 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun 
snd_emu10k1_audio_enable(struct snd_emu10k1 * emu)344*4882a593Smuzhiyun static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	/*
347*4882a593Smuzhiyun 	 *  Enable the audio bit
348*4882a593Smuzhiyun 	 */
349*4882a593Smuzhiyun 	outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/* Enable analog/digital outs on audigy */
352*4882a593Smuzhiyun 	if (emu->card_capabilities->emu_model) {
353*4882a593Smuzhiyun 		;  /* Disable all access to A_IOCFG for the emu1010 */
354*4882a593Smuzhiyun 	} else if (emu->card_capabilities->i2c_adc) {
355*4882a593Smuzhiyun 		;  /* Disable A_IOCFG for Audigy 2 ZS Notebook */
356*4882a593Smuzhiyun 	} else if (emu->audigy) {
357*4882a593Smuzhiyun 		outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
360*4882a593Smuzhiyun 			/* Unmute Analog now.  Set GPO6 to 1 for Apollo.
361*4882a593Smuzhiyun 			 * This has to be done after init ALice3 I2SOut beyond 48KHz.
362*4882a593Smuzhiyun 			 * So, sequence is important. */
363*4882a593Smuzhiyun 			outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
364*4882a593Smuzhiyun 		} else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
365*4882a593Smuzhiyun 			/* Unmute Analog now. */
366*4882a593Smuzhiyun 			outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
367*4882a593Smuzhiyun 		} else {
368*4882a593Smuzhiyun 			/* Disable routing from AC97 line out to Front speakers */
369*4882a593Smuzhiyun 			outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
370*4882a593Smuzhiyun 		}
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun #if 0
374*4882a593Smuzhiyun 	{
375*4882a593Smuzhiyun 	unsigned int tmp;
376*4882a593Smuzhiyun 	/* FIXME: the following routine disables LiveDrive-II !! */
377*4882a593Smuzhiyun 	/* TOSLink detection */
378*4882a593Smuzhiyun 	emu->tos_link = 0;
379*4882a593Smuzhiyun 	tmp = inl(emu->port + HCFG);
380*4882a593Smuzhiyun 	if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
381*4882a593Smuzhiyun 		outl(tmp|0x800, emu->port + HCFG);
382*4882a593Smuzhiyun 		udelay(50);
383*4882a593Smuzhiyun 		if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
384*4882a593Smuzhiyun 			emu->tos_link = 1;
385*4882a593Smuzhiyun 			outl(tmp, emu->port + HCFG);
386*4882a593Smuzhiyun 		}
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun #endif
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
snd_emu10k1_done(struct snd_emu10k1 * emu)394*4882a593Smuzhiyun int snd_emu10k1_done(struct snd_emu10k1 *emu)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun 	int ch;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	outl(0, emu->port + INTE);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/*
401*4882a593Smuzhiyun 	 *  Shutdown the chip
402*4882a593Smuzhiyun 	 */
403*4882a593Smuzhiyun 	for (ch = 0; ch < NUM_G; ch++)
404*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
405*4882a593Smuzhiyun 	for (ch = 0; ch < NUM_G; ch++) {
406*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
407*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
408*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
409*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, CPF, ch, 0);
410*4882a593Smuzhiyun 	}
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	/* reset recording buffers */
413*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
414*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
415*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
416*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
417*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
418*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
419*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
420*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
421*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, TCB, 0, 0);
422*4882a593Smuzhiyun 	if (emu->audigy)
423*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
424*4882a593Smuzhiyun 	else
425*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	/* disable channel interrupt */
428*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
429*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
430*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
431*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	/* disable audio and lock cache */
434*4882a593Smuzhiyun 	outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
435*4882a593Smuzhiyun 	snd_emu10k1_ptr_write(emu, PTB, 0, 0);
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun /*************************************************************************
441*4882a593Smuzhiyun  * ECARD functional implementation
442*4882a593Smuzhiyun  *************************************************************************/
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun /* In A1 Silicon, these bits are in the HC register */
445*4882a593Smuzhiyun #define HOOKN_BIT		(1L << 12)
446*4882a593Smuzhiyun #define HANDN_BIT		(1L << 11)
447*4882a593Smuzhiyun #define PULSEN_BIT		(1L << 10)
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun #define EC_GDI1			(1 << 13)
450*4882a593Smuzhiyun #define EC_GDI0			(1 << 14)
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun #define EC_NUM_CONTROL_BITS	20
453*4882a593Smuzhiyun 
454*4882a593Smuzhiyun #define EC_AC3_DATA_SELN	0x0001L
455*4882a593Smuzhiyun #define EC_EE_DATA_SEL		0x0002L
456*4882a593Smuzhiyun #define EC_EE_CNTRL_SELN	0x0004L
457*4882a593Smuzhiyun #define EC_EECLK		0x0008L
458*4882a593Smuzhiyun #define EC_EECS			0x0010L
459*4882a593Smuzhiyun #define EC_EESDO		0x0020L
460*4882a593Smuzhiyun #define EC_TRIM_CSN		0x0040L
461*4882a593Smuzhiyun #define EC_TRIM_SCLK		0x0080L
462*4882a593Smuzhiyun #define EC_TRIM_SDATA		0x0100L
463*4882a593Smuzhiyun #define EC_TRIM_MUTEN		0x0200L
464*4882a593Smuzhiyun #define EC_ADCCAL		0x0400L
465*4882a593Smuzhiyun #define EC_ADCRSTN		0x0800L
466*4882a593Smuzhiyun #define EC_DACCAL		0x1000L
467*4882a593Smuzhiyun #define EC_DACMUTEN		0x2000L
468*4882a593Smuzhiyun #define EC_LEDN			0x4000L
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun #define EC_SPDIF0_SEL_SHIFT	15
471*4882a593Smuzhiyun #define EC_SPDIF1_SEL_SHIFT	17
472*4882a593Smuzhiyun #define EC_SPDIF0_SEL_MASK	(0x3L << EC_SPDIF0_SEL_SHIFT)
473*4882a593Smuzhiyun #define EC_SPDIF1_SEL_MASK	(0x7L << EC_SPDIF1_SEL_SHIFT)
474*4882a593Smuzhiyun #define EC_SPDIF0_SELECT(_x)	(((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
475*4882a593Smuzhiyun #define EC_SPDIF1_SELECT(_x)	(((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
476*4882a593Smuzhiyun #define EC_CURRENT_PROM_VERSION 0x01	/* Self-explanatory.  This should
477*4882a593Smuzhiyun 					 * be incremented any time the EEPROM's
478*4882a593Smuzhiyun 					 * format is changed.  */
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun #define EC_EEPROM_SIZE		0x40	/* ECARD EEPROM has 64 16-bit words */
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun /* Addresses for special values stored in to EEPROM */
483*4882a593Smuzhiyun #define EC_PROM_VERSION_ADDR	0x20	/* Address of the current prom version */
484*4882a593Smuzhiyun #define EC_BOARDREV0_ADDR	0x21	/* LSW of board rev */
485*4882a593Smuzhiyun #define EC_BOARDREV1_ADDR	0x22	/* MSW of board rev */
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun #define EC_LAST_PROMFILE_ADDR	0x2f
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun #define EC_SERIALNUM_ADDR	0x30	/* First word of serial number.  The
490*4882a593Smuzhiyun 					 * can be up to 30 characters in length
491*4882a593Smuzhiyun 					 * and is stored as a NULL-terminated
492*4882a593Smuzhiyun 					 * ASCII string.  Any unused bytes must be
493*4882a593Smuzhiyun 					 * filled with zeros */
494*4882a593Smuzhiyun #define EC_CHECKSUM_ADDR	0x3f	/* Location at which checksum is stored */
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun /* Most of this stuff is pretty self-evident.  According to the hardware
498*4882a593Smuzhiyun  * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
499*4882a593Smuzhiyun  * offset problem.  Weird.
500*4882a593Smuzhiyun  */
501*4882a593Smuzhiyun #define EC_RAW_RUN_MODE		(EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
502*4882a593Smuzhiyun 				 EC_TRIM_CSN)
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun #define EC_DEFAULT_ADC_GAIN	0xC4C4
506*4882a593Smuzhiyun #define EC_DEFAULT_SPDIF0_SEL	0x0
507*4882a593Smuzhiyun #define EC_DEFAULT_SPDIF1_SEL	0x4
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun /**************************************************************************
510*4882a593Smuzhiyun  * @func Clock bits into the Ecard's control latch.  The Ecard uses a
511*4882a593Smuzhiyun  *  control latch will is loaded bit-serially by toggling the Modem control
512*4882a593Smuzhiyun  *  lines from function 2 on the E8010.  This function hides these details
513*4882a593Smuzhiyun  *  and presents the illusion that we are actually writing to a distinct
514*4882a593Smuzhiyun  *  register.
515*4882a593Smuzhiyun  */
516*4882a593Smuzhiyun 
snd_emu10k1_ecard_write(struct snd_emu10k1 * emu,unsigned int value)517*4882a593Smuzhiyun static void snd_emu10k1_ecard_write(struct snd_emu10k1 *emu, unsigned int value)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	unsigned short count;
520*4882a593Smuzhiyun 	unsigned int data;
521*4882a593Smuzhiyun 	unsigned long hc_port;
522*4882a593Smuzhiyun 	unsigned int hc_value;
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	hc_port = emu->port + HCFG;
525*4882a593Smuzhiyun 	hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
526*4882a593Smuzhiyun 	outl(hc_value, hc_port);
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun 	for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 		/* Set up the value */
531*4882a593Smuzhiyun 		data = ((value & 0x1) ? PULSEN_BIT : 0);
532*4882a593Smuzhiyun 		value >>= 1;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 		outl(hc_value | data, hc_port);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 		/* Clock the shift register */
537*4882a593Smuzhiyun 		outl(hc_value | data | HANDN_BIT, hc_port);
538*4882a593Smuzhiyun 		outl(hc_value | data, hc_port);
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	/* Latch the bits */
542*4882a593Smuzhiyun 	outl(hc_value | HOOKN_BIT, hc_port);
543*4882a593Smuzhiyun 	outl(hc_value, hc_port);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun /**************************************************************************
547*4882a593Smuzhiyun  * @func Set the gain of the ECARD's CS3310 Trim/gain controller.  The
548*4882a593Smuzhiyun  * trim value consists of a 16bit value which is composed of two
549*4882a593Smuzhiyun  * 8 bit gain/trim values, one for the left channel and one for the
550*4882a593Smuzhiyun  * right channel.  The following table maps from the Gain/Attenuation
551*4882a593Smuzhiyun  * value in decibels into the corresponding bit pattern for a single
552*4882a593Smuzhiyun  * channel.
553*4882a593Smuzhiyun  */
554*4882a593Smuzhiyun 
snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 * emu,unsigned short gain)555*4882a593Smuzhiyun static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 *emu,
556*4882a593Smuzhiyun 					 unsigned short gain)
557*4882a593Smuzhiyun {
558*4882a593Smuzhiyun 	unsigned int bit;
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	/* Enable writing to the TRIM registers */
561*4882a593Smuzhiyun 	snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 	/* Do it again to insure that we meet hold time requirements */
564*4882a593Smuzhiyun 	snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	for (bit = (1 << 15); bit; bit >>= 1) {
567*4882a593Smuzhiyun 		unsigned int value;
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 		if (gain & bit)
572*4882a593Smuzhiyun 			value |= EC_TRIM_SDATA;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 		/* Clock the bit */
575*4882a593Smuzhiyun 		snd_emu10k1_ecard_write(emu, value);
576*4882a593Smuzhiyun 		snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
577*4882a593Smuzhiyun 		snd_emu10k1_ecard_write(emu, value);
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun 
snd_emu10k1_ecard_init(struct snd_emu10k1 * emu)583*4882a593Smuzhiyun static int snd_emu10k1_ecard_init(struct snd_emu10k1 *emu)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun 	unsigned int hc_value;
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 	/* Set up the initial settings */
588*4882a593Smuzhiyun 	emu->ecard_ctrl = EC_RAW_RUN_MODE |
589*4882a593Smuzhiyun 			  EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
590*4882a593Smuzhiyun 			  EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* Step 0: Set the codec type in the hardware control register
593*4882a593Smuzhiyun 	 * and enable audio output */
594*4882a593Smuzhiyun 	hc_value = inl(emu->port + HCFG);
595*4882a593Smuzhiyun 	outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
596*4882a593Smuzhiyun 	inl(emu->port + HCFG);
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	/* Step 1: Turn off the led and deassert TRIM_CS */
599*4882a593Smuzhiyun 	snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	/* Step 2: Calibrate the ADC and DAC */
602*4882a593Smuzhiyun 	snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/* Step 3: Wait for awhile;   XXX We can't get away with this
605*4882a593Smuzhiyun 	 * under a real operating system; we'll need to block and wait that
606*4882a593Smuzhiyun 	 * way. */
607*4882a593Smuzhiyun 	snd_emu10k1_wait(emu, 48000);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	/* Step 4: Switch off the DAC and ADC calibration.  Note
610*4882a593Smuzhiyun 	 * That ADC_CAL is actually an inverted signal, so we assert
611*4882a593Smuzhiyun 	 * it here to stop calibration.  */
612*4882a593Smuzhiyun 	snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	/* Step 4: Switch into run mode */
615*4882a593Smuzhiyun 	snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	/* Step 5: Set the analog input gain */
618*4882a593Smuzhiyun 	snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	return 0;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
snd_emu10k1_cardbus_init(struct snd_emu10k1 * emu)623*4882a593Smuzhiyun static int snd_emu10k1_cardbus_init(struct snd_emu10k1 *emu)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	unsigned long special_port;
626*4882a593Smuzhiyun 	__always_unused unsigned int value;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* Special initialisation routine
629*4882a593Smuzhiyun 	 * before the rest of the IO-Ports become active.
630*4882a593Smuzhiyun 	 */
631*4882a593Smuzhiyun 	special_port = emu->port + 0x38;
632*4882a593Smuzhiyun 	value = inl(special_port);
633*4882a593Smuzhiyun 	outl(0x00d00000, special_port);
634*4882a593Smuzhiyun 	value = inl(special_port);
635*4882a593Smuzhiyun 	outl(0x00d00001, special_port);
636*4882a593Smuzhiyun 	value = inl(special_port);
637*4882a593Smuzhiyun 	outl(0x00d0005f, special_port);
638*4882a593Smuzhiyun 	value = inl(special_port);
639*4882a593Smuzhiyun 	outl(0x00d0007f, special_port);
640*4882a593Smuzhiyun 	value = inl(special_port);
641*4882a593Smuzhiyun 	outl(0x0090007f, special_port);
642*4882a593Smuzhiyun 	value = inl(special_port);
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
645*4882a593Smuzhiyun 	/* Delay to give time for ADC chip to switch on. It needs 113ms */
646*4882a593Smuzhiyun 	msleep(200);
647*4882a593Smuzhiyun 	return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
snd_emu1010_load_firmware_entry(struct snd_emu10k1 * emu,const struct firmware * fw_entry)650*4882a593Smuzhiyun static int snd_emu1010_load_firmware_entry(struct snd_emu10k1 *emu,
651*4882a593Smuzhiyun 				     const struct firmware *fw_entry)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun 	int n, i;
654*4882a593Smuzhiyun 	int reg;
655*4882a593Smuzhiyun 	int value;
656*4882a593Smuzhiyun 	__always_unused unsigned int write_post;
657*4882a593Smuzhiyun 	unsigned long flags;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	if (!fw_entry)
660*4882a593Smuzhiyun 		return -EIO;
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	/* The FPGA is a Xilinx Spartan IIE XC2S50E */
663*4882a593Smuzhiyun 	/* GPIO7 -> FPGA PGMN
664*4882a593Smuzhiyun 	 * GPIO6 -> FPGA CCLK
665*4882a593Smuzhiyun 	 * GPIO5 -> FPGA DIN
666*4882a593Smuzhiyun 	 * FPGA CONFIG OFF -> FPGA PGMN
667*4882a593Smuzhiyun 	 */
668*4882a593Smuzhiyun 	spin_lock_irqsave(&emu->emu_lock, flags);
669*4882a593Smuzhiyun 	outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
670*4882a593Smuzhiyun 	write_post = inl(emu->port + A_IOCFG);
671*4882a593Smuzhiyun 	udelay(100);
672*4882a593Smuzhiyun 	outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
673*4882a593Smuzhiyun 	write_post = inl(emu->port + A_IOCFG);
674*4882a593Smuzhiyun 	udelay(100); /* Allow FPGA memory to clean */
675*4882a593Smuzhiyun 	for (n = 0; n < fw_entry->size; n++) {
676*4882a593Smuzhiyun 		value = fw_entry->data[n];
677*4882a593Smuzhiyun 		for (i = 0; i < 8; i++) {
678*4882a593Smuzhiyun 			reg = 0x80;
679*4882a593Smuzhiyun 			if (value & 0x1)
680*4882a593Smuzhiyun 				reg = reg | 0x20;
681*4882a593Smuzhiyun 			value = value >> 1;
682*4882a593Smuzhiyun 			outl(reg, emu->port + A_IOCFG);
683*4882a593Smuzhiyun 			write_post = inl(emu->port + A_IOCFG);
684*4882a593Smuzhiyun 			outl(reg | 0x40, emu->port + A_IOCFG);
685*4882a593Smuzhiyun 			write_post = inl(emu->port + A_IOCFG);
686*4882a593Smuzhiyun 		}
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 	/* After programming, set GPIO bit 4 high again. */
689*4882a593Smuzhiyun 	outl(0x10, emu->port + A_IOCFG);
690*4882a593Smuzhiyun 	write_post = inl(emu->port + A_IOCFG);
691*4882a593Smuzhiyun 	spin_unlock_irqrestore(&emu->emu_lock, flags);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 	return 0;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun /* firmware file names, per model, init-fw and dock-fw (optional) */
697*4882a593Smuzhiyun static const char * const firmware_names[5][2] = {
698*4882a593Smuzhiyun 	[EMU_MODEL_EMU1010] = {
699*4882a593Smuzhiyun 		HANA_FILENAME, DOCK_FILENAME
700*4882a593Smuzhiyun 	},
701*4882a593Smuzhiyun 	[EMU_MODEL_EMU1010B] = {
702*4882a593Smuzhiyun 		EMU1010B_FILENAME, MICRO_DOCK_FILENAME
703*4882a593Smuzhiyun 	},
704*4882a593Smuzhiyun 	[EMU_MODEL_EMU1616] = {
705*4882a593Smuzhiyun 		EMU1010_NOTEBOOK_FILENAME, MICRO_DOCK_FILENAME
706*4882a593Smuzhiyun 	},
707*4882a593Smuzhiyun 	[EMU_MODEL_EMU0404] = {
708*4882a593Smuzhiyun 		EMU0404_FILENAME, NULL
709*4882a593Smuzhiyun 	},
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun 
snd_emu1010_load_firmware(struct snd_emu10k1 * emu,int dock,const struct firmware ** fw)712*4882a593Smuzhiyun static int snd_emu1010_load_firmware(struct snd_emu10k1 *emu, int dock,
713*4882a593Smuzhiyun 				     const struct firmware **fw)
714*4882a593Smuzhiyun {
715*4882a593Smuzhiyun 	const char *filename;
716*4882a593Smuzhiyun 	int err;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	if (!*fw) {
719*4882a593Smuzhiyun 		filename = firmware_names[emu->card_capabilities->emu_model][dock];
720*4882a593Smuzhiyun 		if (!filename)
721*4882a593Smuzhiyun 			return 0;
722*4882a593Smuzhiyun 		err = request_firmware(fw, filename, &emu->pci->dev);
723*4882a593Smuzhiyun 		if (err)
724*4882a593Smuzhiyun 			return err;
725*4882a593Smuzhiyun 	}
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	return snd_emu1010_load_firmware_entry(emu, *fw);
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun 
emu1010_firmware_work(struct work_struct * work)730*4882a593Smuzhiyun static void emu1010_firmware_work(struct work_struct *work)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	struct snd_emu10k1 *emu;
733*4882a593Smuzhiyun 	u32 tmp, tmp2, reg;
734*4882a593Smuzhiyun 	int err;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	emu = container_of(work, struct snd_emu10k1,
737*4882a593Smuzhiyun 			   emu1010.firmware_work.work);
738*4882a593Smuzhiyun 	if (emu->card->shutdown)
739*4882a593Smuzhiyun 		return;
740*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
741*4882a593Smuzhiyun 	if (emu->suspend)
742*4882a593Smuzhiyun 		return;
743*4882a593Smuzhiyun #endif
744*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp); /* IRQ Status */
745*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg); /* OPTIONS: Which cards are attached to the EMU */
746*4882a593Smuzhiyun 	if (reg & EMU_HANA_OPTION_DOCK_OFFLINE) {
747*4882a593Smuzhiyun 		/* Audio Dock attached */
748*4882a593Smuzhiyun 		/* Return to Audio Dock programming mode */
749*4882a593Smuzhiyun 		dev_info(emu->card->dev,
750*4882a593Smuzhiyun 			 "emu1010: Loading Audio Dock Firmware\n");
751*4882a593Smuzhiyun 		snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG,
752*4882a593Smuzhiyun 				       EMU_HANA_FPGA_CONFIG_AUDIODOCK);
753*4882a593Smuzhiyun 		err = snd_emu1010_load_firmware(emu, 1, &emu->dock_fw);
754*4882a593Smuzhiyun 		if (err < 0)
755*4882a593Smuzhiyun 			goto next;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 		snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0);
758*4882a593Smuzhiyun 		snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp);
759*4882a593Smuzhiyun 		dev_info(emu->card->dev,
760*4882a593Smuzhiyun 			 "emu1010: EMU_HANA+DOCK_IRQ_STATUS = 0x%x\n", tmp);
761*4882a593Smuzhiyun 		/* ID, should read & 0x7f = 0x55 when FPGA programmed. */
762*4882a593Smuzhiyun 		snd_emu1010_fpga_read(emu, EMU_HANA_ID, &tmp);
763*4882a593Smuzhiyun 		dev_info(emu->card->dev,
764*4882a593Smuzhiyun 			 "emu1010: EMU_HANA+DOCK_ID = 0x%x\n", tmp);
765*4882a593Smuzhiyun 		if ((tmp & 0x1f) != 0x15) {
766*4882a593Smuzhiyun 			/* FPGA failed to be programmed */
767*4882a593Smuzhiyun 			dev_info(emu->card->dev,
768*4882a593Smuzhiyun 				 "emu1010: Loading Audio Dock Firmware file failed, reg = 0x%x\n",
769*4882a593Smuzhiyun 				 tmp);
770*4882a593Smuzhiyun 			goto next;
771*4882a593Smuzhiyun 		}
772*4882a593Smuzhiyun 		dev_info(emu->card->dev,
773*4882a593Smuzhiyun 			 "emu1010: Audio Dock Firmware loaded\n");
774*4882a593Smuzhiyun 		snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp);
775*4882a593Smuzhiyun 		snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2);
776*4882a593Smuzhiyun 		dev_info(emu->card->dev, "Audio Dock ver: %u.%u\n", tmp, tmp2);
777*4882a593Smuzhiyun 		/* Sync clocking between 1010 and Dock */
778*4882a593Smuzhiyun 		/* Allow DLL to settle */
779*4882a593Smuzhiyun 		msleep(10);
780*4882a593Smuzhiyun 		/* Unmute all. Default is muted after a firmware load */
781*4882a593Smuzhiyun 		snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
782*4882a593Smuzhiyun 	} else if (!reg && emu->emu1010.last_reg) {
783*4882a593Smuzhiyun 		/* Audio Dock removed */
784*4882a593Smuzhiyun 		dev_info(emu->card->dev, "emu1010: Audio Dock detached\n");
785*4882a593Smuzhiyun 		/* Unmute all */
786*4882a593Smuzhiyun 		snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
787*4882a593Smuzhiyun 	}
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun  next:
790*4882a593Smuzhiyun 	emu->emu1010.last_reg = reg;
791*4882a593Smuzhiyun 	if (!emu->card->shutdown)
792*4882a593Smuzhiyun 		schedule_delayed_work(&emu->emu1010.firmware_work,
793*4882a593Smuzhiyun 				      msecs_to_jiffies(1000));
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun /*
797*4882a593Smuzhiyun  * EMU-1010 - details found out from this driver, official MS Win drivers,
798*4882a593Smuzhiyun  * testing the card:
799*4882a593Smuzhiyun  *
800*4882a593Smuzhiyun  * Audigy2 (aka Alice2):
801*4882a593Smuzhiyun  * ---------------------
802*4882a593Smuzhiyun  * 	* communication over PCI
803*4882a593Smuzhiyun  * 	* conversion of 32-bit data coming over EMU32 links from HANA FPGA
804*4882a593Smuzhiyun  *	  to 2 x 16-bit, using internal DSP instructions
805*4882a593Smuzhiyun  * 	* slave mode, clock supplied by HANA
806*4882a593Smuzhiyun  * 	* linked to HANA using:
807*4882a593Smuzhiyun  * 		32 x 32-bit serial EMU32 output channels
808*4882a593Smuzhiyun  * 		16 x EMU32 input channels
809*4882a593Smuzhiyun  * 		(?) x I2S I/O channels (?)
810*4882a593Smuzhiyun  *
811*4882a593Smuzhiyun  * FPGA (aka HANA):
812*4882a593Smuzhiyun  * ---------------
813*4882a593Smuzhiyun  * 	* provides all (?) physical inputs and outputs of the card
814*4882a593Smuzhiyun  * 		(ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
815*4882a593Smuzhiyun  * 	* provides clock signal for the card and Alice2
816*4882a593Smuzhiyun  * 	* two crystals - for 44.1kHz and 48kHz multiples
817*4882a593Smuzhiyun  * 	* provides internal routing of signal sources to signal destinations
818*4882a593Smuzhiyun  * 	* inputs/outputs to Alice2 - see above
819*4882a593Smuzhiyun  *
820*4882a593Smuzhiyun  * Current status of the driver:
821*4882a593Smuzhiyun  * ----------------------------
822*4882a593Smuzhiyun  * 	* only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
823*4882a593Smuzhiyun  * 	* PCM device nb. 2:
824*4882a593Smuzhiyun  *		16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
825*4882a593Smuzhiyun  * 		16 x 32-bit capture - snd_emu10k1_capture_efx_ops
826*4882a593Smuzhiyun  */
snd_emu10k1_emu1010_init(struct snd_emu10k1 * emu)827*4882a593Smuzhiyun static int snd_emu10k1_emu1010_init(struct snd_emu10k1 *emu)
828*4882a593Smuzhiyun {
829*4882a593Smuzhiyun 	unsigned int i;
830*4882a593Smuzhiyun 	u32 tmp, tmp2, reg;
831*4882a593Smuzhiyun 	int err;
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	dev_info(emu->card->dev, "emu1010: Special config.\n");
834*4882a593Smuzhiyun 	/* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
835*4882a593Smuzhiyun 	 * Lock Sound Memory Cache, Lock Tank Memory Cache,
836*4882a593Smuzhiyun 	 * Mute all codecs.
837*4882a593Smuzhiyun 	 */
838*4882a593Smuzhiyun 	outl(0x0005a00c, emu->port + HCFG);
839*4882a593Smuzhiyun 	/* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
840*4882a593Smuzhiyun 	 * Lock Tank Memory Cache,
841*4882a593Smuzhiyun 	 * Mute all codecs.
842*4882a593Smuzhiyun 	 */
843*4882a593Smuzhiyun 	outl(0x0005a004, emu->port + HCFG);
844*4882a593Smuzhiyun 	/* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
845*4882a593Smuzhiyun 	 * Mute all codecs.
846*4882a593Smuzhiyun 	 */
847*4882a593Smuzhiyun 	outl(0x0005a000, emu->port + HCFG);
848*4882a593Smuzhiyun 	/* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
849*4882a593Smuzhiyun 	 * Mute all codecs.
850*4882a593Smuzhiyun 	 */
851*4882a593Smuzhiyun 	outl(0x0005a000, emu->port + HCFG);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	/* Disable 48Volt power to Audio Dock */
854*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	/* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
857*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
858*4882a593Smuzhiyun 	dev_dbg(emu->card->dev, "reg1 = 0x%x\n", reg);
859*4882a593Smuzhiyun 	if ((reg & 0x3f) == 0x15) {
860*4882a593Smuzhiyun 		/* FPGA netlist already present so clear it */
861*4882a593Smuzhiyun 		/* Return to programming mode */
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 		snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02);
864*4882a593Smuzhiyun 	}
865*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
866*4882a593Smuzhiyun 	dev_dbg(emu->card->dev, "reg2 = 0x%x\n", reg);
867*4882a593Smuzhiyun 	if ((reg & 0x3f) == 0x15) {
868*4882a593Smuzhiyun 		/* FPGA failed to return to programming mode */
869*4882a593Smuzhiyun 		dev_info(emu->card->dev,
870*4882a593Smuzhiyun 			 "emu1010: FPGA failed to return to programming mode\n");
871*4882a593Smuzhiyun 		return -ENODEV;
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 	dev_info(emu->card->dev, "emu1010: EMU_HANA_ID = 0x%x\n", reg);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	err = snd_emu1010_load_firmware(emu, 0, &emu->firmware);
876*4882a593Smuzhiyun 	if (err < 0) {
877*4882a593Smuzhiyun 		dev_info(emu->card->dev, "emu1010: Loading Firmware failed\n");
878*4882a593Smuzhiyun 		return err;
879*4882a593Smuzhiyun 	}
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	/* ID, should read & 0x7f = 0x55 when FPGA programmed. */
882*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
883*4882a593Smuzhiyun 	if ((reg & 0x3f) != 0x15) {
884*4882a593Smuzhiyun 		/* FPGA failed to be programmed */
885*4882a593Smuzhiyun 		dev_info(emu->card->dev,
886*4882a593Smuzhiyun 			 "emu1010: Loading Hana Firmware file failed, reg = 0x%x\n",
887*4882a593Smuzhiyun 			 reg);
888*4882a593Smuzhiyun 		return -ENODEV;
889*4882a593Smuzhiyun 	}
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	dev_info(emu->card->dev, "emu1010: Hana Firmware loaded\n");
892*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp);
893*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2);
894*4882a593Smuzhiyun 	dev_info(emu->card->dev, "emu1010: Hana version: %u.%u\n", tmp, tmp2);
895*4882a593Smuzhiyun 	/* Enable 48Volt power to Audio Dock */
896*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
899*4882a593Smuzhiyun 	dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
900*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
901*4882a593Smuzhiyun 	dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
902*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp);
903*4882a593Smuzhiyun 	/* Optical -> ADAT I/O  */
904*4882a593Smuzhiyun 	/* 0 : SPDIF
905*4882a593Smuzhiyun 	 * 1 : ADAT
906*4882a593Smuzhiyun 	 */
907*4882a593Smuzhiyun 	emu->emu1010.optical_in = 1; /* IN_ADAT */
908*4882a593Smuzhiyun 	emu->emu1010.optical_out = 1; /* IN_ADAT */
909*4882a593Smuzhiyun 	tmp = 0;
910*4882a593Smuzhiyun 	tmp = (emu->emu1010.optical_in ? EMU_HANA_OPTICAL_IN_ADAT : 0) |
911*4882a593Smuzhiyun 		(emu->emu1010.optical_out ? EMU_HANA_OPTICAL_OUT_ADAT : 0);
912*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, tmp);
913*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp);
914*4882a593Smuzhiyun 	/* Set no attenuation on Audio Dock pads. */
915*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00);
916*4882a593Smuzhiyun 	emu->emu1010.adc_pads = 0x00;
917*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
918*4882a593Smuzhiyun 	/* Unmute Audio dock DACs, Headphone source DAC-4. */
919*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
920*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
921*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp);
922*4882a593Smuzhiyun 	/* DAC PADs. */
923*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f);
924*4882a593Smuzhiyun 	emu->emu1010.dac_pads = 0x0f;
925*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
926*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
927*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
928*4882a593Smuzhiyun 	/* SPDIF Format. Set Consumer mode, 24bit, copy enable */
929*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10);
930*4882a593Smuzhiyun 	/* MIDI routing */
931*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19);
932*4882a593Smuzhiyun 	/* Unknown. */
933*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c);
934*4882a593Smuzhiyun 	/* IRQ Enable: All on */
935*4882a593Smuzhiyun 	/* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); */
936*4882a593Smuzhiyun 	/* IRQ Enable: All off */
937*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00);
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
940*4882a593Smuzhiyun 	dev_info(emu->card->dev, "emu1010: Card options3 = 0x%x\n", reg);
941*4882a593Smuzhiyun 	/* Default WCLK set to 48kHz. */
942*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00);
943*4882a593Smuzhiyun 	/* Word Clock source, Internal 48kHz x1 */
944*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
945*4882a593Smuzhiyun 	/* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
946*4882a593Smuzhiyun 	/* Audio Dock LEDs. */
947*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun #if 0
950*4882a593Smuzhiyun 	/* For 96kHz */
951*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
952*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
953*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
954*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
955*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
956*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
957*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
958*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
959*4882a593Smuzhiyun #endif
960*4882a593Smuzhiyun #if 0
961*4882a593Smuzhiyun 	/* For 192kHz */
962*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
963*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
964*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
965*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
966*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
967*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
968*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
969*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
970*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
971*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
972*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
973*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
974*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
975*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
976*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
977*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
978*4882a593Smuzhiyun #endif
979*4882a593Smuzhiyun #if 1
980*4882a593Smuzhiyun 	/* For 48kHz */
981*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
982*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
983*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
984*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
985*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
986*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
987*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
988*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
989*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
990*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
991*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
992*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
993*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
994*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
995*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
996*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
997*4882a593Smuzhiyun 	/* Pavel Hofman - setting defaults for 8 more capture channels
998*4882a593Smuzhiyun 	 * Defaults only, users will set their own values anyways, let's
999*4882a593Smuzhiyun 	 * just copy/paste.
1000*4882a593Smuzhiyun 	 */
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1003*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
1004*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1005*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
1006*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1007*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
1008*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1009*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
1010*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1011*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
1012*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1013*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
1014*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1015*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
1016*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1017*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
1018*4882a593Smuzhiyun #endif
1019*4882a593Smuzhiyun #if 0
1020*4882a593Smuzhiyun 	/* Original */
1021*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1022*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
1023*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1024*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
1025*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1026*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
1027*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1028*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
1029*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1030*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
1031*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1032*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
1033*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1034*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
1035*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1036*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
1037*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1038*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
1039*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1040*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
1041*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1042*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
1043*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1044*4882a593Smuzhiyun 		EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
1045*4882a593Smuzhiyun #endif
1046*4882a593Smuzhiyun 	for (i = 0; i < 0x20; i++) {
1047*4882a593Smuzhiyun 		/* AudioDock Elink <- Silence */
1048*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu, 0x0100 + i, EMU_SRC_SILENCE);
1049*4882a593Smuzhiyun 	}
1050*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
1051*4882a593Smuzhiyun 		/* Hana SPDIF Out <- Silence */
1052*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu, 0x0200 + i, EMU_SRC_SILENCE);
1053*4882a593Smuzhiyun 	}
1054*4882a593Smuzhiyun 	for (i = 0; i < 7; i++) {
1055*4882a593Smuzhiyun 		/* Hamoa DAC <- Silence */
1056*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu, 0x0300 + i, EMU_SRC_SILENCE);
1057*4882a593Smuzhiyun 	}
1058*4882a593Smuzhiyun 	for (i = 0; i < 7; i++) {
1059*4882a593Smuzhiyun 		/* Hana ADAT Out <- Silence */
1060*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
1061*4882a593Smuzhiyun 	}
1062*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1063*4882a593Smuzhiyun 		EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
1064*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1065*4882a593Smuzhiyun 		EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
1066*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1067*4882a593Smuzhiyun 		EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
1068*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1069*4882a593Smuzhiyun 		EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
1070*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1071*4882a593Smuzhiyun 		EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
1072*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1073*4882a593Smuzhiyun 		EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
1074*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01); /* Unmute all */
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	/* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
1079*4882a593Smuzhiyun 	 * Lock Sound Memory Cache, Lock Tank Memory Cache,
1080*4882a593Smuzhiyun 	 * Mute all codecs.
1081*4882a593Smuzhiyun 	 */
1082*4882a593Smuzhiyun 	outl(0x0000a000, emu->port + HCFG);
1083*4882a593Smuzhiyun 	/* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
1084*4882a593Smuzhiyun 	 * Lock Sound Memory Cache, Lock Tank Memory Cache,
1085*4882a593Smuzhiyun 	 * Un-Mute all codecs.
1086*4882a593Smuzhiyun 	 */
1087*4882a593Smuzhiyun 	outl(0x0000a001, emu->port + HCFG);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	/* Initial boot complete. Now patches */
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
1092*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
1093*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
1094*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
1095*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
1096*4882a593Smuzhiyun 	snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
1097*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10); /* SPDIF Format spdif  (or 0x11 for aes/ebu) */
1098*4882a593Smuzhiyun 
1099*4882a593Smuzhiyun #if 0
1100*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1101*4882a593Smuzhiyun 		EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
1102*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1103*4882a593Smuzhiyun 		EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
1104*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1105*4882a593Smuzhiyun 		EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
1106*4882a593Smuzhiyun 	snd_emu1010_fpga_link_dst_src_write(emu,
1107*4882a593Smuzhiyun 		EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
1108*4882a593Smuzhiyun #endif
1109*4882a593Smuzhiyun 	/* Default outputs */
1110*4882a593Smuzhiyun 	if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1616) {
1111*4882a593Smuzhiyun 		/* 1616(M) cardbus default outputs */
1112*4882a593Smuzhiyun 		/* ALICE2 bus 0xa0 */
1113*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1114*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1115*4882a593Smuzhiyun 		emu->emu1010.output_source[0] = 17;
1116*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1117*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1118*4882a593Smuzhiyun 		emu->emu1010.output_source[1] = 18;
1119*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1120*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
1121*4882a593Smuzhiyun 		emu->emu1010.output_source[2] = 19;
1122*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1123*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
1124*4882a593Smuzhiyun 		emu->emu1010.output_source[3] = 20;
1125*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1126*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
1127*4882a593Smuzhiyun 		emu->emu1010.output_source[4] = 21;
1128*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1129*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
1130*4882a593Smuzhiyun 		emu->emu1010.output_source[5] = 22;
1131*4882a593Smuzhiyun 		/* ALICE2 bus 0xa0 */
1132*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1133*4882a593Smuzhiyun 			EMU_DST_MANA_DAC_LEFT, EMU_SRC_ALICE_EMU32A + 0);
1134*4882a593Smuzhiyun 		emu->emu1010.output_source[16] = 17;
1135*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1136*4882a593Smuzhiyun 			EMU_DST_MANA_DAC_RIGHT, EMU_SRC_ALICE_EMU32A + 1);
1137*4882a593Smuzhiyun 		emu->emu1010.output_source[17] = 18;
1138*4882a593Smuzhiyun 	} else {
1139*4882a593Smuzhiyun 		/* ALICE2 bus 0xa0 */
1140*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1141*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1142*4882a593Smuzhiyun 		emu->emu1010.output_source[0] = 21;
1143*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1144*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1145*4882a593Smuzhiyun 		emu->emu1010.output_source[1] = 22;
1146*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1147*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
1148*4882a593Smuzhiyun 		emu->emu1010.output_source[2] = 23;
1149*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1150*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
1151*4882a593Smuzhiyun 		emu->emu1010.output_source[3] = 24;
1152*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1153*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
1154*4882a593Smuzhiyun 		emu->emu1010.output_source[4] = 25;
1155*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1156*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
1157*4882a593Smuzhiyun 		emu->emu1010.output_source[5] = 26;
1158*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1159*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
1160*4882a593Smuzhiyun 		emu->emu1010.output_source[6] = 27;
1161*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1162*4882a593Smuzhiyun 			EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
1163*4882a593Smuzhiyun 		emu->emu1010.output_source[7] = 28;
1164*4882a593Smuzhiyun 		/* ALICE2 bus 0xa0 */
1165*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1166*4882a593Smuzhiyun 			EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1167*4882a593Smuzhiyun 		emu->emu1010.output_source[8] = 21;
1168*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1169*4882a593Smuzhiyun 			EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1170*4882a593Smuzhiyun 		emu->emu1010.output_source[9] = 22;
1171*4882a593Smuzhiyun 		/* ALICE2 bus 0xa0 */
1172*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1173*4882a593Smuzhiyun 			EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1174*4882a593Smuzhiyun 		emu->emu1010.output_source[10] = 21;
1175*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1176*4882a593Smuzhiyun 			EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1177*4882a593Smuzhiyun 		emu->emu1010.output_source[11] = 22;
1178*4882a593Smuzhiyun 		/* ALICE2 bus 0xa0 */
1179*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1180*4882a593Smuzhiyun 			EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1181*4882a593Smuzhiyun 		emu->emu1010.output_source[12] = 21;
1182*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1183*4882a593Smuzhiyun 			EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1184*4882a593Smuzhiyun 		emu->emu1010.output_source[13] = 22;
1185*4882a593Smuzhiyun 		/* ALICE2 bus 0xa0 */
1186*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1187*4882a593Smuzhiyun 			EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
1188*4882a593Smuzhiyun 		emu->emu1010.output_source[14] = 21;
1189*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1190*4882a593Smuzhiyun 			EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
1191*4882a593Smuzhiyun 		emu->emu1010.output_source[15] = 22;
1192*4882a593Smuzhiyun 		/* ALICE2 bus 0xa0 */
1193*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1194*4882a593Smuzhiyun 			EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0);
1195*4882a593Smuzhiyun 		emu->emu1010.output_source[16] = 21;
1196*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1197*4882a593Smuzhiyun 			EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
1198*4882a593Smuzhiyun 		emu->emu1010.output_source[17] = 22;
1199*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1200*4882a593Smuzhiyun 			EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
1201*4882a593Smuzhiyun 		emu->emu1010.output_source[18] = 23;
1202*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1203*4882a593Smuzhiyun 			EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
1204*4882a593Smuzhiyun 		emu->emu1010.output_source[19] = 24;
1205*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1206*4882a593Smuzhiyun 			EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
1207*4882a593Smuzhiyun 		emu->emu1010.output_source[20] = 25;
1208*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1209*4882a593Smuzhiyun 			EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
1210*4882a593Smuzhiyun 		emu->emu1010.output_source[21] = 26;
1211*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1212*4882a593Smuzhiyun 			EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
1213*4882a593Smuzhiyun 		emu->emu1010.output_source[22] = 27;
1214*4882a593Smuzhiyun 		snd_emu1010_fpga_link_dst_src_write(emu,
1215*4882a593Smuzhiyun 			EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
1216*4882a593Smuzhiyun 		emu->emu1010.output_source[23] = 28;
1217*4882a593Smuzhiyun 	}
1218*4882a593Smuzhiyun 	/* TEMP: Select SPDIF in/out */
1219*4882a593Smuzhiyun 	/* snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); */ /* Output spdif */
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 	/* TEMP: Select 48kHz SPDIF out */
1222*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
1223*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
1224*4882a593Smuzhiyun 	/* Word Clock source, Internal 48kHz x1 */
1225*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
1226*4882a593Smuzhiyun 	/* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
1227*4882a593Smuzhiyun 	emu->emu1010.internal_clock = 1; /* 48000 */
1228*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12); /* Set LEDs on Audio Dock */
1229*4882a593Smuzhiyun 	snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
1230*4882a593Smuzhiyun 	/* snd_emu1010_fpga_write(emu, 0x7, 0x0); */ /* Mute all */
1231*4882a593Smuzhiyun 	/* snd_emu1010_fpga_write(emu, 0x7, 0x1); */ /* Unmute all */
1232*4882a593Smuzhiyun 	/* snd_emu1010_fpga_write(emu, 0xe, 0x12); */ /* Set LEDs on Audio Dock */
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	return 0;
1235*4882a593Smuzhiyun }
1236*4882a593Smuzhiyun /*
1237*4882a593Smuzhiyun  *  Create the EMU10K1 instance
1238*4882a593Smuzhiyun  */
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1241*4882a593Smuzhiyun static int alloc_pm_buffer(struct snd_emu10k1 *emu);
1242*4882a593Smuzhiyun static void free_pm_buffer(struct snd_emu10k1 *emu);
1243*4882a593Smuzhiyun #endif
1244*4882a593Smuzhiyun 
snd_emu10k1_free(struct snd_emu10k1 * emu)1245*4882a593Smuzhiyun static int snd_emu10k1_free(struct snd_emu10k1 *emu)
1246*4882a593Smuzhiyun {
1247*4882a593Smuzhiyun 	if (emu->port) {	/* avoid access to already used hardware */
1248*4882a593Smuzhiyun 		snd_emu10k1_fx8010_tram_setup(emu, 0);
1249*4882a593Smuzhiyun 		snd_emu10k1_done(emu);
1250*4882a593Smuzhiyun 		snd_emu10k1_free_efx(emu);
1251*4882a593Smuzhiyun 	}
1252*4882a593Smuzhiyun 	if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1010) {
1253*4882a593Smuzhiyun 		/* Disable 48Volt power to Audio Dock */
1254*4882a593Smuzhiyun 		snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
1255*4882a593Smuzhiyun 	}
1256*4882a593Smuzhiyun 	cancel_delayed_work_sync(&emu->emu1010.firmware_work);
1257*4882a593Smuzhiyun 	release_firmware(emu->firmware);
1258*4882a593Smuzhiyun 	release_firmware(emu->dock_fw);
1259*4882a593Smuzhiyun 	if (emu->irq >= 0)
1260*4882a593Smuzhiyun 		free_irq(emu->irq, emu);
1261*4882a593Smuzhiyun 	snd_util_memhdr_free(emu->memhdr);
1262*4882a593Smuzhiyun 	if (emu->silent_page.area)
1263*4882a593Smuzhiyun 		snd_dma_free_pages(&emu->silent_page);
1264*4882a593Smuzhiyun 	if (emu->ptb_pages.area)
1265*4882a593Smuzhiyun 		snd_dma_free_pages(&emu->ptb_pages);
1266*4882a593Smuzhiyun 	vfree(emu->page_ptr_table);
1267*4882a593Smuzhiyun 	vfree(emu->page_addr_table);
1268*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1269*4882a593Smuzhiyun 	free_pm_buffer(emu);
1270*4882a593Smuzhiyun #endif
1271*4882a593Smuzhiyun 	if (emu->port)
1272*4882a593Smuzhiyun 		pci_release_regions(emu->pci);
1273*4882a593Smuzhiyun 	if (emu->card_capabilities->ca0151_chip) /* P16V */
1274*4882a593Smuzhiyun 		snd_p16v_free(emu);
1275*4882a593Smuzhiyun 	pci_disable_device(emu->pci);
1276*4882a593Smuzhiyun 	kfree(emu);
1277*4882a593Smuzhiyun 	return 0;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun 
snd_emu10k1_dev_free(struct snd_device * device)1280*4882a593Smuzhiyun static int snd_emu10k1_dev_free(struct snd_device *device)
1281*4882a593Smuzhiyun {
1282*4882a593Smuzhiyun 	struct snd_emu10k1 *emu = device->device_data;
1283*4882a593Smuzhiyun 	return snd_emu10k1_free(emu);
1284*4882a593Smuzhiyun }
1285*4882a593Smuzhiyun 
1286*4882a593Smuzhiyun static const struct snd_emu_chip_details emu_chip_details[] = {
1287*4882a593Smuzhiyun 	/* Audigy 5/Rx SB1550 */
1288*4882a593Smuzhiyun 	/* Tested by michael@gernoth.net 28 Mar 2015 */
1289*4882a593Smuzhiyun 	/* DSP: CA10300-IAT LF
1290*4882a593Smuzhiyun 	 * DAC: Cirrus Logic CS4382-KQZ
1291*4882a593Smuzhiyun 	 * ADC: Philips 1361T
1292*4882a593Smuzhiyun 	 * AC97: Sigmatel STAC9750
1293*4882a593Smuzhiyun 	 * CA0151: None
1294*4882a593Smuzhiyun 	 */
1295*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10241102,
1296*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 5/Rx [SB1550]",
1297*4882a593Smuzhiyun 	 .id = "Audigy2",
1298*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1299*4882a593Smuzhiyun 	 .ca0108_chip = 1,
1300*4882a593Smuzhiyun 	 .spk71 = 1,
1301*4882a593Smuzhiyun 	 .adc_1361t = 1,  /* 24 bit capture instead of 16bit */
1302*4882a593Smuzhiyun 	 .ac97_chip = 1},
1303*4882a593Smuzhiyun 	/* Audigy4 (Not PRO) SB0610 */
1304*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 4th April 2006 */
1305*4882a593Smuzhiyun 	/* A_IOCFG bits
1306*4882a593Smuzhiyun 	 * Output
1307*4882a593Smuzhiyun 	 * 0: ?
1308*4882a593Smuzhiyun 	 * 1: ?
1309*4882a593Smuzhiyun 	 * 2: ?
1310*4882a593Smuzhiyun 	 * 3: 0 - Digital Out, 1 - Line in
1311*4882a593Smuzhiyun 	 * 4: ?
1312*4882a593Smuzhiyun 	 * 5: ?
1313*4882a593Smuzhiyun 	 * 6: ?
1314*4882a593Smuzhiyun 	 * 7: ?
1315*4882a593Smuzhiyun 	 * Input
1316*4882a593Smuzhiyun 	 * 8: ?
1317*4882a593Smuzhiyun 	 * 9: ?
1318*4882a593Smuzhiyun 	 * A: Green jack sense (Front)
1319*4882a593Smuzhiyun 	 * B: ?
1320*4882a593Smuzhiyun 	 * C: Black jack sense (Rear/Side Right)
1321*4882a593Smuzhiyun 	 * D: Yellow jack sense (Center/LFE/Side Left)
1322*4882a593Smuzhiyun 	 * E: ?
1323*4882a593Smuzhiyun 	 * F: ?
1324*4882a593Smuzhiyun 	 *
1325*4882a593Smuzhiyun 	 * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
1326*4882a593Smuzhiyun 	 * 0 - Digital Out
1327*4882a593Smuzhiyun 	 * 1 - Line in
1328*4882a593Smuzhiyun 	 */
1329*4882a593Smuzhiyun 	/* Mic input not tested.
1330*4882a593Smuzhiyun 	 * Analog CD input not tested
1331*4882a593Smuzhiyun 	 * Digital Out not tested.
1332*4882a593Smuzhiyun 	 * Line in working.
1333*4882a593Smuzhiyun 	 * Audio output 5.1 working. Side outputs not working.
1334*4882a593Smuzhiyun 	 */
1335*4882a593Smuzhiyun 	/* DSP: CA10300-IAT LF
1336*4882a593Smuzhiyun 	 * DAC: Cirrus Logic CS4382-KQZ
1337*4882a593Smuzhiyun 	 * ADC: Philips 1361T
1338*4882a593Smuzhiyun 	 * AC97: Sigmatel STAC9750
1339*4882a593Smuzhiyun 	 * CA0151: None
1340*4882a593Smuzhiyun 	 */
1341*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
1342*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 4 [SB0610]",
1343*4882a593Smuzhiyun 	 .id = "Audigy2",
1344*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1345*4882a593Smuzhiyun 	 .ca0108_chip = 1,
1346*4882a593Smuzhiyun 	 .spk71 = 1,
1347*4882a593Smuzhiyun 	 .adc_1361t = 1,  /* 24 bit capture instead of 16bit */
1348*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1349*4882a593Smuzhiyun 	/* Audigy 2 Value AC3 out does not work yet.
1350*4882a593Smuzhiyun 	 * Need to find out how to turn off interpolators.
1351*4882a593Smuzhiyun 	 */
1352*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 3rd July 2005 */
1353*4882a593Smuzhiyun 	/* DSP: CA0108-IAT
1354*4882a593Smuzhiyun 	 * DAC: CS4382-KQ
1355*4882a593Smuzhiyun 	 * ADC: Philips 1361T
1356*4882a593Smuzhiyun 	 * AC97: STAC9750
1357*4882a593Smuzhiyun 	 * CA0151: None
1358*4882a593Smuzhiyun 	 */
1359*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
1360*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 2 Value [SB0400]",
1361*4882a593Smuzhiyun 	 .id = "Audigy2",
1362*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1363*4882a593Smuzhiyun 	 .ca0108_chip = 1,
1364*4882a593Smuzhiyun 	 .spk71 = 1,
1365*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1366*4882a593Smuzhiyun 	/* Audigy 2 ZS Notebook Cardbus card.*/
1367*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 6th November 2006 */
1368*4882a593Smuzhiyun 	/* Audio output 7.1/Headphones working.
1369*4882a593Smuzhiyun 	 * Digital output working. (AC3 not checked, only PCM)
1370*4882a593Smuzhiyun 	 * Audio Mic/Line inputs working.
1371*4882a593Smuzhiyun 	 * Digital input not tested.
1372*4882a593Smuzhiyun 	 */
1373*4882a593Smuzhiyun 	/* DSP: Tina2
1374*4882a593Smuzhiyun 	 * DAC: Wolfson WM8768/WM8568
1375*4882a593Smuzhiyun 	 * ADC: Wolfson WM8775
1376*4882a593Smuzhiyun 	 * AC97: None
1377*4882a593Smuzhiyun 	 * CA0151: None
1378*4882a593Smuzhiyun 	 */
1379*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 4th April 2006 */
1380*4882a593Smuzhiyun 	/* A_IOCFG bits
1381*4882a593Smuzhiyun 	 * Output
1382*4882a593Smuzhiyun 	 * 0: Not Used
1383*4882a593Smuzhiyun 	 * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
1384*4882a593Smuzhiyun 	 * 2: Analog input 0 = line in, 1 = mic in
1385*4882a593Smuzhiyun 	 * 3: Not Used
1386*4882a593Smuzhiyun 	 * 4: Digital output 0 = off, 1 = on.
1387*4882a593Smuzhiyun 	 * 5: Not Used
1388*4882a593Smuzhiyun 	 * 6: Not Used
1389*4882a593Smuzhiyun 	 * 7: Not Used
1390*4882a593Smuzhiyun 	 * Input
1391*4882a593Smuzhiyun 	 *      All bits 1 (0x3fxx) means nothing plugged in.
1392*4882a593Smuzhiyun 	 * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
1393*4882a593Smuzhiyun 	 * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
1394*4882a593Smuzhiyun 	 * C-D: 2 = Front/Rear/etc, 3 = nothing.
1395*4882a593Smuzhiyun 	 * E-F: Always 0
1396*4882a593Smuzhiyun 	 *
1397*4882a593Smuzhiyun 	 */
1398*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
1399*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
1400*4882a593Smuzhiyun 	 .id = "Audigy2",
1401*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1402*4882a593Smuzhiyun 	 .ca0108_chip = 1,
1403*4882a593Smuzhiyun 	 .ca_cardbus_chip = 1,
1404*4882a593Smuzhiyun 	 .spi_dac = 1,
1405*4882a593Smuzhiyun 	 .i2c_adc = 1,
1406*4882a593Smuzhiyun 	 .spk71 = 1} ,
1407*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 4th Nov 2007. */
1408*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
1409*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
1410*4882a593Smuzhiyun 	 .id = "EMU1010",
1411*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1412*4882a593Smuzhiyun 	 .ca0108_chip = 1,
1413*4882a593Smuzhiyun 	 .ca_cardbus_chip = 1,
1414*4882a593Smuzhiyun 	 .spk71 = 1 ,
1415*4882a593Smuzhiyun 	 .emu_model = EMU_MODEL_EMU1616},
1416*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 4th Nov 2007. */
1417*4882a593Smuzhiyun 	/* This is MAEM8960, 0202 is MAEM 8980 */
1418*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
1419*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM8960]",
1420*4882a593Smuzhiyun 	 .id = "EMU1010",
1421*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1422*4882a593Smuzhiyun 	 .ca0108_chip = 1,
1423*4882a593Smuzhiyun 	 .spk71 = 1,
1424*4882a593Smuzhiyun 	 .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 new revision */
1425*4882a593Smuzhiyun 	/* Tested by Maxim Kachur <mcdebugger@duganet.ru> 17th Oct 2012. */
1426*4882a593Smuzhiyun 	/* This is MAEM8986, 0202 is MAEM8980 */
1427*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40071102,
1428*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "E-mu 1010 PCIe [MAEM8986]",
1429*4882a593Smuzhiyun 	 .id = "EMU1010",
1430*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1431*4882a593Smuzhiyun 	 .ca0108_chip = 1,
1432*4882a593Smuzhiyun 	 .spk71 = 1,
1433*4882a593Smuzhiyun 	 .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 PCIe */
1434*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 8th July 2005. */
1435*4882a593Smuzhiyun 	/* This is MAEM8810, 0202 is MAEM8820 */
1436*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
1437*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "E-mu 1010 [MAEM8810]",
1438*4882a593Smuzhiyun 	 .id = "EMU1010",
1439*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1440*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1441*4882a593Smuzhiyun 	 .spk71 = 1,
1442*4882a593Smuzhiyun 	 .emu_model = EMU_MODEL_EMU1010}, /* EMU 1010 old revision */
1443*4882a593Smuzhiyun 	/* EMU0404b */
1444*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40021102,
1445*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "E-mu 0404b PCI [MAEM8852]",
1446*4882a593Smuzhiyun 	 .id = "EMU0404",
1447*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1448*4882a593Smuzhiyun 	 .ca0108_chip = 1,
1449*4882a593Smuzhiyun 	 .spk71 = 1,
1450*4882a593Smuzhiyun 	 .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 new revision */
1451*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 20-3-2007. */
1452*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40021102,
1453*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "E-mu 0404 [MAEM8850]",
1454*4882a593Smuzhiyun 	 .id = "EMU0404",
1455*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1456*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1457*4882a593Smuzhiyun 	 .spk71 = 1,
1458*4882a593Smuzhiyun 	 .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 */
1459*4882a593Smuzhiyun 	/* EMU0404 PCIe */
1460*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40051102,
1461*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "E-mu 0404 PCIe [MAEM8984]",
1462*4882a593Smuzhiyun 	 .id = "EMU0404",
1463*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1464*4882a593Smuzhiyun 	 .ca0108_chip = 1,
1465*4882a593Smuzhiyun 	 .spk71 = 1,
1466*4882a593Smuzhiyun 	 .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 PCIe ver_03 */
1467*4882a593Smuzhiyun 	/* Note that all E-mu cards require kernel 2.6 or newer. */
1468*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0008,
1469*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 2 Value [Unknown]",
1470*4882a593Smuzhiyun 	 .id = "Audigy2",
1471*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1472*4882a593Smuzhiyun 	 .ca0108_chip = 1,
1473*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1474*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 3rd July 2005 */
1475*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
1476*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 4 PRO [SB0380]",
1477*4882a593Smuzhiyun 	 .id = "Audigy2",
1478*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1479*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1480*4882a593Smuzhiyun 	 .ca0151_chip = 1,
1481*4882a593Smuzhiyun 	 .spk71 = 1,
1482*4882a593Smuzhiyun 	 .spdif_bug = 1,
1483*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1484*4882a593Smuzhiyun 	/* Tested by shane-alsa@cm.nu 5th Nov 2005 */
1485*4882a593Smuzhiyun 	/* The 0x20061102 does have SB0350 written on it
1486*4882a593Smuzhiyun 	 * Just like 0x20021102
1487*4882a593Smuzhiyun 	 */
1488*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
1489*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 2 [SB0350b]",
1490*4882a593Smuzhiyun 	 .id = "Audigy2",
1491*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1492*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1493*4882a593Smuzhiyun 	 .ca0151_chip = 1,
1494*4882a593Smuzhiyun 	 .spk71 = 1,
1495*4882a593Smuzhiyun 	 .spdif_bug = 1,
1496*4882a593Smuzhiyun 	 .invert_shared_spdif = 1,	/* digital/analog switch swapped */
1497*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1498*4882a593Smuzhiyun 	/* 0x20051102 also has SB0350 written on it, treated as Audigy 2 ZS by
1499*4882a593Smuzhiyun 	   Creative's Windows driver */
1500*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20051102,
1501*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350a]",
1502*4882a593Smuzhiyun 	 .id = "Audigy2",
1503*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1504*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1505*4882a593Smuzhiyun 	 .ca0151_chip = 1,
1506*4882a593Smuzhiyun 	 .spk71 = 1,
1507*4882a593Smuzhiyun 	 .spdif_bug = 1,
1508*4882a593Smuzhiyun 	 .invert_shared_spdif = 1,	/* digital/analog switch swapped */
1509*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1510*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
1511*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350]",
1512*4882a593Smuzhiyun 	 .id = "Audigy2",
1513*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1514*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1515*4882a593Smuzhiyun 	 .ca0151_chip = 1,
1516*4882a593Smuzhiyun 	 .spk71 = 1,
1517*4882a593Smuzhiyun 	 .spdif_bug = 1,
1518*4882a593Smuzhiyun 	 .invert_shared_spdif = 1,	/* digital/analog switch swapped */
1519*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1520*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
1521*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0360]",
1522*4882a593Smuzhiyun 	 .id = "Audigy2",
1523*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1524*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1525*4882a593Smuzhiyun 	 .ca0151_chip = 1,
1526*4882a593Smuzhiyun 	 .spk71 = 1,
1527*4882a593Smuzhiyun 	 .spdif_bug = 1,
1528*4882a593Smuzhiyun 	 .invert_shared_spdif = 1,	/* digital/analog switch swapped */
1529*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1530*4882a593Smuzhiyun 	/* Audigy 2 */
1531*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 3rd July 2005 */
1532*4882a593Smuzhiyun 	/* DSP: CA0102-IAT
1533*4882a593Smuzhiyun 	 * DAC: CS4382-KQ
1534*4882a593Smuzhiyun 	 * ADC: Philips 1361T
1535*4882a593Smuzhiyun 	 * AC97: STAC9721
1536*4882a593Smuzhiyun 	 * CA0151: Yes
1537*4882a593Smuzhiyun 	 */
1538*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
1539*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 2 [SB0240]",
1540*4882a593Smuzhiyun 	 .id = "Audigy2",
1541*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1542*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1543*4882a593Smuzhiyun 	 .ca0151_chip = 1,
1544*4882a593Smuzhiyun 	 .spk71 = 1,
1545*4882a593Smuzhiyun 	 .spdif_bug = 1,
1546*4882a593Smuzhiyun 	 .adc_1361t = 1,  /* 24 bit capture instead of 16bit */
1547*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1548*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
1549*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "Audigy 2 Platinum EX [SB0280]",
1550*4882a593Smuzhiyun 	 .id = "Audigy2",
1551*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1552*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1553*4882a593Smuzhiyun 	 .ca0151_chip = 1,
1554*4882a593Smuzhiyun 	 .spk71 = 1,
1555*4882a593Smuzhiyun 	 .spdif_bug = 1} ,
1556*4882a593Smuzhiyun 	/* Dell OEM/Creative Labs Audigy 2 ZS */
1557*4882a593Smuzhiyun 	/* See ALSA bug#1365 */
1558*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
1559*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0353]",
1560*4882a593Smuzhiyun 	 .id = "Audigy2",
1561*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1562*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1563*4882a593Smuzhiyun 	 .ca0151_chip = 1,
1564*4882a593Smuzhiyun 	 .spk71 = 1,
1565*4882a593Smuzhiyun 	 .spdif_bug = 1,
1566*4882a593Smuzhiyun 	 .invert_shared_spdif = 1,	/* digital/analog switch swapped */
1567*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1568*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
1569*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 2 Platinum [SB0240P]",
1570*4882a593Smuzhiyun 	 .id = "Audigy2",
1571*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1572*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1573*4882a593Smuzhiyun 	 .ca0151_chip = 1,
1574*4882a593Smuzhiyun 	 .spk71 = 1,
1575*4882a593Smuzhiyun 	 .spdif_bug = 1,
1576*4882a593Smuzhiyun 	 .invert_shared_spdif = 1,	/* digital/analog switch swapped */
1577*4882a593Smuzhiyun 	 .adc_1361t = 1,  /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
1578*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1579*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
1580*4882a593Smuzhiyun 	 .driver = "Audigy2", .name = "SB Audigy 2 [Unknown]",
1581*4882a593Smuzhiyun 	 .id = "Audigy2",
1582*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1583*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1584*4882a593Smuzhiyun 	 .ca0151_chip = 1,
1585*4882a593Smuzhiyun 	 .spdif_bug = 1,
1586*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1587*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
1588*4882a593Smuzhiyun 	 .driver = "Audigy", .name = "SB Audigy 1 [SB0092]",
1589*4882a593Smuzhiyun 	 .id = "Audigy",
1590*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1591*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1592*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1593*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
1594*4882a593Smuzhiyun 	 .driver = "Audigy", .name = "SB Audigy 1 ES [SB0160]",
1595*4882a593Smuzhiyun 	 .id = "Audigy",
1596*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1597*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1598*4882a593Smuzhiyun 	 .spdif_bug = 1,
1599*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1600*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
1601*4882a593Smuzhiyun 	 .driver = "Audigy", .name = "SB Audigy 1 [SB0090]",
1602*4882a593Smuzhiyun 	 .id = "Audigy",
1603*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1604*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1605*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1606*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0004,
1607*4882a593Smuzhiyun 	 .driver = "Audigy", .name = "Audigy 1 [Unknown]",
1608*4882a593Smuzhiyun 	 .id = "Audigy",
1609*4882a593Smuzhiyun 	 .emu10k2_chip = 1,
1610*4882a593Smuzhiyun 	 .ca0102_chip = 1,
1611*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1612*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
1613*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
1614*4882a593Smuzhiyun 	 .id = "Live",
1615*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1616*4882a593Smuzhiyun 	 .ac97_chip = 1,
1617*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1618*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806b1102,
1619*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! [SB0105]",
1620*4882a593Smuzhiyun 	 .id = "Live",
1621*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1622*4882a593Smuzhiyun 	 .ac97_chip = 1,
1623*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1624*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806a1102,
1625*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Value [SB0103]",
1626*4882a593Smuzhiyun 	 .id = "Live",
1627*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1628*4882a593Smuzhiyun 	 .ac97_chip = 1,
1629*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1630*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
1631*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Value [SB0101]",
1632*4882a593Smuzhiyun 	 .id = "Live",
1633*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1634*4882a593Smuzhiyun 	 .ac97_chip = 1,
1635*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1636*4882a593Smuzhiyun 	/* Tested by ALSA bug#1680 26th December 2005 */
1637*4882a593Smuzhiyun 	/* note: It really has SB0220 written on the card, */
1638*4882a593Smuzhiyun 	/* but it's SB0228 according to kx.inf */
1639*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
1640*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! 5.1 Dell OEM [SB0228]",
1641*4882a593Smuzhiyun 	 .id = "Live",
1642*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1643*4882a593Smuzhiyun 	 .ac97_chip = 1,
1644*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1645*4882a593Smuzhiyun 	/* Tested by Thomas Zehetbauer 27th Aug 2005 */
1646*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
1647*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
1648*4882a593Smuzhiyun 	 .id = "Live",
1649*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1650*4882a593Smuzhiyun 	 .ac97_chip = 1,
1651*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1652*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
1653*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! 5.1",
1654*4882a593Smuzhiyun 	 .id = "Live",
1655*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1656*4882a593Smuzhiyun 	 .ac97_chip = 1,
1657*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1658*4882a593Smuzhiyun 	/* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
1659*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
1660*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0060]",
1661*4882a593Smuzhiyun 	 .id = "Live",
1662*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1663*4882a593Smuzhiyun 	 .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
1664*4882a593Smuzhiyun 			  * share the same IDs!
1665*4882a593Smuzhiyun 			  */
1666*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1667*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
1668*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Value [CT4850]",
1669*4882a593Smuzhiyun 	 .id = "Live",
1670*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1671*4882a593Smuzhiyun 	 .ac97_chip = 1,
1672*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1673*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
1674*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Platinum [CT4760P]",
1675*4882a593Smuzhiyun 	 .id = "Live",
1676*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1677*4882a593Smuzhiyun 	 .ac97_chip = 1} ,
1678*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
1679*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Value [CT4871]",
1680*4882a593Smuzhiyun 	 .id = "Live",
1681*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1682*4882a593Smuzhiyun 	 .ac97_chip = 1,
1683*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1684*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
1685*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Value [CT4831]",
1686*4882a593Smuzhiyun 	 .id = "Live",
1687*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1688*4882a593Smuzhiyun 	 .ac97_chip = 1,
1689*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1690*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
1691*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Value [CT4870]",
1692*4882a593Smuzhiyun 	 .id = "Live",
1693*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1694*4882a593Smuzhiyun 	 .ac97_chip = 1,
1695*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1696*4882a593Smuzhiyun 	/* Tested by James@superbug.co.uk 3rd July 2005 */
1697*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
1698*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Value [CT4832]",
1699*4882a593Smuzhiyun 	 .id = "Live",
1700*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1701*4882a593Smuzhiyun 	 .ac97_chip = 1,
1702*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1703*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
1704*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Value [CT4830]",
1705*4882a593Smuzhiyun 	 .id = "Live",
1706*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1707*4882a593Smuzhiyun 	 .ac97_chip = 1,
1708*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1709*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
1710*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
1711*4882a593Smuzhiyun 	 .id = "Live",
1712*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1713*4882a593Smuzhiyun 	 .ac97_chip = 1,
1714*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1715*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
1716*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Value [CT4780]",
1717*4882a593Smuzhiyun 	 .id = "Live",
1718*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1719*4882a593Smuzhiyun 	 .ac97_chip = 1,
1720*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1721*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
1722*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "E-mu APS [PC545]",
1723*4882a593Smuzhiyun 	 .id = "APS",
1724*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1725*4882a593Smuzhiyun 	 .ecard = 1} ,
1726*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
1727*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! [CT4620]",
1728*4882a593Smuzhiyun 	 .id = "Live",
1729*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1730*4882a593Smuzhiyun 	 .ac97_chip = 1,
1731*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1732*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
1733*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! Value [CT4670]",
1734*4882a593Smuzhiyun 	 .id = "Live",
1735*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1736*4882a593Smuzhiyun 	 .ac97_chip = 1,
1737*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1738*4882a593Smuzhiyun 	{.vendor = 0x1102, .device = 0x0002,
1739*4882a593Smuzhiyun 	 .driver = "EMU10K1", .name = "SB Live! [Unknown]",
1740*4882a593Smuzhiyun 	 .id = "Live",
1741*4882a593Smuzhiyun 	 .emu10k1_chip = 1,
1742*4882a593Smuzhiyun 	 .ac97_chip = 1,
1743*4882a593Smuzhiyun 	 .sblive51 = 1} ,
1744*4882a593Smuzhiyun 	{ } /* terminator */
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun 
1747*4882a593Smuzhiyun /*
1748*4882a593Smuzhiyun  * The chip (at least the Audigy 2 CA0102 chip, but most likely others, too)
1749*4882a593Smuzhiyun  * has a problem that from time to time it likes to do few DMA reads a bit
1750*4882a593Smuzhiyun  * beyond its normal allocation and gets very confused if these reads get
1751*4882a593Smuzhiyun  * blocked by a IOMMU.
1752*4882a593Smuzhiyun  *
1753*4882a593Smuzhiyun  * This behaviour has been observed for the first (reserved) page
1754*4882a593Smuzhiyun  * (for which it happens multiple times at every playback), often for various
1755*4882a593Smuzhiyun  * synth pages and sometimes for PCM playback buffers and the page table
1756*4882a593Smuzhiyun  * memory itself.
1757*4882a593Smuzhiyun  *
1758*4882a593Smuzhiyun  * As a workaround let's widen these DMA allocations by an extra page if we
1759*4882a593Smuzhiyun  * detect that the device is behind a non-passthrough IOMMU.
1760*4882a593Smuzhiyun  */
snd_emu10k1_detect_iommu(struct snd_emu10k1 * emu)1761*4882a593Smuzhiyun static void snd_emu10k1_detect_iommu(struct snd_emu10k1 *emu)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun 	struct iommu_domain *domain;
1764*4882a593Smuzhiyun 
1765*4882a593Smuzhiyun 	emu->iommu_workaround = false;
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	if (!iommu_present(emu->card->dev->bus))
1768*4882a593Smuzhiyun 		return;
1769*4882a593Smuzhiyun 
1770*4882a593Smuzhiyun 	domain = iommu_get_domain_for_dev(emu->card->dev);
1771*4882a593Smuzhiyun 	if (domain && domain->type == IOMMU_DOMAIN_IDENTITY)
1772*4882a593Smuzhiyun 		return;
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	dev_notice(emu->card->dev,
1775*4882a593Smuzhiyun 		   "non-passthrough IOMMU detected, widening DMA allocations");
1776*4882a593Smuzhiyun 	emu->iommu_workaround = true;
1777*4882a593Smuzhiyun }
1778*4882a593Smuzhiyun 
snd_emu10k1_create(struct snd_card * card,struct pci_dev * pci,unsigned short extin_mask,unsigned short extout_mask,long max_cache_bytes,int enable_ir,uint subsystem,struct snd_emu10k1 ** remu)1779*4882a593Smuzhiyun int snd_emu10k1_create(struct snd_card *card,
1780*4882a593Smuzhiyun 		       struct pci_dev *pci,
1781*4882a593Smuzhiyun 		       unsigned short extin_mask,
1782*4882a593Smuzhiyun 		       unsigned short extout_mask,
1783*4882a593Smuzhiyun 		       long max_cache_bytes,
1784*4882a593Smuzhiyun 		       int enable_ir,
1785*4882a593Smuzhiyun 		       uint subsystem,
1786*4882a593Smuzhiyun 		       struct snd_emu10k1 **remu)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun 	struct snd_emu10k1 *emu;
1789*4882a593Smuzhiyun 	int idx, err;
1790*4882a593Smuzhiyun 	int is_audigy;
1791*4882a593Smuzhiyun 	size_t page_table_size;
1792*4882a593Smuzhiyun 	__le32 *pgtbl;
1793*4882a593Smuzhiyun 	unsigned int silent_page;
1794*4882a593Smuzhiyun 	const struct snd_emu_chip_details *c;
1795*4882a593Smuzhiyun 	static const struct snd_device_ops ops = {
1796*4882a593Smuzhiyun 		.dev_free =	snd_emu10k1_dev_free,
1797*4882a593Smuzhiyun 	};
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun 	*remu = NULL;
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 	/* enable PCI device */
1802*4882a593Smuzhiyun 	err = pci_enable_device(pci);
1803*4882a593Smuzhiyun 	if (err < 0)
1804*4882a593Smuzhiyun 		return err;
1805*4882a593Smuzhiyun 
1806*4882a593Smuzhiyun 	emu = kzalloc(sizeof(*emu), GFP_KERNEL);
1807*4882a593Smuzhiyun 	if (emu == NULL) {
1808*4882a593Smuzhiyun 		pci_disable_device(pci);
1809*4882a593Smuzhiyun 		return -ENOMEM;
1810*4882a593Smuzhiyun 	}
1811*4882a593Smuzhiyun 	emu->card = card;
1812*4882a593Smuzhiyun 	spin_lock_init(&emu->reg_lock);
1813*4882a593Smuzhiyun 	spin_lock_init(&emu->emu_lock);
1814*4882a593Smuzhiyun 	spin_lock_init(&emu->spi_lock);
1815*4882a593Smuzhiyun 	spin_lock_init(&emu->i2c_lock);
1816*4882a593Smuzhiyun 	spin_lock_init(&emu->voice_lock);
1817*4882a593Smuzhiyun 	spin_lock_init(&emu->synth_lock);
1818*4882a593Smuzhiyun 	spin_lock_init(&emu->memblk_lock);
1819*4882a593Smuzhiyun 	mutex_init(&emu->fx8010.lock);
1820*4882a593Smuzhiyun 	INIT_LIST_HEAD(&emu->mapped_link_head);
1821*4882a593Smuzhiyun 	INIT_LIST_HEAD(&emu->mapped_order_link_head);
1822*4882a593Smuzhiyun 	emu->pci = pci;
1823*4882a593Smuzhiyun 	emu->irq = -1;
1824*4882a593Smuzhiyun 	emu->synth = NULL;
1825*4882a593Smuzhiyun 	emu->get_synth_voice = NULL;
1826*4882a593Smuzhiyun 	INIT_DELAYED_WORK(&emu->emu1010.firmware_work, emu1010_firmware_work);
1827*4882a593Smuzhiyun 	/* read revision & serial */
1828*4882a593Smuzhiyun 	emu->revision = pci->revision;
1829*4882a593Smuzhiyun 	pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
1830*4882a593Smuzhiyun 	pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
1831*4882a593Smuzhiyun 	dev_dbg(card->dev,
1832*4882a593Smuzhiyun 		"vendor = 0x%x, device = 0x%x, subsystem_vendor_id = 0x%x, subsystem_id = 0x%x\n",
1833*4882a593Smuzhiyun 		pci->vendor, pci->device, emu->serial, emu->model);
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	for (c = emu_chip_details; c->vendor; c++) {
1836*4882a593Smuzhiyun 		if (c->vendor == pci->vendor && c->device == pci->device) {
1837*4882a593Smuzhiyun 			if (subsystem) {
1838*4882a593Smuzhiyun 				if (c->subsystem && (c->subsystem == subsystem))
1839*4882a593Smuzhiyun 					break;
1840*4882a593Smuzhiyun 				else
1841*4882a593Smuzhiyun 					continue;
1842*4882a593Smuzhiyun 			} else {
1843*4882a593Smuzhiyun 				if (c->subsystem && (c->subsystem != emu->serial))
1844*4882a593Smuzhiyun 					continue;
1845*4882a593Smuzhiyun 				if (c->revision && c->revision != emu->revision)
1846*4882a593Smuzhiyun 					continue;
1847*4882a593Smuzhiyun 			}
1848*4882a593Smuzhiyun 			break;
1849*4882a593Smuzhiyun 		}
1850*4882a593Smuzhiyun 	}
1851*4882a593Smuzhiyun 	if (c->vendor == 0) {
1852*4882a593Smuzhiyun 		dev_err(card->dev, "emu10k1: Card not recognised\n");
1853*4882a593Smuzhiyun 		kfree(emu);
1854*4882a593Smuzhiyun 		pci_disable_device(pci);
1855*4882a593Smuzhiyun 		return -ENOENT;
1856*4882a593Smuzhiyun 	}
1857*4882a593Smuzhiyun 	emu->card_capabilities = c;
1858*4882a593Smuzhiyun 	if (c->subsystem && !subsystem)
1859*4882a593Smuzhiyun 		dev_dbg(card->dev, "Sound card name = %s\n", c->name);
1860*4882a593Smuzhiyun 	else if (subsystem)
1861*4882a593Smuzhiyun 		dev_dbg(card->dev, "Sound card name = %s, "
1862*4882a593Smuzhiyun 			"vendor = 0x%x, device = 0x%x, subsystem = 0x%x. "
1863*4882a593Smuzhiyun 			"Forced to subsystem = 0x%x\n",	c->name,
1864*4882a593Smuzhiyun 			pci->vendor, pci->device, emu->serial, c->subsystem);
1865*4882a593Smuzhiyun 	else
1866*4882a593Smuzhiyun 		dev_dbg(card->dev, "Sound card name = %s, "
1867*4882a593Smuzhiyun 			"vendor = 0x%x, device = 0x%x, subsystem = 0x%x.\n",
1868*4882a593Smuzhiyun 			c->name, pci->vendor, pci->device,
1869*4882a593Smuzhiyun 			emu->serial);
1870*4882a593Smuzhiyun 
1871*4882a593Smuzhiyun 	if (!*card->id && c->id)
1872*4882a593Smuzhiyun 		strlcpy(card->id, c->id, sizeof(card->id));
1873*4882a593Smuzhiyun 
1874*4882a593Smuzhiyun 	is_audigy = emu->audigy = c->emu10k2_chip;
1875*4882a593Smuzhiyun 
1876*4882a593Smuzhiyun 	snd_emu10k1_detect_iommu(emu);
1877*4882a593Smuzhiyun 
1878*4882a593Smuzhiyun 	/* set addressing mode */
1879*4882a593Smuzhiyun 	emu->address_mode = is_audigy ? 0 : 1;
1880*4882a593Smuzhiyun 	/* set the DMA transfer mask */
1881*4882a593Smuzhiyun 	emu->dma_mask = emu->address_mode ? EMU10K1_DMA_MASK : AUDIGY_DMA_MASK;
1882*4882a593Smuzhiyun 	if (dma_set_mask_and_coherent(&pci->dev, emu->dma_mask) < 0) {
1883*4882a593Smuzhiyun 		dev_err(card->dev,
1884*4882a593Smuzhiyun 			"architecture does not support PCI busmaster DMA with mask 0x%lx\n",
1885*4882a593Smuzhiyun 			emu->dma_mask);
1886*4882a593Smuzhiyun 		kfree(emu);
1887*4882a593Smuzhiyun 		pci_disable_device(pci);
1888*4882a593Smuzhiyun 		return -ENXIO;
1889*4882a593Smuzhiyun 	}
1890*4882a593Smuzhiyun 	if (is_audigy)
1891*4882a593Smuzhiyun 		emu->gpr_base = A_FXGPREGBASE;
1892*4882a593Smuzhiyun 	else
1893*4882a593Smuzhiyun 		emu->gpr_base = FXGPREGBASE;
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	err = pci_request_regions(pci, "EMU10K1");
1896*4882a593Smuzhiyun 	if (err < 0) {
1897*4882a593Smuzhiyun 		kfree(emu);
1898*4882a593Smuzhiyun 		pci_disable_device(pci);
1899*4882a593Smuzhiyun 		return err;
1900*4882a593Smuzhiyun 	}
1901*4882a593Smuzhiyun 	emu->port = pci_resource_start(pci, 0);
1902*4882a593Smuzhiyun 
1903*4882a593Smuzhiyun 	emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
1904*4882a593Smuzhiyun 
1905*4882a593Smuzhiyun 	page_table_size = sizeof(u32) * (emu->address_mode ? MAXPAGES1 :
1906*4882a593Smuzhiyun 					 MAXPAGES0);
1907*4882a593Smuzhiyun 	if (snd_emu10k1_alloc_pages_maybe_wider(emu, page_table_size,
1908*4882a593Smuzhiyun 						&emu->ptb_pages) < 0) {
1909*4882a593Smuzhiyun 		err = -ENOMEM;
1910*4882a593Smuzhiyun 		goto error;
1911*4882a593Smuzhiyun 	}
1912*4882a593Smuzhiyun 	dev_dbg(card->dev, "page table address range is %.8lx:%.8lx\n",
1913*4882a593Smuzhiyun 		(unsigned long)emu->ptb_pages.addr,
1914*4882a593Smuzhiyun 		(unsigned long)(emu->ptb_pages.addr + emu->ptb_pages.bytes));
1915*4882a593Smuzhiyun 
1916*4882a593Smuzhiyun 	emu->page_ptr_table = vmalloc(array_size(sizeof(void *),
1917*4882a593Smuzhiyun 						 emu->max_cache_pages));
1918*4882a593Smuzhiyun 	emu->page_addr_table = vmalloc(array_size(sizeof(unsigned long),
1919*4882a593Smuzhiyun 						  emu->max_cache_pages));
1920*4882a593Smuzhiyun 	if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
1921*4882a593Smuzhiyun 		err = -ENOMEM;
1922*4882a593Smuzhiyun 		goto error;
1923*4882a593Smuzhiyun 	}
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 	if (snd_emu10k1_alloc_pages_maybe_wider(emu, EMUPAGESIZE,
1926*4882a593Smuzhiyun 						&emu->silent_page) < 0) {
1927*4882a593Smuzhiyun 		err = -ENOMEM;
1928*4882a593Smuzhiyun 		goto error;
1929*4882a593Smuzhiyun 	}
1930*4882a593Smuzhiyun 	dev_dbg(card->dev, "silent page range is %.8lx:%.8lx\n",
1931*4882a593Smuzhiyun 		(unsigned long)emu->silent_page.addr,
1932*4882a593Smuzhiyun 		(unsigned long)(emu->silent_page.addr +
1933*4882a593Smuzhiyun 				emu->silent_page.bytes));
1934*4882a593Smuzhiyun 
1935*4882a593Smuzhiyun 	emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
1936*4882a593Smuzhiyun 	if (emu->memhdr == NULL) {
1937*4882a593Smuzhiyun 		err = -ENOMEM;
1938*4882a593Smuzhiyun 		goto error;
1939*4882a593Smuzhiyun 	}
1940*4882a593Smuzhiyun 	emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
1941*4882a593Smuzhiyun 		sizeof(struct snd_util_memblk);
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	pci_set_master(pci);
1944*4882a593Smuzhiyun 
1945*4882a593Smuzhiyun 	emu->fx8010.fxbus_mask = 0x303f;
1946*4882a593Smuzhiyun 	if (extin_mask == 0)
1947*4882a593Smuzhiyun 		extin_mask = 0x3fcf;
1948*4882a593Smuzhiyun 	if (extout_mask == 0)
1949*4882a593Smuzhiyun 		extout_mask = 0x7fff;
1950*4882a593Smuzhiyun 	emu->fx8010.extin_mask = extin_mask;
1951*4882a593Smuzhiyun 	emu->fx8010.extout_mask = extout_mask;
1952*4882a593Smuzhiyun 	emu->enable_ir = enable_ir;
1953*4882a593Smuzhiyun 
1954*4882a593Smuzhiyun 	if (emu->card_capabilities->ca_cardbus_chip) {
1955*4882a593Smuzhiyun 		err = snd_emu10k1_cardbus_init(emu);
1956*4882a593Smuzhiyun 		if (err < 0)
1957*4882a593Smuzhiyun 			goto error;
1958*4882a593Smuzhiyun 	}
1959*4882a593Smuzhiyun 	if (emu->card_capabilities->ecard) {
1960*4882a593Smuzhiyun 		err = snd_emu10k1_ecard_init(emu);
1961*4882a593Smuzhiyun 		if (err < 0)
1962*4882a593Smuzhiyun 			goto error;
1963*4882a593Smuzhiyun 	} else if (emu->card_capabilities->emu_model) {
1964*4882a593Smuzhiyun 		err = snd_emu10k1_emu1010_init(emu);
1965*4882a593Smuzhiyun 		if (err < 0) {
1966*4882a593Smuzhiyun 			snd_emu10k1_free(emu);
1967*4882a593Smuzhiyun 			return err;
1968*4882a593Smuzhiyun 		}
1969*4882a593Smuzhiyun 	} else {
1970*4882a593Smuzhiyun 		/* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
1971*4882a593Smuzhiyun 			does not support this, it shouldn't do any harm */
1972*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, AC97SLOT, 0,
1973*4882a593Smuzhiyun 					AC97SLOT_CNTR|AC97SLOT_LFE);
1974*4882a593Smuzhiyun 	}
1975*4882a593Smuzhiyun 
1976*4882a593Smuzhiyun 	/* initialize TRAM setup */
1977*4882a593Smuzhiyun 	emu->fx8010.itram_size = (16 * 1024)/2;
1978*4882a593Smuzhiyun 	emu->fx8010.etram_pages.area = NULL;
1979*4882a593Smuzhiyun 	emu->fx8010.etram_pages.bytes = 0;
1980*4882a593Smuzhiyun 
1981*4882a593Smuzhiyun 	/* irq handler must be registered after I/O ports are activated */
1982*4882a593Smuzhiyun 	if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
1983*4882a593Smuzhiyun 			KBUILD_MODNAME, emu)) {
1984*4882a593Smuzhiyun 		err = -EBUSY;
1985*4882a593Smuzhiyun 		goto error;
1986*4882a593Smuzhiyun 	}
1987*4882a593Smuzhiyun 	emu->irq = pci->irq;
1988*4882a593Smuzhiyun 	card->sync_irq = emu->irq;
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	/*
1991*4882a593Smuzhiyun 	 *  Init to 0x02109204 :
1992*4882a593Smuzhiyun 	 *  Clock accuracy    = 0     (1000ppm)
1993*4882a593Smuzhiyun 	 *  Sample Rate       = 2     (48kHz)
1994*4882a593Smuzhiyun 	 *  Audio Channel     = 1     (Left of 2)
1995*4882a593Smuzhiyun 	 *  Source Number     = 0     (Unspecified)
1996*4882a593Smuzhiyun 	 *  Generation Status = 1     (Original for Cat Code 12)
1997*4882a593Smuzhiyun 	 *  Cat Code          = 12    (Digital Signal Mixer)
1998*4882a593Smuzhiyun 	 *  Mode              = 0     (Mode 0)
1999*4882a593Smuzhiyun 	 *  Emphasis          = 0     (None)
2000*4882a593Smuzhiyun 	 *  CP                = 1     (Copyright unasserted)
2001*4882a593Smuzhiyun 	 *  AN                = 0     (Audio data)
2002*4882a593Smuzhiyun 	 *  P                 = 0     (Consumer)
2003*4882a593Smuzhiyun 	 */
2004*4882a593Smuzhiyun 	emu->spdif_bits[0] = emu->spdif_bits[1] =
2005*4882a593Smuzhiyun 		emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
2006*4882a593Smuzhiyun 		SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
2007*4882a593Smuzhiyun 		SPCS_GENERATIONSTATUS | 0x00001200 |
2008*4882a593Smuzhiyun 		0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	/* Clear silent pages and set up pointers */
2011*4882a593Smuzhiyun 	memset(emu->silent_page.area, 0, emu->silent_page.bytes);
2012*4882a593Smuzhiyun 	silent_page = emu->silent_page.addr << emu->address_mode;
2013*4882a593Smuzhiyun 	pgtbl = (__le32 *)emu->ptb_pages.area;
2014*4882a593Smuzhiyun 	for (idx = 0; idx < (emu->address_mode ? MAXPAGES1 : MAXPAGES0); idx++)
2015*4882a593Smuzhiyun 		pgtbl[idx] = cpu_to_le32(silent_page | idx);
2016*4882a593Smuzhiyun 
2017*4882a593Smuzhiyun 	/* set up voice indices */
2018*4882a593Smuzhiyun 	for (idx = 0; idx < NUM_G; idx++) {
2019*4882a593Smuzhiyun 		emu->voices[idx].emu = emu;
2020*4882a593Smuzhiyun 		emu->voices[idx].number = idx;
2021*4882a593Smuzhiyun 	}
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun 	err = snd_emu10k1_init(emu, enable_ir, 0);
2024*4882a593Smuzhiyun 	if (err < 0)
2025*4882a593Smuzhiyun 		goto error;
2026*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
2027*4882a593Smuzhiyun 	err = alloc_pm_buffer(emu);
2028*4882a593Smuzhiyun 	if (err < 0)
2029*4882a593Smuzhiyun 		goto error;
2030*4882a593Smuzhiyun #endif
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 	/*  Initialize the effect engine */
2033*4882a593Smuzhiyun 	err = snd_emu10k1_init_efx(emu);
2034*4882a593Smuzhiyun 	if (err < 0)
2035*4882a593Smuzhiyun 		goto error;
2036*4882a593Smuzhiyun 	snd_emu10k1_audio_enable(emu);
2037*4882a593Smuzhiyun 
2038*4882a593Smuzhiyun 	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops);
2039*4882a593Smuzhiyun 	if (err < 0)
2040*4882a593Smuzhiyun 		goto error;
2041*4882a593Smuzhiyun 
2042*4882a593Smuzhiyun #ifdef CONFIG_SND_PROC_FS
2043*4882a593Smuzhiyun 	snd_emu10k1_proc_init(emu);
2044*4882a593Smuzhiyun #endif
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun 	*remu = emu;
2047*4882a593Smuzhiyun 	return 0;
2048*4882a593Smuzhiyun 
2049*4882a593Smuzhiyun  error:
2050*4882a593Smuzhiyun 	snd_emu10k1_free(emu);
2051*4882a593Smuzhiyun 	return err;
2052*4882a593Smuzhiyun }
2053*4882a593Smuzhiyun 
2054*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
2055*4882a593Smuzhiyun static const unsigned char saved_regs[] = {
2056*4882a593Smuzhiyun 	CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
2057*4882a593Smuzhiyun 	FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
2058*4882a593Smuzhiyun 	ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
2059*4882a593Smuzhiyun 	TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
2060*4882a593Smuzhiyun 	MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
2061*4882a593Smuzhiyun 	SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
2062*4882a593Smuzhiyun 	0xff /* end */
2063*4882a593Smuzhiyun };
2064*4882a593Smuzhiyun static const unsigned char saved_regs_audigy[] = {
2065*4882a593Smuzhiyun 	A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
2066*4882a593Smuzhiyun 	A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
2067*4882a593Smuzhiyun 	0xff /* end */
2068*4882a593Smuzhiyun };
2069*4882a593Smuzhiyun 
alloc_pm_buffer(struct snd_emu10k1 * emu)2070*4882a593Smuzhiyun static int alloc_pm_buffer(struct snd_emu10k1 *emu)
2071*4882a593Smuzhiyun {
2072*4882a593Smuzhiyun 	int size;
2073*4882a593Smuzhiyun 
2074*4882a593Smuzhiyun 	size = ARRAY_SIZE(saved_regs);
2075*4882a593Smuzhiyun 	if (emu->audigy)
2076*4882a593Smuzhiyun 		size += ARRAY_SIZE(saved_regs_audigy);
2077*4882a593Smuzhiyun 	emu->saved_ptr = vmalloc(array3_size(4, NUM_G, size));
2078*4882a593Smuzhiyun 	if (!emu->saved_ptr)
2079*4882a593Smuzhiyun 		return -ENOMEM;
2080*4882a593Smuzhiyun 	if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
2081*4882a593Smuzhiyun 		return -ENOMEM;
2082*4882a593Smuzhiyun 	if (emu->card_capabilities->ca0151_chip &&
2083*4882a593Smuzhiyun 	    snd_p16v_alloc_pm_buffer(emu) < 0)
2084*4882a593Smuzhiyun 		return -ENOMEM;
2085*4882a593Smuzhiyun 	return 0;
2086*4882a593Smuzhiyun }
2087*4882a593Smuzhiyun 
free_pm_buffer(struct snd_emu10k1 * emu)2088*4882a593Smuzhiyun static void free_pm_buffer(struct snd_emu10k1 *emu)
2089*4882a593Smuzhiyun {
2090*4882a593Smuzhiyun 	vfree(emu->saved_ptr);
2091*4882a593Smuzhiyun 	snd_emu10k1_efx_free_pm_buffer(emu);
2092*4882a593Smuzhiyun 	if (emu->card_capabilities->ca0151_chip)
2093*4882a593Smuzhiyun 		snd_p16v_free_pm_buffer(emu);
2094*4882a593Smuzhiyun }
2095*4882a593Smuzhiyun 
snd_emu10k1_suspend_regs(struct snd_emu10k1 * emu)2096*4882a593Smuzhiyun void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun 	int i;
2099*4882a593Smuzhiyun 	const unsigned char *reg;
2100*4882a593Smuzhiyun 	unsigned int *val;
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	val = emu->saved_ptr;
2103*4882a593Smuzhiyun 	for (reg = saved_regs; *reg != 0xff; reg++)
2104*4882a593Smuzhiyun 		for (i = 0; i < NUM_G; i++, val++)
2105*4882a593Smuzhiyun 			*val = snd_emu10k1_ptr_read(emu, *reg, i);
2106*4882a593Smuzhiyun 	if (emu->audigy) {
2107*4882a593Smuzhiyun 		for (reg = saved_regs_audigy; *reg != 0xff; reg++)
2108*4882a593Smuzhiyun 			for (i = 0; i < NUM_G; i++, val++)
2109*4882a593Smuzhiyun 				*val = snd_emu10k1_ptr_read(emu, *reg, i);
2110*4882a593Smuzhiyun 	}
2111*4882a593Smuzhiyun 	if (emu->audigy)
2112*4882a593Smuzhiyun 		emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
2113*4882a593Smuzhiyun 	emu->saved_hcfg = inl(emu->port + HCFG);
2114*4882a593Smuzhiyun }
2115*4882a593Smuzhiyun 
snd_emu10k1_resume_init(struct snd_emu10k1 * emu)2116*4882a593Smuzhiyun void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
2117*4882a593Smuzhiyun {
2118*4882a593Smuzhiyun 	if (emu->card_capabilities->ca_cardbus_chip)
2119*4882a593Smuzhiyun 		snd_emu10k1_cardbus_init(emu);
2120*4882a593Smuzhiyun 	if (emu->card_capabilities->ecard)
2121*4882a593Smuzhiyun 		snd_emu10k1_ecard_init(emu);
2122*4882a593Smuzhiyun 	else if (emu->card_capabilities->emu_model)
2123*4882a593Smuzhiyun 		snd_emu10k1_emu1010_init(emu);
2124*4882a593Smuzhiyun 	else
2125*4882a593Smuzhiyun 		snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
2126*4882a593Smuzhiyun 	snd_emu10k1_init(emu, emu->enable_ir, 1);
2127*4882a593Smuzhiyun }
2128*4882a593Smuzhiyun 
snd_emu10k1_resume_regs(struct snd_emu10k1 * emu)2129*4882a593Smuzhiyun void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
2130*4882a593Smuzhiyun {
2131*4882a593Smuzhiyun 	int i;
2132*4882a593Smuzhiyun 	const unsigned char *reg;
2133*4882a593Smuzhiyun 	unsigned int *val;
2134*4882a593Smuzhiyun 
2135*4882a593Smuzhiyun 	snd_emu10k1_audio_enable(emu);
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	/* resore for spdif */
2138*4882a593Smuzhiyun 	if (emu->audigy)
2139*4882a593Smuzhiyun 		outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
2140*4882a593Smuzhiyun 	outl(emu->saved_hcfg, emu->port + HCFG);
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	val = emu->saved_ptr;
2143*4882a593Smuzhiyun 	for (reg = saved_regs; *reg != 0xff; reg++)
2144*4882a593Smuzhiyun 		for (i = 0; i < NUM_G; i++, val++)
2145*4882a593Smuzhiyun 			snd_emu10k1_ptr_write(emu, *reg, i, *val);
2146*4882a593Smuzhiyun 	if (emu->audigy) {
2147*4882a593Smuzhiyun 		for (reg = saved_regs_audigy; *reg != 0xff; reg++)
2148*4882a593Smuzhiyun 			for (i = 0; i < NUM_G; i++, val++)
2149*4882a593Smuzhiyun 				snd_emu10k1_ptr_write(emu, *reg, i, *val);
2150*4882a593Smuzhiyun 	}
2151*4882a593Smuzhiyun }
2152*4882a593Smuzhiyun #endif
2153