1*4882a593Smuzhiyun /****************************************************************************
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun Copyright Echo Digital Audio Corporation (c) 1998 - 2004
4*4882a593Smuzhiyun All rights reserved
5*4882a593Smuzhiyun www.echoaudio.com
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun This file is part of Echo Digital Audio's generic driver library.
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun Echo Digital Audio's generic driver library is free software;
10*4882a593Smuzhiyun you can redistribute it and/or modify it under the terms of
11*4882a593Smuzhiyun the GNU General Public License as published by the Free Software
12*4882a593Smuzhiyun Foundation.
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun This program is distributed in the hope that it will be useful,
15*4882a593Smuzhiyun but WITHOUT ANY WARRANTY; without even the implied warranty of
16*4882a593Smuzhiyun MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17*4882a593Smuzhiyun GNU General Public License for more details.
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun along with this program; if not, write to the Free Software
21*4882a593Smuzhiyun Foundation, Inc., 59 Temple Place - Suite 330, Boston,
22*4882a593Smuzhiyun MA 02111-1307, USA.
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun *************************************************************************
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun Translation from C++ and adaptation for use in ALSA-Driver
27*4882a593Smuzhiyun were made by Giuliano Pochini <pochini@shiny.it>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun ****************************************************************************/
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static int write_control_reg(struct echoaudio *chip, u32 value, char force);
33*4882a593Smuzhiyun static int set_input_clock(struct echoaudio *chip, u16 clock);
34*4882a593Smuzhiyun static int set_professional_spdif(struct echoaudio *chip, char prof);
35*4882a593Smuzhiyun static int set_digital_mode(struct echoaudio *chip, u8 mode);
36*4882a593Smuzhiyun static int load_asic_generic(struct echoaudio *chip, u32 cmd, short asic);
37*4882a593Smuzhiyun static int check_asic_status(struct echoaudio *chip);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun
init_hw(struct echoaudio * chip,u16 device_id,u16 subdevice_id)40*4882a593Smuzhiyun static int init_hw(struct echoaudio *chip, u16 device_id, u16 subdevice_id)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun int err;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (snd_BUG_ON((subdevice_id & 0xfff0) != MONA))
45*4882a593Smuzhiyun return -ENODEV;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if ((err = init_dsp_comm_page(chip))) {
48*4882a593Smuzhiyun dev_err(chip->card->dev,
49*4882a593Smuzhiyun "init_hw - could not initialize DSP comm page\n");
50*4882a593Smuzhiyun return err;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun chip->device_id = device_id;
54*4882a593Smuzhiyun chip->subdevice_id = subdevice_id;
55*4882a593Smuzhiyun chip->bad_board = true;
56*4882a593Smuzhiyun chip->input_clock_types =
57*4882a593Smuzhiyun ECHO_CLOCK_BIT_INTERNAL | ECHO_CLOCK_BIT_SPDIF |
58*4882a593Smuzhiyun ECHO_CLOCK_BIT_WORD | ECHO_CLOCK_BIT_ADAT;
59*4882a593Smuzhiyun chip->digital_modes =
60*4882a593Smuzhiyun ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA |
61*4882a593Smuzhiyun ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL |
62*4882a593Smuzhiyun ECHOCAPS_HAS_DIGITAL_MODE_ADAT;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Mona comes in both '301 and '361 flavors */
65*4882a593Smuzhiyun if (chip->device_id == DEVICE_ID_56361)
66*4882a593Smuzhiyun chip->dsp_code_to_load = FW_MONA_361_DSP;
67*4882a593Smuzhiyun else
68*4882a593Smuzhiyun chip->dsp_code_to_load = FW_MONA_301_DSP;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if ((err = load_firmware(chip)) < 0)
71*4882a593Smuzhiyun return err;
72*4882a593Smuzhiyun chip->bad_board = false;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun return err;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun
set_mixer_defaults(struct echoaudio * chip)79*4882a593Smuzhiyun static int set_mixer_defaults(struct echoaudio *chip)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun chip->digital_mode = DIGITAL_MODE_SPDIF_RCA;
82*4882a593Smuzhiyun chip->professional_spdif = false;
83*4882a593Smuzhiyun chip->digital_in_automute = true;
84*4882a593Smuzhiyun return init_line_levels(chip);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun
detect_input_clocks(const struct echoaudio * chip)89*4882a593Smuzhiyun static u32 detect_input_clocks(const struct echoaudio *chip)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun u32 clocks_from_dsp, clock_bits;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Map the DSP clock detect bits to the generic driver clock
94*4882a593Smuzhiyun detect bits */
95*4882a593Smuzhiyun clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun clock_bits = ECHO_CLOCK_BIT_INTERNAL;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF)
100*4882a593Smuzhiyun clock_bits |= ECHO_CLOCK_BIT_SPDIF;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ADAT)
103*4882a593Smuzhiyun clock_bits |= ECHO_CLOCK_BIT_ADAT;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD)
106*4882a593Smuzhiyun clock_bits |= ECHO_CLOCK_BIT_WORD;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return clock_bits;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Mona has an ASIC on the PCI card and another ASIC in the external box;
114*4882a593Smuzhiyun both need to be loaded. */
load_asic(struct echoaudio * chip)115*4882a593Smuzhiyun static int load_asic(struct echoaudio *chip)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun u32 control_reg;
118*4882a593Smuzhiyun int err;
119*4882a593Smuzhiyun short asic;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (chip->asic_loaded)
122*4882a593Smuzhiyun return 0;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun mdelay(10);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (chip->device_id == DEVICE_ID_56361)
127*4882a593Smuzhiyun asic = FW_MONA_361_1_ASIC48;
128*4882a593Smuzhiyun else
129*4882a593Smuzhiyun asic = FW_MONA_301_1_ASIC48;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_PCI_CARD_ASIC, asic);
132*4882a593Smuzhiyun if (err < 0)
133*4882a593Smuzhiyun return err;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun chip->asic_code = asic;
136*4882a593Smuzhiyun mdelay(10);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Do the external one */
139*4882a593Smuzhiyun err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_EXTERNAL_ASIC,
140*4882a593Smuzhiyun FW_MONA_2_ASIC);
141*4882a593Smuzhiyun if (err < 0)
142*4882a593Smuzhiyun return err;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun mdelay(10);
145*4882a593Smuzhiyun err = check_asic_status(chip);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* Set up the control register if the load succeeded -
148*4882a593Smuzhiyun 48 kHz, internal clock, S/PDIF RCA mode */
149*4882a593Smuzhiyun if (!err) {
150*4882a593Smuzhiyun control_reg = GML_CONVERTER_ENABLE | GML_48KHZ;
151*4882a593Smuzhiyun err = write_control_reg(chip, control_reg, true);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return err;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Depending on what digital mode you want, Mona needs different ASICs
160*4882a593Smuzhiyun loaded. This function checks the ASIC needed for the new mode and sees
161*4882a593Smuzhiyun if it matches the one already loaded. */
switch_asic(struct echoaudio * chip,char double_speed)162*4882a593Smuzhiyun static int switch_asic(struct echoaudio *chip, char double_speed)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun int err;
165*4882a593Smuzhiyun short asic;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Check the clock detect bits to see if this is
168*4882a593Smuzhiyun a single-speed clock or a double-speed clock; load
169*4882a593Smuzhiyun a new ASIC if necessary. */
170*4882a593Smuzhiyun if (chip->device_id == DEVICE_ID_56361) {
171*4882a593Smuzhiyun if (double_speed)
172*4882a593Smuzhiyun asic = FW_MONA_361_1_ASIC96;
173*4882a593Smuzhiyun else
174*4882a593Smuzhiyun asic = FW_MONA_361_1_ASIC48;
175*4882a593Smuzhiyun } else {
176*4882a593Smuzhiyun if (double_speed)
177*4882a593Smuzhiyun asic = FW_MONA_301_1_ASIC96;
178*4882a593Smuzhiyun else
179*4882a593Smuzhiyun asic = FW_MONA_301_1_ASIC48;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (asic != chip->asic_code) {
183*4882a593Smuzhiyun /* Load the desired ASIC */
184*4882a593Smuzhiyun err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_PCI_CARD_ASIC,
185*4882a593Smuzhiyun asic);
186*4882a593Smuzhiyun if (err < 0)
187*4882a593Smuzhiyun return err;
188*4882a593Smuzhiyun chip->asic_code = asic;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun
set_sample_rate(struct echoaudio * chip,u32 rate)196*4882a593Smuzhiyun static int set_sample_rate(struct echoaudio *chip, u32 rate)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun u32 control_reg, clock;
199*4882a593Smuzhiyun short asic;
200*4882a593Smuzhiyun char force_write;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Only set the clock for internal mode. */
203*4882a593Smuzhiyun if (chip->input_clock != ECHO_CLOCK_INTERNAL) {
204*4882a593Smuzhiyun dev_dbg(chip->card->dev,
205*4882a593Smuzhiyun "Cannot set sample rate - clock not set to CLK_CLOCKININTERNAL\n");
206*4882a593Smuzhiyun /* Save the rate anyhow */
207*4882a593Smuzhiyun chip->comm_page->sample_rate = cpu_to_le32(rate);
208*4882a593Smuzhiyun chip->sample_rate = rate;
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Now, check to see if the required ASIC is loaded */
213*4882a593Smuzhiyun if (rate >= 88200) {
214*4882a593Smuzhiyun if (chip->digital_mode == DIGITAL_MODE_ADAT)
215*4882a593Smuzhiyun return -EINVAL;
216*4882a593Smuzhiyun if (chip->device_id == DEVICE_ID_56361)
217*4882a593Smuzhiyun asic = FW_MONA_361_1_ASIC96;
218*4882a593Smuzhiyun else
219*4882a593Smuzhiyun asic = FW_MONA_301_1_ASIC96;
220*4882a593Smuzhiyun } else {
221*4882a593Smuzhiyun if (chip->device_id == DEVICE_ID_56361)
222*4882a593Smuzhiyun asic = FW_MONA_361_1_ASIC48;
223*4882a593Smuzhiyun else
224*4882a593Smuzhiyun asic = FW_MONA_301_1_ASIC48;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun force_write = 0;
228*4882a593Smuzhiyun if (asic != chip->asic_code) {
229*4882a593Smuzhiyun int err;
230*4882a593Smuzhiyun /* Load the desired ASIC (load_asic_generic() can sleep) */
231*4882a593Smuzhiyun spin_unlock_irq(&chip->lock);
232*4882a593Smuzhiyun err = load_asic_generic(chip, DSP_FNC_LOAD_MONA_PCI_CARD_ASIC,
233*4882a593Smuzhiyun asic);
234*4882a593Smuzhiyun spin_lock_irq(&chip->lock);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (err < 0)
237*4882a593Smuzhiyun return err;
238*4882a593Smuzhiyun chip->asic_code = asic;
239*4882a593Smuzhiyun force_write = 1;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Compute the new control register value */
243*4882a593Smuzhiyun clock = 0;
244*4882a593Smuzhiyun control_reg = le32_to_cpu(chip->comm_page->control_register);
245*4882a593Smuzhiyun control_reg &= GML_CLOCK_CLEAR_MASK;
246*4882a593Smuzhiyun control_reg &= GML_SPDIF_RATE_CLEAR_MASK;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun switch (rate) {
249*4882a593Smuzhiyun case 96000:
250*4882a593Smuzhiyun clock = GML_96KHZ;
251*4882a593Smuzhiyun break;
252*4882a593Smuzhiyun case 88200:
253*4882a593Smuzhiyun clock = GML_88KHZ;
254*4882a593Smuzhiyun break;
255*4882a593Smuzhiyun case 48000:
256*4882a593Smuzhiyun clock = GML_48KHZ | GML_SPDIF_SAMPLE_RATE1;
257*4882a593Smuzhiyun break;
258*4882a593Smuzhiyun case 44100:
259*4882a593Smuzhiyun clock = GML_44KHZ;
260*4882a593Smuzhiyun /* Professional mode */
261*4882a593Smuzhiyun if (control_reg & GML_SPDIF_PRO_MODE)
262*4882a593Smuzhiyun clock |= GML_SPDIF_SAMPLE_RATE0;
263*4882a593Smuzhiyun break;
264*4882a593Smuzhiyun case 32000:
265*4882a593Smuzhiyun clock = GML_32KHZ | GML_SPDIF_SAMPLE_RATE0 |
266*4882a593Smuzhiyun GML_SPDIF_SAMPLE_RATE1;
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun case 22050:
269*4882a593Smuzhiyun clock = GML_22KHZ;
270*4882a593Smuzhiyun break;
271*4882a593Smuzhiyun case 16000:
272*4882a593Smuzhiyun clock = GML_16KHZ;
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun case 11025:
275*4882a593Smuzhiyun clock = GML_11KHZ;
276*4882a593Smuzhiyun break;
277*4882a593Smuzhiyun case 8000:
278*4882a593Smuzhiyun clock = GML_8KHZ;
279*4882a593Smuzhiyun break;
280*4882a593Smuzhiyun default:
281*4882a593Smuzhiyun dev_err(chip->card->dev,
282*4882a593Smuzhiyun "set_sample_rate: %d invalid!\n", rate);
283*4882a593Smuzhiyun return -EINVAL;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun control_reg |= clock;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun chip->comm_page->sample_rate = cpu_to_le32(rate); /* ignored by the DSP */
289*4882a593Smuzhiyun chip->sample_rate = rate;
290*4882a593Smuzhiyun dev_dbg(chip->card->dev,
291*4882a593Smuzhiyun "set_sample_rate: %d clock %d\n", rate, clock);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return write_control_reg(chip, control_reg, force_write);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun
set_input_clock(struct echoaudio * chip,u16 clock)298*4882a593Smuzhiyun static int set_input_clock(struct echoaudio *chip, u16 clock)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun u32 control_reg, clocks_from_dsp;
301*4882a593Smuzhiyun int err;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* Mask off the clock select bits */
304*4882a593Smuzhiyun control_reg = le32_to_cpu(chip->comm_page->control_register) &
305*4882a593Smuzhiyun GML_CLOCK_CLEAR_MASK;
306*4882a593Smuzhiyun clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun switch (clock) {
309*4882a593Smuzhiyun case ECHO_CLOCK_INTERNAL:
310*4882a593Smuzhiyun chip->input_clock = ECHO_CLOCK_INTERNAL;
311*4882a593Smuzhiyun return set_sample_rate(chip, chip->sample_rate);
312*4882a593Smuzhiyun case ECHO_CLOCK_SPDIF:
313*4882a593Smuzhiyun if (chip->digital_mode == DIGITAL_MODE_ADAT)
314*4882a593Smuzhiyun return -EAGAIN;
315*4882a593Smuzhiyun spin_unlock_irq(&chip->lock);
316*4882a593Smuzhiyun err = switch_asic(chip, clocks_from_dsp &
317*4882a593Smuzhiyun GML_CLOCK_DETECT_BIT_SPDIF96);
318*4882a593Smuzhiyun spin_lock_irq(&chip->lock);
319*4882a593Smuzhiyun if (err < 0)
320*4882a593Smuzhiyun return err;
321*4882a593Smuzhiyun control_reg |= GML_SPDIF_CLOCK;
322*4882a593Smuzhiyun if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF96)
323*4882a593Smuzhiyun control_reg |= GML_DOUBLE_SPEED_MODE;
324*4882a593Smuzhiyun else
325*4882a593Smuzhiyun control_reg &= ~GML_DOUBLE_SPEED_MODE;
326*4882a593Smuzhiyun break;
327*4882a593Smuzhiyun case ECHO_CLOCK_WORD:
328*4882a593Smuzhiyun spin_unlock_irq(&chip->lock);
329*4882a593Smuzhiyun err = switch_asic(chip, clocks_from_dsp &
330*4882a593Smuzhiyun GML_CLOCK_DETECT_BIT_WORD96);
331*4882a593Smuzhiyun spin_lock_irq(&chip->lock);
332*4882a593Smuzhiyun if (err < 0)
333*4882a593Smuzhiyun return err;
334*4882a593Smuzhiyun control_reg |= GML_WORD_CLOCK;
335*4882a593Smuzhiyun if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD96)
336*4882a593Smuzhiyun control_reg |= GML_DOUBLE_SPEED_MODE;
337*4882a593Smuzhiyun else
338*4882a593Smuzhiyun control_reg &= ~GML_DOUBLE_SPEED_MODE;
339*4882a593Smuzhiyun break;
340*4882a593Smuzhiyun case ECHO_CLOCK_ADAT:
341*4882a593Smuzhiyun dev_dbg(chip->card->dev, "Set Mona clock to ADAT\n");
342*4882a593Smuzhiyun if (chip->digital_mode != DIGITAL_MODE_ADAT)
343*4882a593Smuzhiyun return -EAGAIN;
344*4882a593Smuzhiyun control_reg |= GML_ADAT_CLOCK;
345*4882a593Smuzhiyun control_reg &= ~GML_DOUBLE_SPEED_MODE;
346*4882a593Smuzhiyun break;
347*4882a593Smuzhiyun default:
348*4882a593Smuzhiyun dev_err(chip->card->dev,
349*4882a593Smuzhiyun "Input clock 0x%x not supported for Mona\n", clock);
350*4882a593Smuzhiyun return -EINVAL;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun chip->input_clock = clock;
354*4882a593Smuzhiyun return write_control_reg(chip, control_reg, true);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun
dsp_set_digital_mode(struct echoaudio * chip,u8 mode)359*4882a593Smuzhiyun static int dsp_set_digital_mode(struct echoaudio *chip, u8 mode)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun u32 control_reg;
362*4882a593Smuzhiyun int err, incompatible_clock;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* Set clock to "internal" if it's not compatible with the new mode */
365*4882a593Smuzhiyun incompatible_clock = false;
366*4882a593Smuzhiyun switch (mode) {
367*4882a593Smuzhiyun case DIGITAL_MODE_SPDIF_OPTICAL:
368*4882a593Smuzhiyun case DIGITAL_MODE_SPDIF_RCA:
369*4882a593Smuzhiyun if (chip->input_clock == ECHO_CLOCK_ADAT)
370*4882a593Smuzhiyun incompatible_clock = true;
371*4882a593Smuzhiyun break;
372*4882a593Smuzhiyun case DIGITAL_MODE_ADAT:
373*4882a593Smuzhiyun if (chip->input_clock == ECHO_CLOCK_SPDIF)
374*4882a593Smuzhiyun incompatible_clock = true;
375*4882a593Smuzhiyun break;
376*4882a593Smuzhiyun default:
377*4882a593Smuzhiyun dev_err(chip->card->dev,
378*4882a593Smuzhiyun "Digital mode not supported: %d\n", mode);
379*4882a593Smuzhiyun return -EINVAL;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun spin_lock_irq(&chip->lock);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (incompatible_clock) { /* Switch to 48KHz, internal */
385*4882a593Smuzhiyun chip->sample_rate = 48000;
386*4882a593Smuzhiyun set_input_clock(chip, ECHO_CLOCK_INTERNAL);
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Clear the current digital mode */
390*4882a593Smuzhiyun control_reg = le32_to_cpu(chip->comm_page->control_register);
391*4882a593Smuzhiyun control_reg &= GML_DIGITAL_MODE_CLEAR_MASK;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* Tweak the control reg */
394*4882a593Smuzhiyun switch (mode) {
395*4882a593Smuzhiyun case DIGITAL_MODE_SPDIF_OPTICAL:
396*4882a593Smuzhiyun control_reg |= GML_SPDIF_OPTICAL_MODE;
397*4882a593Smuzhiyun break;
398*4882a593Smuzhiyun case DIGITAL_MODE_SPDIF_RCA:
399*4882a593Smuzhiyun /* GML_SPDIF_OPTICAL_MODE bit cleared */
400*4882a593Smuzhiyun break;
401*4882a593Smuzhiyun case DIGITAL_MODE_ADAT:
402*4882a593Smuzhiyun /* If the current ASIC is the 96KHz ASIC, switch the ASIC
403*4882a593Smuzhiyun and set to 48 KHz */
404*4882a593Smuzhiyun if (chip->asic_code == FW_MONA_361_1_ASIC96 ||
405*4882a593Smuzhiyun chip->asic_code == FW_MONA_301_1_ASIC96) {
406*4882a593Smuzhiyun set_sample_rate(chip, 48000);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun control_reg |= GML_ADAT_MODE;
409*4882a593Smuzhiyun control_reg &= ~GML_DOUBLE_SPEED_MODE;
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun err = write_control_reg(chip, control_reg, false);
414*4882a593Smuzhiyun spin_unlock_irq(&chip->lock);
415*4882a593Smuzhiyun if (err < 0)
416*4882a593Smuzhiyun return err;
417*4882a593Smuzhiyun chip->digital_mode = mode;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun dev_dbg(chip->card->dev, "set_digital_mode to %d\n", mode);
420*4882a593Smuzhiyun return incompatible_clock;
421*4882a593Smuzhiyun }
422