xref: /OK3568_Linux_fs/kernel/sound/pci/echoaudio/layla24_dsp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /****************************************************************************
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun    Copyright Echo Digital Audio Corporation (c) 1998 - 2004
4*4882a593Smuzhiyun    All rights reserved
5*4882a593Smuzhiyun    www.echoaudio.com
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun    This file is part of Echo Digital Audio's generic driver library.
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun    Echo Digital Audio's generic driver library is free software;
10*4882a593Smuzhiyun    you can redistribute it and/or modify it under the terms of
11*4882a593Smuzhiyun    the GNU General Public License as published by the Free Software Foundation.
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun    This program is distributed in the hope that it will be useful,
14*4882a593Smuzhiyun    but WITHOUT ANY WARRANTY; without even the implied warranty of
15*4882a593Smuzhiyun    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16*4882a593Smuzhiyun    GNU General Public License for more details.
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun    You should have received a copy of the GNU General Public License
19*4882a593Smuzhiyun    along with this program; if not, write to the Free Software
20*4882a593Smuzhiyun    Foundation, Inc., 59 Temple Place - Suite 330, Boston,
21*4882a593Smuzhiyun    MA  02111-1307, USA.
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun    *************************************************************************
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun  Translation from C++ and adaptation for use in ALSA-Driver
26*4882a593Smuzhiyun  were made by Giuliano Pochini <pochini@shiny.it>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun ****************************************************************************/
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static int write_control_reg(struct echoaudio *chip, u32 value, char force);
32*4882a593Smuzhiyun static int set_input_clock(struct echoaudio *chip, u16 clock);
33*4882a593Smuzhiyun static int set_professional_spdif(struct echoaudio *chip, char prof);
34*4882a593Smuzhiyun static int set_digital_mode(struct echoaudio *chip, u8 mode);
35*4882a593Smuzhiyun static int load_asic_generic(struct echoaudio *chip, u32 cmd, short asic);
36*4882a593Smuzhiyun static int check_asic_status(struct echoaudio *chip);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 
init_hw(struct echoaudio * chip,u16 device_id,u16 subdevice_id)39*4882a593Smuzhiyun static int init_hw(struct echoaudio *chip, u16 device_id, u16 subdevice_id)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	int err;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	if (snd_BUG_ON((subdevice_id & 0xfff0) != LAYLA24))
44*4882a593Smuzhiyun 		return -ENODEV;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	if ((err = init_dsp_comm_page(chip))) {
47*4882a593Smuzhiyun 		dev_err(chip->card->dev,
48*4882a593Smuzhiyun 			"init_hw - could not initialize DSP comm page\n");
49*4882a593Smuzhiyun 		return err;
50*4882a593Smuzhiyun 	}
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	chip->device_id = device_id;
53*4882a593Smuzhiyun 	chip->subdevice_id = subdevice_id;
54*4882a593Smuzhiyun 	chip->bad_board = true;
55*4882a593Smuzhiyun 	chip->has_midi = true;
56*4882a593Smuzhiyun 	chip->dsp_code_to_load = FW_LAYLA24_DSP;
57*4882a593Smuzhiyun 	chip->input_clock_types =
58*4882a593Smuzhiyun 		ECHO_CLOCK_BIT_INTERNAL | ECHO_CLOCK_BIT_SPDIF |
59*4882a593Smuzhiyun 		ECHO_CLOCK_BIT_WORD | ECHO_CLOCK_BIT_ADAT;
60*4882a593Smuzhiyun 	chip->digital_modes =
61*4882a593Smuzhiyun 		ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA |
62*4882a593Smuzhiyun 		ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL |
63*4882a593Smuzhiyun 		ECHOCAPS_HAS_DIGITAL_MODE_ADAT;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	if ((err = load_firmware(chip)) < 0)
66*4882a593Smuzhiyun 		return err;
67*4882a593Smuzhiyun 	chip->bad_board = false;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	if ((err = init_line_levels(chip)) < 0)
70*4882a593Smuzhiyun 		return err;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	return err;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 
set_mixer_defaults(struct echoaudio * chip)77*4882a593Smuzhiyun static int set_mixer_defaults(struct echoaudio *chip)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	chip->digital_mode = DIGITAL_MODE_SPDIF_RCA;
80*4882a593Smuzhiyun 	chip->professional_spdif = false;
81*4882a593Smuzhiyun 	chip->digital_in_automute = true;
82*4882a593Smuzhiyun 	return init_line_levels(chip);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 
detect_input_clocks(const struct echoaudio * chip)87*4882a593Smuzhiyun static u32 detect_input_clocks(const struct echoaudio *chip)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun 	u32 clocks_from_dsp, clock_bits;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* Map the DSP clock detect bits to the generic driver clock detect bits */
92*4882a593Smuzhiyun 	clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	clock_bits = ECHO_CLOCK_BIT_INTERNAL;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF)
97*4882a593Smuzhiyun 		clock_bits |= ECHO_CLOCK_BIT_SPDIF;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ADAT)
100*4882a593Smuzhiyun 		clock_bits |= ECHO_CLOCK_BIT_ADAT;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD)
103*4882a593Smuzhiyun 		clock_bits |= ECHO_CLOCK_BIT_WORD;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	return clock_bits;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* Layla24 has an ASIC on the PCI card and another ASIC in the external box;
111*4882a593Smuzhiyun both need to be loaded. */
load_asic(struct echoaudio * chip)112*4882a593Smuzhiyun static int load_asic(struct echoaudio *chip)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	int err;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (chip->asic_loaded)
117*4882a593Smuzhiyun 		return 1;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* Give the DSP a few milliseconds to settle down */
121*4882a593Smuzhiyun 	mdelay(10);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* Load the ASIC for the PCI card */
124*4882a593Smuzhiyun 	err = load_asic_generic(chip, DSP_FNC_LOAD_LAYLA24_PCI_CARD_ASIC,
125*4882a593Smuzhiyun 				FW_LAYLA24_1_ASIC);
126*4882a593Smuzhiyun 	if (err < 0)
127*4882a593Smuzhiyun 		return err;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	chip->asic_code = FW_LAYLA24_2S_ASIC;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/* Now give the new ASIC a little time to set up */
132*4882a593Smuzhiyun 	mdelay(10);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* Do the external one */
135*4882a593Smuzhiyun 	err = load_asic_generic(chip, DSP_FNC_LOAD_LAYLA24_EXTERNAL_ASIC,
136*4882a593Smuzhiyun 				FW_LAYLA24_2S_ASIC);
137*4882a593Smuzhiyun 	if (err < 0)
138*4882a593Smuzhiyun 		return err;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	/* Now give the external ASIC a little time to set up */
141*4882a593Smuzhiyun 	mdelay(10);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	/* See if it worked */
144*4882a593Smuzhiyun 	err = check_asic_status(chip);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	/* Set up the control register if the load succeeded -
147*4882a593Smuzhiyun 	   48 kHz, internal clock, S/PDIF RCA mode */
148*4882a593Smuzhiyun 	if (!err)
149*4882a593Smuzhiyun 		err = write_control_reg(chip, GML_CONVERTER_ENABLE | GML_48KHZ,
150*4882a593Smuzhiyun 					true);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return err;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 
set_sample_rate(struct echoaudio * chip,u32 rate)157*4882a593Smuzhiyun static int set_sample_rate(struct echoaudio *chip, u32 rate)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	u32 control_reg, clock, base_rate;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	if (snd_BUG_ON(rate >= 50000 &&
162*4882a593Smuzhiyun 		       chip->digital_mode == DIGITAL_MODE_ADAT))
163*4882a593Smuzhiyun 		return -EINVAL;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Only set the clock for internal mode. */
166*4882a593Smuzhiyun 	if (chip->input_clock != ECHO_CLOCK_INTERNAL) {
167*4882a593Smuzhiyun 		dev_warn(chip->card->dev,
168*4882a593Smuzhiyun 			 "Cannot set sample rate - clock not set to CLK_CLOCKININTERNAL\n");
169*4882a593Smuzhiyun 		/* Save the rate anyhow */
170*4882a593Smuzhiyun 		chip->comm_page->sample_rate = cpu_to_le32(rate);
171*4882a593Smuzhiyun 		chip->sample_rate = rate;
172*4882a593Smuzhiyun 		return 0;
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Get the control register & clear the appropriate bits */
176*4882a593Smuzhiyun 	control_reg = le32_to_cpu(chip->comm_page->control_register);
177*4882a593Smuzhiyun 	control_reg &= GML_CLOCK_CLEAR_MASK & GML_SPDIF_RATE_CLEAR_MASK;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	clock = 0;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	switch (rate) {
182*4882a593Smuzhiyun 	case 96000:
183*4882a593Smuzhiyun 		clock = GML_96KHZ;
184*4882a593Smuzhiyun 		break;
185*4882a593Smuzhiyun 	case 88200:
186*4882a593Smuzhiyun 		clock = GML_88KHZ;
187*4882a593Smuzhiyun 		break;
188*4882a593Smuzhiyun 	case 48000:
189*4882a593Smuzhiyun 		clock = GML_48KHZ | GML_SPDIF_SAMPLE_RATE1;
190*4882a593Smuzhiyun 		break;
191*4882a593Smuzhiyun 	case 44100:
192*4882a593Smuzhiyun 		clock = GML_44KHZ;
193*4882a593Smuzhiyun 		/* Professional mode */
194*4882a593Smuzhiyun 		if (control_reg & GML_SPDIF_PRO_MODE)
195*4882a593Smuzhiyun 			clock |= GML_SPDIF_SAMPLE_RATE0;
196*4882a593Smuzhiyun 		break;
197*4882a593Smuzhiyun 	case 32000:
198*4882a593Smuzhiyun 		clock = GML_32KHZ | GML_SPDIF_SAMPLE_RATE0 |
199*4882a593Smuzhiyun 			GML_SPDIF_SAMPLE_RATE1;
200*4882a593Smuzhiyun 		break;
201*4882a593Smuzhiyun 	case 22050:
202*4882a593Smuzhiyun 		clock = GML_22KHZ;
203*4882a593Smuzhiyun 		break;
204*4882a593Smuzhiyun 	case 16000:
205*4882a593Smuzhiyun 		clock = GML_16KHZ;
206*4882a593Smuzhiyun 		break;
207*4882a593Smuzhiyun 	case 11025:
208*4882a593Smuzhiyun 		clock = GML_11KHZ;
209*4882a593Smuzhiyun 		break;
210*4882a593Smuzhiyun 	case 8000:
211*4882a593Smuzhiyun 		clock = GML_8KHZ;
212*4882a593Smuzhiyun 		break;
213*4882a593Smuzhiyun 	default:
214*4882a593Smuzhiyun 		/* If this is a non-standard rate, then the driver needs to
215*4882a593Smuzhiyun 		use Layla24's special "continuous frequency" mode */
216*4882a593Smuzhiyun 		clock = LAYLA24_CONTINUOUS_CLOCK;
217*4882a593Smuzhiyun 		if (rate > 50000) {
218*4882a593Smuzhiyun 			base_rate = rate >> 1;
219*4882a593Smuzhiyun 			control_reg |= GML_DOUBLE_SPEED_MODE;
220*4882a593Smuzhiyun 		} else {
221*4882a593Smuzhiyun 			base_rate = rate;
222*4882a593Smuzhiyun 		}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		if (base_rate < 25000)
225*4882a593Smuzhiyun 			base_rate = 25000;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		if (wait_handshake(chip))
228*4882a593Smuzhiyun 			return -EIO;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		chip->comm_page->sample_rate =
231*4882a593Smuzhiyun 			cpu_to_le32(LAYLA24_MAGIC_NUMBER / base_rate - 2);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 		clear_handshake(chip);
234*4882a593Smuzhiyun 		send_vector(chip, DSP_VC_SET_LAYLA24_FREQUENCY_REG);
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	control_reg |= clock;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	chip->comm_page->sample_rate = cpu_to_le32(rate);	/* ignored by the DSP ? */
240*4882a593Smuzhiyun 	chip->sample_rate = rate;
241*4882a593Smuzhiyun 	dev_dbg(chip->card->dev,
242*4882a593Smuzhiyun 		"set_sample_rate: %d clock %d\n", rate, control_reg);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	return write_control_reg(chip, control_reg, false);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 
set_input_clock(struct echoaudio * chip,u16 clock)249*4882a593Smuzhiyun static int set_input_clock(struct echoaudio *chip, u16 clock)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	u32 control_reg, clocks_from_dsp;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* Mask off the clock select bits */
254*4882a593Smuzhiyun 	control_reg = le32_to_cpu(chip->comm_page->control_register) &
255*4882a593Smuzhiyun 		GML_CLOCK_CLEAR_MASK;
256*4882a593Smuzhiyun 	clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* Pick the new clock */
259*4882a593Smuzhiyun 	switch (clock) {
260*4882a593Smuzhiyun 	case ECHO_CLOCK_INTERNAL:
261*4882a593Smuzhiyun 		chip->input_clock = ECHO_CLOCK_INTERNAL;
262*4882a593Smuzhiyun 		return set_sample_rate(chip, chip->sample_rate);
263*4882a593Smuzhiyun 	case ECHO_CLOCK_SPDIF:
264*4882a593Smuzhiyun 		if (chip->digital_mode == DIGITAL_MODE_ADAT)
265*4882a593Smuzhiyun 			return -EAGAIN;
266*4882a593Smuzhiyun 		control_reg |= GML_SPDIF_CLOCK;
267*4882a593Smuzhiyun 		/* Layla24 doesn't support 96KHz S/PDIF */
268*4882a593Smuzhiyun 		control_reg &= ~GML_DOUBLE_SPEED_MODE;
269*4882a593Smuzhiyun 		break;
270*4882a593Smuzhiyun 	case ECHO_CLOCK_WORD:
271*4882a593Smuzhiyun 		control_reg |= GML_WORD_CLOCK;
272*4882a593Smuzhiyun 		if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_WORD96)
273*4882a593Smuzhiyun 			control_reg |= GML_DOUBLE_SPEED_MODE;
274*4882a593Smuzhiyun 		else
275*4882a593Smuzhiyun 			control_reg &= ~GML_DOUBLE_SPEED_MODE;
276*4882a593Smuzhiyun 		break;
277*4882a593Smuzhiyun 	case ECHO_CLOCK_ADAT:
278*4882a593Smuzhiyun 		if (chip->digital_mode != DIGITAL_MODE_ADAT)
279*4882a593Smuzhiyun 			return -EAGAIN;
280*4882a593Smuzhiyun 		control_reg |= GML_ADAT_CLOCK;
281*4882a593Smuzhiyun 		control_reg &= ~GML_DOUBLE_SPEED_MODE;
282*4882a593Smuzhiyun 		break;
283*4882a593Smuzhiyun 	default:
284*4882a593Smuzhiyun 		dev_err(chip->card->dev,
285*4882a593Smuzhiyun 			"Input clock 0x%x not supported for Layla24\n", clock);
286*4882a593Smuzhiyun 		return -EINVAL;
287*4882a593Smuzhiyun 	}
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	chip->input_clock = clock;
290*4882a593Smuzhiyun 	return write_control_reg(chip, control_reg, true);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun /* Depending on what digital mode you want, Layla24 needs different ASICs
296*4882a593Smuzhiyun loaded.  This function checks the ASIC needed for the new mode and sees
297*4882a593Smuzhiyun if it matches the one already loaded. */
switch_asic(struct echoaudio * chip,short asic)298*4882a593Smuzhiyun static int switch_asic(struct echoaudio *chip, short asic)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	s8 *monitors;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/*  Check to see if this is already loaded */
303*4882a593Smuzhiyun 	if (asic != chip->asic_code) {
304*4882a593Smuzhiyun 		monitors = kmemdup(chip->comm_page->monitors,
305*4882a593Smuzhiyun 					MONITOR_ARRAY_SIZE, GFP_KERNEL);
306*4882a593Smuzhiyun 		if (! monitors)
307*4882a593Smuzhiyun 			return -ENOMEM;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 		memset(chip->comm_page->monitors, ECHOGAIN_MUTED,
310*4882a593Smuzhiyun 		       MONITOR_ARRAY_SIZE);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		/* Load the desired ASIC */
313*4882a593Smuzhiyun 		if (load_asic_generic(chip, DSP_FNC_LOAD_LAYLA24_EXTERNAL_ASIC,
314*4882a593Smuzhiyun 				      asic) < 0) {
315*4882a593Smuzhiyun 			memcpy(chip->comm_page->monitors, monitors,
316*4882a593Smuzhiyun 			       MONITOR_ARRAY_SIZE);
317*4882a593Smuzhiyun 			kfree(monitors);
318*4882a593Smuzhiyun 			return -EIO;
319*4882a593Smuzhiyun 		}
320*4882a593Smuzhiyun 		chip->asic_code = asic;
321*4882a593Smuzhiyun 		memcpy(chip->comm_page->monitors, monitors, MONITOR_ARRAY_SIZE);
322*4882a593Smuzhiyun 		kfree(monitors);
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	return 0;
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 
dsp_set_digital_mode(struct echoaudio * chip,u8 mode)330*4882a593Smuzhiyun static int dsp_set_digital_mode(struct echoaudio *chip, u8 mode)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	u32 control_reg;
333*4882a593Smuzhiyun 	int err, incompatible_clock;
334*4882a593Smuzhiyun 	short asic;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/* Set clock to "internal" if it's not compatible with the new mode */
337*4882a593Smuzhiyun 	incompatible_clock = false;
338*4882a593Smuzhiyun 	switch (mode) {
339*4882a593Smuzhiyun 	case DIGITAL_MODE_SPDIF_OPTICAL:
340*4882a593Smuzhiyun 	case DIGITAL_MODE_SPDIF_RCA:
341*4882a593Smuzhiyun 		if (chip->input_clock == ECHO_CLOCK_ADAT)
342*4882a593Smuzhiyun 			incompatible_clock = true;
343*4882a593Smuzhiyun 		asic = FW_LAYLA24_2S_ASIC;
344*4882a593Smuzhiyun 		break;
345*4882a593Smuzhiyun 	case DIGITAL_MODE_ADAT:
346*4882a593Smuzhiyun 		if (chip->input_clock == ECHO_CLOCK_SPDIF)
347*4882a593Smuzhiyun 			incompatible_clock = true;
348*4882a593Smuzhiyun 		asic = FW_LAYLA24_2A_ASIC;
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 	default:
351*4882a593Smuzhiyun 		dev_err(chip->card->dev,
352*4882a593Smuzhiyun 			"Digital mode not supported: %d\n", mode);
353*4882a593Smuzhiyun 		return -EINVAL;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (incompatible_clock) {	/* Switch to 48KHz, internal */
357*4882a593Smuzhiyun 		chip->sample_rate = 48000;
358*4882a593Smuzhiyun 		spin_lock_irq(&chip->lock);
359*4882a593Smuzhiyun 		set_input_clock(chip, ECHO_CLOCK_INTERNAL);
360*4882a593Smuzhiyun 		spin_unlock_irq(&chip->lock);
361*4882a593Smuzhiyun 	}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	/* switch_asic() can sleep */
364*4882a593Smuzhiyun 	if (switch_asic(chip, asic) < 0)
365*4882a593Smuzhiyun 		return -EIO;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	spin_lock_irq(&chip->lock);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	/* Tweak the control register */
370*4882a593Smuzhiyun 	control_reg = le32_to_cpu(chip->comm_page->control_register);
371*4882a593Smuzhiyun 	control_reg &= GML_DIGITAL_MODE_CLEAR_MASK;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	switch (mode) {
374*4882a593Smuzhiyun 	case DIGITAL_MODE_SPDIF_OPTICAL:
375*4882a593Smuzhiyun 		control_reg |= GML_SPDIF_OPTICAL_MODE;
376*4882a593Smuzhiyun 		break;
377*4882a593Smuzhiyun 	case DIGITAL_MODE_SPDIF_RCA:
378*4882a593Smuzhiyun 		/* GML_SPDIF_OPTICAL_MODE bit cleared */
379*4882a593Smuzhiyun 		break;
380*4882a593Smuzhiyun 	case DIGITAL_MODE_ADAT:
381*4882a593Smuzhiyun 		control_reg |= GML_ADAT_MODE;
382*4882a593Smuzhiyun 		control_reg &= ~GML_DOUBLE_SPEED_MODE;
383*4882a593Smuzhiyun 		break;
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	err = write_control_reg(chip, control_reg, true);
387*4882a593Smuzhiyun 	spin_unlock_irq(&chip->lock);
388*4882a593Smuzhiyun 	if (err < 0)
389*4882a593Smuzhiyun 		return err;
390*4882a593Smuzhiyun 	chip->digital_mode = mode;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	dev_dbg(chip->card->dev, "set_digital_mode to %d\n", mode);
393*4882a593Smuzhiyun 	return incompatible_clock;
394*4882a593Smuzhiyun }
395