1*4882a593Smuzhiyun /****************************************************************************
2*4882a593Smuzhiyun
3*4882a593Smuzhiyun Copyright Echo Digital Audio Corporation (c) 1998 - 2004
4*4882a593Smuzhiyun All rights reserved
5*4882a593Smuzhiyun www.echoaudio.com
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun This file is part of Echo Digital Audio's generic driver library.
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun Echo Digital Audio's generic driver library is free software;
10*4882a593Smuzhiyun you can redistribute it and/or modify it under the terms of
11*4882a593Smuzhiyun the GNU General Public License as published by the Free Software
12*4882a593Smuzhiyun Foundation.
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun This program is distributed in the hope that it will be useful,
15*4882a593Smuzhiyun but WITHOUT ANY WARRANTY; without even the implied warranty of
16*4882a593Smuzhiyun MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17*4882a593Smuzhiyun GNU General Public License for more details.
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun along with this program; if not, write to the Free Software
21*4882a593Smuzhiyun Foundation, Inc., 59 Temple Place - Suite 330, Boston,
22*4882a593Smuzhiyun MA 02111-1307, USA.
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun *************************************************************************
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun Translation from C++ and adaptation for use in ALSA-Driver
27*4882a593Smuzhiyun were made by Giuliano Pochini <pochini@shiny.it>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun ****************************************************************************/
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static int write_control_reg(struct echoaudio *chip, u32 value, char force);
33*4882a593Smuzhiyun static int set_input_clock(struct echoaudio *chip, u16 clock);
34*4882a593Smuzhiyun static int set_professional_spdif(struct echoaudio *chip, char prof);
35*4882a593Smuzhiyun static int set_digital_mode(struct echoaudio *chip, u8 mode);
36*4882a593Smuzhiyun static int load_asic_generic(struct echoaudio *chip, u32 cmd, short asic);
37*4882a593Smuzhiyun static int check_asic_status(struct echoaudio *chip);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun
init_hw(struct echoaudio * chip,u16 device_id,u16 subdevice_id)40*4882a593Smuzhiyun static int init_hw(struct echoaudio *chip, u16 device_id, u16 subdevice_id)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun int err;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun if (snd_BUG_ON((subdevice_id & 0xfff0) != GINA24))
45*4882a593Smuzhiyun return -ENODEV;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if ((err = init_dsp_comm_page(chip))) {
48*4882a593Smuzhiyun dev_err(chip->card->dev,
49*4882a593Smuzhiyun "init_hw - could not initialize DSP comm page\n");
50*4882a593Smuzhiyun return err;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun chip->device_id = device_id;
54*4882a593Smuzhiyun chip->subdevice_id = subdevice_id;
55*4882a593Smuzhiyun chip->bad_board = true;
56*4882a593Smuzhiyun chip->input_clock_types =
57*4882a593Smuzhiyun ECHO_CLOCK_BIT_INTERNAL | ECHO_CLOCK_BIT_SPDIF |
58*4882a593Smuzhiyun ECHO_CLOCK_BIT_ESYNC | ECHO_CLOCK_BIT_ESYNC96 |
59*4882a593Smuzhiyun ECHO_CLOCK_BIT_ADAT;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Gina24 comes in both '301 and '361 flavors */
62*4882a593Smuzhiyun if (chip->device_id == DEVICE_ID_56361) {
63*4882a593Smuzhiyun chip->dsp_code_to_load = FW_GINA24_361_DSP;
64*4882a593Smuzhiyun chip->digital_modes =
65*4882a593Smuzhiyun ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA |
66*4882a593Smuzhiyun ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL |
67*4882a593Smuzhiyun ECHOCAPS_HAS_DIGITAL_MODE_ADAT;
68*4882a593Smuzhiyun } else {
69*4882a593Smuzhiyun chip->dsp_code_to_load = FW_GINA24_301_DSP;
70*4882a593Smuzhiyun chip->digital_modes =
71*4882a593Smuzhiyun ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_RCA |
72*4882a593Smuzhiyun ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_OPTICAL |
73*4882a593Smuzhiyun ECHOCAPS_HAS_DIGITAL_MODE_ADAT |
74*4882a593Smuzhiyun ECHOCAPS_HAS_DIGITAL_MODE_SPDIF_CDROM;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun if ((err = load_firmware(chip)) < 0)
78*4882a593Smuzhiyun return err;
79*4882a593Smuzhiyun chip->bad_board = false;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun return err;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun
set_mixer_defaults(struct echoaudio * chip)86*4882a593Smuzhiyun static int set_mixer_defaults(struct echoaudio *chip)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun chip->digital_mode = DIGITAL_MODE_SPDIF_RCA;
89*4882a593Smuzhiyun chip->professional_spdif = false;
90*4882a593Smuzhiyun chip->digital_in_automute = true;
91*4882a593Smuzhiyun return init_line_levels(chip);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun
detect_input_clocks(const struct echoaudio * chip)96*4882a593Smuzhiyun static u32 detect_input_clocks(const struct echoaudio *chip)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun u32 clocks_from_dsp, clock_bits;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Map the DSP clock detect bits to the generic driver clock
101*4882a593Smuzhiyun detect bits */
102*4882a593Smuzhiyun clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun clock_bits = ECHO_CLOCK_BIT_INTERNAL;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF)
107*4882a593Smuzhiyun clock_bits |= ECHO_CLOCK_BIT_SPDIF;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ADAT)
110*4882a593Smuzhiyun clock_bits |= ECHO_CLOCK_BIT_ADAT;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_ESYNC)
113*4882a593Smuzhiyun clock_bits |= ECHO_CLOCK_BIT_ESYNC | ECHO_CLOCK_BIT_ESYNC96;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return clock_bits;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Gina24 has an ASIC on the PCI card which must be loaded for anything
121*4882a593Smuzhiyun interesting to happen. */
load_asic(struct echoaudio * chip)122*4882a593Smuzhiyun static int load_asic(struct echoaudio *chip)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun u32 control_reg;
125*4882a593Smuzhiyun int err;
126*4882a593Smuzhiyun short asic;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun if (chip->asic_loaded)
129*4882a593Smuzhiyun return 1;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Give the DSP a few milliseconds to settle down */
132*4882a593Smuzhiyun mdelay(10);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* Pick the correct ASIC for '301 or '361 Gina24 */
135*4882a593Smuzhiyun if (chip->device_id == DEVICE_ID_56361)
136*4882a593Smuzhiyun asic = FW_GINA24_361_ASIC;
137*4882a593Smuzhiyun else
138*4882a593Smuzhiyun asic = FW_GINA24_301_ASIC;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun err = load_asic_generic(chip, DSP_FNC_LOAD_GINA24_ASIC, asic);
141*4882a593Smuzhiyun if (err < 0)
142*4882a593Smuzhiyun return err;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun chip->asic_code = asic;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun /* Now give the new ASIC a little time to set up */
147*4882a593Smuzhiyun mdelay(10);
148*4882a593Smuzhiyun /* See if it worked */
149*4882a593Smuzhiyun err = check_asic_status(chip);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* Set up the control register if the load succeeded -
152*4882a593Smuzhiyun 48 kHz, internal clock, S/PDIF RCA mode */
153*4882a593Smuzhiyun if (!err) {
154*4882a593Smuzhiyun control_reg = GML_CONVERTER_ENABLE | GML_48KHZ;
155*4882a593Smuzhiyun err = write_control_reg(chip, control_reg, true);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun return err;
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun
set_sample_rate(struct echoaudio * chip,u32 rate)162*4882a593Smuzhiyun static int set_sample_rate(struct echoaudio *chip, u32 rate)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun u32 control_reg, clock;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun if (snd_BUG_ON(rate >= 50000 &&
167*4882a593Smuzhiyun chip->digital_mode == DIGITAL_MODE_ADAT))
168*4882a593Smuzhiyun return -EINVAL;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Only set the clock for internal mode. */
171*4882a593Smuzhiyun if (chip->input_clock != ECHO_CLOCK_INTERNAL) {
172*4882a593Smuzhiyun dev_warn(chip->card->dev,
173*4882a593Smuzhiyun "Cannot set sample rate - clock not set to CLK_CLOCKININTERNAL\n");
174*4882a593Smuzhiyun /* Save the rate anyhow */
175*4882a593Smuzhiyun chip->comm_page->sample_rate = cpu_to_le32(rate);
176*4882a593Smuzhiyun chip->sample_rate = rate;
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun clock = 0;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun control_reg = le32_to_cpu(chip->comm_page->control_register);
183*4882a593Smuzhiyun control_reg &= GML_CLOCK_CLEAR_MASK & GML_SPDIF_RATE_CLEAR_MASK;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun switch (rate) {
186*4882a593Smuzhiyun case 96000:
187*4882a593Smuzhiyun clock = GML_96KHZ;
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun case 88200:
190*4882a593Smuzhiyun clock = GML_88KHZ;
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun case 48000:
193*4882a593Smuzhiyun clock = GML_48KHZ | GML_SPDIF_SAMPLE_RATE1;
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun case 44100:
196*4882a593Smuzhiyun clock = GML_44KHZ;
197*4882a593Smuzhiyun /* Professional mode ? */
198*4882a593Smuzhiyun if (control_reg & GML_SPDIF_PRO_MODE)
199*4882a593Smuzhiyun clock |= GML_SPDIF_SAMPLE_RATE0;
200*4882a593Smuzhiyun break;
201*4882a593Smuzhiyun case 32000:
202*4882a593Smuzhiyun clock = GML_32KHZ | GML_SPDIF_SAMPLE_RATE0 |
203*4882a593Smuzhiyun GML_SPDIF_SAMPLE_RATE1;
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case 22050:
206*4882a593Smuzhiyun clock = GML_22KHZ;
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun case 16000:
209*4882a593Smuzhiyun clock = GML_16KHZ;
210*4882a593Smuzhiyun break;
211*4882a593Smuzhiyun case 11025:
212*4882a593Smuzhiyun clock = GML_11KHZ;
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun case 8000:
215*4882a593Smuzhiyun clock = GML_8KHZ;
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun default:
218*4882a593Smuzhiyun dev_err(chip->card->dev,
219*4882a593Smuzhiyun "set_sample_rate: %d invalid!\n", rate);
220*4882a593Smuzhiyun return -EINVAL;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun control_reg |= clock;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun chip->comm_page->sample_rate = cpu_to_le32(rate); /* ignored by the DSP */
226*4882a593Smuzhiyun chip->sample_rate = rate;
227*4882a593Smuzhiyun dev_dbg(chip->card->dev, "set_sample_rate: %d clock %d\n", rate, clock);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun return write_control_reg(chip, control_reg, false);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun
set_input_clock(struct echoaudio * chip,u16 clock)234*4882a593Smuzhiyun static int set_input_clock(struct echoaudio *chip, u16 clock)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun u32 control_reg, clocks_from_dsp;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* Mask off the clock select bits */
240*4882a593Smuzhiyun control_reg = le32_to_cpu(chip->comm_page->control_register) &
241*4882a593Smuzhiyun GML_CLOCK_CLEAR_MASK;
242*4882a593Smuzhiyun clocks_from_dsp = le32_to_cpu(chip->comm_page->status_clocks);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun switch (clock) {
245*4882a593Smuzhiyun case ECHO_CLOCK_INTERNAL:
246*4882a593Smuzhiyun chip->input_clock = ECHO_CLOCK_INTERNAL;
247*4882a593Smuzhiyun return set_sample_rate(chip, chip->sample_rate);
248*4882a593Smuzhiyun case ECHO_CLOCK_SPDIF:
249*4882a593Smuzhiyun if (chip->digital_mode == DIGITAL_MODE_ADAT)
250*4882a593Smuzhiyun return -EAGAIN;
251*4882a593Smuzhiyun control_reg |= GML_SPDIF_CLOCK;
252*4882a593Smuzhiyun if (clocks_from_dsp & GML_CLOCK_DETECT_BIT_SPDIF96)
253*4882a593Smuzhiyun control_reg |= GML_DOUBLE_SPEED_MODE;
254*4882a593Smuzhiyun else
255*4882a593Smuzhiyun control_reg &= ~GML_DOUBLE_SPEED_MODE;
256*4882a593Smuzhiyun break;
257*4882a593Smuzhiyun case ECHO_CLOCK_ADAT:
258*4882a593Smuzhiyun if (chip->digital_mode != DIGITAL_MODE_ADAT)
259*4882a593Smuzhiyun return -EAGAIN;
260*4882a593Smuzhiyun control_reg |= GML_ADAT_CLOCK;
261*4882a593Smuzhiyun control_reg &= ~GML_DOUBLE_SPEED_MODE;
262*4882a593Smuzhiyun break;
263*4882a593Smuzhiyun case ECHO_CLOCK_ESYNC:
264*4882a593Smuzhiyun control_reg |= GML_ESYNC_CLOCK;
265*4882a593Smuzhiyun control_reg &= ~GML_DOUBLE_SPEED_MODE;
266*4882a593Smuzhiyun break;
267*4882a593Smuzhiyun case ECHO_CLOCK_ESYNC96:
268*4882a593Smuzhiyun control_reg |= GML_ESYNC_CLOCK | GML_DOUBLE_SPEED_MODE;
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun default:
271*4882a593Smuzhiyun dev_err(chip->card->dev,
272*4882a593Smuzhiyun "Input clock 0x%x not supported for Gina24\n", clock);
273*4882a593Smuzhiyun return -EINVAL;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun chip->input_clock = clock;
277*4882a593Smuzhiyun return write_control_reg(chip, control_reg, true);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun
dsp_set_digital_mode(struct echoaudio * chip,u8 mode)282*4882a593Smuzhiyun static int dsp_set_digital_mode(struct echoaudio *chip, u8 mode)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun u32 control_reg;
285*4882a593Smuzhiyun int err, incompatible_clock;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* Set clock to "internal" if it's not compatible with the new mode */
288*4882a593Smuzhiyun incompatible_clock = false;
289*4882a593Smuzhiyun switch (mode) {
290*4882a593Smuzhiyun case DIGITAL_MODE_SPDIF_OPTICAL:
291*4882a593Smuzhiyun case DIGITAL_MODE_SPDIF_CDROM:
292*4882a593Smuzhiyun case DIGITAL_MODE_SPDIF_RCA:
293*4882a593Smuzhiyun if (chip->input_clock == ECHO_CLOCK_ADAT)
294*4882a593Smuzhiyun incompatible_clock = true;
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun case DIGITAL_MODE_ADAT:
297*4882a593Smuzhiyun if (chip->input_clock == ECHO_CLOCK_SPDIF)
298*4882a593Smuzhiyun incompatible_clock = true;
299*4882a593Smuzhiyun break;
300*4882a593Smuzhiyun default:
301*4882a593Smuzhiyun dev_err(chip->card->dev,
302*4882a593Smuzhiyun "Digital mode not supported: %d\n", mode);
303*4882a593Smuzhiyun return -EINVAL;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun spin_lock_irq(&chip->lock);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (incompatible_clock) { /* Switch to 48KHz, internal */
309*4882a593Smuzhiyun chip->sample_rate = 48000;
310*4882a593Smuzhiyun set_input_clock(chip, ECHO_CLOCK_INTERNAL);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* Clear the current digital mode */
314*4882a593Smuzhiyun control_reg = le32_to_cpu(chip->comm_page->control_register);
315*4882a593Smuzhiyun control_reg &= GML_DIGITAL_MODE_CLEAR_MASK;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /* Tweak the control reg */
318*4882a593Smuzhiyun switch (mode) {
319*4882a593Smuzhiyun case DIGITAL_MODE_SPDIF_OPTICAL:
320*4882a593Smuzhiyun control_reg |= GML_SPDIF_OPTICAL_MODE;
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun case DIGITAL_MODE_SPDIF_CDROM:
323*4882a593Smuzhiyun /* '361 Gina24 cards do not have the S/PDIF CD-ROM mode */
324*4882a593Smuzhiyun if (chip->device_id == DEVICE_ID_56301)
325*4882a593Smuzhiyun control_reg |= GML_SPDIF_CDROM_MODE;
326*4882a593Smuzhiyun break;
327*4882a593Smuzhiyun case DIGITAL_MODE_SPDIF_RCA:
328*4882a593Smuzhiyun /* GML_SPDIF_OPTICAL_MODE bit cleared */
329*4882a593Smuzhiyun break;
330*4882a593Smuzhiyun case DIGITAL_MODE_ADAT:
331*4882a593Smuzhiyun control_reg |= GML_ADAT_MODE;
332*4882a593Smuzhiyun control_reg &= ~GML_DOUBLE_SPEED_MODE;
333*4882a593Smuzhiyun break;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun err = write_control_reg(chip, control_reg, true);
337*4882a593Smuzhiyun spin_unlock_irq(&chip->lock);
338*4882a593Smuzhiyun if (err < 0)
339*4882a593Smuzhiyun return err;
340*4882a593Smuzhiyun chip->digital_mode = mode;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun dev_dbg(chip->card->dev,
343*4882a593Smuzhiyun "set_digital_mode to %d\n", chip->digital_mode);
344*4882a593Smuzhiyun return incompatible_clock;
345*4882a593Smuzhiyun }
346