xref: /OK3568_Linux_fs/kernel/sound/pci/echoaudio/darla20_dsp.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /***************************************************************************
2*4882a593Smuzhiyun 
3*4882a593Smuzhiyun    Copyright Echo Digital Audio Corporation (c) 1998 - 2004
4*4882a593Smuzhiyun    All rights reserved
5*4882a593Smuzhiyun    www.echoaudio.com
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun    This file is part of Echo Digital Audio's generic driver library.
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun    Echo Digital Audio's generic driver library is free software;
10*4882a593Smuzhiyun    you can redistribute it and/or modify it under the terms of
11*4882a593Smuzhiyun    the GNU General Public License as published by the Free Software
12*4882a593Smuzhiyun    Foundation.
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun    This program is distributed in the hope that it will be useful,
15*4882a593Smuzhiyun    but WITHOUT ANY WARRANTY; without even the implied warranty of
16*4882a593Smuzhiyun    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
17*4882a593Smuzhiyun    GNU General Public License for more details.
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun    You should have received a copy of the GNU General Public License
20*4882a593Smuzhiyun    along with this program; if not, write to the Free Software
21*4882a593Smuzhiyun    Foundation, Inc., 59 Temple Place - Suite 330, Boston,
22*4882a593Smuzhiyun    MA  02111-1307, USA.
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun    *************************************************************************
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun  Translation from C++ and adaptation for use in ALSA-Driver
27*4882a593Smuzhiyun  were made by Giuliano Pochini <pochini@shiny.it>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun ****************************************************************************/
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun 
init_hw(struct echoaudio * chip,u16 device_id,u16 subdevice_id)32*4882a593Smuzhiyun static int init_hw(struct echoaudio *chip, u16 device_id, u16 subdevice_id)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	int err;
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	if (snd_BUG_ON((subdevice_id & 0xfff0) != DARLA20))
37*4882a593Smuzhiyun 		return -ENODEV;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	if ((err = init_dsp_comm_page(chip))) {
40*4882a593Smuzhiyun 		dev_err(chip->card->dev,
41*4882a593Smuzhiyun 			"init_hw: could not initialize DSP comm page\n");
42*4882a593Smuzhiyun 		return err;
43*4882a593Smuzhiyun 	}
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	chip->device_id = device_id;
46*4882a593Smuzhiyun 	chip->subdevice_id = subdevice_id;
47*4882a593Smuzhiyun 	chip->bad_board = true;
48*4882a593Smuzhiyun 	chip->dsp_code_to_load = FW_DARLA20_DSP;
49*4882a593Smuzhiyun 	chip->spdif_status = GD_SPDIF_STATUS_UNDEF;
50*4882a593Smuzhiyun 	chip->clock_state = GD_CLOCK_UNDEF;
51*4882a593Smuzhiyun 	/* Since this card has no ASIC, mark it as loaded so everything
52*4882a593Smuzhiyun 	   works OK */
53*4882a593Smuzhiyun 	chip->asic_loaded = true;
54*4882a593Smuzhiyun 	chip->input_clock_types = ECHO_CLOCK_BIT_INTERNAL;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	if ((err = load_firmware(chip)) < 0)
57*4882a593Smuzhiyun 		return err;
58*4882a593Smuzhiyun 	chip->bad_board = false;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	return err;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 
set_mixer_defaults(struct echoaudio * chip)65*4882a593Smuzhiyun static int set_mixer_defaults(struct echoaudio *chip)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	return init_line_levels(chip);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* The Darla20 has no external clock sources */
detect_input_clocks(const struct echoaudio * chip)73*4882a593Smuzhiyun static u32 detect_input_clocks(const struct echoaudio *chip)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun 	return ECHO_CLOCK_BIT_INTERNAL;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* The Darla20 has no ASIC. Just do nothing */
load_asic(struct echoaudio * chip)81*4882a593Smuzhiyun static int load_asic(struct echoaudio *chip)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	return 0;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 
set_sample_rate(struct echoaudio * chip,u32 rate)88*4882a593Smuzhiyun static int set_sample_rate(struct echoaudio *chip, u32 rate)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	u8 clock_state, spdif_status;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	if (wait_handshake(chip))
93*4882a593Smuzhiyun 		return -EIO;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	switch (rate) {
96*4882a593Smuzhiyun 	case 44100:
97*4882a593Smuzhiyun 		clock_state = GD_CLOCK_44;
98*4882a593Smuzhiyun 		spdif_status = GD_SPDIF_STATUS_44;
99*4882a593Smuzhiyun 		break;
100*4882a593Smuzhiyun 	case 48000:
101*4882a593Smuzhiyun 		clock_state = GD_CLOCK_48;
102*4882a593Smuzhiyun 		spdif_status = GD_SPDIF_STATUS_48;
103*4882a593Smuzhiyun 		break;
104*4882a593Smuzhiyun 	default:
105*4882a593Smuzhiyun 		clock_state = GD_CLOCK_NOCHANGE;
106*4882a593Smuzhiyun 		spdif_status = GD_SPDIF_STATUS_NOCHANGE;
107*4882a593Smuzhiyun 		break;
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	if (chip->clock_state == clock_state)
111*4882a593Smuzhiyun 		clock_state = GD_CLOCK_NOCHANGE;
112*4882a593Smuzhiyun 	if (spdif_status == chip->spdif_status)
113*4882a593Smuzhiyun 		spdif_status = GD_SPDIF_STATUS_NOCHANGE;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	chip->comm_page->sample_rate = cpu_to_le32(rate);
116*4882a593Smuzhiyun 	chip->comm_page->gd_clock_state = clock_state;
117*4882a593Smuzhiyun 	chip->comm_page->gd_spdif_status = spdif_status;
118*4882a593Smuzhiyun 	chip->comm_page->gd_resampler_state = 3;	/* magic number - should always be 3 */
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* Save the new audio state if it changed */
121*4882a593Smuzhiyun 	if (clock_state != GD_CLOCK_NOCHANGE)
122*4882a593Smuzhiyun 		chip->clock_state = clock_state;
123*4882a593Smuzhiyun 	if (spdif_status != GD_SPDIF_STATUS_NOCHANGE)
124*4882a593Smuzhiyun 		chip->spdif_status = spdif_status;
125*4882a593Smuzhiyun 	chip->sample_rate = rate;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	clear_handshake(chip);
128*4882a593Smuzhiyun 	return send_vector(chip, DSP_VC_SET_GD_AUDIO_STATE);
129*4882a593Smuzhiyun }
130