xref: /OK3568_Linux_fs/kernel/sound/pci/ctxfi/cthw20k2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2008, Creative Technology Ltd. All Rights Reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * @File	cthw20k2.c
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * @Brief
8*4882a593Smuzhiyun  * This file contains the implementation of hardware access method for 20k2.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * @Author	Liu Chun
11*4882a593Smuzhiyun  * @Date 	May 14 2008
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/delay.h>
22*4882a593Smuzhiyun #include "cthw20k2.h"
23*4882a593Smuzhiyun #include "ct20k2reg.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct hw20k2 {
26*4882a593Smuzhiyun 	struct hw hw;
27*4882a593Smuzhiyun 	/* for i2c */
28*4882a593Smuzhiyun 	unsigned char dev_id;
29*4882a593Smuzhiyun 	unsigned char addr_size;
30*4882a593Smuzhiyun 	unsigned char data_size;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	int mic_source;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static u32 hw_read_20kx(struct hw *hw, u32 reg);
36*4882a593Smuzhiyun static void hw_write_20kx(struct hw *hw, u32 reg, u32 data);
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /*
39*4882a593Smuzhiyun  * Type definition block.
40*4882a593Smuzhiyun  * The layout of control structures can be directly applied on 20k2 chip.
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun  * SRC control block definitions.
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /* SRC resource control block */
48*4882a593Smuzhiyun #define SRCCTL_STATE	0x00000007
49*4882a593Smuzhiyun #define SRCCTL_BM	0x00000008
50*4882a593Smuzhiyun #define SRCCTL_RSR	0x00000030
51*4882a593Smuzhiyun #define SRCCTL_SF	0x000001C0
52*4882a593Smuzhiyun #define SRCCTL_WR	0x00000200
53*4882a593Smuzhiyun #define SRCCTL_PM	0x00000400
54*4882a593Smuzhiyun #define SRCCTL_ROM	0x00001800
55*4882a593Smuzhiyun #define SRCCTL_VO	0x00002000
56*4882a593Smuzhiyun #define SRCCTL_ST	0x00004000
57*4882a593Smuzhiyun #define SRCCTL_IE	0x00008000
58*4882a593Smuzhiyun #define SRCCTL_ILSZ	0x000F0000
59*4882a593Smuzhiyun #define SRCCTL_BP	0x00100000
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define SRCCCR_CISZ	0x000007FF
62*4882a593Smuzhiyun #define SRCCCR_CWA	0x001FF800
63*4882a593Smuzhiyun #define SRCCCR_D	0x00200000
64*4882a593Smuzhiyun #define SRCCCR_RS	0x01C00000
65*4882a593Smuzhiyun #define SRCCCR_NAL	0x3E000000
66*4882a593Smuzhiyun #define SRCCCR_RA	0xC0000000
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define SRCCA_CA	0x0FFFFFFF
69*4882a593Smuzhiyun #define SRCCA_RS	0xE0000000
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define SRCSA_SA	0x0FFFFFFF
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define SRCLA_LA	0x0FFFFFFF
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun /* Mixer Parameter Ring ram Low and Hight register.
76*4882a593Smuzhiyun  * Fixed-point value in 8.24 format for parameter channel */
77*4882a593Smuzhiyun #define MPRLH_PITCH	0xFFFFFFFF
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* SRC resource register dirty flags */
80*4882a593Smuzhiyun union src_dirty {
81*4882a593Smuzhiyun 	struct {
82*4882a593Smuzhiyun 		u16 ctl:1;
83*4882a593Smuzhiyun 		u16 ccr:1;
84*4882a593Smuzhiyun 		u16 sa:1;
85*4882a593Smuzhiyun 		u16 la:1;
86*4882a593Smuzhiyun 		u16 ca:1;
87*4882a593Smuzhiyun 		u16 mpr:1;
88*4882a593Smuzhiyun 		u16 czbfs:1;	/* Clear Z-Buffers */
89*4882a593Smuzhiyun 		u16 rsv:9;
90*4882a593Smuzhiyun 	} bf;
91*4882a593Smuzhiyun 	u16 data;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun struct src_rsc_ctrl_blk {
95*4882a593Smuzhiyun 	unsigned int	ctl;
96*4882a593Smuzhiyun 	unsigned int 	ccr;
97*4882a593Smuzhiyun 	unsigned int	ca;
98*4882a593Smuzhiyun 	unsigned int	sa;
99*4882a593Smuzhiyun 	unsigned int	la;
100*4882a593Smuzhiyun 	unsigned int	mpr;
101*4882a593Smuzhiyun 	union src_dirty	dirty;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* SRC manager control block */
105*4882a593Smuzhiyun union src_mgr_dirty {
106*4882a593Smuzhiyun 	struct {
107*4882a593Smuzhiyun 		u16 enb0:1;
108*4882a593Smuzhiyun 		u16 enb1:1;
109*4882a593Smuzhiyun 		u16 enb2:1;
110*4882a593Smuzhiyun 		u16 enb3:1;
111*4882a593Smuzhiyun 		u16 enb4:1;
112*4882a593Smuzhiyun 		u16 enb5:1;
113*4882a593Smuzhiyun 		u16 enb6:1;
114*4882a593Smuzhiyun 		u16 enb7:1;
115*4882a593Smuzhiyun 		u16 enbsa:1;
116*4882a593Smuzhiyun 		u16 rsv:7;
117*4882a593Smuzhiyun 	} bf;
118*4882a593Smuzhiyun 	u16 data;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun struct src_mgr_ctrl_blk {
122*4882a593Smuzhiyun 	unsigned int		enbsa;
123*4882a593Smuzhiyun 	unsigned int		enb[8];
124*4882a593Smuzhiyun 	union src_mgr_dirty	dirty;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /* SRCIMP manager control block */
128*4882a593Smuzhiyun #define SRCAIM_ARC	0x00000FFF
129*4882a593Smuzhiyun #define SRCAIM_NXT	0x00FF0000
130*4882a593Smuzhiyun #define SRCAIM_SRC	0xFF000000
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun struct srcimap {
133*4882a593Smuzhiyun 	unsigned int srcaim;
134*4882a593Smuzhiyun 	unsigned int idx;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* SRCIMP manager register dirty flags */
138*4882a593Smuzhiyun union srcimp_mgr_dirty {
139*4882a593Smuzhiyun 	struct {
140*4882a593Smuzhiyun 		u16 srcimap:1;
141*4882a593Smuzhiyun 		u16 rsv:15;
142*4882a593Smuzhiyun 	} bf;
143*4882a593Smuzhiyun 	u16 data;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun struct srcimp_mgr_ctrl_blk {
147*4882a593Smuzhiyun 	struct srcimap		srcimap;
148*4882a593Smuzhiyun 	union srcimp_mgr_dirty	dirty;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun  * Function implementation block.
153*4882a593Smuzhiyun  */
154*4882a593Smuzhiyun 
src_get_rsc_ctrl_blk(void ** rblk)155*4882a593Smuzhiyun static int src_get_rsc_ctrl_blk(void **rblk)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *blk;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	*rblk = NULL;
160*4882a593Smuzhiyun 	blk = kzalloc(sizeof(*blk), GFP_KERNEL);
161*4882a593Smuzhiyun 	if (!blk)
162*4882a593Smuzhiyun 		return -ENOMEM;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	*rblk = blk;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
src_put_rsc_ctrl_blk(void * blk)169*4882a593Smuzhiyun static int src_put_rsc_ctrl_blk(void *blk)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	kfree(blk);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
src_set_state(void * blk,unsigned int state)176*4882a593Smuzhiyun static int src_set_state(void *blk, unsigned int state)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_STATE, state);
181*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
182*4882a593Smuzhiyun 	return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
src_set_bm(void * blk,unsigned int bm)185*4882a593Smuzhiyun static int src_set_bm(void *blk, unsigned int bm)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_BM, bm);
190*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
191*4882a593Smuzhiyun 	return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
src_set_rsr(void * blk,unsigned int rsr)194*4882a593Smuzhiyun static int src_set_rsr(void *blk, unsigned int rsr)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_RSR, rsr);
199*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
src_set_sf(void * blk,unsigned int sf)203*4882a593Smuzhiyun static int src_set_sf(void *blk, unsigned int sf)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_SF, sf);
208*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
209*4882a593Smuzhiyun 	return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
src_set_wr(void * blk,unsigned int wr)212*4882a593Smuzhiyun static int src_set_wr(void *blk, unsigned int wr)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_WR, wr);
217*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
218*4882a593Smuzhiyun 	return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
src_set_pm(void * blk,unsigned int pm)221*4882a593Smuzhiyun static int src_set_pm(void *blk, unsigned int pm)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_PM, pm);
226*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
227*4882a593Smuzhiyun 	return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun 
src_set_rom(void * blk,unsigned int rom)230*4882a593Smuzhiyun static int src_set_rom(void *blk, unsigned int rom)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_ROM, rom);
235*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
236*4882a593Smuzhiyun 	return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
src_set_vo(void * blk,unsigned int vo)239*4882a593Smuzhiyun static int src_set_vo(void *blk, unsigned int vo)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_VO, vo);
244*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
245*4882a593Smuzhiyun 	return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
src_set_st(void * blk,unsigned int st)248*4882a593Smuzhiyun static int src_set_st(void *blk, unsigned int st)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_ST, st);
253*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
254*4882a593Smuzhiyun 	return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
src_set_ie(void * blk,unsigned int ie)257*4882a593Smuzhiyun static int src_set_ie(void *blk, unsigned int ie)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_IE, ie);
262*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
263*4882a593Smuzhiyun 	return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
src_set_ilsz(void * blk,unsigned int ilsz)266*4882a593Smuzhiyun static int src_set_ilsz(void *blk, unsigned int ilsz)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_ILSZ, ilsz);
271*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
272*4882a593Smuzhiyun 	return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
src_set_bp(void * blk,unsigned int bp)275*4882a593Smuzhiyun static int src_set_bp(void *blk, unsigned int bp)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	set_field(&ctl->ctl, SRCCTL_BP, bp);
280*4882a593Smuzhiyun 	ctl->dirty.bf.ctl = 1;
281*4882a593Smuzhiyun 	return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
src_set_cisz(void * blk,unsigned int cisz)284*4882a593Smuzhiyun static int src_set_cisz(void *blk, unsigned int cisz)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	set_field(&ctl->ccr, SRCCCR_CISZ, cisz);
289*4882a593Smuzhiyun 	ctl->dirty.bf.ccr = 1;
290*4882a593Smuzhiyun 	return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun 
src_set_ca(void * blk,unsigned int ca)293*4882a593Smuzhiyun static int src_set_ca(void *blk, unsigned int ca)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	set_field(&ctl->ca, SRCCA_CA, ca);
298*4882a593Smuzhiyun 	ctl->dirty.bf.ca = 1;
299*4882a593Smuzhiyun 	return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun 
src_set_sa(void * blk,unsigned int sa)302*4882a593Smuzhiyun static int src_set_sa(void *blk, unsigned int sa)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	set_field(&ctl->sa, SRCSA_SA, sa);
307*4882a593Smuzhiyun 	ctl->dirty.bf.sa = 1;
308*4882a593Smuzhiyun 	return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
src_set_la(void * blk,unsigned int la)311*4882a593Smuzhiyun static int src_set_la(void *blk, unsigned int la)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	set_field(&ctl->la, SRCLA_LA, la);
316*4882a593Smuzhiyun 	ctl->dirty.bf.la = 1;
317*4882a593Smuzhiyun 	return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
src_set_pitch(void * blk,unsigned int pitch)320*4882a593Smuzhiyun static int src_set_pitch(void *blk, unsigned int pitch)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	set_field(&ctl->mpr, MPRLH_PITCH, pitch);
325*4882a593Smuzhiyun 	ctl->dirty.bf.mpr = 1;
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
src_set_clear_zbufs(void * blk,unsigned int clear)329*4882a593Smuzhiyun static int src_set_clear_zbufs(void *blk, unsigned int clear)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	((struct src_rsc_ctrl_blk *)blk)->dirty.bf.czbfs = (clear ? 1 : 0);
332*4882a593Smuzhiyun 	return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
src_set_dirty(void * blk,unsigned int flags)335*4882a593Smuzhiyun static int src_set_dirty(void *blk, unsigned int flags)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	((struct src_rsc_ctrl_blk *)blk)->dirty.data = (flags & 0xffff);
338*4882a593Smuzhiyun 	return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
src_set_dirty_all(void * blk)341*4882a593Smuzhiyun static int src_set_dirty_all(void *blk)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	((struct src_rsc_ctrl_blk *)blk)->dirty.data = ~(0x0);
344*4882a593Smuzhiyun 	return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun #define AR_SLOT_SIZE		4096
348*4882a593Smuzhiyun #define AR_SLOT_BLOCK_SIZE	16
349*4882a593Smuzhiyun #define AR_PTS_PITCH		6
350*4882a593Smuzhiyun #define AR_PARAM_SRC_OFFSET	0x60
351*4882a593Smuzhiyun 
src_param_pitch_mixer(unsigned int src_idx)352*4882a593Smuzhiyun static unsigned int src_param_pitch_mixer(unsigned int src_idx)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun 	return ((src_idx << 4) + AR_PTS_PITCH + AR_SLOT_SIZE
355*4882a593Smuzhiyun 			- AR_PARAM_SRC_OFFSET) % AR_SLOT_SIZE;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
src_commit_write(struct hw * hw,unsigned int idx,void * blk)359*4882a593Smuzhiyun static int src_commit_write(struct hw *hw, unsigned int idx, void *blk)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
362*4882a593Smuzhiyun 	int i;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (ctl->dirty.bf.czbfs) {
365*4882a593Smuzhiyun 		/* Clear Z-Buffer registers */
366*4882a593Smuzhiyun 		for (i = 0; i < 8; i++)
367*4882a593Smuzhiyun 			hw_write_20kx(hw, SRC_UPZ+idx*0x100+i*0x4, 0);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 		for (i = 0; i < 4; i++)
370*4882a593Smuzhiyun 			hw_write_20kx(hw, SRC_DN0Z+idx*0x100+i*0x4, 0);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 		for (i = 0; i < 8; i++)
373*4882a593Smuzhiyun 			hw_write_20kx(hw, SRC_DN1Z+idx*0x100+i*0x4, 0);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		ctl->dirty.bf.czbfs = 0;
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun 	if (ctl->dirty.bf.mpr) {
378*4882a593Smuzhiyun 		/* Take the parameter mixer resource in the same group as that
379*4882a593Smuzhiyun 		 * the idx src is in for simplicity. Unlike src, all conjugate
380*4882a593Smuzhiyun 		 * parameter mixer resources must be programmed for
381*4882a593Smuzhiyun 		 * corresponding conjugate src resources. */
382*4882a593Smuzhiyun 		unsigned int pm_idx = src_param_pitch_mixer(idx);
383*4882a593Smuzhiyun 		hw_write_20kx(hw, MIXER_PRING_LO_HI+4*pm_idx, ctl->mpr);
384*4882a593Smuzhiyun 		hw_write_20kx(hw, MIXER_PMOPLO+8*pm_idx, 0x3);
385*4882a593Smuzhiyun 		hw_write_20kx(hw, MIXER_PMOPHI+8*pm_idx, 0x0);
386*4882a593Smuzhiyun 		ctl->dirty.bf.mpr = 0;
387*4882a593Smuzhiyun 	}
388*4882a593Smuzhiyun 	if (ctl->dirty.bf.sa) {
389*4882a593Smuzhiyun 		hw_write_20kx(hw, SRC_SA+idx*0x100, ctl->sa);
390*4882a593Smuzhiyun 		ctl->dirty.bf.sa = 0;
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 	if (ctl->dirty.bf.la) {
393*4882a593Smuzhiyun 		hw_write_20kx(hw, SRC_LA+idx*0x100, ctl->la);
394*4882a593Smuzhiyun 		ctl->dirty.bf.la = 0;
395*4882a593Smuzhiyun 	}
396*4882a593Smuzhiyun 	if (ctl->dirty.bf.ca) {
397*4882a593Smuzhiyun 		hw_write_20kx(hw, SRC_CA+idx*0x100, ctl->ca);
398*4882a593Smuzhiyun 		ctl->dirty.bf.ca = 0;
399*4882a593Smuzhiyun 	}
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	/* Write srccf register */
402*4882a593Smuzhiyun 	hw_write_20kx(hw, SRC_CF+idx*0x100, 0x0);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	if (ctl->dirty.bf.ccr) {
405*4882a593Smuzhiyun 		hw_write_20kx(hw, SRC_CCR+idx*0x100, ctl->ccr);
406*4882a593Smuzhiyun 		ctl->dirty.bf.ccr = 0;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun 	if (ctl->dirty.bf.ctl) {
409*4882a593Smuzhiyun 		hw_write_20kx(hw, SRC_CTL+idx*0x100, ctl->ctl);
410*4882a593Smuzhiyun 		ctl->dirty.bf.ctl = 0;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
src_get_ca(struct hw * hw,unsigned int idx,void * blk)416*4882a593Smuzhiyun static int src_get_ca(struct hw *hw, unsigned int idx, void *blk)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct src_rsc_ctrl_blk *ctl = blk;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	ctl->ca = hw_read_20kx(hw, SRC_CA+idx*0x100);
421*4882a593Smuzhiyun 	ctl->dirty.bf.ca = 0;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	return get_field(ctl->ca, SRCCA_CA);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun 
src_get_dirty(void * blk)426*4882a593Smuzhiyun static unsigned int src_get_dirty(void *blk)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	return ((struct src_rsc_ctrl_blk *)blk)->dirty.data;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
src_dirty_conj_mask(void)431*4882a593Smuzhiyun static unsigned int src_dirty_conj_mask(void)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun 	return 0x20;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
src_mgr_enbs_src(void * blk,unsigned int idx)436*4882a593Smuzhiyun static int src_mgr_enbs_src(void *blk, unsigned int idx)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	((struct src_mgr_ctrl_blk *)blk)->enbsa |= (0x1 << ((idx%128)/4));
439*4882a593Smuzhiyun 	((struct src_mgr_ctrl_blk *)blk)->dirty.bf.enbsa = 1;
440*4882a593Smuzhiyun 	((struct src_mgr_ctrl_blk *)blk)->enb[idx/32] |= (0x1 << (idx%32));
441*4882a593Smuzhiyun 	return 0;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
src_mgr_enb_src(void * blk,unsigned int idx)444*4882a593Smuzhiyun static int src_mgr_enb_src(void *blk, unsigned int idx)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	((struct src_mgr_ctrl_blk *)blk)->enb[idx/32] |= (0x1 << (idx%32));
447*4882a593Smuzhiyun 	((struct src_mgr_ctrl_blk *)blk)->dirty.data |= (0x1 << (idx/32));
448*4882a593Smuzhiyun 	return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
src_mgr_dsb_src(void * blk,unsigned int idx)451*4882a593Smuzhiyun static int src_mgr_dsb_src(void *blk, unsigned int idx)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	((struct src_mgr_ctrl_blk *)blk)->enb[idx/32] &= ~(0x1 << (idx%32));
454*4882a593Smuzhiyun 	((struct src_mgr_ctrl_blk *)blk)->dirty.data |= (0x1 << (idx/32));
455*4882a593Smuzhiyun 	return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun 
src_mgr_commit_write(struct hw * hw,void * blk)458*4882a593Smuzhiyun static int src_mgr_commit_write(struct hw *hw, void *blk)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun 	struct src_mgr_ctrl_blk *ctl = blk;
461*4882a593Smuzhiyun 	int i;
462*4882a593Smuzhiyun 	unsigned int ret;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	if (ctl->dirty.bf.enbsa) {
465*4882a593Smuzhiyun 		do {
466*4882a593Smuzhiyun 			ret = hw_read_20kx(hw, SRC_ENBSTAT);
467*4882a593Smuzhiyun 		} while (ret & 0x1);
468*4882a593Smuzhiyun 		hw_write_20kx(hw, SRC_ENBSA, ctl->enbsa);
469*4882a593Smuzhiyun 		ctl->dirty.bf.enbsa = 0;
470*4882a593Smuzhiyun 	}
471*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
472*4882a593Smuzhiyun 		if ((ctl->dirty.data & (0x1 << i))) {
473*4882a593Smuzhiyun 			hw_write_20kx(hw, SRC_ENB+(i*0x100), ctl->enb[i]);
474*4882a593Smuzhiyun 			ctl->dirty.data &= ~(0x1 << i);
475*4882a593Smuzhiyun 		}
476*4882a593Smuzhiyun 	}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
src_mgr_get_ctrl_blk(void ** rblk)481*4882a593Smuzhiyun static int src_mgr_get_ctrl_blk(void **rblk)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	struct src_mgr_ctrl_blk *blk;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	*rblk = NULL;
486*4882a593Smuzhiyun 	blk = kzalloc(sizeof(*blk), GFP_KERNEL);
487*4882a593Smuzhiyun 	if (!blk)
488*4882a593Smuzhiyun 		return -ENOMEM;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	*rblk = blk;
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return 0;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
src_mgr_put_ctrl_blk(void * blk)495*4882a593Smuzhiyun static int src_mgr_put_ctrl_blk(void *blk)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun 	kfree(blk);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
srcimp_mgr_get_ctrl_blk(void ** rblk)502*4882a593Smuzhiyun static int srcimp_mgr_get_ctrl_blk(void **rblk)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun 	struct srcimp_mgr_ctrl_blk *blk;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	*rblk = NULL;
507*4882a593Smuzhiyun 	blk = kzalloc(sizeof(*blk), GFP_KERNEL);
508*4882a593Smuzhiyun 	if (!blk)
509*4882a593Smuzhiyun 		return -ENOMEM;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	*rblk = blk;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
srcimp_mgr_put_ctrl_blk(void * blk)516*4882a593Smuzhiyun static int srcimp_mgr_put_ctrl_blk(void *blk)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun 	kfree(blk);
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	return 0;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun 
srcimp_mgr_set_imaparc(void * blk,unsigned int slot)523*4882a593Smuzhiyun static int srcimp_mgr_set_imaparc(void *blk, unsigned int slot)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	struct srcimp_mgr_ctrl_blk *ctl = blk;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	set_field(&ctl->srcimap.srcaim, SRCAIM_ARC, slot);
528*4882a593Smuzhiyun 	ctl->dirty.bf.srcimap = 1;
529*4882a593Smuzhiyun 	return 0;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun 
srcimp_mgr_set_imapuser(void * blk,unsigned int user)532*4882a593Smuzhiyun static int srcimp_mgr_set_imapuser(void *blk, unsigned int user)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 	struct srcimp_mgr_ctrl_blk *ctl = blk;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	set_field(&ctl->srcimap.srcaim, SRCAIM_SRC, user);
537*4882a593Smuzhiyun 	ctl->dirty.bf.srcimap = 1;
538*4882a593Smuzhiyun 	return 0;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
srcimp_mgr_set_imapnxt(void * blk,unsigned int next)541*4882a593Smuzhiyun static int srcimp_mgr_set_imapnxt(void *blk, unsigned int next)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	struct srcimp_mgr_ctrl_blk *ctl = blk;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	set_field(&ctl->srcimap.srcaim, SRCAIM_NXT, next);
546*4882a593Smuzhiyun 	ctl->dirty.bf.srcimap = 1;
547*4882a593Smuzhiyun 	return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun 
srcimp_mgr_set_imapaddr(void * blk,unsigned int addr)550*4882a593Smuzhiyun static int srcimp_mgr_set_imapaddr(void *blk, unsigned int addr)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun 	((struct srcimp_mgr_ctrl_blk *)blk)->srcimap.idx = addr;
553*4882a593Smuzhiyun 	((struct srcimp_mgr_ctrl_blk *)blk)->dirty.bf.srcimap = 1;
554*4882a593Smuzhiyun 	return 0;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
srcimp_mgr_commit_write(struct hw * hw,void * blk)557*4882a593Smuzhiyun static int srcimp_mgr_commit_write(struct hw *hw, void *blk)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	struct srcimp_mgr_ctrl_blk *ctl = blk;
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	if (ctl->dirty.bf.srcimap) {
562*4882a593Smuzhiyun 		hw_write_20kx(hw, SRC_IMAP+ctl->srcimap.idx*0x100,
563*4882a593Smuzhiyun 						ctl->srcimap.srcaim);
564*4882a593Smuzhiyun 		ctl->dirty.bf.srcimap = 0;
565*4882a593Smuzhiyun 	}
566*4882a593Smuzhiyun 
567*4882a593Smuzhiyun 	return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun /*
571*4882a593Smuzhiyun  * AMIXER control block definitions.
572*4882a593Smuzhiyun  */
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun #define AMOPLO_M	0x00000003
575*4882a593Smuzhiyun #define AMOPLO_IV	0x00000004
576*4882a593Smuzhiyun #define AMOPLO_X	0x0003FFF0
577*4882a593Smuzhiyun #define AMOPLO_Y	0xFFFC0000
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun #define AMOPHI_SADR	0x000000FF
580*4882a593Smuzhiyun #define AMOPHI_SE	0x80000000
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun /* AMIXER resource register dirty flags */
583*4882a593Smuzhiyun union amixer_dirty {
584*4882a593Smuzhiyun 	struct {
585*4882a593Smuzhiyun 		u16 amoplo:1;
586*4882a593Smuzhiyun 		u16 amophi:1;
587*4882a593Smuzhiyun 		u16 rsv:14;
588*4882a593Smuzhiyun 	} bf;
589*4882a593Smuzhiyun 	u16 data;
590*4882a593Smuzhiyun };
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun /* AMIXER resource control block */
593*4882a593Smuzhiyun struct amixer_rsc_ctrl_blk {
594*4882a593Smuzhiyun 	unsigned int		amoplo;
595*4882a593Smuzhiyun 	unsigned int		amophi;
596*4882a593Smuzhiyun 	union amixer_dirty	dirty;
597*4882a593Smuzhiyun };
598*4882a593Smuzhiyun 
amixer_set_mode(void * blk,unsigned int mode)599*4882a593Smuzhiyun static int amixer_set_mode(void *blk, unsigned int mode)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	struct amixer_rsc_ctrl_blk *ctl = blk;
602*4882a593Smuzhiyun 
603*4882a593Smuzhiyun 	set_field(&ctl->amoplo, AMOPLO_M, mode);
604*4882a593Smuzhiyun 	ctl->dirty.bf.amoplo = 1;
605*4882a593Smuzhiyun 	return 0;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun 
amixer_set_iv(void * blk,unsigned int iv)608*4882a593Smuzhiyun static int amixer_set_iv(void *blk, unsigned int iv)
609*4882a593Smuzhiyun {
610*4882a593Smuzhiyun 	struct amixer_rsc_ctrl_blk *ctl = blk;
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 	set_field(&ctl->amoplo, AMOPLO_IV, iv);
613*4882a593Smuzhiyun 	ctl->dirty.bf.amoplo = 1;
614*4882a593Smuzhiyun 	return 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun 
amixer_set_x(void * blk,unsigned int x)617*4882a593Smuzhiyun static int amixer_set_x(void *blk, unsigned int x)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun 	struct amixer_rsc_ctrl_blk *ctl = blk;
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun 	set_field(&ctl->amoplo, AMOPLO_X, x);
622*4882a593Smuzhiyun 	ctl->dirty.bf.amoplo = 1;
623*4882a593Smuzhiyun 	return 0;
624*4882a593Smuzhiyun }
625*4882a593Smuzhiyun 
amixer_set_y(void * blk,unsigned int y)626*4882a593Smuzhiyun static int amixer_set_y(void *blk, unsigned int y)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	struct amixer_rsc_ctrl_blk *ctl = blk;
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	set_field(&ctl->amoplo, AMOPLO_Y, y);
631*4882a593Smuzhiyun 	ctl->dirty.bf.amoplo = 1;
632*4882a593Smuzhiyun 	return 0;
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun 
amixer_set_sadr(void * blk,unsigned int sadr)635*4882a593Smuzhiyun static int amixer_set_sadr(void *blk, unsigned int sadr)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	struct amixer_rsc_ctrl_blk *ctl = blk;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	set_field(&ctl->amophi, AMOPHI_SADR, sadr);
640*4882a593Smuzhiyun 	ctl->dirty.bf.amophi = 1;
641*4882a593Smuzhiyun 	return 0;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
amixer_set_se(void * blk,unsigned int se)644*4882a593Smuzhiyun static int amixer_set_se(void *blk, unsigned int se)
645*4882a593Smuzhiyun {
646*4882a593Smuzhiyun 	struct amixer_rsc_ctrl_blk *ctl = blk;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	set_field(&ctl->amophi, AMOPHI_SE, se);
649*4882a593Smuzhiyun 	ctl->dirty.bf.amophi = 1;
650*4882a593Smuzhiyun 	return 0;
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
amixer_set_dirty(void * blk,unsigned int flags)653*4882a593Smuzhiyun static int amixer_set_dirty(void *blk, unsigned int flags)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	((struct amixer_rsc_ctrl_blk *)blk)->dirty.data = (flags & 0xffff);
656*4882a593Smuzhiyun 	return 0;
657*4882a593Smuzhiyun }
658*4882a593Smuzhiyun 
amixer_set_dirty_all(void * blk)659*4882a593Smuzhiyun static int amixer_set_dirty_all(void *blk)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun 	((struct amixer_rsc_ctrl_blk *)blk)->dirty.data = ~(0x0);
662*4882a593Smuzhiyun 	return 0;
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun 
amixer_commit_write(struct hw * hw,unsigned int idx,void * blk)665*4882a593Smuzhiyun static int amixer_commit_write(struct hw *hw, unsigned int idx, void *blk)
666*4882a593Smuzhiyun {
667*4882a593Smuzhiyun 	struct amixer_rsc_ctrl_blk *ctl = blk;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	if (ctl->dirty.bf.amoplo || ctl->dirty.bf.amophi) {
670*4882a593Smuzhiyun 		hw_write_20kx(hw, MIXER_AMOPLO+idx*8, ctl->amoplo);
671*4882a593Smuzhiyun 		ctl->dirty.bf.amoplo = 0;
672*4882a593Smuzhiyun 		hw_write_20kx(hw, MIXER_AMOPHI+idx*8, ctl->amophi);
673*4882a593Smuzhiyun 		ctl->dirty.bf.amophi = 0;
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	return 0;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun 
amixer_get_y(void * blk)679*4882a593Smuzhiyun static int amixer_get_y(void *blk)
680*4882a593Smuzhiyun {
681*4882a593Smuzhiyun 	struct amixer_rsc_ctrl_blk *ctl = blk;
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	return get_field(ctl->amoplo, AMOPLO_Y);
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun 
amixer_get_dirty(void * blk)686*4882a593Smuzhiyun static unsigned int amixer_get_dirty(void *blk)
687*4882a593Smuzhiyun {
688*4882a593Smuzhiyun 	return ((struct amixer_rsc_ctrl_blk *)blk)->dirty.data;
689*4882a593Smuzhiyun }
690*4882a593Smuzhiyun 
amixer_rsc_get_ctrl_blk(void ** rblk)691*4882a593Smuzhiyun static int amixer_rsc_get_ctrl_blk(void **rblk)
692*4882a593Smuzhiyun {
693*4882a593Smuzhiyun 	struct amixer_rsc_ctrl_blk *blk;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 	*rblk = NULL;
696*4882a593Smuzhiyun 	blk = kzalloc(sizeof(*blk), GFP_KERNEL);
697*4882a593Smuzhiyun 	if (!blk)
698*4882a593Smuzhiyun 		return -ENOMEM;
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	*rblk = blk;
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	return 0;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun 
amixer_rsc_put_ctrl_blk(void * blk)705*4882a593Smuzhiyun static int amixer_rsc_put_ctrl_blk(void *blk)
706*4882a593Smuzhiyun {
707*4882a593Smuzhiyun 	kfree(blk);
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	return 0;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun 
amixer_mgr_get_ctrl_blk(void ** rblk)712*4882a593Smuzhiyun static int amixer_mgr_get_ctrl_blk(void **rblk)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	*rblk = NULL;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	return 0;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
amixer_mgr_put_ctrl_blk(void * blk)719*4882a593Smuzhiyun static int amixer_mgr_put_ctrl_blk(void *blk)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun /*
725*4882a593Smuzhiyun  * DAIO control block definitions.
726*4882a593Smuzhiyun  */
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun /* Receiver Sample Rate Tracker Control register */
729*4882a593Smuzhiyun #define SRTCTL_SRCO	0x000000FF
730*4882a593Smuzhiyun #define SRTCTL_SRCM	0x0000FF00
731*4882a593Smuzhiyun #define SRTCTL_RSR	0x00030000
732*4882a593Smuzhiyun #define SRTCTL_DRAT	0x00300000
733*4882a593Smuzhiyun #define SRTCTL_EC	0x01000000
734*4882a593Smuzhiyun #define SRTCTL_ET	0x10000000
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun /* DAIO Receiver register dirty flags */
737*4882a593Smuzhiyun union dai_dirty {
738*4882a593Smuzhiyun 	struct {
739*4882a593Smuzhiyun 		u16 srt:1;
740*4882a593Smuzhiyun 		u16 rsv:15;
741*4882a593Smuzhiyun 	} bf;
742*4882a593Smuzhiyun 	u16 data;
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun /* DAIO Receiver control block */
746*4882a593Smuzhiyun struct dai_ctrl_blk {
747*4882a593Smuzhiyun 	unsigned int	srt;
748*4882a593Smuzhiyun 	union dai_dirty	dirty;
749*4882a593Smuzhiyun };
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun /* Audio Input Mapper RAM */
752*4882a593Smuzhiyun #define AIM_ARC		0x00000FFF
753*4882a593Smuzhiyun #define AIM_NXT		0x007F0000
754*4882a593Smuzhiyun 
755*4882a593Smuzhiyun struct daoimap {
756*4882a593Smuzhiyun 	unsigned int aim;
757*4882a593Smuzhiyun 	unsigned int idx;
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun /* Audio Transmitter Control and Status register */
761*4882a593Smuzhiyun #define ATXCTL_EN	0x00000001
762*4882a593Smuzhiyun #define ATXCTL_MODE	0x00000010
763*4882a593Smuzhiyun #define ATXCTL_CD	0x00000020
764*4882a593Smuzhiyun #define ATXCTL_RAW	0x00000100
765*4882a593Smuzhiyun #define ATXCTL_MT	0x00000200
766*4882a593Smuzhiyun #define ATXCTL_NUC	0x00003000
767*4882a593Smuzhiyun #define ATXCTL_BEN	0x00010000
768*4882a593Smuzhiyun #define ATXCTL_BMUX	0x00700000
769*4882a593Smuzhiyun #define ATXCTL_B24	0x01000000
770*4882a593Smuzhiyun #define ATXCTL_CPF	0x02000000
771*4882a593Smuzhiyun #define ATXCTL_RIV	0x10000000
772*4882a593Smuzhiyun #define ATXCTL_LIV	0x20000000
773*4882a593Smuzhiyun #define ATXCTL_RSAT	0x40000000
774*4882a593Smuzhiyun #define ATXCTL_LSAT	0x80000000
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun /* XDIF Transmitter register dirty flags */
777*4882a593Smuzhiyun union dao_dirty {
778*4882a593Smuzhiyun 	struct {
779*4882a593Smuzhiyun 		u16 atxcsl:1;
780*4882a593Smuzhiyun 		u16 rsv:15;
781*4882a593Smuzhiyun 	} bf;
782*4882a593Smuzhiyun 	u16 data;
783*4882a593Smuzhiyun };
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun /* XDIF Transmitter control block */
786*4882a593Smuzhiyun struct dao_ctrl_blk {
787*4882a593Smuzhiyun 	/* XDIF Transmitter Channel Status Low Register */
788*4882a593Smuzhiyun 	unsigned int	atxcsl;
789*4882a593Smuzhiyun 	union dao_dirty	dirty;
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun /* Audio Receiver Control register */
793*4882a593Smuzhiyun #define ARXCTL_EN	0x00000001
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun /* DAIO manager register dirty flags */
796*4882a593Smuzhiyun union daio_mgr_dirty {
797*4882a593Smuzhiyun 	struct {
798*4882a593Smuzhiyun 		u32 atxctl:8;
799*4882a593Smuzhiyun 		u32 arxctl:8;
800*4882a593Smuzhiyun 		u32 daoimap:1;
801*4882a593Smuzhiyun 		u32 rsv:15;
802*4882a593Smuzhiyun 	} bf;
803*4882a593Smuzhiyun 	u32 data;
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun /* DAIO manager control block */
807*4882a593Smuzhiyun struct daio_mgr_ctrl_blk {
808*4882a593Smuzhiyun 	struct daoimap		daoimap;
809*4882a593Smuzhiyun 	unsigned int		txctl[8];
810*4882a593Smuzhiyun 	unsigned int		rxctl[8];
811*4882a593Smuzhiyun 	union daio_mgr_dirty	dirty;
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun 
dai_srt_set_srco(void * blk,unsigned int src)814*4882a593Smuzhiyun static int dai_srt_set_srco(void *blk, unsigned int src)
815*4882a593Smuzhiyun {
816*4882a593Smuzhiyun 	struct dai_ctrl_blk *ctl = blk;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	set_field(&ctl->srt, SRTCTL_SRCO, src);
819*4882a593Smuzhiyun 	ctl->dirty.bf.srt = 1;
820*4882a593Smuzhiyun 	return 0;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
dai_srt_set_srcm(void * blk,unsigned int src)823*4882a593Smuzhiyun static int dai_srt_set_srcm(void *blk, unsigned int src)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	struct dai_ctrl_blk *ctl = blk;
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun 	set_field(&ctl->srt, SRTCTL_SRCM, src);
828*4882a593Smuzhiyun 	ctl->dirty.bf.srt = 1;
829*4882a593Smuzhiyun 	return 0;
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun 
dai_srt_set_rsr(void * blk,unsigned int rsr)832*4882a593Smuzhiyun static int dai_srt_set_rsr(void *blk, unsigned int rsr)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun 	struct dai_ctrl_blk *ctl = blk;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	set_field(&ctl->srt, SRTCTL_RSR, rsr);
837*4882a593Smuzhiyun 	ctl->dirty.bf.srt = 1;
838*4882a593Smuzhiyun 	return 0;
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun 
dai_srt_set_drat(void * blk,unsigned int drat)841*4882a593Smuzhiyun static int dai_srt_set_drat(void *blk, unsigned int drat)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	struct dai_ctrl_blk *ctl = blk;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	set_field(&ctl->srt, SRTCTL_DRAT, drat);
846*4882a593Smuzhiyun 	ctl->dirty.bf.srt = 1;
847*4882a593Smuzhiyun 	return 0;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun 
dai_srt_set_ec(void * blk,unsigned int ec)850*4882a593Smuzhiyun static int dai_srt_set_ec(void *blk, unsigned int ec)
851*4882a593Smuzhiyun {
852*4882a593Smuzhiyun 	struct dai_ctrl_blk *ctl = blk;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	set_field(&ctl->srt, SRTCTL_EC, ec ? 1 : 0);
855*4882a593Smuzhiyun 	ctl->dirty.bf.srt = 1;
856*4882a593Smuzhiyun 	return 0;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun 
dai_srt_set_et(void * blk,unsigned int et)859*4882a593Smuzhiyun static int dai_srt_set_et(void *blk, unsigned int et)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun 	struct dai_ctrl_blk *ctl = blk;
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun 	set_field(&ctl->srt, SRTCTL_ET, et ? 1 : 0);
864*4882a593Smuzhiyun 	ctl->dirty.bf.srt = 1;
865*4882a593Smuzhiyun 	return 0;
866*4882a593Smuzhiyun }
867*4882a593Smuzhiyun 
dai_commit_write(struct hw * hw,unsigned int idx,void * blk)868*4882a593Smuzhiyun static int dai_commit_write(struct hw *hw, unsigned int idx, void *blk)
869*4882a593Smuzhiyun {
870*4882a593Smuzhiyun 	struct dai_ctrl_blk *ctl = blk;
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	if (ctl->dirty.bf.srt) {
873*4882a593Smuzhiyun 		hw_write_20kx(hw, AUDIO_IO_RX_SRT_CTL+0x40*idx, ctl->srt);
874*4882a593Smuzhiyun 		ctl->dirty.bf.srt = 0;
875*4882a593Smuzhiyun 	}
876*4882a593Smuzhiyun 
877*4882a593Smuzhiyun 	return 0;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun 
dai_get_ctrl_blk(void ** rblk)880*4882a593Smuzhiyun static int dai_get_ctrl_blk(void **rblk)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun 	struct dai_ctrl_blk *blk;
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	*rblk = NULL;
885*4882a593Smuzhiyun 	blk = kzalloc(sizeof(*blk), GFP_KERNEL);
886*4882a593Smuzhiyun 	if (!blk)
887*4882a593Smuzhiyun 		return -ENOMEM;
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	*rblk = blk;
890*4882a593Smuzhiyun 
891*4882a593Smuzhiyun 	return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun 
dai_put_ctrl_blk(void * blk)894*4882a593Smuzhiyun static int dai_put_ctrl_blk(void *blk)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun 	kfree(blk);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	return 0;
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
dao_set_spos(void * blk,unsigned int spos)901*4882a593Smuzhiyun static int dao_set_spos(void *blk, unsigned int spos)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun 	((struct dao_ctrl_blk *)blk)->atxcsl = spos;
904*4882a593Smuzhiyun 	((struct dao_ctrl_blk *)blk)->dirty.bf.atxcsl = 1;
905*4882a593Smuzhiyun 	return 0;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun 
dao_commit_write(struct hw * hw,unsigned int idx,void * blk)908*4882a593Smuzhiyun static int dao_commit_write(struct hw *hw, unsigned int idx, void *blk)
909*4882a593Smuzhiyun {
910*4882a593Smuzhiyun 	struct dao_ctrl_blk *ctl = blk;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	if (ctl->dirty.bf.atxcsl) {
913*4882a593Smuzhiyun 		if (idx < 4) {
914*4882a593Smuzhiyun 			/* S/PDIF SPOSx */
915*4882a593Smuzhiyun 			hw_write_20kx(hw, AUDIO_IO_TX_CSTAT_L+0x40*idx,
916*4882a593Smuzhiyun 							ctl->atxcsl);
917*4882a593Smuzhiyun 		}
918*4882a593Smuzhiyun 		ctl->dirty.bf.atxcsl = 0;
919*4882a593Smuzhiyun 	}
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	return 0;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun 
dao_get_spos(void * blk,unsigned int * spos)924*4882a593Smuzhiyun static int dao_get_spos(void *blk, unsigned int *spos)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	*spos = ((struct dao_ctrl_blk *)blk)->atxcsl;
927*4882a593Smuzhiyun 	return 0;
928*4882a593Smuzhiyun }
929*4882a593Smuzhiyun 
dao_get_ctrl_blk(void ** rblk)930*4882a593Smuzhiyun static int dao_get_ctrl_blk(void **rblk)
931*4882a593Smuzhiyun {
932*4882a593Smuzhiyun 	struct dao_ctrl_blk *blk;
933*4882a593Smuzhiyun 
934*4882a593Smuzhiyun 	*rblk = NULL;
935*4882a593Smuzhiyun 	blk = kzalloc(sizeof(*blk), GFP_KERNEL);
936*4882a593Smuzhiyun 	if (!blk)
937*4882a593Smuzhiyun 		return -ENOMEM;
938*4882a593Smuzhiyun 
939*4882a593Smuzhiyun 	*rblk = blk;
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	return 0;
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
dao_put_ctrl_blk(void * blk)944*4882a593Smuzhiyun static int dao_put_ctrl_blk(void *blk)
945*4882a593Smuzhiyun {
946*4882a593Smuzhiyun 	kfree(blk);
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	return 0;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun 
daio_mgr_enb_dai(void * blk,unsigned int idx)951*4882a593Smuzhiyun static int daio_mgr_enb_dai(void *blk, unsigned int idx)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun 	struct daio_mgr_ctrl_blk *ctl = blk;
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	set_field(&ctl->rxctl[idx], ARXCTL_EN, 1);
956*4882a593Smuzhiyun 	ctl->dirty.bf.arxctl |= (0x1 << idx);
957*4882a593Smuzhiyun 	return 0;
958*4882a593Smuzhiyun }
959*4882a593Smuzhiyun 
daio_mgr_dsb_dai(void * blk,unsigned int idx)960*4882a593Smuzhiyun static int daio_mgr_dsb_dai(void *blk, unsigned int idx)
961*4882a593Smuzhiyun {
962*4882a593Smuzhiyun 	struct daio_mgr_ctrl_blk *ctl = blk;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	set_field(&ctl->rxctl[idx], ARXCTL_EN, 0);
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun 	ctl->dirty.bf.arxctl |= (0x1 << idx);
967*4882a593Smuzhiyun 	return 0;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun 
daio_mgr_enb_dao(void * blk,unsigned int idx)970*4882a593Smuzhiyun static int daio_mgr_enb_dao(void *blk, unsigned int idx)
971*4882a593Smuzhiyun {
972*4882a593Smuzhiyun 	struct daio_mgr_ctrl_blk *ctl = blk;
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	set_field(&ctl->txctl[idx], ATXCTL_EN, 1);
975*4882a593Smuzhiyun 	ctl->dirty.bf.atxctl |= (0x1 << idx);
976*4882a593Smuzhiyun 	return 0;
977*4882a593Smuzhiyun }
978*4882a593Smuzhiyun 
daio_mgr_dsb_dao(void * blk,unsigned int idx)979*4882a593Smuzhiyun static int daio_mgr_dsb_dao(void *blk, unsigned int idx)
980*4882a593Smuzhiyun {
981*4882a593Smuzhiyun 	struct daio_mgr_ctrl_blk *ctl = blk;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	set_field(&ctl->txctl[idx], ATXCTL_EN, 0);
984*4882a593Smuzhiyun 	ctl->dirty.bf.atxctl |= (0x1 << idx);
985*4882a593Smuzhiyun 	return 0;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun 
daio_mgr_dao_init(void * blk,unsigned int idx,unsigned int conf)988*4882a593Smuzhiyun static int daio_mgr_dao_init(void *blk, unsigned int idx, unsigned int conf)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	struct daio_mgr_ctrl_blk *ctl = blk;
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (idx < 4) {
993*4882a593Smuzhiyun 		/* S/PDIF output */
994*4882a593Smuzhiyun 		switch ((conf & 0xf)) {
995*4882a593Smuzhiyun 		case 1:
996*4882a593Smuzhiyun 			set_field(&ctl->txctl[idx], ATXCTL_NUC, 0);
997*4882a593Smuzhiyun 			break;
998*4882a593Smuzhiyun 		case 2:
999*4882a593Smuzhiyun 			set_field(&ctl->txctl[idx], ATXCTL_NUC, 1);
1000*4882a593Smuzhiyun 			break;
1001*4882a593Smuzhiyun 		case 4:
1002*4882a593Smuzhiyun 			set_field(&ctl->txctl[idx], ATXCTL_NUC, 2);
1003*4882a593Smuzhiyun 			break;
1004*4882a593Smuzhiyun 		case 8:
1005*4882a593Smuzhiyun 			set_field(&ctl->txctl[idx], ATXCTL_NUC, 3);
1006*4882a593Smuzhiyun 			break;
1007*4882a593Smuzhiyun 		default:
1008*4882a593Smuzhiyun 			break;
1009*4882a593Smuzhiyun 		}
1010*4882a593Smuzhiyun 		/* CDIF */
1011*4882a593Smuzhiyun 		set_field(&ctl->txctl[idx], ATXCTL_CD, (!(conf & 0x7)));
1012*4882a593Smuzhiyun 		/* Non-audio */
1013*4882a593Smuzhiyun 		set_field(&ctl->txctl[idx], ATXCTL_LIV, (conf >> 4) & 0x1);
1014*4882a593Smuzhiyun 		/* Non-audio */
1015*4882a593Smuzhiyun 		set_field(&ctl->txctl[idx], ATXCTL_RIV, (conf >> 4) & 0x1);
1016*4882a593Smuzhiyun 		set_field(&ctl->txctl[idx], ATXCTL_RAW,
1017*4882a593Smuzhiyun 			  ((conf >> 3) & 0x1) ? 0 : 0);
1018*4882a593Smuzhiyun 		ctl->dirty.bf.atxctl |= (0x1 << idx);
1019*4882a593Smuzhiyun 	} else {
1020*4882a593Smuzhiyun 		/* I2S output */
1021*4882a593Smuzhiyun 		/*idx %= 4; */
1022*4882a593Smuzhiyun 	}
1023*4882a593Smuzhiyun 	return 0;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun 
daio_mgr_set_imaparc(void * blk,unsigned int slot)1026*4882a593Smuzhiyun static int daio_mgr_set_imaparc(void *blk, unsigned int slot)
1027*4882a593Smuzhiyun {
1028*4882a593Smuzhiyun 	struct daio_mgr_ctrl_blk *ctl = blk;
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	set_field(&ctl->daoimap.aim, AIM_ARC, slot);
1031*4882a593Smuzhiyun 	ctl->dirty.bf.daoimap = 1;
1032*4882a593Smuzhiyun 	return 0;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun 
daio_mgr_set_imapnxt(void * blk,unsigned int next)1035*4882a593Smuzhiyun static int daio_mgr_set_imapnxt(void *blk, unsigned int next)
1036*4882a593Smuzhiyun {
1037*4882a593Smuzhiyun 	struct daio_mgr_ctrl_blk *ctl = blk;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	set_field(&ctl->daoimap.aim, AIM_NXT, next);
1040*4882a593Smuzhiyun 	ctl->dirty.bf.daoimap = 1;
1041*4882a593Smuzhiyun 	return 0;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun 
daio_mgr_set_imapaddr(void * blk,unsigned int addr)1044*4882a593Smuzhiyun static int daio_mgr_set_imapaddr(void *blk, unsigned int addr)
1045*4882a593Smuzhiyun {
1046*4882a593Smuzhiyun 	((struct daio_mgr_ctrl_blk *)blk)->daoimap.idx = addr;
1047*4882a593Smuzhiyun 	((struct daio_mgr_ctrl_blk *)blk)->dirty.bf.daoimap = 1;
1048*4882a593Smuzhiyun 	return 0;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun 
daio_mgr_commit_write(struct hw * hw,void * blk)1051*4882a593Smuzhiyun static int daio_mgr_commit_write(struct hw *hw, void *blk)
1052*4882a593Smuzhiyun {
1053*4882a593Smuzhiyun 	struct daio_mgr_ctrl_blk *ctl = blk;
1054*4882a593Smuzhiyun 	unsigned int data;
1055*4882a593Smuzhiyun 	int i;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
1058*4882a593Smuzhiyun 		if ((ctl->dirty.bf.atxctl & (0x1 << i))) {
1059*4882a593Smuzhiyun 			data = ctl->txctl[i];
1060*4882a593Smuzhiyun 			hw_write_20kx(hw, (AUDIO_IO_TX_CTL+(0x40*i)), data);
1061*4882a593Smuzhiyun 			ctl->dirty.bf.atxctl &= ~(0x1 << i);
1062*4882a593Smuzhiyun 			mdelay(1);
1063*4882a593Smuzhiyun 		}
1064*4882a593Smuzhiyun 		if ((ctl->dirty.bf.arxctl & (0x1 << i))) {
1065*4882a593Smuzhiyun 			data = ctl->rxctl[i];
1066*4882a593Smuzhiyun 			hw_write_20kx(hw, (AUDIO_IO_RX_CTL+(0x40*i)), data);
1067*4882a593Smuzhiyun 			ctl->dirty.bf.arxctl &= ~(0x1 << i);
1068*4882a593Smuzhiyun 			mdelay(1);
1069*4882a593Smuzhiyun 		}
1070*4882a593Smuzhiyun 	}
1071*4882a593Smuzhiyun 	if (ctl->dirty.bf.daoimap) {
1072*4882a593Smuzhiyun 		hw_write_20kx(hw, AUDIO_IO_AIM+ctl->daoimap.idx*4,
1073*4882a593Smuzhiyun 						ctl->daoimap.aim);
1074*4882a593Smuzhiyun 		ctl->dirty.bf.daoimap = 0;
1075*4882a593Smuzhiyun 	}
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	return 0;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun 
daio_mgr_get_ctrl_blk(struct hw * hw,void ** rblk)1080*4882a593Smuzhiyun static int daio_mgr_get_ctrl_blk(struct hw *hw, void **rblk)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun 	struct daio_mgr_ctrl_blk *blk;
1083*4882a593Smuzhiyun 	int i;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	*rblk = NULL;
1086*4882a593Smuzhiyun 	blk = kzalloc(sizeof(*blk), GFP_KERNEL);
1087*4882a593Smuzhiyun 	if (!blk)
1088*4882a593Smuzhiyun 		return -ENOMEM;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
1091*4882a593Smuzhiyun 		blk->txctl[i] = hw_read_20kx(hw, AUDIO_IO_TX_CTL+(0x40*i));
1092*4882a593Smuzhiyun 		blk->rxctl[i] = hw_read_20kx(hw, AUDIO_IO_RX_CTL+(0x40*i));
1093*4882a593Smuzhiyun 	}
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	*rblk = blk;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	return 0;
1098*4882a593Smuzhiyun }
1099*4882a593Smuzhiyun 
daio_mgr_put_ctrl_blk(void * blk)1100*4882a593Smuzhiyun static int daio_mgr_put_ctrl_blk(void *blk)
1101*4882a593Smuzhiyun {
1102*4882a593Smuzhiyun 	kfree(blk);
1103*4882a593Smuzhiyun 
1104*4882a593Smuzhiyun 	return 0;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun /* Timer interrupt */
set_timer_irq(struct hw * hw,int enable)1108*4882a593Smuzhiyun static int set_timer_irq(struct hw *hw, int enable)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun 	hw_write_20kx(hw, GIE, enable ? IT_INT : 0);
1111*4882a593Smuzhiyun 	return 0;
1112*4882a593Smuzhiyun }
1113*4882a593Smuzhiyun 
set_timer_tick(struct hw * hw,unsigned int ticks)1114*4882a593Smuzhiyun static int set_timer_tick(struct hw *hw, unsigned int ticks)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	if (ticks)
1117*4882a593Smuzhiyun 		ticks |= TIMR_IE | TIMR_IP;
1118*4882a593Smuzhiyun 	hw_write_20kx(hw, TIMR, ticks);
1119*4882a593Smuzhiyun 	return 0;
1120*4882a593Smuzhiyun }
1121*4882a593Smuzhiyun 
get_wc(struct hw * hw)1122*4882a593Smuzhiyun static unsigned int get_wc(struct hw *hw)
1123*4882a593Smuzhiyun {
1124*4882a593Smuzhiyun 	return hw_read_20kx(hw, WC);
1125*4882a593Smuzhiyun }
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun /* Card hardware initialization block */
1128*4882a593Smuzhiyun struct dac_conf {
1129*4882a593Smuzhiyun 	unsigned int msr; /* master sample rate in rsrs */
1130*4882a593Smuzhiyun };
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun struct adc_conf {
1133*4882a593Smuzhiyun 	unsigned int msr; 	/* master sample rate in rsrs */
1134*4882a593Smuzhiyun 	unsigned char input; 	/* the input source of ADC */
1135*4882a593Smuzhiyun 	unsigned char mic20db; 	/* boost mic by 20db if input is microphone */
1136*4882a593Smuzhiyun };
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun struct daio_conf {
1139*4882a593Smuzhiyun 	unsigned int msr; /* master sample rate in rsrs */
1140*4882a593Smuzhiyun };
1141*4882a593Smuzhiyun 
1142*4882a593Smuzhiyun struct trn_conf {
1143*4882a593Smuzhiyun 	unsigned long vm_pgt_phys;
1144*4882a593Smuzhiyun };
1145*4882a593Smuzhiyun 
hw_daio_init(struct hw * hw,const struct daio_conf * info)1146*4882a593Smuzhiyun static int hw_daio_init(struct hw *hw, const struct daio_conf *info)
1147*4882a593Smuzhiyun {
1148*4882a593Smuzhiyun 	u32 data;
1149*4882a593Smuzhiyun 	int i;
1150*4882a593Smuzhiyun 
1151*4882a593Smuzhiyun 	/* Program I2S with proper sample rate and enable the correct I2S
1152*4882a593Smuzhiyun 	 * channel. ED(0/8/16/24): Enable all I2S/I2X master clock output */
1153*4882a593Smuzhiyun 	if (1 == info->msr) {
1154*4882a593Smuzhiyun 		hw_write_20kx(hw, AUDIO_IO_MCLK, 0x01010101);
1155*4882a593Smuzhiyun 		hw_write_20kx(hw, AUDIO_IO_TX_BLRCLK, 0x01010101);
1156*4882a593Smuzhiyun 		hw_write_20kx(hw, AUDIO_IO_RX_BLRCLK, 0);
1157*4882a593Smuzhiyun 	} else if (2 == info->msr) {
1158*4882a593Smuzhiyun 		if (hw->model != CTSB1270) {
1159*4882a593Smuzhiyun 			hw_write_20kx(hw, AUDIO_IO_MCLK, 0x11111111);
1160*4882a593Smuzhiyun 		} else {
1161*4882a593Smuzhiyun 			/* PCM4220 on Titanium HD is different. */
1162*4882a593Smuzhiyun 			hw_write_20kx(hw, AUDIO_IO_MCLK, 0x11011111);
1163*4882a593Smuzhiyun 		}
1164*4882a593Smuzhiyun 		/* Specify all playing 96khz
1165*4882a593Smuzhiyun 		 * EA [0]	- Enabled
1166*4882a593Smuzhiyun 		 * RTA [4:5]	- 96kHz
1167*4882a593Smuzhiyun 		 * EB [8]	- Enabled
1168*4882a593Smuzhiyun 		 * RTB [12:13]	- 96kHz
1169*4882a593Smuzhiyun 		 * EC [16]	- Enabled
1170*4882a593Smuzhiyun 		 * RTC [20:21]	- 96kHz
1171*4882a593Smuzhiyun 		 * ED [24]	- Enabled
1172*4882a593Smuzhiyun 		 * RTD [28:29]	- 96kHz */
1173*4882a593Smuzhiyun 		hw_write_20kx(hw, AUDIO_IO_TX_BLRCLK, 0x11111111);
1174*4882a593Smuzhiyun 		hw_write_20kx(hw, AUDIO_IO_RX_BLRCLK, 0);
1175*4882a593Smuzhiyun 	} else if ((4 == info->msr) && (hw->model == CTSB1270)) {
1176*4882a593Smuzhiyun 		hw_write_20kx(hw, AUDIO_IO_MCLK, 0x21011111);
1177*4882a593Smuzhiyun 		hw_write_20kx(hw, AUDIO_IO_TX_BLRCLK, 0x21212121);
1178*4882a593Smuzhiyun 		hw_write_20kx(hw, AUDIO_IO_RX_BLRCLK, 0);
1179*4882a593Smuzhiyun 	} else {
1180*4882a593Smuzhiyun 		dev_alert(hw->card->dev,
1181*4882a593Smuzhiyun 			  "ERROR!!! Invalid sampling rate!!!\n");
1182*4882a593Smuzhiyun 		return -EINVAL;
1183*4882a593Smuzhiyun 	}
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
1186*4882a593Smuzhiyun 		if (i <= 3) {
1187*4882a593Smuzhiyun 			/* This comment looks wrong since loop is over 4  */
1188*4882a593Smuzhiyun 			/* channels and emu20k2 supports 4 spdif IOs.     */
1189*4882a593Smuzhiyun 			/* 1st 3 channels are SPDIFs (SB0960) */
1190*4882a593Smuzhiyun 			if (i == 3)
1191*4882a593Smuzhiyun 				data = 0x1001001;
1192*4882a593Smuzhiyun 			else
1193*4882a593Smuzhiyun 				data = 0x1000001;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 			hw_write_20kx(hw, (AUDIO_IO_TX_CTL+(0x40*i)), data);
1196*4882a593Smuzhiyun 			hw_write_20kx(hw, (AUDIO_IO_RX_CTL+(0x40*i)), data);
1197*4882a593Smuzhiyun 
1198*4882a593Smuzhiyun 			/* Initialize the SPDIF Out Channel status registers.
1199*4882a593Smuzhiyun 			 * The value specified here is based on the typical
1200*4882a593Smuzhiyun 			 * values provided in the specification, namely: Clock
1201*4882a593Smuzhiyun 			 * Accuracy of 1000ppm, Sample Rate of 48KHz,
1202*4882a593Smuzhiyun 			 * unspecified source number, Generation status = 1,
1203*4882a593Smuzhiyun 			 * Category code = 0x12 (Digital Signal Mixer),
1204*4882a593Smuzhiyun 			 * Mode = 0, Emph = 0, Copy Permitted, AN = 0
1205*4882a593Smuzhiyun 			 * (indicating that we're transmitting digital audio,
1206*4882a593Smuzhiyun 			 * and the Professional Use bit is 0. */
1207*4882a593Smuzhiyun 
1208*4882a593Smuzhiyun 			hw_write_20kx(hw, AUDIO_IO_TX_CSTAT_L+(0x40*i),
1209*4882a593Smuzhiyun 					0x02109204); /* Default to 48kHz */
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 			hw_write_20kx(hw, AUDIO_IO_TX_CSTAT_H+(0x40*i), 0x0B);
1212*4882a593Smuzhiyun 		} else {
1213*4882a593Smuzhiyun 			/* Again, loop is over 4 channels not 5. */
1214*4882a593Smuzhiyun 			/* Next 5 channels are I2S (SB0960) */
1215*4882a593Smuzhiyun 			data = 0x11;
1216*4882a593Smuzhiyun 			hw_write_20kx(hw, AUDIO_IO_RX_CTL+(0x40*i), data);
1217*4882a593Smuzhiyun 			if (2 == info->msr) {
1218*4882a593Smuzhiyun 				/* Four channels per sample period */
1219*4882a593Smuzhiyun 				data |= 0x1000;
1220*4882a593Smuzhiyun 			} else if (4 == info->msr) {
1221*4882a593Smuzhiyun 				/* FIXME: check this against the chip spec */
1222*4882a593Smuzhiyun 				data |= 0x2000;
1223*4882a593Smuzhiyun 			}
1224*4882a593Smuzhiyun 			hw_write_20kx(hw, AUDIO_IO_TX_CTL+(0x40*i), data);
1225*4882a593Smuzhiyun 		}
1226*4882a593Smuzhiyun 	}
1227*4882a593Smuzhiyun 
1228*4882a593Smuzhiyun 	return 0;
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun /* TRANSPORT operations */
hw_trn_init(struct hw * hw,const struct trn_conf * info)1232*4882a593Smuzhiyun static int hw_trn_init(struct hw *hw, const struct trn_conf *info)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	u32 vmctl, data;
1235*4882a593Smuzhiyun 	u32 ptp_phys_low, ptp_phys_high;
1236*4882a593Smuzhiyun 	int i;
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	/* Set up device page table */
1239*4882a593Smuzhiyun 	if ((~0UL) == info->vm_pgt_phys) {
1240*4882a593Smuzhiyun 		dev_alert(hw->card->dev,
1241*4882a593Smuzhiyun 			  "Wrong device page table page address!!!\n");
1242*4882a593Smuzhiyun 		return -1;
1243*4882a593Smuzhiyun 	}
1244*4882a593Smuzhiyun 
1245*4882a593Smuzhiyun 	vmctl = 0x80000C0F;  /* 32-bit, 4k-size page */
1246*4882a593Smuzhiyun 	ptp_phys_low = (u32)info->vm_pgt_phys;
1247*4882a593Smuzhiyun 	ptp_phys_high = upper_32_bits(info->vm_pgt_phys);
1248*4882a593Smuzhiyun 	if (sizeof(void *) == 8) /* 64bit address */
1249*4882a593Smuzhiyun 		vmctl |= (3 << 8);
1250*4882a593Smuzhiyun 	/* Write page table physical address to all PTPAL registers */
1251*4882a593Smuzhiyun 	for (i = 0; i < 64; i++) {
1252*4882a593Smuzhiyun 		hw_write_20kx(hw, VMEM_PTPAL+(16*i), ptp_phys_low);
1253*4882a593Smuzhiyun 		hw_write_20kx(hw, VMEM_PTPAH+(16*i), ptp_phys_high);
1254*4882a593Smuzhiyun 	}
1255*4882a593Smuzhiyun 	/* Enable virtual memory transfer */
1256*4882a593Smuzhiyun 	hw_write_20kx(hw, VMEM_CTL, vmctl);
1257*4882a593Smuzhiyun 	/* Enable transport bus master and queueing of request */
1258*4882a593Smuzhiyun 	hw_write_20kx(hw, TRANSPORT_CTL, 0x03);
1259*4882a593Smuzhiyun 	hw_write_20kx(hw, TRANSPORT_INT, 0x200c01);
1260*4882a593Smuzhiyun 	/* Enable transport ring */
1261*4882a593Smuzhiyun 	data = hw_read_20kx(hw, TRANSPORT_ENB);
1262*4882a593Smuzhiyun 	hw_write_20kx(hw, TRANSPORT_ENB, (data | 0x03));
1263*4882a593Smuzhiyun 
1264*4882a593Smuzhiyun 	return 0;
1265*4882a593Smuzhiyun }
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun /* Card initialization */
1268*4882a593Smuzhiyun #define GCTL_AIE	0x00000001
1269*4882a593Smuzhiyun #define GCTL_UAA	0x00000002
1270*4882a593Smuzhiyun #define GCTL_DPC	0x00000004
1271*4882a593Smuzhiyun #define GCTL_DBP	0x00000008
1272*4882a593Smuzhiyun #define GCTL_ABP	0x00000010
1273*4882a593Smuzhiyun #define GCTL_TBP	0x00000020
1274*4882a593Smuzhiyun #define GCTL_SBP	0x00000040
1275*4882a593Smuzhiyun #define GCTL_FBP	0x00000080
1276*4882a593Smuzhiyun #define GCTL_ME		0x00000100
1277*4882a593Smuzhiyun #define GCTL_AID	0x00001000
1278*4882a593Smuzhiyun 
1279*4882a593Smuzhiyun #define PLLCTL_SRC	0x00000007
1280*4882a593Smuzhiyun #define PLLCTL_SPE	0x00000008
1281*4882a593Smuzhiyun #define PLLCTL_RD	0x000000F0
1282*4882a593Smuzhiyun #define PLLCTL_FD	0x0001FF00
1283*4882a593Smuzhiyun #define PLLCTL_OD	0x00060000
1284*4882a593Smuzhiyun #define PLLCTL_B	0x00080000
1285*4882a593Smuzhiyun #define PLLCTL_AS	0x00100000
1286*4882a593Smuzhiyun #define PLLCTL_LF	0x03E00000
1287*4882a593Smuzhiyun #define PLLCTL_SPS	0x1C000000
1288*4882a593Smuzhiyun #define PLLCTL_AD	0x60000000
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun #define PLLSTAT_CCS	0x00000007
1291*4882a593Smuzhiyun #define PLLSTAT_SPL	0x00000008
1292*4882a593Smuzhiyun #define PLLSTAT_CRD	0x000000F0
1293*4882a593Smuzhiyun #define PLLSTAT_CFD	0x0001FF00
1294*4882a593Smuzhiyun #define PLLSTAT_SL	0x00020000
1295*4882a593Smuzhiyun #define PLLSTAT_FAS	0x00040000
1296*4882a593Smuzhiyun #define PLLSTAT_B	0x00080000
1297*4882a593Smuzhiyun #define PLLSTAT_PD	0x00100000
1298*4882a593Smuzhiyun #define PLLSTAT_OCA	0x00200000
1299*4882a593Smuzhiyun #define PLLSTAT_NCA	0x00400000
1300*4882a593Smuzhiyun 
hw_pll_init(struct hw * hw,unsigned int rsr)1301*4882a593Smuzhiyun static int hw_pll_init(struct hw *hw, unsigned int rsr)
1302*4882a593Smuzhiyun {
1303*4882a593Smuzhiyun 	unsigned int pllenb;
1304*4882a593Smuzhiyun 	unsigned int pllctl;
1305*4882a593Smuzhiyun 	unsigned int pllstat;
1306*4882a593Smuzhiyun 	int i;
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun 	pllenb = 0xB;
1309*4882a593Smuzhiyun 	hw_write_20kx(hw, PLL_ENB, pllenb);
1310*4882a593Smuzhiyun 	pllctl = 0x20C00000;
1311*4882a593Smuzhiyun 	set_field(&pllctl, PLLCTL_B, 0);
1312*4882a593Smuzhiyun 	set_field(&pllctl, PLLCTL_FD, 48000 == rsr ? 16 - 4 : 147 - 4);
1313*4882a593Smuzhiyun 	set_field(&pllctl, PLLCTL_RD, 48000 == rsr ? 1 - 1 : 10 - 1);
1314*4882a593Smuzhiyun 	hw_write_20kx(hw, PLL_CTL, pllctl);
1315*4882a593Smuzhiyun 	msleep(40);
1316*4882a593Smuzhiyun 
1317*4882a593Smuzhiyun 	pllctl = hw_read_20kx(hw, PLL_CTL);
1318*4882a593Smuzhiyun 	set_field(&pllctl, PLLCTL_FD, 48000 == rsr ? 16 - 2 : 147 - 2);
1319*4882a593Smuzhiyun 	hw_write_20kx(hw, PLL_CTL, pllctl);
1320*4882a593Smuzhiyun 	msleep(40);
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	for (i = 0; i < 1000; i++) {
1323*4882a593Smuzhiyun 		pllstat = hw_read_20kx(hw, PLL_STAT);
1324*4882a593Smuzhiyun 		if (get_field(pllstat, PLLSTAT_PD))
1325*4882a593Smuzhiyun 			continue;
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 		if (get_field(pllstat, PLLSTAT_B) !=
1328*4882a593Smuzhiyun 					get_field(pllctl, PLLCTL_B))
1329*4882a593Smuzhiyun 			continue;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 		if (get_field(pllstat, PLLSTAT_CCS) !=
1332*4882a593Smuzhiyun 					get_field(pllctl, PLLCTL_SRC))
1333*4882a593Smuzhiyun 			continue;
1334*4882a593Smuzhiyun 
1335*4882a593Smuzhiyun 		if (get_field(pllstat, PLLSTAT_CRD) !=
1336*4882a593Smuzhiyun 					get_field(pllctl, PLLCTL_RD))
1337*4882a593Smuzhiyun 			continue;
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 		if (get_field(pllstat, PLLSTAT_CFD) !=
1340*4882a593Smuzhiyun 					get_field(pllctl, PLLCTL_FD))
1341*4882a593Smuzhiyun 			continue;
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 		break;
1344*4882a593Smuzhiyun 	}
1345*4882a593Smuzhiyun 	if (i >= 1000) {
1346*4882a593Smuzhiyun 		dev_alert(hw->card->dev,
1347*4882a593Smuzhiyun 			  "PLL initialization failed!!!\n");
1348*4882a593Smuzhiyun 		return -EBUSY;
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	return 0;
1352*4882a593Smuzhiyun }
1353*4882a593Smuzhiyun 
hw_auto_init(struct hw * hw)1354*4882a593Smuzhiyun static int hw_auto_init(struct hw *hw)
1355*4882a593Smuzhiyun {
1356*4882a593Smuzhiyun 	unsigned int gctl;
1357*4882a593Smuzhiyun 	int i;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	gctl = hw_read_20kx(hw, GLOBAL_CNTL_GCTL);
1360*4882a593Smuzhiyun 	set_field(&gctl, GCTL_AIE, 0);
1361*4882a593Smuzhiyun 	hw_write_20kx(hw, GLOBAL_CNTL_GCTL, gctl);
1362*4882a593Smuzhiyun 	set_field(&gctl, GCTL_AIE, 1);
1363*4882a593Smuzhiyun 	hw_write_20kx(hw, GLOBAL_CNTL_GCTL, gctl);
1364*4882a593Smuzhiyun 	mdelay(10);
1365*4882a593Smuzhiyun 	for (i = 0; i < 400000; i++) {
1366*4882a593Smuzhiyun 		gctl = hw_read_20kx(hw, GLOBAL_CNTL_GCTL);
1367*4882a593Smuzhiyun 		if (get_field(gctl, GCTL_AID))
1368*4882a593Smuzhiyun 			break;
1369*4882a593Smuzhiyun 	}
1370*4882a593Smuzhiyun 	if (!get_field(gctl, GCTL_AID)) {
1371*4882a593Smuzhiyun 		dev_alert(hw->card->dev, "Card Auto-init failed!!!\n");
1372*4882a593Smuzhiyun 		return -EBUSY;
1373*4882a593Smuzhiyun 	}
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	return 0;
1376*4882a593Smuzhiyun }
1377*4882a593Smuzhiyun 
1378*4882a593Smuzhiyun /* DAC operations */
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun #define CS4382_MC1 		0x1
1381*4882a593Smuzhiyun #define CS4382_MC2 		0x2
1382*4882a593Smuzhiyun #define CS4382_MC3		0x3
1383*4882a593Smuzhiyun #define CS4382_FC		0x4
1384*4882a593Smuzhiyun #define CS4382_IC		0x5
1385*4882a593Smuzhiyun #define CS4382_XC1		0x6
1386*4882a593Smuzhiyun #define CS4382_VCA1 		0x7
1387*4882a593Smuzhiyun #define CS4382_VCB1 		0x8
1388*4882a593Smuzhiyun #define CS4382_XC2		0x9
1389*4882a593Smuzhiyun #define CS4382_VCA2 		0xA
1390*4882a593Smuzhiyun #define CS4382_VCB2 		0xB
1391*4882a593Smuzhiyun #define CS4382_XC3		0xC
1392*4882a593Smuzhiyun #define CS4382_VCA3		0xD
1393*4882a593Smuzhiyun #define CS4382_VCB3		0xE
1394*4882a593Smuzhiyun #define CS4382_XC4 		0xF
1395*4882a593Smuzhiyun #define CS4382_VCA4 		0x10
1396*4882a593Smuzhiyun #define CS4382_VCB4 		0x11
1397*4882a593Smuzhiyun #define CS4382_CREV 		0x12
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun /* I2C status */
1400*4882a593Smuzhiyun #define STATE_LOCKED		0x00
1401*4882a593Smuzhiyun #define STATE_UNLOCKED		0xAA
1402*4882a593Smuzhiyun #define DATA_READY		0x800000    /* Used with I2C_IF_STATUS */
1403*4882a593Smuzhiyun #define DATA_ABORT		0x10000     /* Used with I2C_IF_STATUS */
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun #define I2C_STATUS_DCM	0x00000001
1406*4882a593Smuzhiyun #define I2C_STATUS_BC	0x00000006
1407*4882a593Smuzhiyun #define I2C_STATUS_APD	0x00000008
1408*4882a593Smuzhiyun #define I2C_STATUS_AB	0x00010000
1409*4882a593Smuzhiyun #define I2C_STATUS_DR	0x00800000
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun #define I2C_ADDRESS_PTAD	0x0000FFFF
1412*4882a593Smuzhiyun #define I2C_ADDRESS_SLAD	0x007F0000
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun struct regs_cs4382 {
1415*4882a593Smuzhiyun 	u32 mode_control_1;
1416*4882a593Smuzhiyun 	u32 mode_control_2;
1417*4882a593Smuzhiyun 	u32 mode_control_3;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	u32 filter_control;
1420*4882a593Smuzhiyun 	u32 invert_control;
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	u32 mix_control_P1;
1423*4882a593Smuzhiyun 	u32 vol_control_A1;
1424*4882a593Smuzhiyun 	u32 vol_control_B1;
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	u32 mix_control_P2;
1427*4882a593Smuzhiyun 	u32 vol_control_A2;
1428*4882a593Smuzhiyun 	u32 vol_control_B2;
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	u32 mix_control_P3;
1431*4882a593Smuzhiyun 	u32 vol_control_A3;
1432*4882a593Smuzhiyun 	u32 vol_control_B3;
1433*4882a593Smuzhiyun 
1434*4882a593Smuzhiyun 	u32 mix_control_P4;
1435*4882a593Smuzhiyun 	u32 vol_control_A4;
1436*4882a593Smuzhiyun 	u32 vol_control_B4;
1437*4882a593Smuzhiyun };
1438*4882a593Smuzhiyun 
hw20k2_i2c_unlock_full_access(struct hw * hw)1439*4882a593Smuzhiyun static int hw20k2_i2c_unlock_full_access(struct hw *hw)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	u8 UnlockKeySequence_FLASH_FULLACCESS_MODE[2] =  {0xB3, 0xD4};
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	/* Send keys for forced BIOS mode */
1444*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_WLOCK,
1445*4882a593Smuzhiyun 			UnlockKeySequence_FLASH_FULLACCESS_MODE[0]);
1446*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_WLOCK,
1447*4882a593Smuzhiyun 			UnlockKeySequence_FLASH_FULLACCESS_MODE[1]);
1448*4882a593Smuzhiyun 	/* Check whether the chip is unlocked */
1449*4882a593Smuzhiyun 	if (hw_read_20kx(hw, I2C_IF_WLOCK) == STATE_UNLOCKED)
1450*4882a593Smuzhiyun 		return 0;
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	return -1;
1453*4882a593Smuzhiyun }
1454*4882a593Smuzhiyun 
hw20k2_i2c_lock_chip(struct hw * hw)1455*4882a593Smuzhiyun static int hw20k2_i2c_lock_chip(struct hw *hw)
1456*4882a593Smuzhiyun {
1457*4882a593Smuzhiyun 	/* Write twice */
1458*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_WLOCK, STATE_LOCKED);
1459*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_WLOCK, STATE_LOCKED);
1460*4882a593Smuzhiyun 	if (hw_read_20kx(hw, I2C_IF_WLOCK) == STATE_LOCKED)
1461*4882a593Smuzhiyun 		return 0;
1462*4882a593Smuzhiyun 
1463*4882a593Smuzhiyun 	return -1;
1464*4882a593Smuzhiyun }
1465*4882a593Smuzhiyun 
hw20k2_i2c_init(struct hw * hw,u8 dev_id,u8 addr_size,u8 data_size)1466*4882a593Smuzhiyun static int hw20k2_i2c_init(struct hw *hw, u8 dev_id, u8 addr_size, u8 data_size)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun 	struct hw20k2 *hw20k2 = (struct hw20k2 *)hw;
1469*4882a593Smuzhiyun 	int err;
1470*4882a593Smuzhiyun 	unsigned int i2c_status;
1471*4882a593Smuzhiyun 	unsigned int i2c_addr;
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	err = hw20k2_i2c_unlock_full_access(hw);
1474*4882a593Smuzhiyun 	if (err < 0)
1475*4882a593Smuzhiyun 		return err;
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun 	hw20k2->addr_size = addr_size;
1478*4882a593Smuzhiyun 	hw20k2->data_size = data_size;
1479*4882a593Smuzhiyun 	hw20k2->dev_id = dev_id;
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	i2c_addr = 0;
1482*4882a593Smuzhiyun 	set_field(&i2c_addr, I2C_ADDRESS_SLAD, dev_id);
1483*4882a593Smuzhiyun 
1484*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_ADDRESS, i2c_addr);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	i2c_status = hw_read_20kx(hw, I2C_IF_STATUS);
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	set_field(&i2c_status, I2C_STATUS_DCM, 1); /* Direct control mode */
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_STATUS, i2c_status);
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	return 0;
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun 
hw20k2_i2c_uninit(struct hw * hw)1495*4882a593Smuzhiyun static int hw20k2_i2c_uninit(struct hw *hw)
1496*4882a593Smuzhiyun {
1497*4882a593Smuzhiyun 	unsigned int i2c_status;
1498*4882a593Smuzhiyun 	unsigned int i2c_addr;
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	i2c_addr = 0;
1501*4882a593Smuzhiyun 	set_field(&i2c_addr, I2C_ADDRESS_SLAD, 0x57); /* I2C id */
1502*4882a593Smuzhiyun 
1503*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_ADDRESS, i2c_addr);
1504*4882a593Smuzhiyun 
1505*4882a593Smuzhiyun 	i2c_status = hw_read_20kx(hw, I2C_IF_STATUS);
1506*4882a593Smuzhiyun 
1507*4882a593Smuzhiyun 	set_field(&i2c_status, I2C_STATUS_DCM, 0); /* I2C mode */
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_STATUS, i2c_status);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	return hw20k2_i2c_lock_chip(hw);
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun 
hw20k2_i2c_wait_data_ready(struct hw * hw)1514*4882a593Smuzhiyun static int hw20k2_i2c_wait_data_ready(struct hw *hw)
1515*4882a593Smuzhiyun {
1516*4882a593Smuzhiyun 	int i = 0x400000;
1517*4882a593Smuzhiyun 	unsigned int ret;
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun 	do {
1520*4882a593Smuzhiyun 		ret = hw_read_20kx(hw, I2C_IF_STATUS);
1521*4882a593Smuzhiyun 	} while ((!(ret & DATA_READY)) && --i);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	return i;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun 
hw20k2_i2c_read(struct hw * hw,u16 addr,u32 * datap)1526*4882a593Smuzhiyun static int hw20k2_i2c_read(struct hw *hw, u16 addr, u32 *datap)
1527*4882a593Smuzhiyun {
1528*4882a593Smuzhiyun 	struct hw20k2 *hw20k2 = (struct hw20k2 *)hw;
1529*4882a593Smuzhiyun 	unsigned int i2c_status;
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun 	i2c_status = hw_read_20kx(hw, I2C_IF_STATUS);
1532*4882a593Smuzhiyun 	set_field(&i2c_status, I2C_STATUS_BC,
1533*4882a593Smuzhiyun 		  (4 == hw20k2->addr_size) ? 0 : hw20k2->addr_size);
1534*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_STATUS, i2c_status);
1535*4882a593Smuzhiyun 	if (!hw20k2_i2c_wait_data_ready(hw))
1536*4882a593Smuzhiyun 		return -1;
1537*4882a593Smuzhiyun 
1538*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_WDATA, addr);
1539*4882a593Smuzhiyun 	if (!hw20k2_i2c_wait_data_ready(hw))
1540*4882a593Smuzhiyun 		return -1;
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 	/* Force a read operation */
1543*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_RDATA, 0);
1544*4882a593Smuzhiyun 	if (!hw20k2_i2c_wait_data_ready(hw))
1545*4882a593Smuzhiyun 		return -1;
1546*4882a593Smuzhiyun 
1547*4882a593Smuzhiyun 	*datap = hw_read_20kx(hw, I2C_IF_RDATA);
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	return 0;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
hw20k2_i2c_write(struct hw * hw,u16 addr,u32 data)1552*4882a593Smuzhiyun static int hw20k2_i2c_write(struct hw *hw, u16 addr, u32 data)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun 	struct hw20k2 *hw20k2 = (struct hw20k2 *)hw;
1555*4882a593Smuzhiyun 	unsigned int i2c_data = (data << (hw20k2->addr_size * 8)) | addr;
1556*4882a593Smuzhiyun 	unsigned int i2c_status;
1557*4882a593Smuzhiyun 
1558*4882a593Smuzhiyun 	i2c_status = hw_read_20kx(hw, I2C_IF_STATUS);
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	set_field(&i2c_status, I2C_STATUS_BC,
1561*4882a593Smuzhiyun 		  (4 == (hw20k2->addr_size + hw20k2->data_size)) ?
1562*4882a593Smuzhiyun 		  0 : (hw20k2->addr_size + hw20k2->data_size));
1563*4882a593Smuzhiyun 
1564*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_STATUS, i2c_status);
1565*4882a593Smuzhiyun 	hw20k2_i2c_wait_data_ready(hw);
1566*4882a593Smuzhiyun 	/* Dummy write to trigger the write operation */
1567*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_WDATA, 0);
1568*4882a593Smuzhiyun 	hw20k2_i2c_wait_data_ready(hw);
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	/* This is the real data */
1571*4882a593Smuzhiyun 	hw_write_20kx(hw, I2C_IF_WDATA, i2c_data);
1572*4882a593Smuzhiyun 	hw20k2_i2c_wait_data_ready(hw);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	return 0;
1575*4882a593Smuzhiyun }
1576*4882a593Smuzhiyun 
hw_dac_stop(struct hw * hw)1577*4882a593Smuzhiyun static void hw_dac_stop(struct hw *hw)
1578*4882a593Smuzhiyun {
1579*4882a593Smuzhiyun 	u32 data;
1580*4882a593Smuzhiyun 	data = hw_read_20kx(hw, GPIO_DATA);
1581*4882a593Smuzhiyun 	data &= 0xFFFFFFFD;
1582*4882a593Smuzhiyun 	hw_write_20kx(hw, GPIO_DATA, data);
1583*4882a593Smuzhiyun 	usleep_range(10000, 11000);
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun 
hw_dac_start(struct hw * hw)1586*4882a593Smuzhiyun static void hw_dac_start(struct hw *hw)
1587*4882a593Smuzhiyun {
1588*4882a593Smuzhiyun 	u32 data;
1589*4882a593Smuzhiyun 	data = hw_read_20kx(hw, GPIO_DATA);
1590*4882a593Smuzhiyun 	data |= 0x2;
1591*4882a593Smuzhiyun 	hw_write_20kx(hw, GPIO_DATA, data);
1592*4882a593Smuzhiyun 	msleep(50);
1593*4882a593Smuzhiyun }
1594*4882a593Smuzhiyun 
hw_dac_reset(struct hw * hw)1595*4882a593Smuzhiyun static void hw_dac_reset(struct hw *hw)
1596*4882a593Smuzhiyun {
1597*4882a593Smuzhiyun 	hw_dac_stop(hw);
1598*4882a593Smuzhiyun 	hw_dac_start(hw);
1599*4882a593Smuzhiyun }
1600*4882a593Smuzhiyun 
hw_dac_init(struct hw * hw,const struct dac_conf * info)1601*4882a593Smuzhiyun static int hw_dac_init(struct hw *hw, const struct dac_conf *info)
1602*4882a593Smuzhiyun {
1603*4882a593Smuzhiyun 	int err;
1604*4882a593Smuzhiyun 	u32 data;
1605*4882a593Smuzhiyun 	int i;
1606*4882a593Smuzhiyun 	struct regs_cs4382 cs_read = {0};
1607*4882a593Smuzhiyun 	struct regs_cs4382 cs_def = {
1608*4882a593Smuzhiyun 		.mode_control_1 = 0x00000001, /* Mode Control 1 */
1609*4882a593Smuzhiyun 		.mode_control_2 = 0x00000000, /* Mode Control 2 */
1610*4882a593Smuzhiyun 		.mode_control_3 = 0x00000084, /* Mode Control 3 */
1611*4882a593Smuzhiyun 		.filter_control = 0x00000000, /* Filter Control */
1612*4882a593Smuzhiyun 		.invert_control = 0x00000000, /* Invert Control */
1613*4882a593Smuzhiyun 		.mix_control_P1 = 0x00000024, /* Mixing Control Pair 1 */
1614*4882a593Smuzhiyun 		.vol_control_A1 = 0x00000000, /* Vol Control A1 */
1615*4882a593Smuzhiyun 		.vol_control_B1 = 0x00000000, /* Vol Control B1 */
1616*4882a593Smuzhiyun 		.mix_control_P2 = 0x00000024, /* Mixing Control Pair 2 */
1617*4882a593Smuzhiyun 		.vol_control_A2 = 0x00000000, /* Vol Control A2 */
1618*4882a593Smuzhiyun 		.vol_control_B2 = 0x00000000, /* Vol Control B2 */
1619*4882a593Smuzhiyun 		.mix_control_P3 = 0x00000024, /* Mixing Control Pair 3 */
1620*4882a593Smuzhiyun 		.vol_control_A3 = 0x00000000, /* Vol Control A3 */
1621*4882a593Smuzhiyun 		.vol_control_B3 = 0x00000000, /* Vol Control B3 */
1622*4882a593Smuzhiyun 		.mix_control_P4 = 0x00000024, /* Mixing Control Pair 4 */
1623*4882a593Smuzhiyun 		.vol_control_A4 = 0x00000000, /* Vol Control A4 */
1624*4882a593Smuzhiyun 		.vol_control_B4 = 0x00000000  /* Vol Control B4 */
1625*4882a593Smuzhiyun 				 };
1626*4882a593Smuzhiyun 
1627*4882a593Smuzhiyun 	if (hw->model == CTSB1270) {
1628*4882a593Smuzhiyun 		hw_dac_stop(hw);
1629*4882a593Smuzhiyun 		data = hw_read_20kx(hw, GPIO_DATA);
1630*4882a593Smuzhiyun 		data &= ~0x0600;
1631*4882a593Smuzhiyun 		if (1 == info->msr)
1632*4882a593Smuzhiyun 			data |= 0x0000; /* Single Speed Mode 0-50kHz */
1633*4882a593Smuzhiyun 		else if (2 == info->msr)
1634*4882a593Smuzhiyun 			data |= 0x0200; /* Double Speed Mode 50-100kHz */
1635*4882a593Smuzhiyun 		else
1636*4882a593Smuzhiyun 			data |= 0x0600; /* Quad Speed Mode 100-200kHz */
1637*4882a593Smuzhiyun 		hw_write_20kx(hw, GPIO_DATA, data);
1638*4882a593Smuzhiyun 		hw_dac_start(hw);
1639*4882a593Smuzhiyun 		return 0;
1640*4882a593Smuzhiyun 	}
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	/* Set DAC reset bit as output */
1643*4882a593Smuzhiyun 	data = hw_read_20kx(hw, GPIO_CTRL);
1644*4882a593Smuzhiyun 	data |= 0x02;
1645*4882a593Smuzhiyun 	hw_write_20kx(hw, GPIO_CTRL, data);
1646*4882a593Smuzhiyun 
1647*4882a593Smuzhiyun 	err = hw20k2_i2c_init(hw, 0x18, 1, 1);
1648*4882a593Smuzhiyun 	if (err < 0)
1649*4882a593Smuzhiyun 		goto End;
1650*4882a593Smuzhiyun 
1651*4882a593Smuzhiyun 	for (i = 0; i < 2; i++) {
1652*4882a593Smuzhiyun 		/* Reset DAC twice just in-case the chip
1653*4882a593Smuzhiyun 		 * didn't initialized properly */
1654*4882a593Smuzhiyun 		hw_dac_reset(hw);
1655*4882a593Smuzhiyun 		hw_dac_reset(hw);
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_MC1,  &cs_read.mode_control_1))
1658*4882a593Smuzhiyun 			continue;
1659*4882a593Smuzhiyun 
1660*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_MC2,  &cs_read.mode_control_2))
1661*4882a593Smuzhiyun 			continue;
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_MC3,  &cs_read.mode_control_3))
1664*4882a593Smuzhiyun 			continue;
1665*4882a593Smuzhiyun 
1666*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_FC,   &cs_read.filter_control))
1667*4882a593Smuzhiyun 			continue;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_IC,   &cs_read.invert_control))
1670*4882a593Smuzhiyun 			continue;
1671*4882a593Smuzhiyun 
1672*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_XC1,  &cs_read.mix_control_P1))
1673*4882a593Smuzhiyun 			continue;
1674*4882a593Smuzhiyun 
1675*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_VCA1, &cs_read.vol_control_A1))
1676*4882a593Smuzhiyun 			continue;
1677*4882a593Smuzhiyun 
1678*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_VCB1, &cs_read.vol_control_B1))
1679*4882a593Smuzhiyun 			continue;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_XC2,  &cs_read.mix_control_P2))
1682*4882a593Smuzhiyun 			continue;
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_VCA2, &cs_read.vol_control_A2))
1685*4882a593Smuzhiyun 			continue;
1686*4882a593Smuzhiyun 
1687*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_VCB2, &cs_read.vol_control_B2))
1688*4882a593Smuzhiyun 			continue;
1689*4882a593Smuzhiyun 
1690*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_XC3,  &cs_read.mix_control_P3))
1691*4882a593Smuzhiyun 			continue;
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_VCA3, &cs_read.vol_control_A3))
1694*4882a593Smuzhiyun 			continue;
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_VCB3, &cs_read.vol_control_B3))
1697*4882a593Smuzhiyun 			continue;
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_XC4,  &cs_read.mix_control_P4))
1700*4882a593Smuzhiyun 			continue;
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_VCA4, &cs_read.vol_control_A4))
1703*4882a593Smuzhiyun 			continue;
1704*4882a593Smuzhiyun 
1705*4882a593Smuzhiyun 		if (hw20k2_i2c_read(hw, CS4382_VCB4, &cs_read.vol_control_B4))
1706*4882a593Smuzhiyun 			continue;
1707*4882a593Smuzhiyun 
1708*4882a593Smuzhiyun 		if (memcmp(&cs_read, &cs_def, sizeof(cs_read)))
1709*4882a593Smuzhiyun 			continue;
1710*4882a593Smuzhiyun 		else
1711*4882a593Smuzhiyun 			break;
1712*4882a593Smuzhiyun 	}
1713*4882a593Smuzhiyun 
1714*4882a593Smuzhiyun 	if (i >= 2)
1715*4882a593Smuzhiyun 		goto End;
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	/* Note: Every I2C write must have some delay.
1718*4882a593Smuzhiyun 	 * This is not a requirement but the delay works here... */
1719*4882a593Smuzhiyun 	hw20k2_i2c_write(hw, CS4382_MC1, 0x80);
1720*4882a593Smuzhiyun 	hw20k2_i2c_write(hw, CS4382_MC2, 0x10);
1721*4882a593Smuzhiyun 	if (1 == info->msr) {
1722*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC1, 0x24);
1723*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC2, 0x24);
1724*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC3, 0x24);
1725*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC4, 0x24);
1726*4882a593Smuzhiyun 	} else if (2 == info->msr) {
1727*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC1, 0x25);
1728*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC2, 0x25);
1729*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC3, 0x25);
1730*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC4, 0x25);
1731*4882a593Smuzhiyun 	} else {
1732*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC1, 0x26);
1733*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC2, 0x26);
1734*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC3, 0x26);
1735*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, CS4382_XC4, 0x26);
1736*4882a593Smuzhiyun 	}
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	return 0;
1739*4882a593Smuzhiyun End:
1740*4882a593Smuzhiyun 
1741*4882a593Smuzhiyun 	hw20k2_i2c_uninit(hw);
1742*4882a593Smuzhiyun 	return -1;
1743*4882a593Smuzhiyun }
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun /* ADC operations */
1746*4882a593Smuzhiyun #define MAKE_WM8775_ADDR(addr, data)	(u32)(((addr<<1)&0xFE)|((data>>8)&0x1))
1747*4882a593Smuzhiyun #define MAKE_WM8775_DATA(data)	(u32)(data&0xFF)
1748*4882a593Smuzhiyun 
1749*4882a593Smuzhiyun #define WM8775_IC       0x0B
1750*4882a593Smuzhiyun #define WM8775_MMC      0x0C
1751*4882a593Smuzhiyun #define WM8775_AADCL    0x0E
1752*4882a593Smuzhiyun #define WM8775_AADCR    0x0F
1753*4882a593Smuzhiyun #define WM8775_ADCMC    0x15
1754*4882a593Smuzhiyun #define WM8775_RESET    0x17
1755*4882a593Smuzhiyun 
hw_is_adc_input_selected(struct hw * hw,enum ADCSRC type)1756*4882a593Smuzhiyun static int hw_is_adc_input_selected(struct hw *hw, enum ADCSRC type)
1757*4882a593Smuzhiyun {
1758*4882a593Smuzhiyun 	u32 data;
1759*4882a593Smuzhiyun 	if (hw->model == CTSB1270) {
1760*4882a593Smuzhiyun 		/* Titanium HD has two ADC chips, one for line in and one */
1761*4882a593Smuzhiyun 		/* for MIC. We don't need to switch the ADC input. */
1762*4882a593Smuzhiyun 		return 1;
1763*4882a593Smuzhiyun 	}
1764*4882a593Smuzhiyun 	data = hw_read_20kx(hw, GPIO_DATA);
1765*4882a593Smuzhiyun 	switch (type) {
1766*4882a593Smuzhiyun 	case ADC_MICIN:
1767*4882a593Smuzhiyun 		data = (data & (0x1 << 14)) ? 1 : 0;
1768*4882a593Smuzhiyun 		break;
1769*4882a593Smuzhiyun 	case ADC_LINEIN:
1770*4882a593Smuzhiyun 		data = (data & (0x1 << 14)) ? 0 : 1;
1771*4882a593Smuzhiyun 		break;
1772*4882a593Smuzhiyun 	default:
1773*4882a593Smuzhiyun 		data = 0;
1774*4882a593Smuzhiyun 	}
1775*4882a593Smuzhiyun 	return data;
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun 
1778*4882a593Smuzhiyun #define MIC_BOOST_0DB 0xCF
1779*4882a593Smuzhiyun #define MIC_BOOST_STEPS_PER_DB 2
1780*4882a593Smuzhiyun 
hw_wm8775_input_select(struct hw * hw,u8 input,s8 gain_in_db)1781*4882a593Smuzhiyun static void hw_wm8775_input_select(struct hw *hw, u8 input, s8 gain_in_db)
1782*4882a593Smuzhiyun {
1783*4882a593Smuzhiyun 	u32 adcmc, gain;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	if (input > 3)
1786*4882a593Smuzhiyun 		input = 3;
1787*4882a593Smuzhiyun 
1788*4882a593Smuzhiyun 	adcmc = ((u32)1 << input) | 0x100; /* Link L+R gain... */
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	hw20k2_i2c_write(hw, MAKE_WM8775_ADDR(WM8775_ADCMC, adcmc),
1791*4882a593Smuzhiyun 				MAKE_WM8775_DATA(adcmc));
1792*4882a593Smuzhiyun 
1793*4882a593Smuzhiyun 	if (gain_in_db < -103)
1794*4882a593Smuzhiyun 		gain_in_db = -103;
1795*4882a593Smuzhiyun 	if (gain_in_db > 24)
1796*4882a593Smuzhiyun 		gain_in_db = 24;
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	gain = gain_in_db * MIC_BOOST_STEPS_PER_DB + MIC_BOOST_0DB;
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	hw20k2_i2c_write(hw, MAKE_WM8775_ADDR(WM8775_AADCL, gain),
1801*4882a593Smuzhiyun 				MAKE_WM8775_DATA(gain));
1802*4882a593Smuzhiyun 	/* ...so there should be no need for the following. */
1803*4882a593Smuzhiyun 	hw20k2_i2c_write(hw, MAKE_WM8775_ADDR(WM8775_AADCR, gain),
1804*4882a593Smuzhiyun 				MAKE_WM8775_DATA(gain));
1805*4882a593Smuzhiyun }
1806*4882a593Smuzhiyun 
hw_adc_input_select(struct hw * hw,enum ADCSRC type)1807*4882a593Smuzhiyun static int hw_adc_input_select(struct hw *hw, enum ADCSRC type)
1808*4882a593Smuzhiyun {
1809*4882a593Smuzhiyun 	u32 data;
1810*4882a593Smuzhiyun 	data = hw_read_20kx(hw, GPIO_DATA);
1811*4882a593Smuzhiyun 	switch (type) {
1812*4882a593Smuzhiyun 	case ADC_MICIN:
1813*4882a593Smuzhiyun 		data |= (0x1 << 14);
1814*4882a593Smuzhiyun 		hw_write_20kx(hw, GPIO_DATA, data);
1815*4882a593Smuzhiyun 		hw_wm8775_input_select(hw, 0, 20); /* Mic, 20dB */
1816*4882a593Smuzhiyun 		break;
1817*4882a593Smuzhiyun 	case ADC_LINEIN:
1818*4882a593Smuzhiyun 		data &= ~(0x1 << 14);
1819*4882a593Smuzhiyun 		hw_write_20kx(hw, GPIO_DATA, data);
1820*4882a593Smuzhiyun 		hw_wm8775_input_select(hw, 1, 0); /* Line-in, 0dB */
1821*4882a593Smuzhiyun 		break;
1822*4882a593Smuzhiyun 	default:
1823*4882a593Smuzhiyun 		break;
1824*4882a593Smuzhiyun 	}
1825*4882a593Smuzhiyun 
1826*4882a593Smuzhiyun 	return 0;
1827*4882a593Smuzhiyun }
1828*4882a593Smuzhiyun 
hw_adc_init(struct hw * hw,const struct adc_conf * info)1829*4882a593Smuzhiyun static int hw_adc_init(struct hw *hw, const struct adc_conf *info)
1830*4882a593Smuzhiyun {
1831*4882a593Smuzhiyun 	int err;
1832*4882a593Smuzhiyun 	u32 data, ctl;
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	/*  Set ADC reset bit as output */
1835*4882a593Smuzhiyun 	data = hw_read_20kx(hw, GPIO_CTRL);
1836*4882a593Smuzhiyun 	data |= (0x1 << 15);
1837*4882a593Smuzhiyun 	hw_write_20kx(hw, GPIO_CTRL, data);
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	/* Initialize I2C */
1840*4882a593Smuzhiyun 	err = hw20k2_i2c_init(hw, 0x1A, 1, 1);
1841*4882a593Smuzhiyun 	if (err < 0) {
1842*4882a593Smuzhiyun 		dev_alert(hw->card->dev, "Failure to acquire I2C!!!\n");
1843*4882a593Smuzhiyun 		goto error;
1844*4882a593Smuzhiyun 	}
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun 	/* Reset the ADC (reset is active low). */
1847*4882a593Smuzhiyun 	data = hw_read_20kx(hw, GPIO_DATA);
1848*4882a593Smuzhiyun 	data &= ~(0x1 << 15);
1849*4882a593Smuzhiyun 	hw_write_20kx(hw, GPIO_DATA, data);
1850*4882a593Smuzhiyun 
1851*4882a593Smuzhiyun 	if (hw->model == CTSB1270) {
1852*4882a593Smuzhiyun 		/* Set up the PCM4220 ADC on Titanium HD */
1853*4882a593Smuzhiyun 		data &= ~0x0C;
1854*4882a593Smuzhiyun 		if (1 == info->msr)
1855*4882a593Smuzhiyun 			data |= 0x00; /* Single Speed Mode 32-50kHz */
1856*4882a593Smuzhiyun 		else if (2 == info->msr)
1857*4882a593Smuzhiyun 			data |= 0x08; /* Double Speed Mode 50-108kHz */
1858*4882a593Smuzhiyun 		else
1859*4882a593Smuzhiyun 			data |= 0x04; /* Quad Speed Mode 108kHz-216kHz */
1860*4882a593Smuzhiyun 		hw_write_20kx(hw, GPIO_DATA, data);
1861*4882a593Smuzhiyun 	}
1862*4882a593Smuzhiyun 
1863*4882a593Smuzhiyun 	usleep_range(10000, 11000);
1864*4882a593Smuzhiyun 	/* Return the ADC to normal operation. */
1865*4882a593Smuzhiyun 	data |= (0x1 << 15);
1866*4882a593Smuzhiyun 	hw_write_20kx(hw, GPIO_DATA, data);
1867*4882a593Smuzhiyun 	msleep(50);
1868*4882a593Smuzhiyun 
1869*4882a593Smuzhiyun 	/* I2C write to register offset 0x0B to set ADC LRCLK polarity */
1870*4882a593Smuzhiyun 	/* invert bit, interface format to I2S, word length to 24-bit, */
1871*4882a593Smuzhiyun 	/* enable ADC high pass filter. Fixes bug 5323?		*/
1872*4882a593Smuzhiyun 	hw20k2_i2c_write(hw, MAKE_WM8775_ADDR(WM8775_IC, 0x26),
1873*4882a593Smuzhiyun 			 MAKE_WM8775_DATA(0x26));
1874*4882a593Smuzhiyun 
1875*4882a593Smuzhiyun 	/* Set the master mode (256fs) */
1876*4882a593Smuzhiyun 	if (1 == info->msr) {
1877*4882a593Smuzhiyun 		/* slave mode, 128x oversampling 256fs */
1878*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, MAKE_WM8775_ADDR(WM8775_MMC, 0x02),
1879*4882a593Smuzhiyun 						MAKE_WM8775_DATA(0x02));
1880*4882a593Smuzhiyun 	} else if ((2 == info->msr) || (4 == info->msr)) {
1881*4882a593Smuzhiyun 		/* slave mode, 64x oversampling, 256fs */
1882*4882a593Smuzhiyun 		hw20k2_i2c_write(hw, MAKE_WM8775_ADDR(WM8775_MMC, 0x0A),
1883*4882a593Smuzhiyun 						MAKE_WM8775_DATA(0x0A));
1884*4882a593Smuzhiyun 	} else {
1885*4882a593Smuzhiyun 		dev_alert(hw->card->dev,
1886*4882a593Smuzhiyun 			  "Invalid master sampling rate (msr %d)!!!\n",
1887*4882a593Smuzhiyun 			  info->msr);
1888*4882a593Smuzhiyun 		err = -EINVAL;
1889*4882a593Smuzhiyun 		goto error;
1890*4882a593Smuzhiyun 	}
1891*4882a593Smuzhiyun 
1892*4882a593Smuzhiyun 	if (hw->model != CTSB1270) {
1893*4882a593Smuzhiyun 		/* Configure GPIO bit 14 change to line-in/mic-in */
1894*4882a593Smuzhiyun 		ctl = hw_read_20kx(hw, GPIO_CTRL);
1895*4882a593Smuzhiyun 		ctl |= 0x1 << 14;
1896*4882a593Smuzhiyun 		hw_write_20kx(hw, GPIO_CTRL, ctl);
1897*4882a593Smuzhiyun 		hw_adc_input_select(hw, ADC_LINEIN);
1898*4882a593Smuzhiyun 	} else {
1899*4882a593Smuzhiyun 		hw_wm8775_input_select(hw, 0, 0);
1900*4882a593Smuzhiyun 	}
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	return 0;
1903*4882a593Smuzhiyun error:
1904*4882a593Smuzhiyun 	hw20k2_i2c_uninit(hw);
1905*4882a593Smuzhiyun 	return err;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun 
hw_capabilities(struct hw * hw)1908*4882a593Smuzhiyun static struct capabilities hw_capabilities(struct hw *hw)
1909*4882a593Smuzhiyun {
1910*4882a593Smuzhiyun 	struct capabilities cap;
1911*4882a593Smuzhiyun 
1912*4882a593Smuzhiyun 	cap.digit_io_switch = 0;
1913*4882a593Smuzhiyun 	cap.dedicated_mic = hw->model == CTSB1270;
1914*4882a593Smuzhiyun 	cap.output_switch = hw->model == CTSB1270;
1915*4882a593Smuzhiyun 	cap.mic_source_switch = hw->model == CTSB1270;
1916*4882a593Smuzhiyun 
1917*4882a593Smuzhiyun 	return cap;
1918*4882a593Smuzhiyun }
1919*4882a593Smuzhiyun 
hw_output_switch_get(struct hw * hw)1920*4882a593Smuzhiyun static int hw_output_switch_get(struct hw *hw)
1921*4882a593Smuzhiyun {
1922*4882a593Smuzhiyun 	u32 data = hw_read_20kx(hw, GPIO_EXT_DATA);
1923*4882a593Smuzhiyun 
1924*4882a593Smuzhiyun 	switch (data & 0x30) {
1925*4882a593Smuzhiyun 	case 0x00:
1926*4882a593Smuzhiyun 	     return 0;
1927*4882a593Smuzhiyun 	case 0x10:
1928*4882a593Smuzhiyun 	     return 1;
1929*4882a593Smuzhiyun 	case 0x20:
1930*4882a593Smuzhiyun 	     return 2;
1931*4882a593Smuzhiyun 	default:
1932*4882a593Smuzhiyun 	     return 3;
1933*4882a593Smuzhiyun 	}
1934*4882a593Smuzhiyun }
1935*4882a593Smuzhiyun 
hw_output_switch_put(struct hw * hw,int position)1936*4882a593Smuzhiyun static int hw_output_switch_put(struct hw *hw, int position)
1937*4882a593Smuzhiyun {
1938*4882a593Smuzhiyun 	u32 data;
1939*4882a593Smuzhiyun 
1940*4882a593Smuzhiyun 	if (position == hw_output_switch_get(hw))
1941*4882a593Smuzhiyun 		return 0;
1942*4882a593Smuzhiyun 
1943*4882a593Smuzhiyun 	/* Mute line and headphones (intended for anti-pop). */
1944*4882a593Smuzhiyun 	data = hw_read_20kx(hw, GPIO_DATA);
1945*4882a593Smuzhiyun 	data |= (0x03 << 11);
1946*4882a593Smuzhiyun 	hw_write_20kx(hw, GPIO_DATA, data);
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	data = hw_read_20kx(hw, GPIO_EXT_DATA) & ~0x30;
1949*4882a593Smuzhiyun 	switch (position) {
1950*4882a593Smuzhiyun 	case 0:
1951*4882a593Smuzhiyun 		break;
1952*4882a593Smuzhiyun 	case 1:
1953*4882a593Smuzhiyun 		data |= 0x10;
1954*4882a593Smuzhiyun 		break;
1955*4882a593Smuzhiyun 	default:
1956*4882a593Smuzhiyun 		data |= 0x20;
1957*4882a593Smuzhiyun 	}
1958*4882a593Smuzhiyun 	hw_write_20kx(hw, GPIO_EXT_DATA, data);
1959*4882a593Smuzhiyun 
1960*4882a593Smuzhiyun 	/* Unmute line and headphones. */
1961*4882a593Smuzhiyun 	data = hw_read_20kx(hw, GPIO_DATA);
1962*4882a593Smuzhiyun 	data &= ~(0x03 << 11);
1963*4882a593Smuzhiyun 	hw_write_20kx(hw, GPIO_DATA, data);
1964*4882a593Smuzhiyun 
1965*4882a593Smuzhiyun 	return 1;
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun 
hw_mic_source_switch_get(struct hw * hw)1968*4882a593Smuzhiyun static int hw_mic_source_switch_get(struct hw *hw)
1969*4882a593Smuzhiyun {
1970*4882a593Smuzhiyun 	struct hw20k2 *hw20k2 = (struct hw20k2 *)hw;
1971*4882a593Smuzhiyun 
1972*4882a593Smuzhiyun 	return hw20k2->mic_source;
1973*4882a593Smuzhiyun }
1974*4882a593Smuzhiyun 
hw_mic_source_switch_put(struct hw * hw,int position)1975*4882a593Smuzhiyun static int hw_mic_source_switch_put(struct hw *hw, int position)
1976*4882a593Smuzhiyun {
1977*4882a593Smuzhiyun 	struct hw20k2 *hw20k2 = (struct hw20k2 *)hw;
1978*4882a593Smuzhiyun 
1979*4882a593Smuzhiyun 	if (position == hw20k2->mic_source)
1980*4882a593Smuzhiyun 		return 0;
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 	switch (position) {
1983*4882a593Smuzhiyun 	case 0:
1984*4882a593Smuzhiyun 		hw_wm8775_input_select(hw, 0, 0); /* Mic, 0dB */
1985*4882a593Smuzhiyun 		break;
1986*4882a593Smuzhiyun 	case 1:
1987*4882a593Smuzhiyun 		hw_wm8775_input_select(hw, 1, 0); /* FP Mic, 0dB */
1988*4882a593Smuzhiyun 		break;
1989*4882a593Smuzhiyun 	case 2:
1990*4882a593Smuzhiyun 		hw_wm8775_input_select(hw, 3, 0); /* Aux Ext, 0dB */
1991*4882a593Smuzhiyun 		break;
1992*4882a593Smuzhiyun 	default:
1993*4882a593Smuzhiyun 		return 0;
1994*4882a593Smuzhiyun 	}
1995*4882a593Smuzhiyun 
1996*4882a593Smuzhiyun 	hw20k2->mic_source = position;
1997*4882a593Smuzhiyun 
1998*4882a593Smuzhiyun 	return 1;
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun 
ct_20k2_interrupt(int irq,void * dev_id)2001*4882a593Smuzhiyun static irqreturn_t ct_20k2_interrupt(int irq, void *dev_id)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun 	struct hw *hw = dev_id;
2004*4882a593Smuzhiyun 	unsigned int status;
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	status = hw_read_20kx(hw, GIP);
2007*4882a593Smuzhiyun 	if (!status)
2008*4882a593Smuzhiyun 		return IRQ_NONE;
2009*4882a593Smuzhiyun 
2010*4882a593Smuzhiyun 	if (hw->irq_callback)
2011*4882a593Smuzhiyun 		hw->irq_callback(hw->irq_callback_data, status);
2012*4882a593Smuzhiyun 
2013*4882a593Smuzhiyun 	hw_write_20kx(hw, GIP, status);
2014*4882a593Smuzhiyun 	return IRQ_HANDLED;
2015*4882a593Smuzhiyun }
2016*4882a593Smuzhiyun 
hw_card_start(struct hw * hw)2017*4882a593Smuzhiyun static int hw_card_start(struct hw *hw)
2018*4882a593Smuzhiyun {
2019*4882a593Smuzhiyun 	int err = 0;
2020*4882a593Smuzhiyun 	struct pci_dev *pci = hw->pci;
2021*4882a593Smuzhiyun 	unsigned int gctl;
2022*4882a593Smuzhiyun 	const unsigned int dma_bits = BITS_PER_LONG;
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	err = pci_enable_device(pci);
2025*4882a593Smuzhiyun 	if (err < 0)
2026*4882a593Smuzhiyun 		return err;
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	/* Set DMA transfer mask */
2029*4882a593Smuzhiyun 	if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
2030*4882a593Smuzhiyun 		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
2031*4882a593Smuzhiyun 	} else {
2032*4882a593Smuzhiyun 		dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
2033*4882a593Smuzhiyun 		dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
2034*4882a593Smuzhiyun 	}
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 	if (!hw->io_base) {
2037*4882a593Smuzhiyun 		err = pci_request_regions(pci, "XFi");
2038*4882a593Smuzhiyun 		if (err < 0)
2039*4882a593Smuzhiyun 			goto error1;
2040*4882a593Smuzhiyun 
2041*4882a593Smuzhiyun 		hw->io_base = pci_resource_start(hw->pci, 2);
2042*4882a593Smuzhiyun 		hw->mem_base = ioremap(hw->io_base,
2043*4882a593Smuzhiyun 				       pci_resource_len(hw->pci, 2));
2044*4882a593Smuzhiyun 		if (!hw->mem_base) {
2045*4882a593Smuzhiyun 			err = -ENOENT;
2046*4882a593Smuzhiyun 			goto error2;
2047*4882a593Smuzhiyun 		}
2048*4882a593Smuzhiyun 	}
2049*4882a593Smuzhiyun 
2050*4882a593Smuzhiyun 	/* Switch to 20k2 mode from UAA mode. */
2051*4882a593Smuzhiyun 	gctl = hw_read_20kx(hw, GLOBAL_CNTL_GCTL);
2052*4882a593Smuzhiyun 	set_field(&gctl, GCTL_UAA, 0);
2053*4882a593Smuzhiyun 	hw_write_20kx(hw, GLOBAL_CNTL_GCTL, gctl);
2054*4882a593Smuzhiyun 
2055*4882a593Smuzhiyun 	if (hw->irq < 0) {
2056*4882a593Smuzhiyun 		err = request_irq(pci->irq, ct_20k2_interrupt, IRQF_SHARED,
2057*4882a593Smuzhiyun 				  KBUILD_MODNAME, hw);
2058*4882a593Smuzhiyun 		if (err < 0) {
2059*4882a593Smuzhiyun 			dev_err(hw->card->dev,
2060*4882a593Smuzhiyun 				"XFi: Cannot get irq %d\n", pci->irq);
2061*4882a593Smuzhiyun 			goto error2;
2062*4882a593Smuzhiyun 		}
2063*4882a593Smuzhiyun 		hw->irq = pci->irq;
2064*4882a593Smuzhiyun 		hw->card->sync_irq = hw->irq;
2065*4882a593Smuzhiyun 	}
2066*4882a593Smuzhiyun 
2067*4882a593Smuzhiyun 	pci_set_master(pci);
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	return 0;
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun /*error3:
2072*4882a593Smuzhiyun 	iounmap((void *)hw->mem_base);
2073*4882a593Smuzhiyun 	hw->mem_base = (unsigned long)NULL;*/
2074*4882a593Smuzhiyun error2:
2075*4882a593Smuzhiyun 	pci_release_regions(pci);
2076*4882a593Smuzhiyun 	hw->io_base = 0;
2077*4882a593Smuzhiyun error1:
2078*4882a593Smuzhiyun 	pci_disable_device(pci);
2079*4882a593Smuzhiyun 	return err;
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun 
hw_card_stop(struct hw * hw)2082*4882a593Smuzhiyun static int hw_card_stop(struct hw *hw)
2083*4882a593Smuzhiyun {
2084*4882a593Smuzhiyun 	unsigned int data;
2085*4882a593Smuzhiyun 
2086*4882a593Smuzhiyun 	/* disable transport bus master and queueing of request */
2087*4882a593Smuzhiyun 	hw_write_20kx(hw, TRANSPORT_CTL, 0x00);
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	/* disable pll */
2090*4882a593Smuzhiyun 	data = hw_read_20kx(hw, PLL_ENB);
2091*4882a593Smuzhiyun 	hw_write_20kx(hw, PLL_ENB, (data & (~0x07)));
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	/* TODO: Disable interrupt and so on... */
2094*4882a593Smuzhiyun 	return 0;
2095*4882a593Smuzhiyun }
2096*4882a593Smuzhiyun 
hw_card_shutdown(struct hw * hw)2097*4882a593Smuzhiyun static int hw_card_shutdown(struct hw *hw)
2098*4882a593Smuzhiyun {
2099*4882a593Smuzhiyun 	if (hw->irq >= 0)
2100*4882a593Smuzhiyun 		free_irq(hw->irq, hw);
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	hw->irq	= -1;
2103*4882a593Smuzhiyun 	iounmap(hw->mem_base);
2104*4882a593Smuzhiyun 	hw->mem_base = NULL;
2105*4882a593Smuzhiyun 
2106*4882a593Smuzhiyun 	if (hw->io_base)
2107*4882a593Smuzhiyun 		pci_release_regions(hw->pci);
2108*4882a593Smuzhiyun 
2109*4882a593Smuzhiyun 	hw->io_base = 0;
2110*4882a593Smuzhiyun 
2111*4882a593Smuzhiyun 	pci_disable_device(hw->pci);
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun 	return 0;
2114*4882a593Smuzhiyun }
2115*4882a593Smuzhiyun 
hw_card_init(struct hw * hw,struct card_conf * info)2116*4882a593Smuzhiyun static int hw_card_init(struct hw *hw, struct card_conf *info)
2117*4882a593Smuzhiyun {
2118*4882a593Smuzhiyun 	int err;
2119*4882a593Smuzhiyun 	unsigned int gctl;
2120*4882a593Smuzhiyun 	u32 data = 0;
2121*4882a593Smuzhiyun 	struct dac_conf dac_info = {0};
2122*4882a593Smuzhiyun 	struct adc_conf adc_info = {0};
2123*4882a593Smuzhiyun 	struct daio_conf daio_info = {0};
2124*4882a593Smuzhiyun 	struct trn_conf trn_info = {0};
2125*4882a593Smuzhiyun 
2126*4882a593Smuzhiyun 	/* Get PCI io port/memory base address and
2127*4882a593Smuzhiyun 	 * do 20kx core switch if needed. */
2128*4882a593Smuzhiyun 	err = hw_card_start(hw);
2129*4882a593Smuzhiyun 	if (err)
2130*4882a593Smuzhiyun 		return err;
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 	/* PLL init */
2133*4882a593Smuzhiyun 	err = hw_pll_init(hw, info->rsr);
2134*4882a593Smuzhiyun 	if (err < 0)
2135*4882a593Smuzhiyun 		return err;
2136*4882a593Smuzhiyun 
2137*4882a593Smuzhiyun 	/* kick off auto-init */
2138*4882a593Smuzhiyun 	err = hw_auto_init(hw);
2139*4882a593Smuzhiyun 	if (err < 0)
2140*4882a593Smuzhiyun 		return err;
2141*4882a593Smuzhiyun 
2142*4882a593Smuzhiyun 	gctl = hw_read_20kx(hw, GLOBAL_CNTL_GCTL);
2143*4882a593Smuzhiyun 	set_field(&gctl, GCTL_DBP, 1);
2144*4882a593Smuzhiyun 	set_field(&gctl, GCTL_TBP, 1);
2145*4882a593Smuzhiyun 	set_field(&gctl, GCTL_FBP, 1);
2146*4882a593Smuzhiyun 	set_field(&gctl, GCTL_DPC, 0);
2147*4882a593Smuzhiyun 	hw_write_20kx(hw, GLOBAL_CNTL_GCTL, gctl);
2148*4882a593Smuzhiyun 
2149*4882a593Smuzhiyun 	/* Reset all global pending interrupts */
2150*4882a593Smuzhiyun 	hw_write_20kx(hw, GIE, 0);
2151*4882a593Smuzhiyun 	/* Reset all SRC pending interrupts */
2152*4882a593Smuzhiyun 	hw_write_20kx(hw, SRC_IP, 0);
2153*4882a593Smuzhiyun 
2154*4882a593Smuzhiyun 	if (hw->model != CTSB1270) {
2155*4882a593Smuzhiyun 		/* TODO: detect the card ID and configure GPIO accordingly. */
2156*4882a593Smuzhiyun 		/* Configures GPIO (0xD802 0x98028) */
2157*4882a593Smuzhiyun 		/*hw_write_20kx(hw, GPIO_CTRL, 0x7F07);*/
2158*4882a593Smuzhiyun 		/* Configures GPIO (SB0880) */
2159*4882a593Smuzhiyun 		/*hw_write_20kx(hw, GPIO_CTRL, 0xFF07);*/
2160*4882a593Smuzhiyun 		hw_write_20kx(hw, GPIO_CTRL, 0xD802);
2161*4882a593Smuzhiyun 	} else {
2162*4882a593Smuzhiyun 		hw_write_20kx(hw, GPIO_CTRL, 0x9E5F);
2163*4882a593Smuzhiyun 	}
2164*4882a593Smuzhiyun 	/* Enable audio ring */
2165*4882a593Smuzhiyun 	hw_write_20kx(hw, MIXER_AR_ENABLE, 0x01);
2166*4882a593Smuzhiyun 
2167*4882a593Smuzhiyun 	trn_info.vm_pgt_phys = info->vm_pgt_phys;
2168*4882a593Smuzhiyun 	err = hw_trn_init(hw, &trn_info);
2169*4882a593Smuzhiyun 	if (err < 0)
2170*4882a593Smuzhiyun 		return err;
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun 	daio_info.msr = info->msr;
2173*4882a593Smuzhiyun 	err = hw_daio_init(hw, &daio_info);
2174*4882a593Smuzhiyun 	if (err < 0)
2175*4882a593Smuzhiyun 		return err;
2176*4882a593Smuzhiyun 
2177*4882a593Smuzhiyun 	dac_info.msr = info->msr;
2178*4882a593Smuzhiyun 	err = hw_dac_init(hw, &dac_info);
2179*4882a593Smuzhiyun 	if (err < 0)
2180*4882a593Smuzhiyun 		return err;
2181*4882a593Smuzhiyun 
2182*4882a593Smuzhiyun 	adc_info.msr = info->msr;
2183*4882a593Smuzhiyun 	adc_info.input = ADC_LINEIN;
2184*4882a593Smuzhiyun 	adc_info.mic20db = 0;
2185*4882a593Smuzhiyun 	err = hw_adc_init(hw, &adc_info);
2186*4882a593Smuzhiyun 	if (err < 0)
2187*4882a593Smuzhiyun 		return err;
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun 	data = hw_read_20kx(hw, SRC_MCTL);
2190*4882a593Smuzhiyun 	data |= 0x1; /* Enables input from the audio ring */
2191*4882a593Smuzhiyun 	hw_write_20kx(hw, SRC_MCTL, data);
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	return 0;
2194*4882a593Smuzhiyun }
2195*4882a593Smuzhiyun 
2196*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
hw_suspend(struct hw * hw)2197*4882a593Smuzhiyun static int hw_suspend(struct hw *hw)
2198*4882a593Smuzhiyun {
2199*4882a593Smuzhiyun 	hw_card_stop(hw);
2200*4882a593Smuzhiyun 	return 0;
2201*4882a593Smuzhiyun }
2202*4882a593Smuzhiyun 
hw_resume(struct hw * hw,struct card_conf * info)2203*4882a593Smuzhiyun static int hw_resume(struct hw *hw, struct card_conf *info)
2204*4882a593Smuzhiyun {
2205*4882a593Smuzhiyun 	/* Re-initialize card hardware. */
2206*4882a593Smuzhiyun 	return hw_card_init(hw, info);
2207*4882a593Smuzhiyun }
2208*4882a593Smuzhiyun #endif
2209*4882a593Smuzhiyun 
hw_read_20kx(struct hw * hw,u32 reg)2210*4882a593Smuzhiyun static u32 hw_read_20kx(struct hw *hw, u32 reg)
2211*4882a593Smuzhiyun {
2212*4882a593Smuzhiyun 	return readl(hw->mem_base + reg);
2213*4882a593Smuzhiyun }
2214*4882a593Smuzhiyun 
hw_write_20kx(struct hw * hw,u32 reg,u32 data)2215*4882a593Smuzhiyun static void hw_write_20kx(struct hw *hw, u32 reg, u32 data)
2216*4882a593Smuzhiyun {
2217*4882a593Smuzhiyun 	writel(data, hw->mem_base + reg);
2218*4882a593Smuzhiyun }
2219*4882a593Smuzhiyun 
2220*4882a593Smuzhiyun static const struct hw ct20k2_preset = {
2221*4882a593Smuzhiyun 	.irq = -1,
2222*4882a593Smuzhiyun 
2223*4882a593Smuzhiyun 	.card_init = hw_card_init,
2224*4882a593Smuzhiyun 	.card_stop = hw_card_stop,
2225*4882a593Smuzhiyun 	.pll_init = hw_pll_init,
2226*4882a593Smuzhiyun 	.is_adc_source_selected = hw_is_adc_input_selected,
2227*4882a593Smuzhiyun 	.select_adc_source = hw_adc_input_select,
2228*4882a593Smuzhiyun 	.capabilities = hw_capabilities,
2229*4882a593Smuzhiyun 	.output_switch_get = hw_output_switch_get,
2230*4882a593Smuzhiyun 	.output_switch_put = hw_output_switch_put,
2231*4882a593Smuzhiyun 	.mic_source_switch_get = hw_mic_source_switch_get,
2232*4882a593Smuzhiyun 	.mic_source_switch_put = hw_mic_source_switch_put,
2233*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
2234*4882a593Smuzhiyun 	.suspend = hw_suspend,
2235*4882a593Smuzhiyun 	.resume = hw_resume,
2236*4882a593Smuzhiyun #endif
2237*4882a593Smuzhiyun 
2238*4882a593Smuzhiyun 	.src_rsc_get_ctrl_blk = src_get_rsc_ctrl_blk,
2239*4882a593Smuzhiyun 	.src_rsc_put_ctrl_blk = src_put_rsc_ctrl_blk,
2240*4882a593Smuzhiyun 	.src_mgr_get_ctrl_blk = src_mgr_get_ctrl_blk,
2241*4882a593Smuzhiyun 	.src_mgr_put_ctrl_blk = src_mgr_put_ctrl_blk,
2242*4882a593Smuzhiyun 	.src_set_state = src_set_state,
2243*4882a593Smuzhiyun 	.src_set_bm = src_set_bm,
2244*4882a593Smuzhiyun 	.src_set_rsr = src_set_rsr,
2245*4882a593Smuzhiyun 	.src_set_sf = src_set_sf,
2246*4882a593Smuzhiyun 	.src_set_wr = src_set_wr,
2247*4882a593Smuzhiyun 	.src_set_pm = src_set_pm,
2248*4882a593Smuzhiyun 	.src_set_rom = src_set_rom,
2249*4882a593Smuzhiyun 	.src_set_vo = src_set_vo,
2250*4882a593Smuzhiyun 	.src_set_st = src_set_st,
2251*4882a593Smuzhiyun 	.src_set_ie = src_set_ie,
2252*4882a593Smuzhiyun 	.src_set_ilsz = src_set_ilsz,
2253*4882a593Smuzhiyun 	.src_set_bp = src_set_bp,
2254*4882a593Smuzhiyun 	.src_set_cisz = src_set_cisz,
2255*4882a593Smuzhiyun 	.src_set_ca = src_set_ca,
2256*4882a593Smuzhiyun 	.src_set_sa = src_set_sa,
2257*4882a593Smuzhiyun 	.src_set_la = src_set_la,
2258*4882a593Smuzhiyun 	.src_set_pitch = src_set_pitch,
2259*4882a593Smuzhiyun 	.src_set_dirty = src_set_dirty,
2260*4882a593Smuzhiyun 	.src_set_clear_zbufs = src_set_clear_zbufs,
2261*4882a593Smuzhiyun 	.src_set_dirty_all = src_set_dirty_all,
2262*4882a593Smuzhiyun 	.src_commit_write = src_commit_write,
2263*4882a593Smuzhiyun 	.src_get_ca = src_get_ca,
2264*4882a593Smuzhiyun 	.src_get_dirty = src_get_dirty,
2265*4882a593Smuzhiyun 	.src_dirty_conj_mask = src_dirty_conj_mask,
2266*4882a593Smuzhiyun 	.src_mgr_enbs_src = src_mgr_enbs_src,
2267*4882a593Smuzhiyun 	.src_mgr_enb_src = src_mgr_enb_src,
2268*4882a593Smuzhiyun 	.src_mgr_dsb_src = src_mgr_dsb_src,
2269*4882a593Smuzhiyun 	.src_mgr_commit_write = src_mgr_commit_write,
2270*4882a593Smuzhiyun 
2271*4882a593Smuzhiyun 	.srcimp_mgr_get_ctrl_blk = srcimp_mgr_get_ctrl_blk,
2272*4882a593Smuzhiyun 	.srcimp_mgr_put_ctrl_blk = srcimp_mgr_put_ctrl_blk,
2273*4882a593Smuzhiyun 	.srcimp_mgr_set_imaparc = srcimp_mgr_set_imaparc,
2274*4882a593Smuzhiyun 	.srcimp_mgr_set_imapuser = srcimp_mgr_set_imapuser,
2275*4882a593Smuzhiyun 	.srcimp_mgr_set_imapnxt = srcimp_mgr_set_imapnxt,
2276*4882a593Smuzhiyun 	.srcimp_mgr_set_imapaddr = srcimp_mgr_set_imapaddr,
2277*4882a593Smuzhiyun 	.srcimp_mgr_commit_write = srcimp_mgr_commit_write,
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 	.amixer_rsc_get_ctrl_blk = amixer_rsc_get_ctrl_blk,
2280*4882a593Smuzhiyun 	.amixer_rsc_put_ctrl_blk = amixer_rsc_put_ctrl_blk,
2281*4882a593Smuzhiyun 	.amixer_mgr_get_ctrl_blk = amixer_mgr_get_ctrl_blk,
2282*4882a593Smuzhiyun 	.amixer_mgr_put_ctrl_blk = amixer_mgr_put_ctrl_blk,
2283*4882a593Smuzhiyun 	.amixer_set_mode = amixer_set_mode,
2284*4882a593Smuzhiyun 	.amixer_set_iv = amixer_set_iv,
2285*4882a593Smuzhiyun 	.amixer_set_x = amixer_set_x,
2286*4882a593Smuzhiyun 	.amixer_set_y = amixer_set_y,
2287*4882a593Smuzhiyun 	.amixer_set_sadr = amixer_set_sadr,
2288*4882a593Smuzhiyun 	.amixer_set_se = amixer_set_se,
2289*4882a593Smuzhiyun 	.amixer_set_dirty = amixer_set_dirty,
2290*4882a593Smuzhiyun 	.amixer_set_dirty_all = amixer_set_dirty_all,
2291*4882a593Smuzhiyun 	.amixer_commit_write = amixer_commit_write,
2292*4882a593Smuzhiyun 	.amixer_get_y = amixer_get_y,
2293*4882a593Smuzhiyun 	.amixer_get_dirty = amixer_get_dirty,
2294*4882a593Smuzhiyun 
2295*4882a593Smuzhiyun 	.dai_get_ctrl_blk = dai_get_ctrl_blk,
2296*4882a593Smuzhiyun 	.dai_put_ctrl_blk = dai_put_ctrl_blk,
2297*4882a593Smuzhiyun 	.dai_srt_set_srco = dai_srt_set_srco,
2298*4882a593Smuzhiyun 	.dai_srt_set_srcm = dai_srt_set_srcm,
2299*4882a593Smuzhiyun 	.dai_srt_set_rsr = dai_srt_set_rsr,
2300*4882a593Smuzhiyun 	.dai_srt_set_drat = dai_srt_set_drat,
2301*4882a593Smuzhiyun 	.dai_srt_set_ec = dai_srt_set_ec,
2302*4882a593Smuzhiyun 	.dai_srt_set_et = dai_srt_set_et,
2303*4882a593Smuzhiyun 	.dai_commit_write = dai_commit_write,
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	.dao_get_ctrl_blk = dao_get_ctrl_blk,
2306*4882a593Smuzhiyun 	.dao_put_ctrl_blk = dao_put_ctrl_blk,
2307*4882a593Smuzhiyun 	.dao_set_spos = dao_set_spos,
2308*4882a593Smuzhiyun 	.dao_commit_write = dao_commit_write,
2309*4882a593Smuzhiyun 	.dao_get_spos = dao_get_spos,
2310*4882a593Smuzhiyun 
2311*4882a593Smuzhiyun 	.daio_mgr_get_ctrl_blk = daio_mgr_get_ctrl_blk,
2312*4882a593Smuzhiyun 	.daio_mgr_put_ctrl_blk = daio_mgr_put_ctrl_blk,
2313*4882a593Smuzhiyun 	.daio_mgr_enb_dai = daio_mgr_enb_dai,
2314*4882a593Smuzhiyun 	.daio_mgr_dsb_dai = daio_mgr_dsb_dai,
2315*4882a593Smuzhiyun 	.daio_mgr_enb_dao = daio_mgr_enb_dao,
2316*4882a593Smuzhiyun 	.daio_mgr_dsb_dao = daio_mgr_dsb_dao,
2317*4882a593Smuzhiyun 	.daio_mgr_dao_init = daio_mgr_dao_init,
2318*4882a593Smuzhiyun 	.daio_mgr_set_imaparc = daio_mgr_set_imaparc,
2319*4882a593Smuzhiyun 	.daio_mgr_set_imapnxt = daio_mgr_set_imapnxt,
2320*4882a593Smuzhiyun 	.daio_mgr_set_imapaddr = daio_mgr_set_imapaddr,
2321*4882a593Smuzhiyun 	.daio_mgr_commit_write = daio_mgr_commit_write,
2322*4882a593Smuzhiyun 
2323*4882a593Smuzhiyun 	.set_timer_irq = set_timer_irq,
2324*4882a593Smuzhiyun 	.set_timer_tick = set_timer_tick,
2325*4882a593Smuzhiyun 	.get_wc = get_wc,
2326*4882a593Smuzhiyun };
2327*4882a593Smuzhiyun 
create_20k2_hw_obj(struct hw ** rhw)2328*4882a593Smuzhiyun int create_20k2_hw_obj(struct hw **rhw)
2329*4882a593Smuzhiyun {
2330*4882a593Smuzhiyun 	struct hw20k2 *hw20k2;
2331*4882a593Smuzhiyun 
2332*4882a593Smuzhiyun 	*rhw = NULL;
2333*4882a593Smuzhiyun 	hw20k2 = kzalloc(sizeof(*hw20k2), GFP_KERNEL);
2334*4882a593Smuzhiyun 	if (!hw20k2)
2335*4882a593Smuzhiyun 		return -ENOMEM;
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 	hw20k2->hw = ct20k2_preset;
2338*4882a593Smuzhiyun 	*rhw = &hw20k2->hw;
2339*4882a593Smuzhiyun 
2340*4882a593Smuzhiyun 	return 0;
2341*4882a593Smuzhiyun }
2342*4882a593Smuzhiyun 
destroy_20k2_hw_obj(struct hw * hw)2343*4882a593Smuzhiyun int destroy_20k2_hw_obj(struct hw *hw)
2344*4882a593Smuzhiyun {
2345*4882a593Smuzhiyun 	if (hw->io_base)
2346*4882a593Smuzhiyun 		hw_card_shutdown(hw);
2347*4882a593Smuzhiyun 
2348*4882a593Smuzhiyun 	kfree(hw);
2349*4882a593Smuzhiyun 	return 0;
2350*4882a593Smuzhiyun }
2351