1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2008, Creative Technology Ltd. All Rights Reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * @File cthw20k1.c
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * @Brief
8*4882a593Smuzhiyun * This file contains the implementation of hardware access methord for 20k1.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * @Author Liu Chun
11*4882a593Smuzhiyun * @Date Jun 24 2008
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun #include <linux/kernel.h>
21*4882a593Smuzhiyun #include <linux/interrupt.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include "cthw20k1.h"
24*4882a593Smuzhiyun #include "ct20k1reg.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct hw20k1 {
27*4882a593Smuzhiyun struct hw hw;
28*4882a593Smuzhiyun spinlock_t reg_20k1_lock;
29*4882a593Smuzhiyun spinlock_t reg_pci_lock;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun static u32 hw_read_20kx(struct hw *hw, u32 reg);
33*4882a593Smuzhiyun static void hw_write_20kx(struct hw *hw, u32 reg, u32 data);
34*4882a593Smuzhiyun static u32 hw_read_pci(struct hw *hw, u32 reg);
35*4882a593Smuzhiyun static void hw_write_pci(struct hw *hw, u32 reg, u32 data);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun * Type definition block.
39*4882a593Smuzhiyun * The layout of control structures can be directly applied on 20k2 chip.
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * SRC control block definitions.
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* SRC resource control block */
47*4882a593Smuzhiyun #define SRCCTL_STATE 0x00000007
48*4882a593Smuzhiyun #define SRCCTL_BM 0x00000008
49*4882a593Smuzhiyun #define SRCCTL_RSR 0x00000030
50*4882a593Smuzhiyun #define SRCCTL_SF 0x000001C0
51*4882a593Smuzhiyun #define SRCCTL_WR 0x00000200
52*4882a593Smuzhiyun #define SRCCTL_PM 0x00000400
53*4882a593Smuzhiyun #define SRCCTL_ROM 0x00001800
54*4882a593Smuzhiyun #define SRCCTL_VO 0x00002000
55*4882a593Smuzhiyun #define SRCCTL_ST 0x00004000
56*4882a593Smuzhiyun #define SRCCTL_IE 0x00008000
57*4882a593Smuzhiyun #define SRCCTL_ILSZ 0x000F0000
58*4882a593Smuzhiyun #define SRCCTL_BP 0x00100000
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define SRCCCR_CISZ 0x000007FF
61*4882a593Smuzhiyun #define SRCCCR_CWA 0x001FF800
62*4882a593Smuzhiyun #define SRCCCR_D 0x00200000
63*4882a593Smuzhiyun #define SRCCCR_RS 0x01C00000
64*4882a593Smuzhiyun #define SRCCCR_NAL 0x3E000000
65*4882a593Smuzhiyun #define SRCCCR_RA 0xC0000000
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define SRCCA_CA 0x03FFFFFF
68*4882a593Smuzhiyun #define SRCCA_RS 0x1C000000
69*4882a593Smuzhiyun #define SRCCA_NAL 0xE0000000
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define SRCSA_SA 0x03FFFFFF
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define SRCLA_LA 0x03FFFFFF
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Mixer Parameter Ring ram Low and Hight register.
76*4882a593Smuzhiyun * Fixed-point value in 8.24 format for parameter channel */
77*4882a593Smuzhiyun #define MPRLH_PITCH 0xFFFFFFFF
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* SRC resource register dirty flags */
80*4882a593Smuzhiyun union src_dirty {
81*4882a593Smuzhiyun struct {
82*4882a593Smuzhiyun u16 ctl:1;
83*4882a593Smuzhiyun u16 ccr:1;
84*4882a593Smuzhiyun u16 sa:1;
85*4882a593Smuzhiyun u16 la:1;
86*4882a593Smuzhiyun u16 ca:1;
87*4882a593Smuzhiyun u16 mpr:1;
88*4882a593Smuzhiyun u16 czbfs:1; /* Clear Z-Buffers */
89*4882a593Smuzhiyun u16 rsv:9;
90*4882a593Smuzhiyun } bf;
91*4882a593Smuzhiyun u16 data;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun struct src_rsc_ctrl_blk {
95*4882a593Smuzhiyun unsigned int ctl;
96*4882a593Smuzhiyun unsigned int ccr;
97*4882a593Smuzhiyun unsigned int ca;
98*4882a593Smuzhiyun unsigned int sa;
99*4882a593Smuzhiyun unsigned int la;
100*4882a593Smuzhiyun unsigned int mpr;
101*4882a593Smuzhiyun union src_dirty dirty;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* SRC manager control block */
105*4882a593Smuzhiyun union src_mgr_dirty {
106*4882a593Smuzhiyun struct {
107*4882a593Smuzhiyun u16 enb0:1;
108*4882a593Smuzhiyun u16 enb1:1;
109*4882a593Smuzhiyun u16 enb2:1;
110*4882a593Smuzhiyun u16 enb3:1;
111*4882a593Smuzhiyun u16 enb4:1;
112*4882a593Smuzhiyun u16 enb5:1;
113*4882a593Smuzhiyun u16 enb6:1;
114*4882a593Smuzhiyun u16 enb7:1;
115*4882a593Smuzhiyun u16 enbsa:1;
116*4882a593Smuzhiyun u16 rsv:7;
117*4882a593Smuzhiyun } bf;
118*4882a593Smuzhiyun u16 data;
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun struct src_mgr_ctrl_blk {
122*4882a593Smuzhiyun unsigned int enbsa;
123*4882a593Smuzhiyun unsigned int enb[8];
124*4882a593Smuzhiyun union src_mgr_dirty dirty;
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun /* SRCIMP manager control block */
128*4882a593Smuzhiyun #define SRCAIM_ARC 0x00000FFF
129*4882a593Smuzhiyun #define SRCAIM_NXT 0x00FF0000
130*4882a593Smuzhiyun #define SRCAIM_SRC 0xFF000000
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun struct srcimap {
133*4882a593Smuzhiyun unsigned int srcaim;
134*4882a593Smuzhiyun unsigned int idx;
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* SRCIMP manager register dirty flags */
138*4882a593Smuzhiyun union srcimp_mgr_dirty {
139*4882a593Smuzhiyun struct {
140*4882a593Smuzhiyun u16 srcimap:1;
141*4882a593Smuzhiyun u16 rsv:15;
142*4882a593Smuzhiyun } bf;
143*4882a593Smuzhiyun u16 data;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun struct srcimp_mgr_ctrl_blk {
147*4882a593Smuzhiyun struct srcimap srcimap;
148*4882a593Smuzhiyun union srcimp_mgr_dirty dirty;
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun * Function implementation block.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun
src_get_rsc_ctrl_blk(void ** rblk)155*4882a593Smuzhiyun static int src_get_rsc_ctrl_blk(void **rblk)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct src_rsc_ctrl_blk *blk;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun *rblk = NULL;
160*4882a593Smuzhiyun blk = kzalloc(sizeof(*blk), GFP_KERNEL);
161*4882a593Smuzhiyun if (!blk)
162*4882a593Smuzhiyun return -ENOMEM;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun *rblk = blk;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
src_put_rsc_ctrl_blk(void * blk)169*4882a593Smuzhiyun static int src_put_rsc_ctrl_blk(void *blk)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun kfree(blk);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
src_set_state(void * blk,unsigned int state)176*4882a593Smuzhiyun static int src_set_state(void *blk, unsigned int state)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_STATE, state);
181*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
src_set_bm(void * blk,unsigned int bm)185*4882a593Smuzhiyun static int src_set_bm(void *blk, unsigned int bm)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_BM, bm);
190*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
src_set_rsr(void * blk,unsigned int rsr)194*4882a593Smuzhiyun static int src_set_rsr(void *blk, unsigned int rsr)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_RSR, rsr);
199*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
src_set_sf(void * blk,unsigned int sf)203*4882a593Smuzhiyun static int src_set_sf(void *blk, unsigned int sf)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_SF, sf);
208*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
src_set_wr(void * blk,unsigned int wr)212*4882a593Smuzhiyun static int src_set_wr(void *blk, unsigned int wr)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_WR, wr);
217*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
218*4882a593Smuzhiyun return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
src_set_pm(void * blk,unsigned int pm)221*4882a593Smuzhiyun static int src_set_pm(void *blk, unsigned int pm)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_PM, pm);
226*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
227*4882a593Smuzhiyun return 0;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
src_set_rom(void * blk,unsigned int rom)230*4882a593Smuzhiyun static int src_set_rom(void *blk, unsigned int rom)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_ROM, rom);
235*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
236*4882a593Smuzhiyun return 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
src_set_vo(void * blk,unsigned int vo)239*4882a593Smuzhiyun static int src_set_vo(void *blk, unsigned int vo)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_VO, vo);
244*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
src_set_st(void * blk,unsigned int st)248*4882a593Smuzhiyun static int src_set_st(void *blk, unsigned int st)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_ST, st);
253*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
254*4882a593Smuzhiyun return 0;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
src_set_ie(void * blk,unsigned int ie)257*4882a593Smuzhiyun static int src_set_ie(void *blk, unsigned int ie)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_IE, ie);
262*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
263*4882a593Smuzhiyun return 0;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
src_set_ilsz(void * blk,unsigned int ilsz)266*4882a593Smuzhiyun static int src_set_ilsz(void *blk, unsigned int ilsz)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_ILSZ, ilsz);
271*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
src_set_bp(void * blk,unsigned int bp)275*4882a593Smuzhiyun static int src_set_bp(void *blk, unsigned int bp)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun set_field(&ctl->ctl, SRCCTL_BP, bp);
280*4882a593Smuzhiyun ctl->dirty.bf.ctl = 1;
281*4882a593Smuzhiyun return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
src_set_cisz(void * blk,unsigned int cisz)284*4882a593Smuzhiyun static int src_set_cisz(void *blk, unsigned int cisz)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun set_field(&ctl->ccr, SRCCCR_CISZ, cisz);
289*4882a593Smuzhiyun ctl->dirty.bf.ccr = 1;
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
src_set_ca(void * blk,unsigned int ca)293*4882a593Smuzhiyun static int src_set_ca(void *blk, unsigned int ca)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun set_field(&ctl->ca, SRCCA_CA, ca);
298*4882a593Smuzhiyun ctl->dirty.bf.ca = 1;
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
src_set_sa(void * blk,unsigned int sa)302*4882a593Smuzhiyun static int src_set_sa(void *blk, unsigned int sa)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun set_field(&ctl->sa, SRCSA_SA, sa);
307*4882a593Smuzhiyun ctl->dirty.bf.sa = 1;
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
src_set_la(void * blk,unsigned int la)311*4882a593Smuzhiyun static int src_set_la(void *blk, unsigned int la)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun set_field(&ctl->la, SRCLA_LA, la);
316*4882a593Smuzhiyun ctl->dirty.bf.la = 1;
317*4882a593Smuzhiyun return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
src_set_pitch(void * blk,unsigned int pitch)320*4882a593Smuzhiyun static int src_set_pitch(void *blk, unsigned int pitch)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun set_field(&ctl->mpr, MPRLH_PITCH, pitch);
325*4882a593Smuzhiyun ctl->dirty.bf.mpr = 1;
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
src_set_clear_zbufs(void * blk,unsigned int clear)329*4882a593Smuzhiyun static int src_set_clear_zbufs(void *blk, unsigned int clear)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun ((struct src_rsc_ctrl_blk *)blk)->dirty.bf.czbfs = (clear ? 1 : 0);
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
src_set_dirty(void * blk,unsigned int flags)335*4882a593Smuzhiyun static int src_set_dirty(void *blk, unsigned int flags)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun ((struct src_rsc_ctrl_blk *)blk)->dirty.data = (flags & 0xffff);
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
src_set_dirty_all(void * blk)341*4882a593Smuzhiyun static int src_set_dirty_all(void *blk)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun ((struct src_rsc_ctrl_blk *)blk)->dirty.data = ~(0x0);
344*4882a593Smuzhiyun return 0;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun #define AR_SLOT_SIZE 4096
348*4882a593Smuzhiyun #define AR_SLOT_BLOCK_SIZE 16
349*4882a593Smuzhiyun #define AR_PTS_PITCH 6
350*4882a593Smuzhiyun #define AR_PARAM_SRC_OFFSET 0x60
351*4882a593Smuzhiyun
src_param_pitch_mixer(unsigned int src_idx)352*4882a593Smuzhiyun static unsigned int src_param_pitch_mixer(unsigned int src_idx)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun return ((src_idx << 4) + AR_PTS_PITCH + AR_SLOT_SIZE
355*4882a593Smuzhiyun - AR_PARAM_SRC_OFFSET) % AR_SLOT_SIZE;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
src_commit_write(struct hw * hw,unsigned int idx,void * blk)359*4882a593Smuzhiyun static int src_commit_write(struct hw *hw, unsigned int idx, void *blk)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
362*4882a593Smuzhiyun int i;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun if (ctl->dirty.bf.czbfs) {
365*4882a593Smuzhiyun /* Clear Z-Buffer registers */
366*4882a593Smuzhiyun for (i = 0; i < 8; i++)
367*4882a593Smuzhiyun hw_write_20kx(hw, SRCUPZ+idx*0x100+i*0x4, 0);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun for (i = 0; i < 4; i++)
370*4882a593Smuzhiyun hw_write_20kx(hw, SRCDN0Z+idx*0x100+i*0x4, 0);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun for (i = 0; i < 8; i++)
373*4882a593Smuzhiyun hw_write_20kx(hw, SRCDN1Z+idx*0x100+i*0x4, 0);
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun ctl->dirty.bf.czbfs = 0;
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun if (ctl->dirty.bf.mpr) {
378*4882a593Smuzhiyun /* Take the parameter mixer resource in the same group as that
379*4882a593Smuzhiyun * the idx src is in for simplicity. Unlike src, all conjugate
380*4882a593Smuzhiyun * parameter mixer resources must be programmed for
381*4882a593Smuzhiyun * corresponding conjugate src resources. */
382*4882a593Smuzhiyun unsigned int pm_idx = src_param_pitch_mixer(idx);
383*4882a593Smuzhiyun hw_write_20kx(hw, PRING_LO_HI+4*pm_idx, ctl->mpr);
384*4882a593Smuzhiyun hw_write_20kx(hw, PMOPLO+8*pm_idx, 0x3);
385*4882a593Smuzhiyun hw_write_20kx(hw, PMOPHI+8*pm_idx, 0x0);
386*4882a593Smuzhiyun ctl->dirty.bf.mpr = 0;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun if (ctl->dirty.bf.sa) {
389*4882a593Smuzhiyun hw_write_20kx(hw, SRCSA+idx*0x100, ctl->sa);
390*4882a593Smuzhiyun ctl->dirty.bf.sa = 0;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun if (ctl->dirty.bf.la) {
393*4882a593Smuzhiyun hw_write_20kx(hw, SRCLA+idx*0x100, ctl->la);
394*4882a593Smuzhiyun ctl->dirty.bf.la = 0;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun if (ctl->dirty.bf.ca) {
397*4882a593Smuzhiyun hw_write_20kx(hw, SRCCA+idx*0x100, ctl->ca);
398*4882a593Smuzhiyun ctl->dirty.bf.ca = 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun /* Write srccf register */
402*4882a593Smuzhiyun hw_write_20kx(hw, SRCCF+idx*0x100, 0x0);
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun if (ctl->dirty.bf.ccr) {
405*4882a593Smuzhiyun hw_write_20kx(hw, SRCCCR+idx*0x100, ctl->ccr);
406*4882a593Smuzhiyun ctl->dirty.bf.ccr = 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun if (ctl->dirty.bf.ctl) {
409*4882a593Smuzhiyun hw_write_20kx(hw, SRCCTL+idx*0x100, ctl->ctl);
410*4882a593Smuzhiyun ctl->dirty.bf.ctl = 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun return 0;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
src_get_ca(struct hw * hw,unsigned int idx,void * blk)416*4882a593Smuzhiyun static int src_get_ca(struct hw *hw, unsigned int idx, void *blk)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun struct src_rsc_ctrl_blk *ctl = blk;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun ctl->ca = hw_read_20kx(hw, SRCCA+idx*0x100);
421*4882a593Smuzhiyun ctl->dirty.bf.ca = 0;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return get_field(ctl->ca, SRCCA_CA);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
src_get_dirty(void * blk)426*4882a593Smuzhiyun static unsigned int src_get_dirty(void *blk)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun return ((struct src_rsc_ctrl_blk *)blk)->dirty.data;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
src_dirty_conj_mask(void)431*4882a593Smuzhiyun static unsigned int src_dirty_conj_mask(void)
432*4882a593Smuzhiyun {
433*4882a593Smuzhiyun return 0x20;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun
src_mgr_enbs_src(void * blk,unsigned int idx)436*4882a593Smuzhiyun static int src_mgr_enbs_src(void *blk, unsigned int idx)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun ((struct src_mgr_ctrl_blk *)blk)->enbsa = ~(0x0);
439*4882a593Smuzhiyun ((struct src_mgr_ctrl_blk *)blk)->dirty.bf.enbsa = 1;
440*4882a593Smuzhiyun ((struct src_mgr_ctrl_blk *)blk)->enb[idx/32] |= (0x1 << (idx%32));
441*4882a593Smuzhiyun return 0;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
src_mgr_enb_src(void * blk,unsigned int idx)444*4882a593Smuzhiyun static int src_mgr_enb_src(void *blk, unsigned int idx)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun ((struct src_mgr_ctrl_blk *)blk)->enb[idx/32] |= (0x1 << (idx%32));
447*4882a593Smuzhiyun ((struct src_mgr_ctrl_blk *)blk)->dirty.data |= (0x1 << (idx/32));
448*4882a593Smuzhiyun return 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
src_mgr_dsb_src(void * blk,unsigned int idx)451*4882a593Smuzhiyun static int src_mgr_dsb_src(void *blk, unsigned int idx)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun ((struct src_mgr_ctrl_blk *)blk)->enb[idx/32] &= ~(0x1 << (idx%32));
454*4882a593Smuzhiyun ((struct src_mgr_ctrl_blk *)blk)->dirty.data |= (0x1 << (idx/32));
455*4882a593Smuzhiyun return 0;
456*4882a593Smuzhiyun }
457*4882a593Smuzhiyun
src_mgr_commit_write(struct hw * hw,void * blk)458*4882a593Smuzhiyun static int src_mgr_commit_write(struct hw *hw, void *blk)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun struct src_mgr_ctrl_blk *ctl = blk;
461*4882a593Smuzhiyun int i;
462*4882a593Smuzhiyun unsigned int ret;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun if (ctl->dirty.bf.enbsa) {
465*4882a593Smuzhiyun do {
466*4882a593Smuzhiyun ret = hw_read_20kx(hw, SRCENBSTAT);
467*4882a593Smuzhiyun } while (ret & 0x1);
468*4882a593Smuzhiyun hw_write_20kx(hw, SRCENBS, ctl->enbsa);
469*4882a593Smuzhiyun ctl->dirty.bf.enbsa = 0;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun for (i = 0; i < 8; i++) {
472*4882a593Smuzhiyun if ((ctl->dirty.data & (0x1 << i))) {
473*4882a593Smuzhiyun hw_write_20kx(hw, SRCENB+(i*0x100), ctl->enb[i]);
474*4882a593Smuzhiyun ctl->dirty.data &= ~(0x1 << i);
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
src_mgr_get_ctrl_blk(void ** rblk)481*4882a593Smuzhiyun static int src_mgr_get_ctrl_blk(void **rblk)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun struct src_mgr_ctrl_blk *blk;
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun *rblk = NULL;
486*4882a593Smuzhiyun blk = kzalloc(sizeof(*blk), GFP_KERNEL);
487*4882a593Smuzhiyun if (!blk)
488*4882a593Smuzhiyun return -ENOMEM;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun *rblk = blk;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun return 0;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
src_mgr_put_ctrl_blk(void * blk)495*4882a593Smuzhiyun static int src_mgr_put_ctrl_blk(void *blk)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun kfree(blk);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
srcimp_mgr_get_ctrl_blk(void ** rblk)502*4882a593Smuzhiyun static int srcimp_mgr_get_ctrl_blk(void **rblk)
503*4882a593Smuzhiyun {
504*4882a593Smuzhiyun struct srcimp_mgr_ctrl_blk *blk;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun *rblk = NULL;
507*4882a593Smuzhiyun blk = kzalloc(sizeof(*blk), GFP_KERNEL);
508*4882a593Smuzhiyun if (!blk)
509*4882a593Smuzhiyun return -ENOMEM;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun *rblk = blk;
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun
srcimp_mgr_put_ctrl_blk(void * blk)516*4882a593Smuzhiyun static int srcimp_mgr_put_ctrl_blk(void *blk)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun kfree(blk);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun return 0;
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun
srcimp_mgr_set_imaparc(void * blk,unsigned int slot)523*4882a593Smuzhiyun static int srcimp_mgr_set_imaparc(void *blk, unsigned int slot)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun struct srcimp_mgr_ctrl_blk *ctl = blk;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun set_field(&ctl->srcimap.srcaim, SRCAIM_ARC, slot);
528*4882a593Smuzhiyun ctl->dirty.bf.srcimap = 1;
529*4882a593Smuzhiyun return 0;
530*4882a593Smuzhiyun }
531*4882a593Smuzhiyun
srcimp_mgr_set_imapuser(void * blk,unsigned int user)532*4882a593Smuzhiyun static int srcimp_mgr_set_imapuser(void *blk, unsigned int user)
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun struct srcimp_mgr_ctrl_blk *ctl = blk;
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun set_field(&ctl->srcimap.srcaim, SRCAIM_SRC, user);
537*4882a593Smuzhiyun ctl->dirty.bf.srcimap = 1;
538*4882a593Smuzhiyun return 0;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
srcimp_mgr_set_imapnxt(void * blk,unsigned int next)541*4882a593Smuzhiyun static int srcimp_mgr_set_imapnxt(void *blk, unsigned int next)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun struct srcimp_mgr_ctrl_blk *ctl = blk;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun set_field(&ctl->srcimap.srcaim, SRCAIM_NXT, next);
546*4882a593Smuzhiyun ctl->dirty.bf.srcimap = 1;
547*4882a593Smuzhiyun return 0;
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
srcimp_mgr_set_imapaddr(void * blk,unsigned int addr)550*4882a593Smuzhiyun static int srcimp_mgr_set_imapaddr(void *blk, unsigned int addr)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun struct srcimp_mgr_ctrl_blk *ctl = blk;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun ctl->srcimap.idx = addr;
555*4882a593Smuzhiyun ctl->dirty.bf.srcimap = 1;
556*4882a593Smuzhiyun return 0;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
srcimp_mgr_commit_write(struct hw * hw,void * blk)559*4882a593Smuzhiyun static int srcimp_mgr_commit_write(struct hw *hw, void *blk)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun struct srcimp_mgr_ctrl_blk *ctl = blk;
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun if (ctl->dirty.bf.srcimap) {
564*4882a593Smuzhiyun hw_write_20kx(hw, SRCIMAP+ctl->srcimap.idx*0x100,
565*4882a593Smuzhiyun ctl->srcimap.srcaim);
566*4882a593Smuzhiyun ctl->dirty.bf.srcimap = 0;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun return 0;
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun /*
573*4882a593Smuzhiyun * AMIXER control block definitions.
574*4882a593Smuzhiyun */
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun #define AMOPLO_M 0x00000003
577*4882a593Smuzhiyun #define AMOPLO_X 0x0003FFF0
578*4882a593Smuzhiyun #define AMOPLO_Y 0xFFFC0000
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun #define AMOPHI_SADR 0x000000FF
581*4882a593Smuzhiyun #define AMOPHI_SE 0x80000000
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* AMIXER resource register dirty flags */
584*4882a593Smuzhiyun union amixer_dirty {
585*4882a593Smuzhiyun struct {
586*4882a593Smuzhiyun u16 amoplo:1;
587*4882a593Smuzhiyun u16 amophi:1;
588*4882a593Smuzhiyun u16 rsv:14;
589*4882a593Smuzhiyun } bf;
590*4882a593Smuzhiyun u16 data;
591*4882a593Smuzhiyun };
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun /* AMIXER resource control block */
594*4882a593Smuzhiyun struct amixer_rsc_ctrl_blk {
595*4882a593Smuzhiyun unsigned int amoplo;
596*4882a593Smuzhiyun unsigned int amophi;
597*4882a593Smuzhiyun union amixer_dirty dirty;
598*4882a593Smuzhiyun };
599*4882a593Smuzhiyun
amixer_set_mode(void * blk,unsigned int mode)600*4882a593Smuzhiyun static int amixer_set_mode(void *blk, unsigned int mode)
601*4882a593Smuzhiyun {
602*4882a593Smuzhiyun struct amixer_rsc_ctrl_blk *ctl = blk;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun set_field(&ctl->amoplo, AMOPLO_M, mode);
605*4882a593Smuzhiyun ctl->dirty.bf.amoplo = 1;
606*4882a593Smuzhiyun return 0;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
amixer_set_iv(void * blk,unsigned int iv)609*4882a593Smuzhiyun static int amixer_set_iv(void *blk, unsigned int iv)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun /* 20k1 amixer does not have this field */
612*4882a593Smuzhiyun return 0;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
amixer_set_x(void * blk,unsigned int x)615*4882a593Smuzhiyun static int amixer_set_x(void *blk, unsigned int x)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun struct amixer_rsc_ctrl_blk *ctl = blk;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun set_field(&ctl->amoplo, AMOPLO_X, x);
620*4882a593Smuzhiyun ctl->dirty.bf.amoplo = 1;
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
amixer_set_y(void * blk,unsigned int y)624*4882a593Smuzhiyun static int amixer_set_y(void *blk, unsigned int y)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun struct amixer_rsc_ctrl_blk *ctl = blk;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun set_field(&ctl->amoplo, AMOPLO_Y, y);
629*4882a593Smuzhiyun ctl->dirty.bf.amoplo = 1;
630*4882a593Smuzhiyun return 0;
631*4882a593Smuzhiyun }
632*4882a593Smuzhiyun
amixer_set_sadr(void * blk,unsigned int sadr)633*4882a593Smuzhiyun static int amixer_set_sadr(void *blk, unsigned int sadr)
634*4882a593Smuzhiyun {
635*4882a593Smuzhiyun struct amixer_rsc_ctrl_blk *ctl = blk;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun set_field(&ctl->amophi, AMOPHI_SADR, sadr);
638*4882a593Smuzhiyun ctl->dirty.bf.amophi = 1;
639*4882a593Smuzhiyun return 0;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
amixer_set_se(void * blk,unsigned int se)642*4882a593Smuzhiyun static int amixer_set_se(void *blk, unsigned int se)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun struct amixer_rsc_ctrl_blk *ctl = blk;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun set_field(&ctl->amophi, AMOPHI_SE, se);
647*4882a593Smuzhiyun ctl->dirty.bf.amophi = 1;
648*4882a593Smuzhiyun return 0;
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
amixer_set_dirty(void * blk,unsigned int flags)651*4882a593Smuzhiyun static int amixer_set_dirty(void *blk, unsigned int flags)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun ((struct amixer_rsc_ctrl_blk *)blk)->dirty.data = (flags & 0xffff);
654*4882a593Smuzhiyun return 0;
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
amixer_set_dirty_all(void * blk)657*4882a593Smuzhiyun static int amixer_set_dirty_all(void *blk)
658*4882a593Smuzhiyun {
659*4882a593Smuzhiyun ((struct amixer_rsc_ctrl_blk *)blk)->dirty.data = ~(0x0);
660*4882a593Smuzhiyun return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun
amixer_commit_write(struct hw * hw,unsigned int idx,void * blk)663*4882a593Smuzhiyun static int amixer_commit_write(struct hw *hw, unsigned int idx, void *blk)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun struct amixer_rsc_ctrl_blk *ctl = blk;
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun if (ctl->dirty.bf.amoplo || ctl->dirty.bf.amophi) {
668*4882a593Smuzhiyun hw_write_20kx(hw, AMOPLO+idx*8, ctl->amoplo);
669*4882a593Smuzhiyun ctl->dirty.bf.amoplo = 0;
670*4882a593Smuzhiyun hw_write_20kx(hw, AMOPHI+idx*8, ctl->amophi);
671*4882a593Smuzhiyun ctl->dirty.bf.amophi = 0;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun return 0;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
amixer_get_y(void * blk)677*4882a593Smuzhiyun static int amixer_get_y(void *blk)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun struct amixer_rsc_ctrl_blk *ctl = blk;
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun return get_field(ctl->amoplo, AMOPLO_Y);
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun
amixer_get_dirty(void * blk)684*4882a593Smuzhiyun static unsigned int amixer_get_dirty(void *blk)
685*4882a593Smuzhiyun {
686*4882a593Smuzhiyun return ((struct amixer_rsc_ctrl_blk *)blk)->dirty.data;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
amixer_rsc_get_ctrl_blk(void ** rblk)689*4882a593Smuzhiyun static int amixer_rsc_get_ctrl_blk(void **rblk)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun struct amixer_rsc_ctrl_blk *blk;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun *rblk = NULL;
694*4882a593Smuzhiyun blk = kzalloc(sizeof(*blk), GFP_KERNEL);
695*4882a593Smuzhiyun if (!blk)
696*4882a593Smuzhiyun return -ENOMEM;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun *rblk = blk;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun return 0;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun
amixer_rsc_put_ctrl_blk(void * blk)703*4882a593Smuzhiyun static int amixer_rsc_put_ctrl_blk(void *blk)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun kfree(blk);
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun return 0;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
amixer_mgr_get_ctrl_blk(void ** rblk)710*4882a593Smuzhiyun static int amixer_mgr_get_ctrl_blk(void **rblk)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun /*amixer_mgr_ctrl_blk_t *blk;*/
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun *rblk = NULL;
715*4882a593Smuzhiyun /*blk = kzalloc(sizeof(*blk), GFP_KERNEL);
716*4882a593Smuzhiyun if (!blk)
717*4882a593Smuzhiyun return -ENOMEM;
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun *rblk = blk;*/
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun return 0;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
amixer_mgr_put_ctrl_blk(void * blk)724*4882a593Smuzhiyun static int amixer_mgr_put_ctrl_blk(void *blk)
725*4882a593Smuzhiyun {
726*4882a593Smuzhiyun /*kfree((amixer_mgr_ctrl_blk_t *)blk);*/
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun return 0;
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /*
732*4882a593Smuzhiyun * DAIO control block definitions.
733*4882a593Smuzhiyun */
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* Receiver Sample Rate Tracker Control register */
736*4882a593Smuzhiyun #define SRTCTL_SRCR 0x000000FF
737*4882a593Smuzhiyun #define SRTCTL_SRCL 0x0000FF00
738*4882a593Smuzhiyun #define SRTCTL_RSR 0x00030000
739*4882a593Smuzhiyun #define SRTCTL_DRAT 0x000C0000
740*4882a593Smuzhiyun #define SRTCTL_RLE 0x10000000
741*4882a593Smuzhiyun #define SRTCTL_RLP 0x20000000
742*4882a593Smuzhiyun #define SRTCTL_EC 0x40000000
743*4882a593Smuzhiyun #define SRTCTL_ET 0x80000000
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun /* DAIO Receiver register dirty flags */
746*4882a593Smuzhiyun union dai_dirty {
747*4882a593Smuzhiyun struct {
748*4882a593Smuzhiyun u16 srtctl:1;
749*4882a593Smuzhiyun u16 rsv:15;
750*4882a593Smuzhiyun } bf;
751*4882a593Smuzhiyun u16 data;
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* DAIO Receiver control block */
755*4882a593Smuzhiyun struct dai_ctrl_blk {
756*4882a593Smuzhiyun unsigned int srtctl;
757*4882a593Smuzhiyun union dai_dirty dirty;
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* S/PDIF Transmitter register dirty flags */
761*4882a593Smuzhiyun union dao_dirty {
762*4882a593Smuzhiyun struct {
763*4882a593Smuzhiyun u16 spos:1;
764*4882a593Smuzhiyun u16 rsv:15;
765*4882a593Smuzhiyun } bf;
766*4882a593Smuzhiyun u16 data;
767*4882a593Smuzhiyun };
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* S/PDIF Transmitter control block */
770*4882a593Smuzhiyun struct dao_ctrl_blk {
771*4882a593Smuzhiyun unsigned int spos; /* S/PDIF Output Channel Status Register */
772*4882a593Smuzhiyun union dao_dirty dirty;
773*4882a593Smuzhiyun };
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun /* Audio Input Mapper RAM */
776*4882a593Smuzhiyun #define AIM_ARC 0x00000FFF
777*4882a593Smuzhiyun #define AIM_NXT 0x007F0000
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun struct daoimap {
780*4882a593Smuzhiyun unsigned int aim;
781*4882a593Smuzhiyun unsigned int idx;
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun /* I2S Transmitter/Receiver Control register */
785*4882a593Smuzhiyun #define I2SCTL_EA 0x00000004
786*4882a593Smuzhiyun #define I2SCTL_EI 0x00000010
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun /* S/PDIF Transmitter Control register */
789*4882a593Smuzhiyun #define SPOCTL_OE 0x00000001
790*4882a593Smuzhiyun #define SPOCTL_OS 0x0000000E
791*4882a593Smuzhiyun #define SPOCTL_RIV 0x00000010
792*4882a593Smuzhiyun #define SPOCTL_LIV 0x00000020
793*4882a593Smuzhiyun #define SPOCTL_SR 0x000000C0
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /* S/PDIF Receiver Control register */
796*4882a593Smuzhiyun #define SPICTL_EN 0x00000001
797*4882a593Smuzhiyun #define SPICTL_I24 0x00000002
798*4882a593Smuzhiyun #define SPICTL_IB 0x00000004
799*4882a593Smuzhiyun #define SPICTL_SM 0x00000008
800*4882a593Smuzhiyun #define SPICTL_VM 0x00000010
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun /* DAIO manager register dirty flags */
803*4882a593Smuzhiyun union daio_mgr_dirty {
804*4882a593Smuzhiyun struct {
805*4882a593Smuzhiyun u32 i2soctl:4;
806*4882a593Smuzhiyun u32 i2sictl:4;
807*4882a593Smuzhiyun u32 spoctl:4;
808*4882a593Smuzhiyun u32 spictl:4;
809*4882a593Smuzhiyun u32 daoimap:1;
810*4882a593Smuzhiyun u32 rsv:15;
811*4882a593Smuzhiyun } bf;
812*4882a593Smuzhiyun u32 data;
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun /* DAIO manager control block */
816*4882a593Smuzhiyun struct daio_mgr_ctrl_blk {
817*4882a593Smuzhiyun unsigned int i2sctl;
818*4882a593Smuzhiyun unsigned int spoctl;
819*4882a593Smuzhiyun unsigned int spictl;
820*4882a593Smuzhiyun struct daoimap daoimap;
821*4882a593Smuzhiyun union daio_mgr_dirty dirty;
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun
dai_srt_set_srcr(void * blk,unsigned int src)824*4882a593Smuzhiyun static int dai_srt_set_srcr(void *blk, unsigned int src)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun struct dai_ctrl_blk *ctl = blk;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun set_field(&ctl->srtctl, SRTCTL_SRCR, src);
829*4882a593Smuzhiyun ctl->dirty.bf.srtctl = 1;
830*4882a593Smuzhiyun return 0;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
dai_srt_set_srcl(void * blk,unsigned int src)833*4882a593Smuzhiyun static int dai_srt_set_srcl(void *blk, unsigned int src)
834*4882a593Smuzhiyun {
835*4882a593Smuzhiyun struct dai_ctrl_blk *ctl = blk;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun set_field(&ctl->srtctl, SRTCTL_SRCL, src);
838*4882a593Smuzhiyun ctl->dirty.bf.srtctl = 1;
839*4882a593Smuzhiyun return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
dai_srt_set_rsr(void * blk,unsigned int rsr)842*4882a593Smuzhiyun static int dai_srt_set_rsr(void *blk, unsigned int rsr)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun struct dai_ctrl_blk *ctl = blk;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun set_field(&ctl->srtctl, SRTCTL_RSR, rsr);
847*4882a593Smuzhiyun ctl->dirty.bf.srtctl = 1;
848*4882a593Smuzhiyun return 0;
849*4882a593Smuzhiyun }
850*4882a593Smuzhiyun
dai_srt_set_drat(void * blk,unsigned int drat)851*4882a593Smuzhiyun static int dai_srt_set_drat(void *blk, unsigned int drat)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun struct dai_ctrl_blk *ctl = blk;
854*4882a593Smuzhiyun
855*4882a593Smuzhiyun set_field(&ctl->srtctl, SRTCTL_DRAT, drat);
856*4882a593Smuzhiyun ctl->dirty.bf.srtctl = 1;
857*4882a593Smuzhiyun return 0;
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
dai_srt_set_ec(void * blk,unsigned int ec)860*4882a593Smuzhiyun static int dai_srt_set_ec(void *blk, unsigned int ec)
861*4882a593Smuzhiyun {
862*4882a593Smuzhiyun struct dai_ctrl_blk *ctl = blk;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun set_field(&ctl->srtctl, SRTCTL_EC, ec ? 1 : 0);
865*4882a593Smuzhiyun ctl->dirty.bf.srtctl = 1;
866*4882a593Smuzhiyun return 0;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun
dai_srt_set_et(void * blk,unsigned int et)869*4882a593Smuzhiyun static int dai_srt_set_et(void *blk, unsigned int et)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun struct dai_ctrl_blk *ctl = blk;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun set_field(&ctl->srtctl, SRTCTL_ET, et ? 1 : 0);
874*4882a593Smuzhiyun ctl->dirty.bf.srtctl = 1;
875*4882a593Smuzhiyun return 0;
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
dai_commit_write(struct hw * hw,unsigned int idx,void * blk)878*4882a593Smuzhiyun static int dai_commit_write(struct hw *hw, unsigned int idx, void *blk)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun struct dai_ctrl_blk *ctl = blk;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun if (ctl->dirty.bf.srtctl) {
883*4882a593Smuzhiyun if (idx < 4) {
884*4882a593Smuzhiyun /* S/PDIF SRTs */
885*4882a593Smuzhiyun hw_write_20kx(hw, SRTSCTL+0x4*idx, ctl->srtctl);
886*4882a593Smuzhiyun } else {
887*4882a593Smuzhiyun /* I2S SRT */
888*4882a593Smuzhiyun hw_write_20kx(hw, SRTICTL, ctl->srtctl);
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun ctl->dirty.bf.srtctl = 0;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun return 0;
894*4882a593Smuzhiyun }
895*4882a593Smuzhiyun
dai_get_ctrl_blk(void ** rblk)896*4882a593Smuzhiyun static int dai_get_ctrl_blk(void **rblk)
897*4882a593Smuzhiyun {
898*4882a593Smuzhiyun struct dai_ctrl_blk *blk;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun *rblk = NULL;
901*4882a593Smuzhiyun blk = kzalloc(sizeof(*blk), GFP_KERNEL);
902*4882a593Smuzhiyun if (!blk)
903*4882a593Smuzhiyun return -ENOMEM;
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun *rblk = blk;
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun return 0;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
dai_put_ctrl_blk(void * blk)910*4882a593Smuzhiyun static int dai_put_ctrl_blk(void *blk)
911*4882a593Smuzhiyun {
912*4882a593Smuzhiyun kfree(blk);
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun return 0;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
dao_set_spos(void * blk,unsigned int spos)917*4882a593Smuzhiyun static int dao_set_spos(void *blk, unsigned int spos)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun ((struct dao_ctrl_blk *)blk)->spos = spos;
920*4882a593Smuzhiyun ((struct dao_ctrl_blk *)blk)->dirty.bf.spos = 1;
921*4882a593Smuzhiyun return 0;
922*4882a593Smuzhiyun }
923*4882a593Smuzhiyun
dao_commit_write(struct hw * hw,unsigned int idx,void * blk)924*4882a593Smuzhiyun static int dao_commit_write(struct hw *hw, unsigned int idx, void *blk)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun struct dao_ctrl_blk *ctl = blk;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun if (ctl->dirty.bf.spos) {
929*4882a593Smuzhiyun if (idx < 4) {
930*4882a593Smuzhiyun /* S/PDIF SPOSx */
931*4882a593Smuzhiyun hw_write_20kx(hw, SPOS+0x4*idx, ctl->spos);
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun ctl->dirty.bf.spos = 0;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
936*4882a593Smuzhiyun return 0;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun
dao_get_spos(void * blk,unsigned int * spos)939*4882a593Smuzhiyun static int dao_get_spos(void *blk, unsigned int *spos)
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun *spos = ((struct dao_ctrl_blk *)blk)->spos;
942*4882a593Smuzhiyun return 0;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
dao_get_ctrl_blk(void ** rblk)945*4882a593Smuzhiyun static int dao_get_ctrl_blk(void **rblk)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun struct dao_ctrl_blk *blk;
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun *rblk = NULL;
950*4882a593Smuzhiyun blk = kzalloc(sizeof(*blk), GFP_KERNEL);
951*4882a593Smuzhiyun if (!blk)
952*4882a593Smuzhiyun return -ENOMEM;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun *rblk = blk;
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return 0;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
dao_put_ctrl_blk(void * blk)959*4882a593Smuzhiyun static int dao_put_ctrl_blk(void *blk)
960*4882a593Smuzhiyun {
961*4882a593Smuzhiyun kfree(blk);
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
daio_mgr_enb_dai(void * blk,unsigned int idx)966*4882a593Smuzhiyun static int daio_mgr_enb_dai(void *blk, unsigned int idx)
967*4882a593Smuzhiyun {
968*4882a593Smuzhiyun struct daio_mgr_ctrl_blk *ctl = blk;
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (idx < 4) {
971*4882a593Smuzhiyun /* S/PDIF input */
972*4882a593Smuzhiyun set_field(&ctl->spictl, SPICTL_EN << (idx*8), 1);
973*4882a593Smuzhiyun ctl->dirty.bf.spictl |= (0x1 << idx);
974*4882a593Smuzhiyun } else {
975*4882a593Smuzhiyun /* I2S input */
976*4882a593Smuzhiyun idx %= 4;
977*4882a593Smuzhiyun set_field(&ctl->i2sctl, I2SCTL_EI << (idx*8), 1);
978*4882a593Smuzhiyun ctl->dirty.bf.i2sictl |= (0x1 << idx);
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun return 0;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
daio_mgr_dsb_dai(void * blk,unsigned int idx)983*4882a593Smuzhiyun static int daio_mgr_dsb_dai(void *blk, unsigned int idx)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct daio_mgr_ctrl_blk *ctl = blk;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun if (idx < 4) {
988*4882a593Smuzhiyun /* S/PDIF input */
989*4882a593Smuzhiyun set_field(&ctl->spictl, SPICTL_EN << (idx*8), 0);
990*4882a593Smuzhiyun ctl->dirty.bf.spictl |= (0x1 << idx);
991*4882a593Smuzhiyun } else {
992*4882a593Smuzhiyun /* I2S input */
993*4882a593Smuzhiyun idx %= 4;
994*4882a593Smuzhiyun set_field(&ctl->i2sctl, I2SCTL_EI << (idx*8), 0);
995*4882a593Smuzhiyun ctl->dirty.bf.i2sictl |= (0x1 << idx);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun return 0;
998*4882a593Smuzhiyun }
999*4882a593Smuzhiyun
daio_mgr_enb_dao(void * blk,unsigned int idx)1000*4882a593Smuzhiyun static int daio_mgr_enb_dao(void *blk, unsigned int idx)
1001*4882a593Smuzhiyun {
1002*4882a593Smuzhiyun struct daio_mgr_ctrl_blk *ctl = blk;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun if (idx < 4) {
1005*4882a593Smuzhiyun /* S/PDIF output */
1006*4882a593Smuzhiyun set_field(&ctl->spoctl, SPOCTL_OE << (idx*8), 1);
1007*4882a593Smuzhiyun ctl->dirty.bf.spoctl |= (0x1 << idx);
1008*4882a593Smuzhiyun } else {
1009*4882a593Smuzhiyun /* I2S output */
1010*4882a593Smuzhiyun idx %= 4;
1011*4882a593Smuzhiyun set_field(&ctl->i2sctl, I2SCTL_EA << (idx*8), 1);
1012*4882a593Smuzhiyun ctl->dirty.bf.i2soctl |= (0x1 << idx);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun return 0;
1015*4882a593Smuzhiyun }
1016*4882a593Smuzhiyun
daio_mgr_dsb_dao(void * blk,unsigned int idx)1017*4882a593Smuzhiyun static int daio_mgr_dsb_dao(void *blk, unsigned int idx)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun struct daio_mgr_ctrl_blk *ctl = blk;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun if (idx < 4) {
1022*4882a593Smuzhiyun /* S/PDIF output */
1023*4882a593Smuzhiyun set_field(&ctl->spoctl, SPOCTL_OE << (idx*8), 0);
1024*4882a593Smuzhiyun ctl->dirty.bf.spoctl |= (0x1 << idx);
1025*4882a593Smuzhiyun } else {
1026*4882a593Smuzhiyun /* I2S output */
1027*4882a593Smuzhiyun idx %= 4;
1028*4882a593Smuzhiyun set_field(&ctl->i2sctl, I2SCTL_EA << (idx*8), 0);
1029*4882a593Smuzhiyun ctl->dirty.bf.i2soctl |= (0x1 << idx);
1030*4882a593Smuzhiyun }
1031*4882a593Smuzhiyun return 0;
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun
daio_mgr_dao_init(void * blk,unsigned int idx,unsigned int conf)1034*4882a593Smuzhiyun static int daio_mgr_dao_init(void *blk, unsigned int idx, unsigned int conf)
1035*4882a593Smuzhiyun {
1036*4882a593Smuzhiyun struct daio_mgr_ctrl_blk *ctl = blk;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun if (idx < 4) {
1039*4882a593Smuzhiyun /* S/PDIF output */
1040*4882a593Smuzhiyun switch ((conf & 0x7)) {
1041*4882a593Smuzhiyun case 0:
1042*4882a593Smuzhiyun set_field(&ctl->spoctl, SPOCTL_SR << (idx*8), 3);
1043*4882a593Smuzhiyun break; /* CDIF */
1044*4882a593Smuzhiyun case 1:
1045*4882a593Smuzhiyun set_field(&ctl->spoctl, SPOCTL_SR << (idx*8), 0);
1046*4882a593Smuzhiyun break;
1047*4882a593Smuzhiyun case 2:
1048*4882a593Smuzhiyun set_field(&ctl->spoctl, SPOCTL_SR << (idx*8), 1);
1049*4882a593Smuzhiyun break;
1050*4882a593Smuzhiyun case 4:
1051*4882a593Smuzhiyun set_field(&ctl->spoctl, SPOCTL_SR << (idx*8), 2);
1052*4882a593Smuzhiyun break;
1053*4882a593Smuzhiyun default:
1054*4882a593Smuzhiyun break;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun set_field(&ctl->spoctl, SPOCTL_LIV << (idx*8),
1057*4882a593Smuzhiyun (conf >> 4) & 0x1); /* Non-audio */
1058*4882a593Smuzhiyun set_field(&ctl->spoctl, SPOCTL_RIV << (idx*8),
1059*4882a593Smuzhiyun (conf >> 4) & 0x1); /* Non-audio */
1060*4882a593Smuzhiyun set_field(&ctl->spoctl, SPOCTL_OS << (idx*8),
1061*4882a593Smuzhiyun ((conf >> 3) & 0x1) ? 2 : 2); /* Raw */
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun ctl->dirty.bf.spoctl |= (0x1 << idx);
1064*4882a593Smuzhiyun } else {
1065*4882a593Smuzhiyun /* I2S output */
1066*4882a593Smuzhiyun /*idx %= 4; */
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun return 0;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
daio_mgr_set_imaparc(void * blk,unsigned int slot)1071*4882a593Smuzhiyun static int daio_mgr_set_imaparc(void *blk, unsigned int slot)
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun struct daio_mgr_ctrl_blk *ctl = blk;
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun set_field(&ctl->daoimap.aim, AIM_ARC, slot);
1076*4882a593Smuzhiyun ctl->dirty.bf.daoimap = 1;
1077*4882a593Smuzhiyun return 0;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun
daio_mgr_set_imapnxt(void * blk,unsigned int next)1080*4882a593Smuzhiyun static int daio_mgr_set_imapnxt(void *blk, unsigned int next)
1081*4882a593Smuzhiyun {
1082*4882a593Smuzhiyun struct daio_mgr_ctrl_blk *ctl = blk;
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun set_field(&ctl->daoimap.aim, AIM_NXT, next);
1085*4882a593Smuzhiyun ctl->dirty.bf.daoimap = 1;
1086*4882a593Smuzhiyun return 0;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun
daio_mgr_set_imapaddr(void * blk,unsigned int addr)1089*4882a593Smuzhiyun static int daio_mgr_set_imapaddr(void *blk, unsigned int addr)
1090*4882a593Smuzhiyun {
1091*4882a593Smuzhiyun struct daio_mgr_ctrl_blk *ctl = blk;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun ctl->daoimap.idx = addr;
1094*4882a593Smuzhiyun ctl->dirty.bf.daoimap = 1;
1095*4882a593Smuzhiyun return 0;
1096*4882a593Smuzhiyun }
1097*4882a593Smuzhiyun
daio_mgr_commit_write(struct hw * hw,void * blk)1098*4882a593Smuzhiyun static int daio_mgr_commit_write(struct hw *hw, void *blk)
1099*4882a593Smuzhiyun {
1100*4882a593Smuzhiyun struct daio_mgr_ctrl_blk *ctl = blk;
1101*4882a593Smuzhiyun int i;
1102*4882a593Smuzhiyun
1103*4882a593Smuzhiyun if (ctl->dirty.bf.i2sictl || ctl->dirty.bf.i2soctl) {
1104*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1105*4882a593Smuzhiyun if ((ctl->dirty.bf.i2sictl & (0x1 << i)))
1106*4882a593Smuzhiyun ctl->dirty.bf.i2sictl &= ~(0x1 << i);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun if ((ctl->dirty.bf.i2soctl & (0x1 << i)))
1109*4882a593Smuzhiyun ctl->dirty.bf.i2soctl &= ~(0x1 << i);
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun hw_write_20kx(hw, I2SCTL, ctl->i2sctl);
1112*4882a593Smuzhiyun mdelay(1);
1113*4882a593Smuzhiyun }
1114*4882a593Smuzhiyun if (ctl->dirty.bf.spoctl) {
1115*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1116*4882a593Smuzhiyun if ((ctl->dirty.bf.spoctl & (0x1 << i)))
1117*4882a593Smuzhiyun ctl->dirty.bf.spoctl &= ~(0x1 << i);
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun hw_write_20kx(hw, SPOCTL, ctl->spoctl);
1120*4882a593Smuzhiyun mdelay(1);
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun if (ctl->dirty.bf.spictl) {
1123*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1124*4882a593Smuzhiyun if ((ctl->dirty.bf.spictl & (0x1 << i)))
1125*4882a593Smuzhiyun ctl->dirty.bf.spictl &= ~(0x1 << i);
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun hw_write_20kx(hw, SPICTL, ctl->spictl);
1128*4882a593Smuzhiyun mdelay(1);
1129*4882a593Smuzhiyun }
1130*4882a593Smuzhiyun if (ctl->dirty.bf.daoimap) {
1131*4882a593Smuzhiyun hw_write_20kx(hw, DAOIMAP+ctl->daoimap.idx*4,
1132*4882a593Smuzhiyun ctl->daoimap.aim);
1133*4882a593Smuzhiyun ctl->dirty.bf.daoimap = 0;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun return 0;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
daio_mgr_get_ctrl_blk(struct hw * hw,void ** rblk)1139*4882a593Smuzhiyun static int daio_mgr_get_ctrl_blk(struct hw *hw, void **rblk)
1140*4882a593Smuzhiyun {
1141*4882a593Smuzhiyun struct daio_mgr_ctrl_blk *blk;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun *rblk = NULL;
1144*4882a593Smuzhiyun blk = kzalloc(sizeof(*blk), GFP_KERNEL);
1145*4882a593Smuzhiyun if (!blk)
1146*4882a593Smuzhiyun return -ENOMEM;
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun blk->i2sctl = hw_read_20kx(hw, I2SCTL);
1149*4882a593Smuzhiyun blk->spoctl = hw_read_20kx(hw, SPOCTL);
1150*4882a593Smuzhiyun blk->spictl = hw_read_20kx(hw, SPICTL);
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun *rblk = blk;
1153*4882a593Smuzhiyun
1154*4882a593Smuzhiyun return 0;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun
daio_mgr_put_ctrl_blk(void * blk)1157*4882a593Smuzhiyun static int daio_mgr_put_ctrl_blk(void *blk)
1158*4882a593Smuzhiyun {
1159*4882a593Smuzhiyun kfree(blk);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun return 0;
1162*4882a593Smuzhiyun }
1163*4882a593Smuzhiyun
1164*4882a593Smuzhiyun /* Timer interrupt */
set_timer_irq(struct hw * hw,int enable)1165*4882a593Smuzhiyun static int set_timer_irq(struct hw *hw, int enable)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun hw_write_20kx(hw, GIE, enable ? IT_INT : 0);
1168*4882a593Smuzhiyun return 0;
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
set_timer_tick(struct hw * hw,unsigned int ticks)1171*4882a593Smuzhiyun static int set_timer_tick(struct hw *hw, unsigned int ticks)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun if (ticks)
1174*4882a593Smuzhiyun ticks |= TIMR_IE | TIMR_IP;
1175*4882a593Smuzhiyun hw_write_20kx(hw, TIMR, ticks);
1176*4882a593Smuzhiyun return 0;
1177*4882a593Smuzhiyun }
1178*4882a593Smuzhiyun
get_wc(struct hw * hw)1179*4882a593Smuzhiyun static unsigned int get_wc(struct hw *hw)
1180*4882a593Smuzhiyun {
1181*4882a593Smuzhiyun return hw_read_20kx(hw, WC);
1182*4882a593Smuzhiyun }
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun /* Card hardware initialization block */
1185*4882a593Smuzhiyun struct dac_conf {
1186*4882a593Smuzhiyun unsigned int msr; /* master sample rate in rsrs */
1187*4882a593Smuzhiyun };
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun struct adc_conf {
1190*4882a593Smuzhiyun unsigned int msr; /* master sample rate in rsrs */
1191*4882a593Smuzhiyun unsigned char input; /* the input source of ADC */
1192*4882a593Smuzhiyun unsigned char mic20db; /* boost mic by 20db if input is microphone */
1193*4882a593Smuzhiyun };
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun struct daio_conf {
1196*4882a593Smuzhiyun unsigned int msr; /* master sample rate in rsrs */
1197*4882a593Smuzhiyun };
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun struct trn_conf {
1200*4882a593Smuzhiyun unsigned long vm_pgt_phys;
1201*4882a593Smuzhiyun };
1202*4882a593Smuzhiyun
hw_daio_init(struct hw * hw,const struct daio_conf * info)1203*4882a593Smuzhiyun static int hw_daio_init(struct hw *hw, const struct daio_conf *info)
1204*4882a593Smuzhiyun {
1205*4882a593Smuzhiyun u32 i2sorg;
1206*4882a593Smuzhiyun u32 spdorg;
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun /* Read I2S CTL. Keep original value. */
1209*4882a593Smuzhiyun /*i2sorg = hw_read_20kx(hw, I2SCTL);*/
1210*4882a593Smuzhiyun i2sorg = 0x94040404; /* enable all audio out and I2S-D input */
1211*4882a593Smuzhiyun /* Program I2S with proper master sample rate and enable
1212*4882a593Smuzhiyun * the correct I2S channel. */
1213*4882a593Smuzhiyun i2sorg &= 0xfffffffc;
1214*4882a593Smuzhiyun
1215*4882a593Smuzhiyun /* Enable S/PDIF-out-A in fixed 24-bit data
1216*4882a593Smuzhiyun * format and default to 48kHz. */
1217*4882a593Smuzhiyun /* Disable all before doing any changes. */
1218*4882a593Smuzhiyun hw_write_20kx(hw, SPOCTL, 0x0);
1219*4882a593Smuzhiyun spdorg = 0x05;
1220*4882a593Smuzhiyun
1221*4882a593Smuzhiyun switch (info->msr) {
1222*4882a593Smuzhiyun case 1:
1223*4882a593Smuzhiyun i2sorg |= 1;
1224*4882a593Smuzhiyun spdorg |= (0x0 << 6);
1225*4882a593Smuzhiyun break;
1226*4882a593Smuzhiyun case 2:
1227*4882a593Smuzhiyun i2sorg |= 2;
1228*4882a593Smuzhiyun spdorg |= (0x1 << 6);
1229*4882a593Smuzhiyun break;
1230*4882a593Smuzhiyun case 4:
1231*4882a593Smuzhiyun i2sorg |= 3;
1232*4882a593Smuzhiyun spdorg |= (0x2 << 6);
1233*4882a593Smuzhiyun break;
1234*4882a593Smuzhiyun default:
1235*4882a593Smuzhiyun i2sorg |= 1;
1236*4882a593Smuzhiyun break;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun hw_write_20kx(hw, I2SCTL, i2sorg);
1240*4882a593Smuzhiyun hw_write_20kx(hw, SPOCTL, spdorg);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun /* Enable S/PDIF-in-A in fixed 24-bit data format. */
1243*4882a593Smuzhiyun /* Disable all before doing any changes. */
1244*4882a593Smuzhiyun hw_write_20kx(hw, SPICTL, 0x0);
1245*4882a593Smuzhiyun mdelay(1);
1246*4882a593Smuzhiyun spdorg = 0x0a0a0a0a;
1247*4882a593Smuzhiyun hw_write_20kx(hw, SPICTL, spdorg);
1248*4882a593Smuzhiyun mdelay(1);
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun return 0;
1251*4882a593Smuzhiyun }
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun /* TRANSPORT operations */
hw_trn_init(struct hw * hw,const struct trn_conf * info)1254*4882a593Smuzhiyun static int hw_trn_init(struct hw *hw, const struct trn_conf *info)
1255*4882a593Smuzhiyun {
1256*4882a593Smuzhiyun u32 trnctl;
1257*4882a593Smuzhiyun u32 ptp_phys_low, ptp_phys_high;
1258*4882a593Smuzhiyun
1259*4882a593Smuzhiyun /* Set up device page table */
1260*4882a593Smuzhiyun if ((~0UL) == info->vm_pgt_phys) {
1261*4882a593Smuzhiyun dev_err(hw->card->dev,
1262*4882a593Smuzhiyun "Wrong device page table page address!\n");
1263*4882a593Smuzhiyun return -1;
1264*4882a593Smuzhiyun }
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun trnctl = 0x13; /* 32-bit, 4k-size page */
1267*4882a593Smuzhiyun ptp_phys_low = (u32)info->vm_pgt_phys;
1268*4882a593Smuzhiyun ptp_phys_high = upper_32_bits(info->vm_pgt_phys);
1269*4882a593Smuzhiyun if (sizeof(void *) == 8) /* 64bit address */
1270*4882a593Smuzhiyun trnctl |= (1 << 2);
1271*4882a593Smuzhiyun #if 0 /* Only 4k h/w pages for simplicitiy */
1272*4882a593Smuzhiyun #if PAGE_SIZE == 8192
1273*4882a593Smuzhiyun trnctl |= (1<<5);
1274*4882a593Smuzhiyun #endif
1275*4882a593Smuzhiyun #endif
1276*4882a593Smuzhiyun hw_write_20kx(hw, PTPALX, ptp_phys_low);
1277*4882a593Smuzhiyun hw_write_20kx(hw, PTPAHX, ptp_phys_high);
1278*4882a593Smuzhiyun hw_write_20kx(hw, TRNCTL, trnctl);
1279*4882a593Smuzhiyun hw_write_20kx(hw, TRNIS, 0x200c01); /* really needed? */
1280*4882a593Smuzhiyun
1281*4882a593Smuzhiyun return 0;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun
1284*4882a593Smuzhiyun /* Card initialization */
1285*4882a593Smuzhiyun #define GCTL_EAC 0x00000001
1286*4882a593Smuzhiyun #define GCTL_EAI 0x00000002
1287*4882a593Smuzhiyun #define GCTL_BEP 0x00000004
1288*4882a593Smuzhiyun #define GCTL_BES 0x00000008
1289*4882a593Smuzhiyun #define GCTL_DSP 0x00000010
1290*4882a593Smuzhiyun #define GCTL_DBP 0x00000020
1291*4882a593Smuzhiyun #define GCTL_ABP 0x00000040
1292*4882a593Smuzhiyun #define GCTL_TBP 0x00000080
1293*4882a593Smuzhiyun #define GCTL_SBP 0x00000100
1294*4882a593Smuzhiyun #define GCTL_FBP 0x00000200
1295*4882a593Smuzhiyun #define GCTL_XA 0x00000400
1296*4882a593Smuzhiyun #define GCTL_ET 0x00000800
1297*4882a593Smuzhiyun #define GCTL_PR 0x00001000
1298*4882a593Smuzhiyun #define GCTL_MRL 0x00002000
1299*4882a593Smuzhiyun #define GCTL_SDE 0x00004000
1300*4882a593Smuzhiyun #define GCTL_SDI 0x00008000
1301*4882a593Smuzhiyun #define GCTL_SM 0x00010000
1302*4882a593Smuzhiyun #define GCTL_SR 0x00020000
1303*4882a593Smuzhiyun #define GCTL_SD 0x00040000
1304*4882a593Smuzhiyun #define GCTL_SE 0x00080000
1305*4882a593Smuzhiyun #define GCTL_AID 0x00100000
1306*4882a593Smuzhiyun
hw_pll_init(struct hw * hw,unsigned int rsr)1307*4882a593Smuzhiyun static int hw_pll_init(struct hw *hw, unsigned int rsr)
1308*4882a593Smuzhiyun {
1309*4882a593Smuzhiyun unsigned int pllctl;
1310*4882a593Smuzhiyun int i;
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun pllctl = (48000 == rsr) ? 0x1480a001 : 0x1480a731;
1313*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1314*4882a593Smuzhiyun if (hw_read_20kx(hw, PLLCTL) == pllctl)
1315*4882a593Smuzhiyun break;
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun hw_write_20kx(hw, PLLCTL, pllctl);
1318*4882a593Smuzhiyun msleep(40);
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun if (i >= 3) {
1321*4882a593Smuzhiyun dev_alert(hw->card->dev, "PLL initialization failed!!!\n");
1322*4882a593Smuzhiyun return -EBUSY;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun return 0;
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
hw_auto_init(struct hw * hw)1328*4882a593Smuzhiyun static int hw_auto_init(struct hw *hw)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun unsigned int gctl;
1331*4882a593Smuzhiyun int i;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun gctl = hw_read_20kx(hw, GCTL);
1334*4882a593Smuzhiyun set_field(&gctl, GCTL_EAI, 0);
1335*4882a593Smuzhiyun hw_write_20kx(hw, GCTL, gctl);
1336*4882a593Smuzhiyun set_field(&gctl, GCTL_EAI, 1);
1337*4882a593Smuzhiyun hw_write_20kx(hw, GCTL, gctl);
1338*4882a593Smuzhiyun mdelay(10);
1339*4882a593Smuzhiyun for (i = 0; i < 400000; i++) {
1340*4882a593Smuzhiyun gctl = hw_read_20kx(hw, GCTL);
1341*4882a593Smuzhiyun if (get_field(gctl, GCTL_AID))
1342*4882a593Smuzhiyun break;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun if (!get_field(gctl, GCTL_AID)) {
1345*4882a593Smuzhiyun dev_alert(hw->card->dev, "Card Auto-init failed!!!\n");
1346*4882a593Smuzhiyun return -EBUSY;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun return 0;
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
i2c_unlock(struct hw * hw)1352*4882a593Smuzhiyun static int i2c_unlock(struct hw *hw)
1353*4882a593Smuzhiyun {
1354*4882a593Smuzhiyun if ((hw_read_pci(hw, 0xcc) & 0xff) == 0xaa)
1355*4882a593Smuzhiyun return 0;
1356*4882a593Smuzhiyun
1357*4882a593Smuzhiyun hw_write_pci(hw, 0xcc, 0x8c);
1358*4882a593Smuzhiyun hw_write_pci(hw, 0xcc, 0x0e);
1359*4882a593Smuzhiyun if ((hw_read_pci(hw, 0xcc) & 0xff) == 0xaa)
1360*4882a593Smuzhiyun return 0;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun hw_write_pci(hw, 0xcc, 0xee);
1363*4882a593Smuzhiyun hw_write_pci(hw, 0xcc, 0xaa);
1364*4882a593Smuzhiyun if ((hw_read_pci(hw, 0xcc) & 0xff) == 0xaa)
1365*4882a593Smuzhiyun return 0;
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun return -1;
1368*4882a593Smuzhiyun }
1369*4882a593Smuzhiyun
i2c_lock(struct hw * hw)1370*4882a593Smuzhiyun static void i2c_lock(struct hw *hw)
1371*4882a593Smuzhiyun {
1372*4882a593Smuzhiyun if ((hw_read_pci(hw, 0xcc) & 0xff) == 0xaa)
1373*4882a593Smuzhiyun hw_write_pci(hw, 0xcc, 0x00);
1374*4882a593Smuzhiyun }
1375*4882a593Smuzhiyun
i2c_write(struct hw * hw,u32 device,u32 addr,u32 data)1376*4882a593Smuzhiyun static void i2c_write(struct hw *hw, u32 device, u32 addr, u32 data)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun unsigned int ret;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun do {
1381*4882a593Smuzhiyun ret = hw_read_pci(hw, 0xEC);
1382*4882a593Smuzhiyun } while (!(ret & 0x800000));
1383*4882a593Smuzhiyun hw_write_pci(hw, 0xE0, device);
1384*4882a593Smuzhiyun hw_write_pci(hw, 0xE4, (data << 8) | (addr & 0xff));
1385*4882a593Smuzhiyun }
1386*4882a593Smuzhiyun
1387*4882a593Smuzhiyun /* DAC operations */
1388*4882a593Smuzhiyun
hw_reset_dac(struct hw * hw)1389*4882a593Smuzhiyun static int hw_reset_dac(struct hw *hw)
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun u32 i;
1392*4882a593Smuzhiyun u16 gpioorg;
1393*4882a593Smuzhiyun unsigned int ret;
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun if (i2c_unlock(hw))
1396*4882a593Smuzhiyun return -1;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun do {
1399*4882a593Smuzhiyun ret = hw_read_pci(hw, 0xEC);
1400*4882a593Smuzhiyun } while (!(ret & 0x800000));
1401*4882a593Smuzhiyun hw_write_pci(hw, 0xEC, 0x05); /* write to i2c status control */
1402*4882a593Smuzhiyun
1403*4882a593Smuzhiyun /* To be effective, need to reset the DAC twice. */
1404*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
1405*4882a593Smuzhiyun /* set gpio */
1406*4882a593Smuzhiyun msleep(100);
1407*4882a593Smuzhiyun gpioorg = (u16)hw_read_20kx(hw, GPIO);
1408*4882a593Smuzhiyun gpioorg &= 0xfffd;
1409*4882a593Smuzhiyun hw_write_20kx(hw, GPIO, gpioorg);
1410*4882a593Smuzhiyun mdelay(1);
1411*4882a593Smuzhiyun hw_write_20kx(hw, GPIO, gpioorg | 0x2);
1412*4882a593Smuzhiyun }
1413*4882a593Smuzhiyun
1414*4882a593Smuzhiyun i2c_write(hw, 0x00180080, 0x01, 0x80);
1415*4882a593Smuzhiyun i2c_write(hw, 0x00180080, 0x02, 0x10);
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun i2c_lock(hw);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun return 0;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun
hw_dac_init(struct hw * hw,const struct dac_conf * info)1422*4882a593Smuzhiyun static int hw_dac_init(struct hw *hw, const struct dac_conf *info)
1423*4882a593Smuzhiyun {
1424*4882a593Smuzhiyun u32 data;
1425*4882a593Smuzhiyun u16 gpioorg;
1426*4882a593Smuzhiyun unsigned int ret;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun if (hw->model == CTSB055X) {
1429*4882a593Smuzhiyun /* SB055x, unmute outputs */
1430*4882a593Smuzhiyun gpioorg = (u16)hw_read_20kx(hw, GPIO);
1431*4882a593Smuzhiyun gpioorg &= 0xffbf; /* set GPIO6 to low */
1432*4882a593Smuzhiyun gpioorg |= 2; /* set GPIO1 to high */
1433*4882a593Smuzhiyun hw_write_20kx(hw, GPIO, gpioorg);
1434*4882a593Smuzhiyun return 0;
1435*4882a593Smuzhiyun }
1436*4882a593Smuzhiyun
1437*4882a593Smuzhiyun /* mute outputs */
1438*4882a593Smuzhiyun gpioorg = (u16)hw_read_20kx(hw, GPIO);
1439*4882a593Smuzhiyun gpioorg &= 0xffbf;
1440*4882a593Smuzhiyun hw_write_20kx(hw, GPIO, gpioorg);
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun hw_reset_dac(hw);
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun if (i2c_unlock(hw))
1445*4882a593Smuzhiyun return -1;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun hw_write_pci(hw, 0xEC, 0x05); /* write to i2c status control */
1448*4882a593Smuzhiyun do {
1449*4882a593Smuzhiyun ret = hw_read_pci(hw, 0xEC);
1450*4882a593Smuzhiyun } while (!(ret & 0x800000));
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun switch (info->msr) {
1453*4882a593Smuzhiyun case 1:
1454*4882a593Smuzhiyun data = 0x24;
1455*4882a593Smuzhiyun break;
1456*4882a593Smuzhiyun case 2:
1457*4882a593Smuzhiyun data = 0x25;
1458*4882a593Smuzhiyun break;
1459*4882a593Smuzhiyun case 4:
1460*4882a593Smuzhiyun data = 0x26;
1461*4882a593Smuzhiyun break;
1462*4882a593Smuzhiyun default:
1463*4882a593Smuzhiyun data = 0x24;
1464*4882a593Smuzhiyun break;
1465*4882a593Smuzhiyun }
1466*4882a593Smuzhiyun
1467*4882a593Smuzhiyun i2c_write(hw, 0x00180080, 0x06, data);
1468*4882a593Smuzhiyun i2c_write(hw, 0x00180080, 0x09, data);
1469*4882a593Smuzhiyun i2c_write(hw, 0x00180080, 0x0c, data);
1470*4882a593Smuzhiyun i2c_write(hw, 0x00180080, 0x0f, data);
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun i2c_lock(hw);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun /* unmute outputs */
1475*4882a593Smuzhiyun gpioorg = (u16)hw_read_20kx(hw, GPIO);
1476*4882a593Smuzhiyun gpioorg = gpioorg | 0x40;
1477*4882a593Smuzhiyun hw_write_20kx(hw, GPIO, gpioorg);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun return 0;
1480*4882a593Smuzhiyun }
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun /* ADC operations */
1483*4882a593Smuzhiyun
is_adc_input_selected_SB055x(struct hw * hw,enum ADCSRC type)1484*4882a593Smuzhiyun static int is_adc_input_selected_SB055x(struct hw *hw, enum ADCSRC type)
1485*4882a593Smuzhiyun {
1486*4882a593Smuzhiyun return 0;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun
is_adc_input_selected_SBx(struct hw * hw,enum ADCSRC type)1489*4882a593Smuzhiyun static int is_adc_input_selected_SBx(struct hw *hw, enum ADCSRC type)
1490*4882a593Smuzhiyun {
1491*4882a593Smuzhiyun u32 data;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun data = hw_read_20kx(hw, GPIO);
1494*4882a593Smuzhiyun switch (type) {
1495*4882a593Smuzhiyun case ADC_MICIN:
1496*4882a593Smuzhiyun data = ((data & (0x1<<7)) && (data & (0x1<<8)));
1497*4882a593Smuzhiyun break;
1498*4882a593Smuzhiyun case ADC_LINEIN:
1499*4882a593Smuzhiyun data = (!(data & (0x1<<7)) && (data & (0x1<<8)));
1500*4882a593Smuzhiyun break;
1501*4882a593Smuzhiyun case ADC_NONE: /* Digital I/O */
1502*4882a593Smuzhiyun data = (!(data & (0x1<<8)));
1503*4882a593Smuzhiyun break;
1504*4882a593Smuzhiyun default:
1505*4882a593Smuzhiyun data = 0;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun return data;
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
is_adc_input_selected_hendrix(struct hw * hw,enum ADCSRC type)1510*4882a593Smuzhiyun static int is_adc_input_selected_hendrix(struct hw *hw, enum ADCSRC type)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun u32 data;
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun data = hw_read_20kx(hw, GPIO);
1515*4882a593Smuzhiyun switch (type) {
1516*4882a593Smuzhiyun case ADC_MICIN:
1517*4882a593Smuzhiyun data = (data & (0x1 << 7)) ? 1 : 0;
1518*4882a593Smuzhiyun break;
1519*4882a593Smuzhiyun case ADC_LINEIN:
1520*4882a593Smuzhiyun data = (data & (0x1 << 7)) ? 0 : 1;
1521*4882a593Smuzhiyun break;
1522*4882a593Smuzhiyun default:
1523*4882a593Smuzhiyun data = 0;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun return data;
1526*4882a593Smuzhiyun }
1527*4882a593Smuzhiyun
hw_is_adc_input_selected(struct hw * hw,enum ADCSRC type)1528*4882a593Smuzhiyun static int hw_is_adc_input_selected(struct hw *hw, enum ADCSRC type)
1529*4882a593Smuzhiyun {
1530*4882a593Smuzhiyun switch (hw->model) {
1531*4882a593Smuzhiyun case CTSB055X:
1532*4882a593Smuzhiyun return is_adc_input_selected_SB055x(hw, type);
1533*4882a593Smuzhiyun case CTSB073X:
1534*4882a593Smuzhiyun return is_adc_input_selected_hendrix(hw, type);
1535*4882a593Smuzhiyun case CTUAA:
1536*4882a593Smuzhiyun return is_adc_input_selected_hendrix(hw, type);
1537*4882a593Smuzhiyun default:
1538*4882a593Smuzhiyun return is_adc_input_selected_SBx(hw, type);
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun static int
adc_input_select_SB055x(struct hw * hw,enum ADCSRC type,unsigned char boost)1543*4882a593Smuzhiyun adc_input_select_SB055x(struct hw *hw, enum ADCSRC type, unsigned char boost)
1544*4882a593Smuzhiyun {
1545*4882a593Smuzhiyun u32 data;
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun /*
1548*4882a593Smuzhiyun * check and set the following GPIO bits accordingly
1549*4882a593Smuzhiyun * ADC_Gain = GPIO2
1550*4882a593Smuzhiyun * DRM_off = GPIO3
1551*4882a593Smuzhiyun * Mic_Pwr_on = GPIO7
1552*4882a593Smuzhiyun * Digital_IO_Sel = GPIO8
1553*4882a593Smuzhiyun * Mic_Sw = GPIO9
1554*4882a593Smuzhiyun * Aux/MicLine_Sw = GPIO12
1555*4882a593Smuzhiyun */
1556*4882a593Smuzhiyun data = hw_read_20kx(hw, GPIO);
1557*4882a593Smuzhiyun data &= 0xec73;
1558*4882a593Smuzhiyun switch (type) {
1559*4882a593Smuzhiyun case ADC_MICIN:
1560*4882a593Smuzhiyun data |= (0x1<<7) | (0x1<<8) | (0x1<<9) ;
1561*4882a593Smuzhiyun data |= boost ? (0x1<<2) : 0;
1562*4882a593Smuzhiyun break;
1563*4882a593Smuzhiyun case ADC_LINEIN:
1564*4882a593Smuzhiyun data |= (0x1<<8);
1565*4882a593Smuzhiyun break;
1566*4882a593Smuzhiyun case ADC_AUX:
1567*4882a593Smuzhiyun data |= (0x1<<8) | (0x1<<12);
1568*4882a593Smuzhiyun break;
1569*4882a593Smuzhiyun case ADC_NONE:
1570*4882a593Smuzhiyun data |= (0x1<<12); /* set to digital */
1571*4882a593Smuzhiyun break;
1572*4882a593Smuzhiyun default:
1573*4882a593Smuzhiyun return -1;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun hw_write_20kx(hw, GPIO, data);
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun return 0;
1579*4882a593Smuzhiyun }
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun
1582*4882a593Smuzhiyun static int
adc_input_select_SBx(struct hw * hw,enum ADCSRC type,unsigned char boost)1583*4882a593Smuzhiyun adc_input_select_SBx(struct hw *hw, enum ADCSRC type, unsigned char boost)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun u32 data;
1586*4882a593Smuzhiyun u32 i2c_data;
1587*4882a593Smuzhiyun unsigned int ret;
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun if (i2c_unlock(hw))
1590*4882a593Smuzhiyun return -1;
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun do {
1593*4882a593Smuzhiyun ret = hw_read_pci(hw, 0xEC);
1594*4882a593Smuzhiyun } while (!(ret & 0x800000)); /* i2c ready poll */
1595*4882a593Smuzhiyun /* set i2c access mode as Direct Control */
1596*4882a593Smuzhiyun hw_write_pci(hw, 0xEC, 0x05);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun data = hw_read_20kx(hw, GPIO);
1599*4882a593Smuzhiyun switch (type) {
1600*4882a593Smuzhiyun case ADC_MICIN:
1601*4882a593Smuzhiyun data |= ((0x1 << 7) | (0x1 << 8));
1602*4882a593Smuzhiyun i2c_data = 0x1; /* Mic-in */
1603*4882a593Smuzhiyun break;
1604*4882a593Smuzhiyun case ADC_LINEIN:
1605*4882a593Smuzhiyun data &= ~(0x1 << 7);
1606*4882a593Smuzhiyun data |= (0x1 << 8);
1607*4882a593Smuzhiyun i2c_data = 0x2; /* Line-in */
1608*4882a593Smuzhiyun break;
1609*4882a593Smuzhiyun case ADC_NONE:
1610*4882a593Smuzhiyun data &= ~(0x1 << 8);
1611*4882a593Smuzhiyun i2c_data = 0x0; /* set to Digital */
1612*4882a593Smuzhiyun break;
1613*4882a593Smuzhiyun default:
1614*4882a593Smuzhiyun i2c_lock(hw);
1615*4882a593Smuzhiyun return -1;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun hw_write_20kx(hw, GPIO, data);
1618*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x2a, i2c_data);
1619*4882a593Smuzhiyun if (boost) {
1620*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1c, 0xe7); /* +12dB boost */
1621*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1e, 0xe7); /* +12dB boost */
1622*4882a593Smuzhiyun } else {
1623*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1c, 0xcf); /* No boost */
1624*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1e, 0xcf); /* No boost */
1625*4882a593Smuzhiyun }
1626*4882a593Smuzhiyun
1627*4882a593Smuzhiyun i2c_lock(hw);
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun return 0;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun static int
adc_input_select_hendrix(struct hw * hw,enum ADCSRC type,unsigned char boost)1633*4882a593Smuzhiyun adc_input_select_hendrix(struct hw *hw, enum ADCSRC type, unsigned char boost)
1634*4882a593Smuzhiyun {
1635*4882a593Smuzhiyun u32 data;
1636*4882a593Smuzhiyun u32 i2c_data;
1637*4882a593Smuzhiyun unsigned int ret;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun if (i2c_unlock(hw))
1640*4882a593Smuzhiyun return -1;
1641*4882a593Smuzhiyun
1642*4882a593Smuzhiyun do {
1643*4882a593Smuzhiyun ret = hw_read_pci(hw, 0xEC);
1644*4882a593Smuzhiyun } while (!(ret & 0x800000)); /* i2c ready poll */
1645*4882a593Smuzhiyun /* set i2c access mode as Direct Control */
1646*4882a593Smuzhiyun hw_write_pci(hw, 0xEC, 0x05);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun data = hw_read_20kx(hw, GPIO);
1649*4882a593Smuzhiyun switch (type) {
1650*4882a593Smuzhiyun case ADC_MICIN:
1651*4882a593Smuzhiyun data |= (0x1 << 7);
1652*4882a593Smuzhiyun i2c_data = 0x1; /* Mic-in */
1653*4882a593Smuzhiyun break;
1654*4882a593Smuzhiyun case ADC_LINEIN:
1655*4882a593Smuzhiyun data &= ~(0x1 << 7);
1656*4882a593Smuzhiyun i2c_data = 0x2; /* Line-in */
1657*4882a593Smuzhiyun break;
1658*4882a593Smuzhiyun default:
1659*4882a593Smuzhiyun i2c_lock(hw);
1660*4882a593Smuzhiyun return -1;
1661*4882a593Smuzhiyun }
1662*4882a593Smuzhiyun hw_write_20kx(hw, GPIO, data);
1663*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x2a, i2c_data);
1664*4882a593Smuzhiyun if (boost) {
1665*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1c, 0xe7); /* +12dB boost */
1666*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1e, 0xe7); /* +12dB boost */
1667*4882a593Smuzhiyun } else {
1668*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1c, 0xcf); /* No boost */
1669*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1e, 0xcf); /* No boost */
1670*4882a593Smuzhiyun }
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun i2c_lock(hw);
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun return 0;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun
hw_adc_input_select(struct hw * hw,enum ADCSRC type)1677*4882a593Smuzhiyun static int hw_adc_input_select(struct hw *hw, enum ADCSRC type)
1678*4882a593Smuzhiyun {
1679*4882a593Smuzhiyun int state = type == ADC_MICIN;
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun switch (hw->model) {
1682*4882a593Smuzhiyun case CTSB055X:
1683*4882a593Smuzhiyun return adc_input_select_SB055x(hw, type, state);
1684*4882a593Smuzhiyun case CTSB073X:
1685*4882a593Smuzhiyun return adc_input_select_hendrix(hw, type, state);
1686*4882a593Smuzhiyun case CTUAA:
1687*4882a593Smuzhiyun return adc_input_select_hendrix(hw, type, state);
1688*4882a593Smuzhiyun default:
1689*4882a593Smuzhiyun return adc_input_select_SBx(hw, type, state);
1690*4882a593Smuzhiyun }
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
adc_init_SB055x(struct hw * hw,int input,int mic20db)1693*4882a593Smuzhiyun static int adc_init_SB055x(struct hw *hw, int input, int mic20db)
1694*4882a593Smuzhiyun {
1695*4882a593Smuzhiyun return adc_input_select_SB055x(hw, input, mic20db);
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
adc_init_SBx(struct hw * hw,int input,int mic20db)1698*4882a593Smuzhiyun static int adc_init_SBx(struct hw *hw, int input, int mic20db)
1699*4882a593Smuzhiyun {
1700*4882a593Smuzhiyun u16 gpioorg;
1701*4882a593Smuzhiyun u16 input_source;
1702*4882a593Smuzhiyun u32 adcdata;
1703*4882a593Smuzhiyun unsigned int ret;
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun input_source = 0x100; /* default to analog */
1706*4882a593Smuzhiyun switch (input) {
1707*4882a593Smuzhiyun case ADC_MICIN:
1708*4882a593Smuzhiyun adcdata = 0x1;
1709*4882a593Smuzhiyun input_source = 0x180; /* set GPIO7 to select Mic */
1710*4882a593Smuzhiyun break;
1711*4882a593Smuzhiyun case ADC_LINEIN:
1712*4882a593Smuzhiyun adcdata = 0x2;
1713*4882a593Smuzhiyun break;
1714*4882a593Smuzhiyun case ADC_VIDEO:
1715*4882a593Smuzhiyun adcdata = 0x4;
1716*4882a593Smuzhiyun break;
1717*4882a593Smuzhiyun case ADC_AUX:
1718*4882a593Smuzhiyun adcdata = 0x8;
1719*4882a593Smuzhiyun break;
1720*4882a593Smuzhiyun case ADC_NONE:
1721*4882a593Smuzhiyun adcdata = 0x0;
1722*4882a593Smuzhiyun input_source = 0x0; /* set to Digital */
1723*4882a593Smuzhiyun break;
1724*4882a593Smuzhiyun default:
1725*4882a593Smuzhiyun adcdata = 0x0;
1726*4882a593Smuzhiyun break;
1727*4882a593Smuzhiyun }
1728*4882a593Smuzhiyun
1729*4882a593Smuzhiyun if (i2c_unlock(hw))
1730*4882a593Smuzhiyun return -1;
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun do {
1733*4882a593Smuzhiyun ret = hw_read_pci(hw, 0xEC);
1734*4882a593Smuzhiyun } while (!(ret & 0x800000)); /* i2c ready poll */
1735*4882a593Smuzhiyun hw_write_pci(hw, 0xEC, 0x05); /* write to i2c status control */
1736*4882a593Smuzhiyun
1737*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x0e, 0x08);
1738*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x18, 0x0a);
1739*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x28, 0x86);
1740*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x2a, adcdata);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun if (mic20db) {
1743*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1c, 0xf7);
1744*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1e, 0xf7);
1745*4882a593Smuzhiyun } else {
1746*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1c, 0xcf);
1747*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x1e, 0xcf);
1748*4882a593Smuzhiyun }
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun if (!(hw_read_20kx(hw, ID0) & 0x100))
1751*4882a593Smuzhiyun i2c_write(hw, 0x001a0080, 0x16, 0x26);
1752*4882a593Smuzhiyun
1753*4882a593Smuzhiyun i2c_lock(hw);
1754*4882a593Smuzhiyun
1755*4882a593Smuzhiyun gpioorg = (u16)hw_read_20kx(hw, GPIO);
1756*4882a593Smuzhiyun gpioorg &= 0xfe7f;
1757*4882a593Smuzhiyun gpioorg |= input_source;
1758*4882a593Smuzhiyun hw_write_20kx(hw, GPIO, gpioorg);
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun return 0;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun
hw_adc_init(struct hw * hw,const struct adc_conf * info)1763*4882a593Smuzhiyun static int hw_adc_init(struct hw *hw, const struct adc_conf *info)
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun if (hw->model == CTSB055X)
1766*4882a593Smuzhiyun return adc_init_SB055x(hw, info->input, info->mic20db);
1767*4882a593Smuzhiyun else
1768*4882a593Smuzhiyun return adc_init_SBx(hw, info->input, info->mic20db);
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun
hw_capabilities(struct hw * hw)1771*4882a593Smuzhiyun static struct capabilities hw_capabilities(struct hw *hw)
1772*4882a593Smuzhiyun {
1773*4882a593Smuzhiyun struct capabilities cap;
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun /* SB073x and Vista compatible cards have no digit IO switch */
1776*4882a593Smuzhiyun cap.digit_io_switch = !(hw->model == CTSB073X || hw->model == CTUAA);
1777*4882a593Smuzhiyun cap.dedicated_mic = 0;
1778*4882a593Smuzhiyun cap.output_switch = 0;
1779*4882a593Smuzhiyun cap.mic_source_switch = 0;
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun return cap;
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun
1784*4882a593Smuzhiyun #define CTLBITS(a, b, c, d) (((a) << 24) | ((b) << 16) | ((c) << 8) | (d))
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun #define UAA_CFG_PWRSTATUS 0x44
1787*4882a593Smuzhiyun #define UAA_CFG_SPACE_FLAG 0xA0
1788*4882a593Smuzhiyun #define UAA_CORE_CHANGE 0x3FFC
uaa_to_xfi(struct pci_dev * pci)1789*4882a593Smuzhiyun static int uaa_to_xfi(struct pci_dev *pci)
1790*4882a593Smuzhiyun {
1791*4882a593Smuzhiyun unsigned int bar0, bar1, bar2, bar3, bar4, bar5;
1792*4882a593Smuzhiyun unsigned int cmd, irq, cl_size, l_timer, pwr;
1793*4882a593Smuzhiyun unsigned int is_uaa;
1794*4882a593Smuzhiyun unsigned int data[4] = {0};
1795*4882a593Smuzhiyun unsigned int io_base;
1796*4882a593Smuzhiyun void __iomem *mem_base;
1797*4882a593Smuzhiyun int i;
1798*4882a593Smuzhiyun const u32 CTLX = CTLBITS('C', 'T', 'L', 'X');
1799*4882a593Smuzhiyun const u32 CTL_ = CTLBITS('C', 'T', 'L', '-');
1800*4882a593Smuzhiyun const u32 CTLF = CTLBITS('C', 'T', 'L', 'F');
1801*4882a593Smuzhiyun const u32 CTLi = CTLBITS('C', 'T', 'L', 'i');
1802*4882a593Smuzhiyun const u32 CTLA = CTLBITS('C', 'T', 'L', 'A');
1803*4882a593Smuzhiyun const u32 CTLZ = CTLBITS('C', 'T', 'L', 'Z');
1804*4882a593Smuzhiyun const u32 CTLL = CTLBITS('C', 'T', 'L', 'L');
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun /* By default, Hendrix card UAA Bar0 should be using memory... */
1807*4882a593Smuzhiyun io_base = pci_resource_start(pci, 0);
1808*4882a593Smuzhiyun mem_base = ioremap(io_base, pci_resource_len(pci, 0));
1809*4882a593Smuzhiyun if (!mem_base)
1810*4882a593Smuzhiyun return -ENOENT;
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun /* Read current mode from Mode Change Register */
1813*4882a593Smuzhiyun for (i = 0; i < 4; i++)
1814*4882a593Smuzhiyun data[i] = readl(mem_base + UAA_CORE_CHANGE);
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun /* Determine current mode... */
1817*4882a593Smuzhiyun if (data[0] == CTLA) {
1818*4882a593Smuzhiyun is_uaa = ((data[1] == CTLZ && data[2] == CTLL
1819*4882a593Smuzhiyun && data[3] == CTLA) || (data[1] == CTLA
1820*4882a593Smuzhiyun && data[2] == CTLZ && data[3] == CTLL));
1821*4882a593Smuzhiyun } else if (data[0] == CTLZ) {
1822*4882a593Smuzhiyun is_uaa = (data[1] == CTLL
1823*4882a593Smuzhiyun && data[2] == CTLA && data[3] == CTLA);
1824*4882a593Smuzhiyun } else if (data[0] == CTLL) {
1825*4882a593Smuzhiyun is_uaa = (data[1] == CTLA
1826*4882a593Smuzhiyun && data[2] == CTLA && data[3] == CTLZ);
1827*4882a593Smuzhiyun } else {
1828*4882a593Smuzhiyun is_uaa = 0;
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun
1831*4882a593Smuzhiyun if (!is_uaa) {
1832*4882a593Smuzhiyun /* Not in UAA mode currently. Return directly. */
1833*4882a593Smuzhiyun iounmap(mem_base);
1834*4882a593Smuzhiyun return 0;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun
1837*4882a593Smuzhiyun pci_read_config_dword(pci, PCI_BASE_ADDRESS_0, &bar0);
1838*4882a593Smuzhiyun pci_read_config_dword(pci, PCI_BASE_ADDRESS_1, &bar1);
1839*4882a593Smuzhiyun pci_read_config_dword(pci, PCI_BASE_ADDRESS_2, &bar2);
1840*4882a593Smuzhiyun pci_read_config_dword(pci, PCI_BASE_ADDRESS_3, &bar3);
1841*4882a593Smuzhiyun pci_read_config_dword(pci, PCI_BASE_ADDRESS_4, &bar4);
1842*4882a593Smuzhiyun pci_read_config_dword(pci, PCI_BASE_ADDRESS_5, &bar5);
1843*4882a593Smuzhiyun pci_read_config_dword(pci, PCI_INTERRUPT_LINE, &irq);
1844*4882a593Smuzhiyun pci_read_config_dword(pci, PCI_CACHE_LINE_SIZE, &cl_size);
1845*4882a593Smuzhiyun pci_read_config_dword(pci, PCI_LATENCY_TIMER, &l_timer);
1846*4882a593Smuzhiyun pci_read_config_dword(pci, UAA_CFG_PWRSTATUS, &pwr);
1847*4882a593Smuzhiyun pci_read_config_dword(pci, PCI_COMMAND, &cmd);
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun /* Set up X-Fi core PCI configuration space. */
1850*4882a593Smuzhiyun /* Switch to X-Fi config space with BAR0 exposed. */
1851*4882a593Smuzhiyun pci_write_config_dword(pci, UAA_CFG_SPACE_FLAG, 0x87654321);
1852*4882a593Smuzhiyun /* Copy UAA's BAR5 into X-Fi BAR0 */
1853*4882a593Smuzhiyun pci_write_config_dword(pci, PCI_BASE_ADDRESS_0, bar5);
1854*4882a593Smuzhiyun /* Switch to X-Fi config space without BAR0 exposed. */
1855*4882a593Smuzhiyun pci_write_config_dword(pci, UAA_CFG_SPACE_FLAG, 0x12345678);
1856*4882a593Smuzhiyun pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, bar1);
1857*4882a593Smuzhiyun pci_write_config_dword(pci, PCI_BASE_ADDRESS_2, bar2);
1858*4882a593Smuzhiyun pci_write_config_dword(pci, PCI_BASE_ADDRESS_3, bar3);
1859*4882a593Smuzhiyun pci_write_config_dword(pci, PCI_BASE_ADDRESS_4, bar4);
1860*4882a593Smuzhiyun pci_write_config_dword(pci, PCI_INTERRUPT_LINE, irq);
1861*4882a593Smuzhiyun pci_write_config_dword(pci, PCI_CACHE_LINE_SIZE, cl_size);
1862*4882a593Smuzhiyun pci_write_config_dword(pci, PCI_LATENCY_TIMER, l_timer);
1863*4882a593Smuzhiyun pci_write_config_dword(pci, UAA_CFG_PWRSTATUS, pwr);
1864*4882a593Smuzhiyun pci_write_config_dword(pci, PCI_COMMAND, cmd);
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun /* Switch to X-Fi mode */
1867*4882a593Smuzhiyun writel(CTLX, (mem_base + UAA_CORE_CHANGE));
1868*4882a593Smuzhiyun writel(CTL_, (mem_base + UAA_CORE_CHANGE));
1869*4882a593Smuzhiyun writel(CTLF, (mem_base + UAA_CORE_CHANGE));
1870*4882a593Smuzhiyun writel(CTLi, (mem_base + UAA_CORE_CHANGE));
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun iounmap(mem_base);
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun return 0;
1875*4882a593Smuzhiyun }
1876*4882a593Smuzhiyun
ct_20k1_interrupt(int irq,void * dev_id)1877*4882a593Smuzhiyun static irqreturn_t ct_20k1_interrupt(int irq, void *dev_id)
1878*4882a593Smuzhiyun {
1879*4882a593Smuzhiyun struct hw *hw = dev_id;
1880*4882a593Smuzhiyun unsigned int status;
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun status = hw_read_20kx(hw, GIP);
1883*4882a593Smuzhiyun if (!status)
1884*4882a593Smuzhiyun return IRQ_NONE;
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun if (hw->irq_callback)
1887*4882a593Smuzhiyun hw->irq_callback(hw->irq_callback_data, status);
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun hw_write_20kx(hw, GIP, status);
1890*4882a593Smuzhiyun return IRQ_HANDLED;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
hw_card_start(struct hw * hw)1893*4882a593Smuzhiyun static int hw_card_start(struct hw *hw)
1894*4882a593Smuzhiyun {
1895*4882a593Smuzhiyun int err;
1896*4882a593Smuzhiyun struct pci_dev *pci = hw->pci;
1897*4882a593Smuzhiyun const unsigned int dma_bits = BITS_PER_LONG;
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun err = pci_enable_device(pci);
1900*4882a593Smuzhiyun if (err < 0)
1901*4882a593Smuzhiyun return err;
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun /* Set DMA transfer mask */
1904*4882a593Smuzhiyun if (!dma_set_mask(&pci->dev, DMA_BIT_MASK(dma_bits))) {
1905*4882a593Smuzhiyun dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(dma_bits));
1906*4882a593Smuzhiyun } else {
1907*4882a593Smuzhiyun dma_set_mask(&pci->dev, DMA_BIT_MASK(32));
1908*4882a593Smuzhiyun dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32));
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun if (!hw->io_base) {
1912*4882a593Smuzhiyun err = pci_request_regions(pci, "XFi");
1913*4882a593Smuzhiyun if (err < 0)
1914*4882a593Smuzhiyun goto error1;
1915*4882a593Smuzhiyun
1916*4882a593Smuzhiyun if (hw->model == CTUAA)
1917*4882a593Smuzhiyun hw->io_base = pci_resource_start(pci, 5);
1918*4882a593Smuzhiyun else
1919*4882a593Smuzhiyun hw->io_base = pci_resource_start(pci, 0);
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun
1923*4882a593Smuzhiyun /* Switch to X-Fi mode from UAA mode if neeeded */
1924*4882a593Smuzhiyun if (hw->model == CTUAA) {
1925*4882a593Smuzhiyun err = uaa_to_xfi(pci);
1926*4882a593Smuzhiyun if (err)
1927*4882a593Smuzhiyun goto error2;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun }
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun if (hw->irq < 0) {
1932*4882a593Smuzhiyun err = request_irq(pci->irq, ct_20k1_interrupt, IRQF_SHARED,
1933*4882a593Smuzhiyun KBUILD_MODNAME, hw);
1934*4882a593Smuzhiyun if (err < 0) {
1935*4882a593Smuzhiyun dev_err(hw->card->dev,
1936*4882a593Smuzhiyun "XFi: Cannot get irq %d\n", pci->irq);
1937*4882a593Smuzhiyun goto error2;
1938*4882a593Smuzhiyun }
1939*4882a593Smuzhiyun hw->irq = pci->irq;
1940*4882a593Smuzhiyun hw->card->sync_irq = hw->irq;
1941*4882a593Smuzhiyun }
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun pci_set_master(pci);
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun return 0;
1946*4882a593Smuzhiyun
1947*4882a593Smuzhiyun error2:
1948*4882a593Smuzhiyun pci_release_regions(pci);
1949*4882a593Smuzhiyun hw->io_base = 0;
1950*4882a593Smuzhiyun error1:
1951*4882a593Smuzhiyun pci_disable_device(pci);
1952*4882a593Smuzhiyun return err;
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun
hw_card_stop(struct hw * hw)1955*4882a593Smuzhiyun static int hw_card_stop(struct hw *hw)
1956*4882a593Smuzhiyun {
1957*4882a593Smuzhiyun unsigned int data;
1958*4882a593Smuzhiyun
1959*4882a593Smuzhiyun /* disable transport bus master and queueing of request */
1960*4882a593Smuzhiyun hw_write_20kx(hw, TRNCTL, 0x00);
1961*4882a593Smuzhiyun
1962*4882a593Smuzhiyun /* disable pll */
1963*4882a593Smuzhiyun data = hw_read_20kx(hw, PLLCTL);
1964*4882a593Smuzhiyun hw_write_20kx(hw, PLLCTL, (data & (~(0x0F<<12))));
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun return 0;
1967*4882a593Smuzhiyun }
1968*4882a593Smuzhiyun
hw_card_shutdown(struct hw * hw)1969*4882a593Smuzhiyun static int hw_card_shutdown(struct hw *hw)
1970*4882a593Smuzhiyun {
1971*4882a593Smuzhiyun if (hw->irq >= 0)
1972*4882a593Smuzhiyun free_irq(hw->irq, hw);
1973*4882a593Smuzhiyun
1974*4882a593Smuzhiyun hw->irq = -1;
1975*4882a593Smuzhiyun iounmap(hw->mem_base);
1976*4882a593Smuzhiyun hw->mem_base = NULL;
1977*4882a593Smuzhiyun
1978*4882a593Smuzhiyun if (hw->io_base)
1979*4882a593Smuzhiyun pci_release_regions(hw->pci);
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun hw->io_base = 0;
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun pci_disable_device(hw->pci);
1984*4882a593Smuzhiyun
1985*4882a593Smuzhiyun return 0;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
hw_card_init(struct hw * hw,struct card_conf * info)1988*4882a593Smuzhiyun static int hw_card_init(struct hw *hw, struct card_conf *info)
1989*4882a593Smuzhiyun {
1990*4882a593Smuzhiyun int err;
1991*4882a593Smuzhiyun unsigned int gctl;
1992*4882a593Smuzhiyun u32 data;
1993*4882a593Smuzhiyun struct dac_conf dac_info = {0};
1994*4882a593Smuzhiyun struct adc_conf adc_info = {0};
1995*4882a593Smuzhiyun struct daio_conf daio_info = {0};
1996*4882a593Smuzhiyun struct trn_conf trn_info = {0};
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun /* Get PCI io port base address and do Hendrix switch if needed. */
1999*4882a593Smuzhiyun err = hw_card_start(hw);
2000*4882a593Smuzhiyun if (err)
2001*4882a593Smuzhiyun return err;
2002*4882a593Smuzhiyun
2003*4882a593Smuzhiyun /* PLL init */
2004*4882a593Smuzhiyun err = hw_pll_init(hw, info->rsr);
2005*4882a593Smuzhiyun if (err < 0)
2006*4882a593Smuzhiyun return err;
2007*4882a593Smuzhiyun
2008*4882a593Smuzhiyun /* kick off auto-init */
2009*4882a593Smuzhiyun err = hw_auto_init(hw);
2010*4882a593Smuzhiyun if (err < 0)
2011*4882a593Smuzhiyun return err;
2012*4882a593Smuzhiyun
2013*4882a593Smuzhiyun /* Enable audio ring */
2014*4882a593Smuzhiyun gctl = hw_read_20kx(hw, GCTL);
2015*4882a593Smuzhiyun set_field(&gctl, GCTL_EAC, 1);
2016*4882a593Smuzhiyun set_field(&gctl, GCTL_DBP, 1);
2017*4882a593Smuzhiyun set_field(&gctl, GCTL_TBP, 1);
2018*4882a593Smuzhiyun set_field(&gctl, GCTL_FBP, 1);
2019*4882a593Smuzhiyun set_field(&gctl, GCTL_ET, 1);
2020*4882a593Smuzhiyun hw_write_20kx(hw, GCTL, gctl);
2021*4882a593Smuzhiyun mdelay(10);
2022*4882a593Smuzhiyun
2023*4882a593Smuzhiyun /* Reset all global pending interrupts */
2024*4882a593Smuzhiyun hw_write_20kx(hw, GIE, 0);
2025*4882a593Smuzhiyun /* Reset all SRC pending interrupts */
2026*4882a593Smuzhiyun hw_write_20kx(hw, SRCIP, 0);
2027*4882a593Smuzhiyun msleep(30);
2028*4882a593Smuzhiyun
2029*4882a593Smuzhiyun /* Detect the card ID and configure GPIO accordingly. */
2030*4882a593Smuzhiyun switch (hw->model) {
2031*4882a593Smuzhiyun case CTSB055X:
2032*4882a593Smuzhiyun hw_write_20kx(hw, GPIOCTL, 0x13fe);
2033*4882a593Smuzhiyun break;
2034*4882a593Smuzhiyun case CTSB073X:
2035*4882a593Smuzhiyun hw_write_20kx(hw, GPIOCTL, 0x00e6);
2036*4882a593Smuzhiyun break;
2037*4882a593Smuzhiyun case CTUAA:
2038*4882a593Smuzhiyun hw_write_20kx(hw, GPIOCTL, 0x00c2);
2039*4882a593Smuzhiyun break;
2040*4882a593Smuzhiyun default:
2041*4882a593Smuzhiyun hw_write_20kx(hw, GPIOCTL, 0x01e6);
2042*4882a593Smuzhiyun break;
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun trn_info.vm_pgt_phys = info->vm_pgt_phys;
2046*4882a593Smuzhiyun err = hw_trn_init(hw, &trn_info);
2047*4882a593Smuzhiyun if (err < 0)
2048*4882a593Smuzhiyun return err;
2049*4882a593Smuzhiyun
2050*4882a593Smuzhiyun daio_info.msr = info->msr;
2051*4882a593Smuzhiyun err = hw_daio_init(hw, &daio_info);
2052*4882a593Smuzhiyun if (err < 0)
2053*4882a593Smuzhiyun return err;
2054*4882a593Smuzhiyun
2055*4882a593Smuzhiyun dac_info.msr = info->msr;
2056*4882a593Smuzhiyun err = hw_dac_init(hw, &dac_info);
2057*4882a593Smuzhiyun if (err < 0)
2058*4882a593Smuzhiyun return err;
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun adc_info.msr = info->msr;
2061*4882a593Smuzhiyun adc_info.input = ADC_LINEIN;
2062*4882a593Smuzhiyun adc_info.mic20db = 0;
2063*4882a593Smuzhiyun err = hw_adc_init(hw, &adc_info);
2064*4882a593Smuzhiyun if (err < 0)
2065*4882a593Smuzhiyun return err;
2066*4882a593Smuzhiyun
2067*4882a593Smuzhiyun data = hw_read_20kx(hw, SRCMCTL);
2068*4882a593Smuzhiyun data |= 0x1; /* Enables input from the audio ring */
2069*4882a593Smuzhiyun hw_write_20kx(hw, SRCMCTL, data);
2070*4882a593Smuzhiyun
2071*4882a593Smuzhiyun return 0;
2072*4882a593Smuzhiyun }
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
hw_suspend(struct hw * hw)2075*4882a593Smuzhiyun static int hw_suspend(struct hw *hw)
2076*4882a593Smuzhiyun {
2077*4882a593Smuzhiyun struct pci_dev *pci = hw->pci;
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun hw_card_stop(hw);
2080*4882a593Smuzhiyun
2081*4882a593Smuzhiyun if (hw->model == CTUAA) {
2082*4882a593Smuzhiyun /* Switch to UAA config space. */
2083*4882a593Smuzhiyun pci_write_config_dword(pci, UAA_CFG_SPACE_FLAG, 0x0);
2084*4882a593Smuzhiyun }
2085*4882a593Smuzhiyun
2086*4882a593Smuzhiyun return 0;
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun
hw_resume(struct hw * hw,struct card_conf * info)2089*4882a593Smuzhiyun static int hw_resume(struct hw *hw, struct card_conf *info)
2090*4882a593Smuzhiyun {
2091*4882a593Smuzhiyun /* Re-initialize card hardware. */
2092*4882a593Smuzhiyun return hw_card_init(hw, info);
2093*4882a593Smuzhiyun }
2094*4882a593Smuzhiyun #endif
2095*4882a593Smuzhiyun
hw_read_20kx(struct hw * hw,u32 reg)2096*4882a593Smuzhiyun static u32 hw_read_20kx(struct hw *hw, u32 reg)
2097*4882a593Smuzhiyun {
2098*4882a593Smuzhiyun u32 value;
2099*4882a593Smuzhiyun unsigned long flags;
2100*4882a593Smuzhiyun
2101*4882a593Smuzhiyun spin_lock_irqsave(
2102*4882a593Smuzhiyun &container_of(hw, struct hw20k1, hw)->reg_20k1_lock, flags);
2103*4882a593Smuzhiyun outl(reg, hw->io_base + 0x0);
2104*4882a593Smuzhiyun value = inl(hw->io_base + 0x4);
2105*4882a593Smuzhiyun spin_unlock_irqrestore(
2106*4882a593Smuzhiyun &container_of(hw, struct hw20k1, hw)->reg_20k1_lock, flags);
2107*4882a593Smuzhiyun
2108*4882a593Smuzhiyun return value;
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
hw_write_20kx(struct hw * hw,u32 reg,u32 data)2111*4882a593Smuzhiyun static void hw_write_20kx(struct hw *hw, u32 reg, u32 data)
2112*4882a593Smuzhiyun {
2113*4882a593Smuzhiyun unsigned long flags;
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun spin_lock_irqsave(
2116*4882a593Smuzhiyun &container_of(hw, struct hw20k1, hw)->reg_20k1_lock, flags);
2117*4882a593Smuzhiyun outl(reg, hw->io_base + 0x0);
2118*4882a593Smuzhiyun outl(data, hw->io_base + 0x4);
2119*4882a593Smuzhiyun spin_unlock_irqrestore(
2120*4882a593Smuzhiyun &container_of(hw, struct hw20k1, hw)->reg_20k1_lock, flags);
2121*4882a593Smuzhiyun
2122*4882a593Smuzhiyun }
2123*4882a593Smuzhiyun
hw_read_pci(struct hw * hw,u32 reg)2124*4882a593Smuzhiyun static u32 hw_read_pci(struct hw *hw, u32 reg)
2125*4882a593Smuzhiyun {
2126*4882a593Smuzhiyun u32 value;
2127*4882a593Smuzhiyun unsigned long flags;
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun spin_lock_irqsave(
2130*4882a593Smuzhiyun &container_of(hw, struct hw20k1, hw)->reg_pci_lock, flags);
2131*4882a593Smuzhiyun outl(reg, hw->io_base + 0x10);
2132*4882a593Smuzhiyun value = inl(hw->io_base + 0x14);
2133*4882a593Smuzhiyun spin_unlock_irqrestore(
2134*4882a593Smuzhiyun &container_of(hw, struct hw20k1, hw)->reg_pci_lock, flags);
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun return value;
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun
hw_write_pci(struct hw * hw,u32 reg,u32 data)2139*4882a593Smuzhiyun static void hw_write_pci(struct hw *hw, u32 reg, u32 data)
2140*4882a593Smuzhiyun {
2141*4882a593Smuzhiyun unsigned long flags;
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun spin_lock_irqsave(
2144*4882a593Smuzhiyun &container_of(hw, struct hw20k1, hw)->reg_pci_lock, flags);
2145*4882a593Smuzhiyun outl(reg, hw->io_base + 0x10);
2146*4882a593Smuzhiyun outl(data, hw->io_base + 0x14);
2147*4882a593Smuzhiyun spin_unlock_irqrestore(
2148*4882a593Smuzhiyun &container_of(hw, struct hw20k1, hw)->reg_pci_lock, flags);
2149*4882a593Smuzhiyun }
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun static const struct hw ct20k1_preset = {
2152*4882a593Smuzhiyun .irq = -1,
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun .card_init = hw_card_init,
2155*4882a593Smuzhiyun .card_stop = hw_card_stop,
2156*4882a593Smuzhiyun .pll_init = hw_pll_init,
2157*4882a593Smuzhiyun .is_adc_source_selected = hw_is_adc_input_selected,
2158*4882a593Smuzhiyun .select_adc_source = hw_adc_input_select,
2159*4882a593Smuzhiyun .capabilities = hw_capabilities,
2160*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
2161*4882a593Smuzhiyun .suspend = hw_suspend,
2162*4882a593Smuzhiyun .resume = hw_resume,
2163*4882a593Smuzhiyun #endif
2164*4882a593Smuzhiyun
2165*4882a593Smuzhiyun .src_rsc_get_ctrl_blk = src_get_rsc_ctrl_blk,
2166*4882a593Smuzhiyun .src_rsc_put_ctrl_blk = src_put_rsc_ctrl_blk,
2167*4882a593Smuzhiyun .src_mgr_get_ctrl_blk = src_mgr_get_ctrl_blk,
2168*4882a593Smuzhiyun .src_mgr_put_ctrl_blk = src_mgr_put_ctrl_blk,
2169*4882a593Smuzhiyun .src_set_state = src_set_state,
2170*4882a593Smuzhiyun .src_set_bm = src_set_bm,
2171*4882a593Smuzhiyun .src_set_rsr = src_set_rsr,
2172*4882a593Smuzhiyun .src_set_sf = src_set_sf,
2173*4882a593Smuzhiyun .src_set_wr = src_set_wr,
2174*4882a593Smuzhiyun .src_set_pm = src_set_pm,
2175*4882a593Smuzhiyun .src_set_rom = src_set_rom,
2176*4882a593Smuzhiyun .src_set_vo = src_set_vo,
2177*4882a593Smuzhiyun .src_set_st = src_set_st,
2178*4882a593Smuzhiyun .src_set_ie = src_set_ie,
2179*4882a593Smuzhiyun .src_set_ilsz = src_set_ilsz,
2180*4882a593Smuzhiyun .src_set_bp = src_set_bp,
2181*4882a593Smuzhiyun .src_set_cisz = src_set_cisz,
2182*4882a593Smuzhiyun .src_set_ca = src_set_ca,
2183*4882a593Smuzhiyun .src_set_sa = src_set_sa,
2184*4882a593Smuzhiyun .src_set_la = src_set_la,
2185*4882a593Smuzhiyun .src_set_pitch = src_set_pitch,
2186*4882a593Smuzhiyun .src_set_dirty = src_set_dirty,
2187*4882a593Smuzhiyun .src_set_clear_zbufs = src_set_clear_zbufs,
2188*4882a593Smuzhiyun .src_set_dirty_all = src_set_dirty_all,
2189*4882a593Smuzhiyun .src_commit_write = src_commit_write,
2190*4882a593Smuzhiyun .src_get_ca = src_get_ca,
2191*4882a593Smuzhiyun .src_get_dirty = src_get_dirty,
2192*4882a593Smuzhiyun .src_dirty_conj_mask = src_dirty_conj_mask,
2193*4882a593Smuzhiyun .src_mgr_enbs_src = src_mgr_enbs_src,
2194*4882a593Smuzhiyun .src_mgr_enb_src = src_mgr_enb_src,
2195*4882a593Smuzhiyun .src_mgr_dsb_src = src_mgr_dsb_src,
2196*4882a593Smuzhiyun .src_mgr_commit_write = src_mgr_commit_write,
2197*4882a593Smuzhiyun
2198*4882a593Smuzhiyun .srcimp_mgr_get_ctrl_blk = srcimp_mgr_get_ctrl_blk,
2199*4882a593Smuzhiyun .srcimp_mgr_put_ctrl_blk = srcimp_mgr_put_ctrl_blk,
2200*4882a593Smuzhiyun .srcimp_mgr_set_imaparc = srcimp_mgr_set_imaparc,
2201*4882a593Smuzhiyun .srcimp_mgr_set_imapuser = srcimp_mgr_set_imapuser,
2202*4882a593Smuzhiyun .srcimp_mgr_set_imapnxt = srcimp_mgr_set_imapnxt,
2203*4882a593Smuzhiyun .srcimp_mgr_set_imapaddr = srcimp_mgr_set_imapaddr,
2204*4882a593Smuzhiyun .srcimp_mgr_commit_write = srcimp_mgr_commit_write,
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun .amixer_rsc_get_ctrl_blk = amixer_rsc_get_ctrl_blk,
2207*4882a593Smuzhiyun .amixer_rsc_put_ctrl_blk = amixer_rsc_put_ctrl_blk,
2208*4882a593Smuzhiyun .amixer_mgr_get_ctrl_blk = amixer_mgr_get_ctrl_blk,
2209*4882a593Smuzhiyun .amixer_mgr_put_ctrl_blk = amixer_mgr_put_ctrl_blk,
2210*4882a593Smuzhiyun .amixer_set_mode = amixer_set_mode,
2211*4882a593Smuzhiyun .amixer_set_iv = amixer_set_iv,
2212*4882a593Smuzhiyun .amixer_set_x = amixer_set_x,
2213*4882a593Smuzhiyun .amixer_set_y = amixer_set_y,
2214*4882a593Smuzhiyun .amixer_set_sadr = amixer_set_sadr,
2215*4882a593Smuzhiyun .amixer_set_se = amixer_set_se,
2216*4882a593Smuzhiyun .amixer_set_dirty = amixer_set_dirty,
2217*4882a593Smuzhiyun .amixer_set_dirty_all = amixer_set_dirty_all,
2218*4882a593Smuzhiyun .amixer_commit_write = amixer_commit_write,
2219*4882a593Smuzhiyun .amixer_get_y = amixer_get_y,
2220*4882a593Smuzhiyun .amixer_get_dirty = amixer_get_dirty,
2221*4882a593Smuzhiyun
2222*4882a593Smuzhiyun .dai_get_ctrl_blk = dai_get_ctrl_blk,
2223*4882a593Smuzhiyun .dai_put_ctrl_blk = dai_put_ctrl_blk,
2224*4882a593Smuzhiyun .dai_srt_set_srco = dai_srt_set_srcr,
2225*4882a593Smuzhiyun .dai_srt_set_srcm = dai_srt_set_srcl,
2226*4882a593Smuzhiyun .dai_srt_set_rsr = dai_srt_set_rsr,
2227*4882a593Smuzhiyun .dai_srt_set_drat = dai_srt_set_drat,
2228*4882a593Smuzhiyun .dai_srt_set_ec = dai_srt_set_ec,
2229*4882a593Smuzhiyun .dai_srt_set_et = dai_srt_set_et,
2230*4882a593Smuzhiyun .dai_commit_write = dai_commit_write,
2231*4882a593Smuzhiyun
2232*4882a593Smuzhiyun .dao_get_ctrl_blk = dao_get_ctrl_blk,
2233*4882a593Smuzhiyun .dao_put_ctrl_blk = dao_put_ctrl_blk,
2234*4882a593Smuzhiyun .dao_set_spos = dao_set_spos,
2235*4882a593Smuzhiyun .dao_commit_write = dao_commit_write,
2236*4882a593Smuzhiyun .dao_get_spos = dao_get_spos,
2237*4882a593Smuzhiyun
2238*4882a593Smuzhiyun .daio_mgr_get_ctrl_blk = daio_mgr_get_ctrl_blk,
2239*4882a593Smuzhiyun .daio_mgr_put_ctrl_blk = daio_mgr_put_ctrl_blk,
2240*4882a593Smuzhiyun .daio_mgr_enb_dai = daio_mgr_enb_dai,
2241*4882a593Smuzhiyun .daio_mgr_dsb_dai = daio_mgr_dsb_dai,
2242*4882a593Smuzhiyun .daio_mgr_enb_dao = daio_mgr_enb_dao,
2243*4882a593Smuzhiyun .daio_mgr_dsb_dao = daio_mgr_dsb_dao,
2244*4882a593Smuzhiyun .daio_mgr_dao_init = daio_mgr_dao_init,
2245*4882a593Smuzhiyun .daio_mgr_set_imaparc = daio_mgr_set_imaparc,
2246*4882a593Smuzhiyun .daio_mgr_set_imapnxt = daio_mgr_set_imapnxt,
2247*4882a593Smuzhiyun .daio_mgr_set_imapaddr = daio_mgr_set_imapaddr,
2248*4882a593Smuzhiyun .daio_mgr_commit_write = daio_mgr_commit_write,
2249*4882a593Smuzhiyun
2250*4882a593Smuzhiyun .set_timer_irq = set_timer_irq,
2251*4882a593Smuzhiyun .set_timer_tick = set_timer_tick,
2252*4882a593Smuzhiyun .get_wc = get_wc,
2253*4882a593Smuzhiyun };
2254*4882a593Smuzhiyun
create_20k1_hw_obj(struct hw ** rhw)2255*4882a593Smuzhiyun int create_20k1_hw_obj(struct hw **rhw)
2256*4882a593Smuzhiyun {
2257*4882a593Smuzhiyun struct hw20k1 *hw20k1;
2258*4882a593Smuzhiyun
2259*4882a593Smuzhiyun *rhw = NULL;
2260*4882a593Smuzhiyun hw20k1 = kzalloc(sizeof(*hw20k1), GFP_KERNEL);
2261*4882a593Smuzhiyun if (!hw20k1)
2262*4882a593Smuzhiyun return -ENOMEM;
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun spin_lock_init(&hw20k1->reg_20k1_lock);
2265*4882a593Smuzhiyun spin_lock_init(&hw20k1->reg_pci_lock);
2266*4882a593Smuzhiyun
2267*4882a593Smuzhiyun hw20k1->hw = ct20k1_preset;
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun *rhw = &hw20k1->hw;
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun return 0;
2272*4882a593Smuzhiyun }
2273*4882a593Smuzhiyun
destroy_20k1_hw_obj(struct hw * hw)2274*4882a593Smuzhiyun int destroy_20k1_hw_obj(struct hw *hw)
2275*4882a593Smuzhiyun {
2276*4882a593Smuzhiyun if (hw->io_base)
2277*4882a593Smuzhiyun hw_card_shutdown(hw);
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun kfree(container_of(hw, struct hw20k1, hw));
2280*4882a593Smuzhiyun return 0;
2281*4882a593Smuzhiyun }
2282