1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun * 2002-07 Benny Sjostrand benny@hostmobility.com
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/pm.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <sound/core.h>
18*4882a593Smuzhiyun #include <sound/control.h>
19*4882a593Smuzhiyun #include <sound/info.h>
20*4882a593Smuzhiyun #include "cs46xx.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "cs46xx_lib.h"
23*4882a593Smuzhiyun #include "dsp_spos.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun struct proc_scb_info {
26*4882a593Smuzhiyun struct dsp_scb_descriptor * scb_desc;
27*4882a593Smuzhiyun struct snd_cs46xx *chip;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
remove_symbol(struct snd_cs46xx * chip,struct dsp_symbol_entry * symbol)30*4882a593Smuzhiyun static void remove_symbol (struct snd_cs46xx * chip, struct dsp_symbol_entry * symbol)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
33*4882a593Smuzhiyun int symbol_index = (int)(symbol - ins->symbol_table.symbols);
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun if (snd_BUG_ON(ins->symbol_table.nsymbols <= 0))
36*4882a593Smuzhiyun return;
37*4882a593Smuzhiyun if (snd_BUG_ON(symbol_index < 0 ||
38*4882a593Smuzhiyun symbol_index >= ins->symbol_table.nsymbols))
39*4882a593Smuzhiyun return;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun ins->symbol_table.symbols[symbol_index].deleted = 1;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun if (symbol_index < ins->symbol_table.highest_frag_index) {
44*4882a593Smuzhiyun ins->symbol_table.highest_frag_index = symbol_index;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun if (symbol_index == ins->symbol_table.nsymbols - 1)
48*4882a593Smuzhiyun ins->symbol_table.nsymbols --;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (ins->symbol_table.highest_frag_index > ins->symbol_table.nsymbols) {
51*4882a593Smuzhiyun ins->symbol_table.highest_frag_index = ins->symbol_table.nsymbols;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #ifdef CONFIG_SND_PROC_FS
cs46xx_dsp_proc_scb_info_read(struct snd_info_entry * entry,struct snd_info_buffer * buffer)57*4882a593Smuzhiyun static void cs46xx_dsp_proc_scb_info_read (struct snd_info_entry *entry,
58*4882a593Smuzhiyun struct snd_info_buffer *buffer)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct proc_scb_info * scb_info = entry->private_data;
61*4882a593Smuzhiyun struct dsp_scb_descriptor * scb = scb_info->scb_desc;
62*4882a593Smuzhiyun struct snd_cs46xx *chip = scb_info->chip;
63*4882a593Smuzhiyun int j,col;
64*4882a593Smuzhiyun void __iomem *dst = chip->region.idx[1].remap_addr + DSP_PARAMETER_BYTE_OFFSET;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun mutex_lock(&chip->spos_mutex);
67*4882a593Smuzhiyun snd_iprintf(buffer,"%04x %s:\n",scb->address,scb->scb_name);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun for (col = 0,j = 0;j < 0x10; j++,col++) {
70*4882a593Smuzhiyun if (col == 4) {
71*4882a593Smuzhiyun snd_iprintf(buffer,"\n");
72*4882a593Smuzhiyun col = 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun snd_iprintf(buffer,"%08x ",readl(dst + (scb->address + j) * sizeof(u32)));
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun snd_iprintf(buffer,"\n");
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (scb->parent_scb_ptr != NULL) {
80*4882a593Smuzhiyun snd_iprintf(buffer,"parent [%s:%04x] ",
81*4882a593Smuzhiyun scb->parent_scb_ptr->scb_name,
82*4882a593Smuzhiyun scb->parent_scb_ptr->address);
83*4882a593Smuzhiyun } else snd_iprintf(buffer,"parent [none] ");
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun snd_iprintf(buffer,"sub_list_ptr [%s:%04x]\nnext_scb_ptr [%s:%04x] task_entry [%s:%04x]\n",
86*4882a593Smuzhiyun scb->sub_list_ptr->scb_name,
87*4882a593Smuzhiyun scb->sub_list_ptr->address,
88*4882a593Smuzhiyun scb->next_scb_ptr->scb_name,
89*4882a593Smuzhiyun scb->next_scb_ptr->address,
90*4882a593Smuzhiyun scb->task_entry->symbol_name,
91*4882a593Smuzhiyun scb->task_entry->address);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun snd_iprintf(buffer,"index [%d] ref_count [%d]\n",scb->index,scb->ref_count);
94*4882a593Smuzhiyun mutex_unlock(&chip->spos_mutex);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun
_dsp_unlink_scb(struct snd_cs46xx * chip,struct dsp_scb_descriptor * scb)98*4882a593Smuzhiyun static void _dsp_unlink_scb (struct snd_cs46xx *chip, struct dsp_scb_descriptor * scb)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun if ( scb->parent_scb_ptr ) {
103*4882a593Smuzhiyun /* unlink parent SCB */
104*4882a593Smuzhiyun if (snd_BUG_ON(scb->parent_scb_ptr->sub_list_ptr != scb &&
105*4882a593Smuzhiyun scb->parent_scb_ptr->next_scb_ptr != scb))
106*4882a593Smuzhiyun return;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun if (scb->parent_scb_ptr->sub_list_ptr == scb) {
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (scb->next_scb_ptr == ins->the_null_scb) {
111*4882a593Smuzhiyun /* last and only node in parent sublist */
112*4882a593Smuzhiyun scb->parent_scb_ptr->sub_list_ptr = scb->sub_list_ptr;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (scb->sub_list_ptr != ins->the_null_scb) {
115*4882a593Smuzhiyun scb->sub_list_ptr->parent_scb_ptr = scb->parent_scb_ptr;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun scb->sub_list_ptr = ins->the_null_scb;
118*4882a593Smuzhiyun } else {
119*4882a593Smuzhiyun /* first node in parent sublist */
120*4882a593Smuzhiyun scb->parent_scb_ptr->sub_list_ptr = scb->next_scb_ptr;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (scb->next_scb_ptr != ins->the_null_scb) {
123*4882a593Smuzhiyun /* update next node parent ptr. */
124*4882a593Smuzhiyun scb->next_scb_ptr->parent_scb_ptr = scb->parent_scb_ptr;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun scb->next_scb_ptr = ins->the_null_scb;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun } else {
129*4882a593Smuzhiyun scb->parent_scb_ptr->next_scb_ptr = scb->next_scb_ptr;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun if (scb->next_scb_ptr != ins->the_null_scb) {
132*4882a593Smuzhiyun /* update next node parent ptr. */
133*4882a593Smuzhiyun scb->next_scb_ptr->parent_scb_ptr = scb->parent_scb_ptr;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun scb->next_scb_ptr = ins->the_null_scb;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* update parent first entry in DSP RAM */
139*4882a593Smuzhiyun cs46xx_dsp_spos_update_scb(chip,scb->parent_scb_ptr);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* then update entry in DSP RAM */
142*4882a593Smuzhiyun cs46xx_dsp_spos_update_scb(chip,scb);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun scb->parent_scb_ptr = NULL;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
_dsp_clear_sample_buffer(struct snd_cs46xx * chip,u32 sample_buffer_addr,int dword_count)148*4882a593Smuzhiyun static void _dsp_clear_sample_buffer (struct snd_cs46xx *chip, u32 sample_buffer_addr,
149*4882a593Smuzhiyun int dword_count)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun void __iomem *dst = chip->region.idx[2].remap_addr + sample_buffer_addr;
152*4882a593Smuzhiyun int i;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun for (i = 0; i < dword_count ; ++i ) {
155*4882a593Smuzhiyun writel(0, dst);
156*4882a593Smuzhiyun dst += 4;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
cs46xx_dsp_remove_scb(struct snd_cs46xx * chip,struct dsp_scb_descriptor * scb)160*4882a593Smuzhiyun void cs46xx_dsp_remove_scb (struct snd_cs46xx *chip, struct dsp_scb_descriptor * scb)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
163*4882a593Smuzhiyun unsigned long flags;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* check integrety */
166*4882a593Smuzhiyun if (snd_BUG_ON(scb->index < 0 ||
167*4882a593Smuzhiyun scb->index >= ins->nscb ||
168*4882a593Smuzhiyun (ins->scbs + scb->index) != scb))
169*4882a593Smuzhiyun return;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun #if 0
172*4882a593Smuzhiyun /* can't remove a SCB with childs before
173*4882a593Smuzhiyun removing childs first */
174*4882a593Smuzhiyun if (snd_BUG_ON(scb->sub_list_ptr != ins->the_null_scb ||
175*4882a593Smuzhiyun scb->next_scb_ptr != ins->the_null_scb))
176*4882a593Smuzhiyun goto _end;
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun spin_lock_irqsave(&chip->reg_lock, flags);
180*4882a593Smuzhiyun _dsp_unlink_scb (chip,scb);
181*4882a593Smuzhiyun spin_unlock_irqrestore(&chip->reg_lock, flags);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun cs46xx_dsp_proc_free_scb_desc(scb);
184*4882a593Smuzhiyun if (snd_BUG_ON(!scb->scb_symbol))
185*4882a593Smuzhiyun return;
186*4882a593Smuzhiyun remove_symbol (chip,scb->scb_symbol);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun ins->scbs[scb->index].deleted = 1;
189*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
190*4882a593Smuzhiyun kfree(ins->scbs[scb->index].data);
191*4882a593Smuzhiyun ins->scbs[scb->index].data = NULL;
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (scb->index < ins->scb_highest_frag_index)
195*4882a593Smuzhiyun ins->scb_highest_frag_index = scb->index;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (scb->index == ins->nscb - 1) {
198*4882a593Smuzhiyun ins->nscb --;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (ins->scb_highest_frag_index > ins->nscb) {
202*4882a593Smuzhiyun ins->scb_highest_frag_index = ins->nscb;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun #if 0
206*4882a593Smuzhiyun /* !!!! THIS IS A PIECE OF SHIT MADE BY ME !!! */
207*4882a593Smuzhiyun for(i = scb->index + 1;i < ins->nscb; ++i) {
208*4882a593Smuzhiyun ins->scbs[i - 1].index = i - 1;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun #ifdef CONFIG_SND_PROC_FS
cs46xx_dsp_proc_free_scb_desc(struct dsp_scb_descriptor * scb)215*4882a593Smuzhiyun void cs46xx_dsp_proc_free_scb_desc (struct dsp_scb_descriptor * scb)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun if (scb->proc_info) {
218*4882a593Smuzhiyun struct proc_scb_info * scb_info = scb->proc_info->private_data;
219*4882a593Smuzhiyun struct snd_cs46xx *chip = scb_info->chip;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun dev_dbg(chip->card->dev,
222*4882a593Smuzhiyun "cs46xx_dsp_proc_free_scb_desc: freeing %s\n",
223*4882a593Smuzhiyun scb->scb_name);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun snd_info_free_entry(scb->proc_info);
226*4882a593Smuzhiyun scb->proc_info = NULL;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun kfree (scb_info);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
cs46xx_dsp_proc_register_scb_desc(struct snd_cs46xx * chip,struct dsp_scb_descriptor * scb)232*4882a593Smuzhiyun void cs46xx_dsp_proc_register_scb_desc (struct snd_cs46xx *chip,
233*4882a593Smuzhiyun struct dsp_scb_descriptor * scb)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
236*4882a593Smuzhiyun struct snd_info_entry * entry;
237*4882a593Smuzhiyun struct proc_scb_info * scb_info;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* register to proc */
240*4882a593Smuzhiyun if (ins->snd_card != NULL && ins->proc_dsp_dir != NULL &&
241*4882a593Smuzhiyun scb->proc_info == NULL) {
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun entry = snd_info_create_card_entry(ins->snd_card, scb->scb_name,
244*4882a593Smuzhiyun ins->proc_dsp_dir);
245*4882a593Smuzhiyun if (entry) {
246*4882a593Smuzhiyun scb_info = kmalloc(sizeof(struct proc_scb_info), GFP_KERNEL);
247*4882a593Smuzhiyun if (!scb_info) {
248*4882a593Smuzhiyun snd_info_free_entry(entry);
249*4882a593Smuzhiyun entry = NULL;
250*4882a593Smuzhiyun goto out;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun scb_info->chip = chip;
254*4882a593Smuzhiyun scb_info->scb_desc = scb;
255*4882a593Smuzhiyun snd_info_set_text_ops(entry, scb_info,
256*4882a593Smuzhiyun cs46xx_dsp_proc_scb_info_read);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun out:
259*4882a593Smuzhiyun scb->proc_info = entry;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun #endif /* CONFIG_SND_PROC_FS */
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun static struct dsp_scb_descriptor *
_dsp_create_generic_scb(struct snd_cs46xx * chip,char * name,u32 * scb_data,u32 dest,struct dsp_symbol_entry * task_entry,struct dsp_scb_descriptor * parent_scb,int scb_child_type)265*4882a593Smuzhiyun _dsp_create_generic_scb (struct snd_cs46xx *chip, char * name, u32 * scb_data, u32 dest,
266*4882a593Smuzhiyun struct dsp_symbol_entry * task_entry,
267*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
268*4882a593Smuzhiyun int scb_child_type)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
271*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun unsigned long flags;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (snd_BUG_ON(!ins->the_null_scb))
276*4882a593Smuzhiyun return NULL;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* fill the data that will be wroten to DSP */
279*4882a593Smuzhiyun scb_data[SCBsubListPtr] =
280*4882a593Smuzhiyun (ins->the_null_scb->address << 0x10) | ins->the_null_scb->address;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun scb_data[SCBfuncEntryPtr] &= 0xFFFF0000;
283*4882a593Smuzhiyun scb_data[SCBfuncEntryPtr] |= task_entry->address;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun dev_dbg(chip->card->dev, "dsp_spos: creating SCB <%s>\n", name);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun scb = cs46xx_dsp_create_scb(chip,name,scb_data,dest);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun scb->sub_list_ptr = ins->the_null_scb;
291*4882a593Smuzhiyun scb->next_scb_ptr = ins->the_null_scb;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun scb->parent_scb_ptr = parent_scb;
294*4882a593Smuzhiyun scb->task_entry = task_entry;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* update parent SCB */
298*4882a593Smuzhiyun if (scb->parent_scb_ptr) {
299*4882a593Smuzhiyun #if 0
300*4882a593Smuzhiyun dev_dbg(chip->card->dev,
301*4882a593Smuzhiyun "scb->parent_scb_ptr = %s\n",
302*4882a593Smuzhiyun scb->parent_scb_ptr->scb_name);
303*4882a593Smuzhiyun dev_dbg(chip->card->dev,
304*4882a593Smuzhiyun "scb->parent_scb_ptr->next_scb_ptr = %s\n",
305*4882a593Smuzhiyun scb->parent_scb_ptr->next_scb_ptr->scb_name);
306*4882a593Smuzhiyun dev_dbg(chip->card->dev,
307*4882a593Smuzhiyun "scb->parent_scb_ptr->sub_list_ptr = %s\n",
308*4882a593Smuzhiyun scb->parent_scb_ptr->sub_list_ptr->scb_name);
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun /* link to parent SCB */
311*4882a593Smuzhiyun if (scb_child_type == SCB_ON_PARENT_NEXT_SCB) {
312*4882a593Smuzhiyun if (snd_BUG_ON(scb->parent_scb_ptr->next_scb_ptr !=
313*4882a593Smuzhiyun ins->the_null_scb))
314*4882a593Smuzhiyun return NULL;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun scb->parent_scb_ptr->next_scb_ptr = scb;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun } else if (scb_child_type == SCB_ON_PARENT_SUBLIST_SCB) {
319*4882a593Smuzhiyun if (snd_BUG_ON(scb->parent_scb_ptr->sub_list_ptr !=
320*4882a593Smuzhiyun ins->the_null_scb))
321*4882a593Smuzhiyun return NULL;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun scb->parent_scb_ptr->sub_list_ptr = scb;
324*4882a593Smuzhiyun } else {
325*4882a593Smuzhiyun snd_BUG();
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun spin_lock_irqsave(&chip->reg_lock, flags);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* update entry in DSP RAM */
331*4882a593Smuzhiyun cs46xx_dsp_spos_update_scb(chip,scb->parent_scb_ptr);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun spin_unlock_irqrestore(&chip->reg_lock, flags);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun cs46xx_dsp_proc_register_scb_desc (chip,scb);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return scb;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static struct dsp_scb_descriptor *
cs46xx_dsp_create_generic_scb(struct snd_cs46xx * chip,char * name,u32 * scb_data,u32 dest,char * task_entry_name,struct dsp_scb_descriptor * parent_scb,int scb_child_type)343*4882a593Smuzhiyun cs46xx_dsp_create_generic_scb (struct snd_cs46xx *chip, char * name, u32 * scb_data,
344*4882a593Smuzhiyun u32 dest, char * task_entry_name,
345*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
346*4882a593Smuzhiyun int scb_child_type)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun struct dsp_symbol_entry * task_entry;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun task_entry = cs46xx_dsp_lookup_symbol (chip,task_entry_name,
351*4882a593Smuzhiyun SYMBOL_CODE);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun if (task_entry == NULL) {
354*4882a593Smuzhiyun dev_err(chip->card->dev,
355*4882a593Smuzhiyun "dsp_spos: symbol %s not found\n", task_entry_name);
356*4882a593Smuzhiyun return NULL;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun return _dsp_create_generic_scb (chip,name,scb_data,dest,task_entry,
360*4882a593Smuzhiyun parent_scb,scb_child_type);
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_dsp_create_timing_master_scb(struct snd_cs46xx * chip)364*4882a593Smuzhiyun cs46xx_dsp_create_timing_master_scb (struct snd_cs46xx *chip)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun struct dsp_timing_master_scb timing_master_scb = {
369*4882a593Smuzhiyun { 0,
370*4882a593Smuzhiyun 0,
371*4882a593Smuzhiyun 0,
372*4882a593Smuzhiyun 0
373*4882a593Smuzhiyun },
374*4882a593Smuzhiyun { 0,
375*4882a593Smuzhiyun 0,
376*4882a593Smuzhiyun 0,
377*4882a593Smuzhiyun 0,
378*4882a593Smuzhiyun 0
379*4882a593Smuzhiyun },
380*4882a593Smuzhiyun 0,0,
381*4882a593Smuzhiyun 0,NULL_SCB_ADDR,
382*4882a593Smuzhiyun 0,0, /* extraSampleAccum:TMreserved */
383*4882a593Smuzhiyun 0,0, /* codecFIFOptr:codecFIFOsyncd */
384*4882a593Smuzhiyun 0x0001,0x8000, /* fracSampAccumQm1:TMfrmsLeftInGroup */
385*4882a593Smuzhiyun 0x0001,0x0000, /* fracSampCorrectionQm1:TMfrmGroupLength */
386*4882a593Smuzhiyun 0x00060000 /* nSampPerFrmQ15 */
387*4882a593Smuzhiyun };
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,"TimingMasterSCBInst",(u32 *)&timing_master_scb,
390*4882a593Smuzhiyun TIMINGMASTER_SCB_ADDR,
391*4882a593Smuzhiyun "TIMINGMASTER",NULL,SCB_NO_PARENT);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun return scb;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_dsp_create_codec_out_scb(struct snd_cs46xx * chip,char * codec_name,u16 channel_disp,u16 fifo_addr,u16 child_scb_addr,u32 dest,struct dsp_scb_descriptor * parent_scb,int scb_child_type)398*4882a593Smuzhiyun cs46xx_dsp_create_codec_out_scb(struct snd_cs46xx * chip, char * codec_name,
399*4882a593Smuzhiyun u16 channel_disp, u16 fifo_addr, u16 child_scb_addr,
400*4882a593Smuzhiyun u32 dest, struct dsp_scb_descriptor * parent_scb,
401*4882a593Smuzhiyun int scb_child_type)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun struct dsp_codec_output_scb codec_out_scb = {
406*4882a593Smuzhiyun { 0,
407*4882a593Smuzhiyun 0,
408*4882a593Smuzhiyun 0,
409*4882a593Smuzhiyun 0
410*4882a593Smuzhiyun },
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun 0,
413*4882a593Smuzhiyun 0,
414*4882a593Smuzhiyun 0,
415*4882a593Smuzhiyun 0,
416*4882a593Smuzhiyun 0
417*4882a593Smuzhiyun },
418*4882a593Smuzhiyun 0,0,
419*4882a593Smuzhiyun 0,NULL_SCB_ADDR,
420*4882a593Smuzhiyun 0, /* COstrmRsConfig */
421*4882a593Smuzhiyun 0, /* COstrmBufPtr */
422*4882a593Smuzhiyun channel_disp,fifo_addr, /* leftChanBaseIOaddr:rightChanIOdisp */
423*4882a593Smuzhiyun 0x0000,0x0080, /* (!AC97!) COexpVolChangeRate:COscaleShiftCount */
424*4882a593Smuzhiyun 0,child_scb_addr /* COreserved - need child scb to work with rom code */
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,codec_name,(u32 *)&codec_out_scb,
429*4882a593Smuzhiyun dest,"S16_CODECOUTPUTTASK",parent_scb,
430*4882a593Smuzhiyun scb_child_type);
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun return scb;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_dsp_create_codec_in_scb(struct snd_cs46xx * chip,char * codec_name,u16 channel_disp,u16 fifo_addr,u16 sample_buffer_addr,u32 dest,struct dsp_scb_descriptor * parent_scb,int scb_child_type)436*4882a593Smuzhiyun cs46xx_dsp_create_codec_in_scb(struct snd_cs46xx * chip, char * codec_name,
437*4882a593Smuzhiyun u16 channel_disp, u16 fifo_addr, u16 sample_buffer_addr,
438*4882a593Smuzhiyun u32 dest, struct dsp_scb_descriptor * parent_scb,
439*4882a593Smuzhiyun int scb_child_type)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
443*4882a593Smuzhiyun struct dsp_codec_input_scb codec_input_scb = {
444*4882a593Smuzhiyun { 0,
445*4882a593Smuzhiyun 0,
446*4882a593Smuzhiyun 0,
447*4882a593Smuzhiyun 0
448*4882a593Smuzhiyun },
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 0,
451*4882a593Smuzhiyun 0,
452*4882a593Smuzhiyun 0,
453*4882a593Smuzhiyun 0,
454*4882a593Smuzhiyun 0
455*4882a593Smuzhiyun },
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun #if 0 /* cs4620 */
458*4882a593Smuzhiyun SyncIOSCB,NULL_SCB_ADDR
459*4882a593Smuzhiyun #else
460*4882a593Smuzhiyun 0 , 0,
461*4882a593Smuzhiyun #endif
462*4882a593Smuzhiyun 0,0,
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO + RSCONFIG_MODULO_64, /* strmRsConfig */
465*4882a593Smuzhiyun sample_buffer_addr << 0x10, /* strmBufPtr; defined as a dword ptr, used as a byte ptr */
466*4882a593Smuzhiyun channel_disp,fifo_addr, /* (!AC97!) leftChanBaseINaddr=AC97primary
467*4882a593Smuzhiyun link input slot 3 :rightChanINdisp=""slot 4 */
468*4882a593Smuzhiyun 0x0000,0x0000, /* (!AC97!) ????:scaleShiftCount; no shift needed
469*4882a593Smuzhiyun because AC97 is already 20 bits */
470*4882a593Smuzhiyun 0x80008000 /* ??clw cwcgame.scb has 0 */
471*4882a593Smuzhiyun };
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,codec_name,(u32 *)&codec_input_scb,
474*4882a593Smuzhiyun dest,"S16_CODECINPUTTASK",parent_scb,
475*4882a593Smuzhiyun scb_child_type);
476*4882a593Smuzhiyun return scb;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun static struct dsp_scb_descriptor *
cs46xx_dsp_create_pcm_reader_scb(struct snd_cs46xx * chip,char * scb_name,u16 sample_buffer_addr,u32 dest,int virtual_channel,u32 playback_hw_addr,struct dsp_scb_descriptor * parent_scb,int scb_child_type)481*4882a593Smuzhiyun cs46xx_dsp_create_pcm_reader_scb(struct snd_cs46xx * chip, char * scb_name,
482*4882a593Smuzhiyun u16 sample_buffer_addr, u32 dest,
483*4882a593Smuzhiyun int virtual_channel, u32 playback_hw_addr,
484*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
485*4882a593Smuzhiyun int scb_child_type)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
488*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun struct dsp_generic_scb pcm_reader_scb = {
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /*
493*4882a593Smuzhiyun Play DMA Task xfers data from host buffer to SP buffer
494*4882a593Smuzhiyun init/runtime variables:
495*4882a593Smuzhiyun PlayAC: Play Audio Data Conversion - SCB loc: 2nd dword, mask: 0x0000F000L
496*4882a593Smuzhiyun DATA_FMT_16BIT_ST_LTLEND(0x00000000L) from 16-bit stereo, little-endian
497*4882a593Smuzhiyun DATA_FMT_8_BIT_ST_SIGNED(0x00001000L) from 8-bit stereo, signed
498*4882a593Smuzhiyun DATA_FMT_16BIT_MN_LTLEND(0x00002000L) from 16-bit mono, little-endian
499*4882a593Smuzhiyun DATA_FMT_8_BIT_MN_SIGNED(0x00003000L) from 8-bit mono, signed
500*4882a593Smuzhiyun DATA_FMT_16BIT_ST_BIGEND(0x00004000L) from 16-bit stereo, big-endian
501*4882a593Smuzhiyun DATA_FMT_16BIT_MN_BIGEND(0x00006000L) from 16-bit mono, big-endian
502*4882a593Smuzhiyun DATA_FMT_8_BIT_ST_UNSIGNED(0x00009000L) from 8-bit stereo, unsigned
503*4882a593Smuzhiyun DATA_FMT_8_BIT_MN_UNSIGNED(0x0000b000L) from 8-bit mono, unsigned
504*4882a593Smuzhiyun ? Other combinations possible from:
505*4882a593Smuzhiyun DMA_RQ_C2_AUDIO_CONVERT_MASK 0x0000F000L
506*4882a593Smuzhiyun DMA_RQ_C2_AC_NONE 0x00000000L
507*4882a593Smuzhiyun DMA_RQ_C2_AC_8_TO_16_BIT 0x00001000L
508*4882a593Smuzhiyun DMA_RQ_C2_AC_MONO_TO_STEREO 0x00002000L
509*4882a593Smuzhiyun DMA_RQ_C2_AC_ENDIAN_CONVERT 0x00004000L
510*4882a593Smuzhiyun DMA_RQ_C2_AC_SIGNED_CONVERT 0x00008000L
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun HostBuffAddr: Host Buffer Physical Byte Address - SCB loc:3rd dword, Mask: 0xFFFFFFFFL
513*4882a593Smuzhiyun aligned to dword boundary
514*4882a593Smuzhiyun */
515*4882a593Smuzhiyun /* Basic (non scatter/gather) DMA requestor (4 ints) */
516*4882a593Smuzhiyun { DMA_RQ_C1_SOURCE_ON_HOST + /* source buffer is on the host */
517*4882a593Smuzhiyun DMA_RQ_C1_SOURCE_MOD1024 + /* source buffer is 1024 dwords (4096 bytes) */
518*4882a593Smuzhiyun DMA_RQ_C1_DEST_MOD32 + /* dest buffer(PCMreaderBuf) is 32 dwords*/
519*4882a593Smuzhiyun DMA_RQ_C1_WRITEBACK_SRC_FLAG + /* ?? */
520*4882a593Smuzhiyun DMA_RQ_C1_WRITEBACK_DEST_FLAG + /* ?? */
521*4882a593Smuzhiyun 15, /* DwordCount-1: picked 16 for DwordCount because Jim */
522*4882a593Smuzhiyun /* Barnette said that is what we should use since */
523*4882a593Smuzhiyun /* we are not running in optimized mode? */
524*4882a593Smuzhiyun DMA_RQ_C2_AC_NONE +
525*4882a593Smuzhiyun DMA_RQ_C2_SIGNAL_SOURCE_PINGPONG + /* set play interrupt (bit0) in HISR when source */
526*4882a593Smuzhiyun /* buffer (on host) crosses half-way point */
527*4882a593Smuzhiyun virtual_channel, /* Play DMA channel arbitrarily set to 0 */
528*4882a593Smuzhiyun playback_hw_addr, /* HostBuffAddr (source) */
529*4882a593Smuzhiyun DMA_RQ_SD_SP_SAMPLE_ADDR + /* destination buffer is in SP Sample Memory */
530*4882a593Smuzhiyun sample_buffer_addr /* SP Buffer Address (destination) */
531*4882a593Smuzhiyun },
532*4882a593Smuzhiyun /* Scatter/gather DMA requestor extension (5 ints) */
533*4882a593Smuzhiyun {
534*4882a593Smuzhiyun 0,
535*4882a593Smuzhiyun 0,
536*4882a593Smuzhiyun 0,
537*4882a593Smuzhiyun 0,
538*4882a593Smuzhiyun 0
539*4882a593Smuzhiyun },
540*4882a593Smuzhiyun /* Sublist pointer & next stream control block (SCB) link. */
541*4882a593Smuzhiyun NULL_SCB_ADDR,NULL_SCB_ADDR,
542*4882a593Smuzhiyun /* Pointer to this tasks parameter block & stream function pointer */
543*4882a593Smuzhiyun 0,NULL_SCB_ADDR,
544*4882a593Smuzhiyun /* rsConfig register for stream buffer (rsDMA reg. is loaded from basicReq.daw */
545*4882a593Smuzhiyun /* for incoming streams, or basicReq.saw, for outgoing streams) */
546*4882a593Smuzhiyun RSCONFIG_DMA_ENABLE + /* enable DMA */
547*4882a593Smuzhiyun (19 << RSCONFIG_MAX_DMA_SIZE_SHIFT) + /* MAX_DMA_SIZE picked to be 19 since SPUD */
548*4882a593Smuzhiyun /* uses it for some reason */
549*4882a593Smuzhiyun ((dest >> 4) << RSCONFIG_STREAM_NUM_SHIFT) + /* stream number = SCBaddr/16 */
550*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO +
551*4882a593Smuzhiyun RSCONFIG_MODULO_32, /* dest buffer(PCMreaderBuf) is 32 dwords (256 bytes) */
552*4882a593Smuzhiyun /* Stream sample pointer & MAC-unit mode for this stream */
553*4882a593Smuzhiyun (sample_buffer_addr << 0x10),
554*4882a593Smuzhiyun /* Fractional increment per output sample in the input sample buffer */
555*4882a593Smuzhiyun 0,
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun /* Standard stereo volume control
558*4882a593Smuzhiyun default muted */
559*4882a593Smuzhiyun 0xffff,0xffff,
560*4882a593Smuzhiyun 0xffff,0xffff
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun if (ins->null_algorithm == NULL) {
565*4882a593Smuzhiyun ins->null_algorithm = cs46xx_dsp_lookup_symbol (chip,"NULLALGORITHM",
566*4882a593Smuzhiyun SYMBOL_CODE);
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun if (ins->null_algorithm == NULL) {
569*4882a593Smuzhiyun dev_err(chip->card->dev,
570*4882a593Smuzhiyun "dsp_spos: symbol NULLALGORITHM not found\n");
571*4882a593Smuzhiyun return NULL;
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun scb = _dsp_create_generic_scb(chip,scb_name,(u32 *)&pcm_reader_scb,
576*4882a593Smuzhiyun dest,ins->null_algorithm,parent_scb,
577*4882a593Smuzhiyun scb_child_type);
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun return scb;
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun #define GOF_PER_SEC 200
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_dsp_create_src_task_scb(struct snd_cs46xx * chip,char * scb_name,int rate,u16 src_buffer_addr,u16 src_delay_buffer_addr,u32 dest,struct dsp_scb_descriptor * parent_scb,int scb_child_type,int pass_through)585*4882a593Smuzhiyun cs46xx_dsp_create_src_task_scb(struct snd_cs46xx * chip, char * scb_name,
586*4882a593Smuzhiyun int rate,
587*4882a593Smuzhiyun u16 src_buffer_addr,
588*4882a593Smuzhiyun u16 src_delay_buffer_addr, u32 dest,
589*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
590*4882a593Smuzhiyun int scb_child_type,
591*4882a593Smuzhiyun int pass_through)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
595*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
596*4882a593Smuzhiyun unsigned int tmp1, tmp2;
597*4882a593Smuzhiyun unsigned int phiIncr;
598*4882a593Smuzhiyun unsigned int correctionPerGOF, correctionPerSec;
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun dev_dbg(chip->card->dev, "dsp_spos: setting %s rate to %u\n",
601*4882a593Smuzhiyun scb_name, rate);
602*4882a593Smuzhiyun
603*4882a593Smuzhiyun /*
604*4882a593Smuzhiyun * Compute the values used to drive the actual sample rate conversion.
605*4882a593Smuzhiyun * The following formulas are being computed, using inline assembly
606*4882a593Smuzhiyun * since we need to use 64 bit arithmetic to compute the values:
607*4882a593Smuzhiyun *
608*4882a593Smuzhiyun * phiIncr = floor((Fs,in * 2^26) / Fs,out)
609*4882a593Smuzhiyun * correctionPerGOF = floor((Fs,in * 2^26 - Fs,out * phiIncr) /
610*4882a593Smuzhiyun * GOF_PER_SEC)
611*4882a593Smuzhiyun * ulCorrectionPerSec = Fs,in * 2^26 - Fs,out * phiIncr -M
612*4882a593Smuzhiyun * GOF_PER_SEC * correctionPerGOF
613*4882a593Smuzhiyun *
614*4882a593Smuzhiyun * i.e.
615*4882a593Smuzhiyun *
616*4882a593Smuzhiyun * phiIncr:other = dividend:remainder((Fs,in * 2^26) / Fs,out)
617*4882a593Smuzhiyun * correctionPerGOF:correctionPerSec =
618*4882a593Smuzhiyun * dividend:remainder(ulOther / GOF_PER_SEC)
619*4882a593Smuzhiyun */
620*4882a593Smuzhiyun tmp1 = rate << 16;
621*4882a593Smuzhiyun phiIncr = tmp1 / 48000;
622*4882a593Smuzhiyun tmp1 -= phiIncr * 48000;
623*4882a593Smuzhiyun tmp1 <<= 10;
624*4882a593Smuzhiyun phiIncr <<= 10;
625*4882a593Smuzhiyun tmp2 = tmp1 / 48000;
626*4882a593Smuzhiyun phiIncr += tmp2;
627*4882a593Smuzhiyun tmp1 -= tmp2 * 48000;
628*4882a593Smuzhiyun correctionPerGOF = tmp1 / GOF_PER_SEC;
629*4882a593Smuzhiyun tmp1 -= correctionPerGOF * GOF_PER_SEC;
630*4882a593Smuzhiyun correctionPerSec = tmp1;
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun struct dsp_src_task_scb src_task_scb = {
634*4882a593Smuzhiyun 0x0028,0x00c8,
635*4882a593Smuzhiyun 0x5555,0x0000,
636*4882a593Smuzhiyun 0x0000,0x0000,
637*4882a593Smuzhiyun src_buffer_addr,1,
638*4882a593Smuzhiyun correctionPerGOF,correctionPerSec,
639*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO + RSCONFIG_MODULO_32,
640*4882a593Smuzhiyun 0x0000,src_delay_buffer_addr,
641*4882a593Smuzhiyun 0x0,
642*4882a593Smuzhiyun 0x080,(src_delay_buffer_addr + (24 * 4)),
643*4882a593Smuzhiyun 0,0, /* next_scb, sub_list_ptr */
644*4882a593Smuzhiyun 0,0, /* entry, this_spb */
645*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO + RSCONFIG_MODULO_8,
646*4882a593Smuzhiyun src_buffer_addr << 0x10,
647*4882a593Smuzhiyun phiIncr,
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 0xffff - ins->dac_volume_right,0xffff - ins->dac_volume_left,
650*4882a593Smuzhiyun 0xffff - ins->dac_volume_right,0xffff - ins->dac_volume_left
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun if (ins->s16_up == NULL) {
655*4882a593Smuzhiyun ins->s16_up = cs46xx_dsp_lookup_symbol (chip,"S16_UPSRC",
656*4882a593Smuzhiyun SYMBOL_CODE);
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun if (ins->s16_up == NULL) {
659*4882a593Smuzhiyun dev_err(chip->card->dev,
660*4882a593Smuzhiyun "dsp_spos: symbol S16_UPSRC not found\n");
661*4882a593Smuzhiyun return NULL;
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* clear buffers */
666*4882a593Smuzhiyun _dsp_clear_sample_buffer (chip,src_buffer_addr,8);
667*4882a593Smuzhiyun _dsp_clear_sample_buffer (chip,src_delay_buffer_addr,32);
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun if (pass_through) {
670*4882a593Smuzhiyun /* wont work with any other rate than
671*4882a593Smuzhiyun the native DSP rate */
672*4882a593Smuzhiyun snd_BUG_ON(rate != 48000);
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&src_task_scb,
675*4882a593Smuzhiyun dest,"DMAREADER",parent_scb,
676*4882a593Smuzhiyun scb_child_type);
677*4882a593Smuzhiyun } else {
678*4882a593Smuzhiyun scb = _dsp_create_generic_scb(chip,scb_name,(u32 *)&src_task_scb,
679*4882a593Smuzhiyun dest,ins->s16_up,parent_scb,
680*4882a593Smuzhiyun scb_child_type);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun return scb;
687*4882a593Smuzhiyun }
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun #if 0 /* not used */
690*4882a593Smuzhiyun struct dsp_scb_descriptor *
691*4882a593Smuzhiyun cs46xx_dsp_create_filter_scb(struct snd_cs46xx * chip, char * scb_name,
692*4882a593Smuzhiyun u16 buffer_addr, u32 dest,
693*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
694*4882a593Smuzhiyun int scb_child_type) {
695*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun struct dsp_filter_scb filter_scb = {
698*4882a593Smuzhiyun .a0_right = 0x41a9,
699*4882a593Smuzhiyun .a0_left = 0x41a9,
700*4882a593Smuzhiyun .a1_right = 0xb8e4,
701*4882a593Smuzhiyun .a1_left = 0xb8e4,
702*4882a593Smuzhiyun .a2_right = 0x3e55,
703*4882a593Smuzhiyun .a2_left = 0x3e55,
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun .filter_unused3 = 0x0000,
706*4882a593Smuzhiyun .filter_unused2 = 0x0000,
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun .output_buf_ptr = buffer_addr,
709*4882a593Smuzhiyun .init = 0x000,
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun .prev_sample_output1 = 0x00000000,
712*4882a593Smuzhiyun .prev_sample_output2 = 0x00000000,
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun .prev_sample_input1 = 0x00000000,
715*4882a593Smuzhiyun .prev_sample_input2 = 0x00000000,
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun .next_scb_ptr = 0x0000,
718*4882a593Smuzhiyun .sub_list_ptr = 0x0000,
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun .entry_point = 0x0000,
721*4882a593Smuzhiyun .spb_ptr = 0x0000,
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun .b0_right = 0x0e38,
724*4882a593Smuzhiyun .b0_left = 0x0e38,
725*4882a593Smuzhiyun .b1_right = 0x1c71,
726*4882a593Smuzhiyun .b1_left = 0x1c71,
727*4882a593Smuzhiyun .b2_right = 0x0e38,
728*4882a593Smuzhiyun .b2_left = 0x0e38,
729*4882a593Smuzhiyun };
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&filter_scb,
733*4882a593Smuzhiyun dest,"FILTERTASK",parent_scb,
734*4882a593Smuzhiyun scb_child_type);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun return scb;
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun #endif /* not used */
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_dsp_create_mix_only_scb(struct snd_cs46xx * chip,char * scb_name,u16 mix_buffer_addr,u32 dest,struct dsp_scb_descriptor * parent_scb,int scb_child_type)741*4882a593Smuzhiyun cs46xx_dsp_create_mix_only_scb(struct snd_cs46xx * chip, char * scb_name,
742*4882a593Smuzhiyun u16 mix_buffer_addr, u32 dest,
743*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
744*4882a593Smuzhiyun int scb_child_type)
745*4882a593Smuzhiyun {
746*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun struct dsp_mix_only_scb master_mix_scb = {
749*4882a593Smuzhiyun /* 0 */ { 0,
750*4882a593Smuzhiyun /* 1 */ 0,
751*4882a593Smuzhiyun /* 2 */ mix_buffer_addr,
752*4882a593Smuzhiyun /* 3 */ 0
753*4882a593Smuzhiyun /* */ },
754*4882a593Smuzhiyun {
755*4882a593Smuzhiyun /* 4 */ 0,
756*4882a593Smuzhiyun /* 5 */ 0,
757*4882a593Smuzhiyun /* 6 */ 0,
758*4882a593Smuzhiyun /* 7 */ 0,
759*4882a593Smuzhiyun /* 8 */ 0x00000080
760*4882a593Smuzhiyun },
761*4882a593Smuzhiyun /* 9 */ 0,0,
762*4882a593Smuzhiyun /* A */ 0,0,
763*4882a593Smuzhiyun /* B */ RSCONFIG_SAMPLE_16STEREO + RSCONFIG_MODULO_32,
764*4882a593Smuzhiyun /* C */ (mix_buffer_addr + (16 * 4)) << 0x10,
765*4882a593Smuzhiyun /* D */ 0,
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun /* E */ 0x8000,0x8000,
768*4882a593Smuzhiyun /* F */ 0x8000,0x8000
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun };
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&master_mix_scb,
774*4882a593Smuzhiyun dest,"S16_MIX",parent_scb,
775*4882a593Smuzhiyun scb_child_type);
776*4882a593Smuzhiyun return scb;
777*4882a593Smuzhiyun }
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_dsp_create_mix_to_ostream_scb(struct snd_cs46xx * chip,char * scb_name,u16 mix_buffer_addr,u16 writeback_spb,u32 dest,struct dsp_scb_descriptor * parent_scb,int scb_child_type)781*4882a593Smuzhiyun cs46xx_dsp_create_mix_to_ostream_scb(struct snd_cs46xx * chip, char * scb_name,
782*4882a593Smuzhiyun u16 mix_buffer_addr, u16 writeback_spb, u32 dest,
783*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
784*4882a593Smuzhiyun int scb_child_type)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun struct dsp_mix2_ostream_scb mix2_ostream_scb = {
789*4882a593Smuzhiyun /* Basic (non scatter/gather) DMA requestor (4 ints) */
790*4882a593Smuzhiyun {
791*4882a593Smuzhiyun DMA_RQ_C1_SOURCE_MOD64 +
792*4882a593Smuzhiyun DMA_RQ_C1_DEST_ON_HOST +
793*4882a593Smuzhiyun DMA_RQ_C1_DEST_MOD1024 +
794*4882a593Smuzhiyun DMA_RQ_C1_WRITEBACK_SRC_FLAG +
795*4882a593Smuzhiyun DMA_RQ_C1_WRITEBACK_DEST_FLAG +
796*4882a593Smuzhiyun 15,
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun DMA_RQ_C2_AC_NONE +
799*4882a593Smuzhiyun DMA_RQ_C2_SIGNAL_DEST_PINGPONG +
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun CS46XX_DSP_CAPTURE_CHANNEL,
802*4882a593Smuzhiyun DMA_RQ_SD_SP_SAMPLE_ADDR +
803*4882a593Smuzhiyun mix_buffer_addr,
804*4882a593Smuzhiyun 0x0
805*4882a593Smuzhiyun },
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun { 0, 0, 0, 0, 0, },
808*4882a593Smuzhiyun 0,0,
809*4882a593Smuzhiyun 0,writeback_spb,
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun RSCONFIG_DMA_ENABLE +
812*4882a593Smuzhiyun (19 << RSCONFIG_MAX_DMA_SIZE_SHIFT) +
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun ((dest >> 4) << RSCONFIG_STREAM_NUM_SHIFT) +
815*4882a593Smuzhiyun RSCONFIG_DMA_TO_HOST +
816*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO +
817*4882a593Smuzhiyun RSCONFIG_MODULO_64,
818*4882a593Smuzhiyun (mix_buffer_addr + (32 * 4)) << 0x10,
819*4882a593Smuzhiyun 1,0,
820*4882a593Smuzhiyun 0x0001,0x0080,
821*4882a593Smuzhiyun 0xFFFF,0
822*4882a593Smuzhiyun };
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&mix2_ostream_scb,
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun dest,"S16_MIX_TO_OSTREAM",parent_scb,
828*4882a593Smuzhiyun scb_child_type);
829*4882a593Smuzhiyun
830*4882a593Smuzhiyun return scb;
831*4882a593Smuzhiyun }
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun
834*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_dsp_create_vari_decimate_scb(struct snd_cs46xx * chip,char * scb_name,u16 vari_buffer_addr0,u16 vari_buffer_addr1,u32 dest,struct dsp_scb_descriptor * parent_scb,int scb_child_type)835*4882a593Smuzhiyun cs46xx_dsp_create_vari_decimate_scb(struct snd_cs46xx * chip,char * scb_name,
836*4882a593Smuzhiyun u16 vari_buffer_addr0,
837*4882a593Smuzhiyun u16 vari_buffer_addr1,
838*4882a593Smuzhiyun u32 dest,
839*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
840*4882a593Smuzhiyun int scb_child_type)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun struct dsp_vari_decimate_scb vari_decimate_scb = {
846*4882a593Smuzhiyun 0x0028,0x00c8,
847*4882a593Smuzhiyun 0x5555,0x0000,
848*4882a593Smuzhiyun 0x0000,0x0000,
849*4882a593Smuzhiyun vari_buffer_addr0,vari_buffer_addr1,
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun 0x0028,0x00c8,
852*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO + RSCONFIG_MODULO_256,
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun 0xFF800000,
855*4882a593Smuzhiyun 0,
856*4882a593Smuzhiyun 0x0080,vari_buffer_addr1 + (25 * 4),
857*4882a593Smuzhiyun
858*4882a593Smuzhiyun 0,0,
859*4882a593Smuzhiyun 0,0,
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO + RSCONFIG_MODULO_8,
862*4882a593Smuzhiyun vari_buffer_addr0 << 0x10,
863*4882a593Smuzhiyun 0x04000000,
864*4882a593Smuzhiyun {
865*4882a593Smuzhiyun 0x8000,0x8000,
866*4882a593Smuzhiyun 0xFFFF,0xFFFF
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun };
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&vari_decimate_scb,
871*4882a593Smuzhiyun dest,"VARIDECIMATE",parent_scb,
872*4882a593Smuzhiyun scb_child_type);
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun return scb;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun static struct dsp_scb_descriptor *
cs46xx_dsp_create_pcm_serial_input_scb(struct snd_cs46xx * chip,char * scb_name,u32 dest,struct dsp_scb_descriptor * input_scb,struct dsp_scb_descriptor * parent_scb,int scb_child_type)879*4882a593Smuzhiyun cs46xx_dsp_create_pcm_serial_input_scb(struct snd_cs46xx * chip, char * scb_name, u32 dest,
880*4882a593Smuzhiyun struct dsp_scb_descriptor * input_scb,
881*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
882*4882a593Smuzhiyun int scb_child_type)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun struct dsp_pcm_serial_input_scb pcm_serial_input_scb = {
889*4882a593Smuzhiyun { 0,
890*4882a593Smuzhiyun 0,
891*4882a593Smuzhiyun 0,
892*4882a593Smuzhiyun 0
893*4882a593Smuzhiyun },
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun 0,
896*4882a593Smuzhiyun 0,
897*4882a593Smuzhiyun 0,
898*4882a593Smuzhiyun 0,
899*4882a593Smuzhiyun 0
900*4882a593Smuzhiyun },
901*4882a593Smuzhiyun
902*4882a593Smuzhiyun 0,0,
903*4882a593Smuzhiyun 0,0,
904*4882a593Smuzhiyun
905*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO + RSCONFIG_MODULO_16,
906*4882a593Smuzhiyun 0,
907*4882a593Smuzhiyun /* 0xD */ 0,input_scb->address,
908*4882a593Smuzhiyun {
909*4882a593Smuzhiyun /* 0xE */ 0x8000,0x8000,
910*4882a593Smuzhiyun /* 0xF */ 0x8000,0x8000
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun };
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&pcm_serial_input_scb,
915*4882a593Smuzhiyun dest,"PCMSERIALINPUTTASK",parent_scb,
916*4882a593Smuzhiyun scb_child_type);
917*4882a593Smuzhiyun return scb;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun static struct dsp_scb_descriptor *
cs46xx_dsp_create_asynch_fg_tx_scb(struct snd_cs46xx * chip,char * scb_name,u32 dest,u16 hfg_scb_address,u16 asynch_buffer_address,struct dsp_scb_descriptor * parent_scb,int scb_child_type)922*4882a593Smuzhiyun cs46xx_dsp_create_asynch_fg_tx_scb(struct snd_cs46xx * chip, char * scb_name, u32 dest,
923*4882a593Smuzhiyun u16 hfg_scb_address,
924*4882a593Smuzhiyun u16 asynch_buffer_address,
925*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
926*4882a593Smuzhiyun int scb_child_type)
927*4882a593Smuzhiyun {
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun struct dsp_asynch_fg_tx_scb asynch_fg_tx_scb = {
932*4882a593Smuzhiyun 0xfc00,0x03ff, /* Prototype sample buffer size of 256 dwords */
933*4882a593Smuzhiyun 0x0058,0x0028, /* Min Delta 7 dwords == 28 bytes */
934*4882a593Smuzhiyun /* : Max delta 25 dwords == 100 bytes */
935*4882a593Smuzhiyun 0,hfg_scb_address, /* Point to HFG task SCB */
936*4882a593Smuzhiyun 0,0, /* Initialize current Delta and Consumer ptr adjustment count */
937*4882a593Smuzhiyun 0, /* Initialize accumulated Phi to 0 */
938*4882a593Smuzhiyun 0,0x2aab, /* Const 1/3 */
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun {
941*4882a593Smuzhiyun 0, /* Define the unused elements */
942*4882a593Smuzhiyun 0,
943*4882a593Smuzhiyun 0
944*4882a593Smuzhiyun },
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun 0,0,
947*4882a593Smuzhiyun 0,dest + AFGTxAccumPhi,
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO + RSCONFIG_MODULO_256, /* Stereo, 256 dword */
950*4882a593Smuzhiyun (asynch_buffer_address) << 0x10, /* This should be automagically synchronized
951*4882a593Smuzhiyun to the producer pointer */
952*4882a593Smuzhiyun
953*4882a593Smuzhiyun /* There is no correct initial value, it will depend upon the detected
954*4882a593Smuzhiyun rate etc */
955*4882a593Smuzhiyun 0x18000000, /* Phi increment for approx 32k operation */
956*4882a593Smuzhiyun 0x8000,0x8000, /* Volume controls are unused at this time */
957*4882a593Smuzhiyun 0x8000,0x8000
958*4882a593Smuzhiyun };
959*4882a593Smuzhiyun
960*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&asynch_fg_tx_scb,
961*4882a593Smuzhiyun dest,"ASYNCHFGTXCODE",parent_scb,
962*4882a593Smuzhiyun scb_child_type);
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun return scb;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_dsp_create_asynch_fg_rx_scb(struct snd_cs46xx * chip,char * scb_name,u32 dest,u16 hfg_scb_address,u16 asynch_buffer_address,struct dsp_scb_descriptor * parent_scb,int scb_child_type)969*4882a593Smuzhiyun cs46xx_dsp_create_asynch_fg_rx_scb(struct snd_cs46xx * chip, char * scb_name, u32 dest,
970*4882a593Smuzhiyun u16 hfg_scb_address,
971*4882a593Smuzhiyun u16 asynch_buffer_address,
972*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
973*4882a593Smuzhiyun int scb_child_type)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
976*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun struct dsp_asynch_fg_rx_scb asynch_fg_rx_scb = {
979*4882a593Smuzhiyun 0xfe00,0x01ff, /* Prototype sample buffer size of 128 dwords */
980*4882a593Smuzhiyun 0x0064,0x001c, /* Min Delta 7 dwords == 28 bytes */
981*4882a593Smuzhiyun /* : Max delta 25 dwords == 100 bytes */
982*4882a593Smuzhiyun 0,hfg_scb_address, /* Point to HFG task SCB */
983*4882a593Smuzhiyun 0,0, /* Initialize current Delta and Consumer ptr adjustment count */
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 0, /* Define the unused elements */
986*4882a593Smuzhiyun 0,
987*4882a593Smuzhiyun 0,
988*4882a593Smuzhiyun 0,
989*4882a593Smuzhiyun 0
990*4882a593Smuzhiyun },
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun 0,0,
993*4882a593Smuzhiyun 0,dest,
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun RSCONFIG_MODULO_128 |
996*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO, /* Stereo, 128 dword */
997*4882a593Smuzhiyun ( (asynch_buffer_address + (16 * 4)) << 0x10), /* This should be automagically
998*4882a593Smuzhiyun synchrinized to the producer pointer */
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun /* There is no correct initial value, it will depend upon the detected
1001*4882a593Smuzhiyun rate etc */
1002*4882a593Smuzhiyun 0x18000000,
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun /* Set IEC958 input volume */
1005*4882a593Smuzhiyun 0xffff - ins->spdif_input_volume_right,0xffff - ins->spdif_input_volume_left,
1006*4882a593Smuzhiyun 0xffff - ins->spdif_input_volume_right,0xffff - ins->spdif_input_volume_left,
1007*4882a593Smuzhiyun };
1008*4882a593Smuzhiyun
1009*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&asynch_fg_rx_scb,
1010*4882a593Smuzhiyun dest,"ASYNCHFGRXCODE",parent_scb,
1011*4882a593Smuzhiyun scb_child_type);
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun return scb;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun
1017*4882a593Smuzhiyun #if 0 /* not used */
1018*4882a593Smuzhiyun struct dsp_scb_descriptor *
1019*4882a593Smuzhiyun cs46xx_dsp_create_output_snoop_scb(struct snd_cs46xx * chip, char * scb_name, u32 dest,
1020*4882a593Smuzhiyun u16 snoop_buffer_address,
1021*4882a593Smuzhiyun struct dsp_scb_descriptor * snoop_scb,
1022*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
1023*4882a593Smuzhiyun int scb_child_type)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun struct dsp_output_snoop_scb output_snoop_scb = {
1029*4882a593Smuzhiyun { 0, /* not used. Zero */
1030*4882a593Smuzhiyun 0,
1031*4882a593Smuzhiyun 0,
1032*4882a593Smuzhiyun 0,
1033*4882a593Smuzhiyun },
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun 0, /* not used. Zero */
1036*4882a593Smuzhiyun 0,
1037*4882a593Smuzhiyun 0,
1038*4882a593Smuzhiyun 0,
1039*4882a593Smuzhiyun 0
1040*4882a593Smuzhiyun },
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun 0,0,
1043*4882a593Smuzhiyun 0,0,
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun RSCONFIG_SAMPLE_16STEREO + RSCONFIG_MODULO_64,
1046*4882a593Smuzhiyun snoop_buffer_address << 0x10,
1047*4882a593Smuzhiyun 0,0,
1048*4882a593Smuzhiyun 0,
1049*4882a593Smuzhiyun 0,snoop_scb->address
1050*4882a593Smuzhiyun };
1051*4882a593Smuzhiyun
1052*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&output_snoop_scb,
1053*4882a593Smuzhiyun dest,"OUTPUTSNOOP",parent_scb,
1054*4882a593Smuzhiyun scb_child_type);
1055*4882a593Smuzhiyun return scb;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun #endif /* not used */
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun
1060*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_dsp_create_spio_write_scb(struct snd_cs46xx * chip,char * scb_name,u32 dest,struct dsp_scb_descriptor * parent_scb,int scb_child_type)1061*4882a593Smuzhiyun cs46xx_dsp_create_spio_write_scb(struct snd_cs46xx * chip, char * scb_name, u32 dest,
1062*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
1063*4882a593Smuzhiyun int scb_child_type)
1064*4882a593Smuzhiyun {
1065*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun struct dsp_spio_write_scb spio_write_scb = {
1068*4882a593Smuzhiyun 0,0, /* SPIOWAddress2:SPIOWAddress1; */
1069*4882a593Smuzhiyun 0, /* SPIOWData1; */
1070*4882a593Smuzhiyun 0, /* SPIOWData2; */
1071*4882a593Smuzhiyun 0,0, /* SPIOWAddress4:SPIOWAddress3; */
1072*4882a593Smuzhiyun 0, /* SPIOWData3; */
1073*4882a593Smuzhiyun 0, /* SPIOWData4; */
1074*4882a593Smuzhiyun 0,0, /* SPIOWDataPtr:Unused1; */
1075*4882a593Smuzhiyun { 0,0 }, /* Unused2[2]; */
1076*4882a593Smuzhiyun
1077*4882a593Smuzhiyun 0,0, /* SPIOWChildPtr:SPIOWSiblingPtr; */
1078*4882a593Smuzhiyun 0,0, /* SPIOWThisPtr:SPIOWEntryPoint; */
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun {
1081*4882a593Smuzhiyun 0,
1082*4882a593Smuzhiyun 0,
1083*4882a593Smuzhiyun 0,
1084*4882a593Smuzhiyun 0,
1085*4882a593Smuzhiyun 0 /* Unused3[5]; */
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun };
1088*4882a593Smuzhiyun
1089*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&spio_write_scb,
1090*4882a593Smuzhiyun dest,"SPIOWRITE",parent_scb,
1091*4882a593Smuzhiyun scb_child_type);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun return scb;
1094*4882a593Smuzhiyun }
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_dsp_create_magic_snoop_scb(struct snd_cs46xx * chip,char * scb_name,u32 dest,u16 snoop_buffer_address,struct dsp_scb_descriptor * snoop_scb,struct dsp_scb_descriptor * parent_scb,int scb_child_type)1097*4882a593Smuzhiyun cs46xx_dsp_create_magic_snoop_scb(struct snd_cs46xx * chip, char * scb_name, u32 dest,
1098*4882a593Smuzhiyun u16 snoop_buffer_address,
1099*4882a593Smuzhiyun struct dsp_scb_descriptor * snoop_scb,
1100*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb,
1101*4882a593Smuzhiyun int scb_child_type)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun struct dsp_scb_descriptor * scb;
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun struct dsp_magic_snoop_task magic_snoop_scb = {
1106*4882a593Smuzhiyun /* 0 */ 0, /* i0 */
1107*4882a593Smuzhiyun /* 1 */ 0, /* i1 */
1108*4882a593Smuzhiyun /* 2 */ snoop_buffer_address << 0x10,
1109*4882a593Smuzhiyun /* 3 */ 0,snoop_scb->address,
1110*4882a593Smuzhiyun /* 4 */ 0, /* i3 */
1111*4882a593Smuzhiyun /* 5 */ 0, /* i4 */
1112*4882a593Smuzhiyun /* 6 */ 0, /* i5 */
1113*4882a593Smuzhiyun /* 7 */ 0, /* i6 */
1114*4882a593Smuzhiyun /* 8 */ 0, /* i7 */
1115*4882a593Smuzhiyun /* 9 */ 0,0, /* next_scb, sub_list_ptr */
1116*4882a593Smuzhiyun /* A */ 0,0, /* entry_point, this_ptr */
1117*4882a593Smuzhiyun /* B */ RSCONFIG_SAMPLE_16STEREO + RSCONFIG_MODULO_64,
1118*4882a593Smuzhiyun /* C */ snoop_buffer_address << 0x10,
1119*4882a593Smuzhiyun /* D */ 0,
1120*4882a593Smuzhiyun /* E */ { 0x8000,0x8000,
1121*4882a593Smuzhiyun /* F */ 0xffff,0xffff
1122*4882a593Smuzhiyun }
1123*4882a593Smuzhiyun };
1124*4882a593Smuzhiyun
1125*4882a593Smuzhiyun scb = cs46xx_dsp_create_generic_scb(chip,scb_name,(u32 *)&magic_snoop_scb,
1126*4882a593Smuzhiyun dest,"MAGICSNOOPTASK",parent_scb,
1127*4882a593Smuzhiyun scb_child_type);
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun return scb;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun static struct dsp_scb_descriptor *
find_next_free_scb(struct snd_cs46xx * chip,struct dsp_scb_descriptor * from)1133*4882a593Smuzhiyun find_next_free_scb (struct snd_cs46xx * chip, struct dsp_scb_descriptor * from)
1134*4882a593Smuzhiyun {
1135*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
1136*4882a593Smuzhiyun struct dsp_scb_descriptor * scb = from;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun while (scb->next_scb_ptr != ins->the_null_scb) {
1139*4882a593Smuzhiyun if (snd_BUG_ON(!scb->next_scb_ptr))
1140*4882a593Smuzhiyun return NULL;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun scb = scb->next_scb_ptr;
1143*4882a593Smuzhiyun }
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun return scb;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun static const u32 pcm_reader_buffer_addr[DSP_MAX_PCM_CHANNELS] = {
1149*4882a593Smuzhiyun 0x0600, /* 1 */
1150*4882a593Smuzhiyun 0x1500, /* 2 */
1151*4882a593Smuzhiyun 0x1580, /* 3 */
1152*4882a593Smuzhiyun 0x1600, /* 4 */
1153*4882a593Smuzhiyun 0x1680, /* 5 */
1154*4882a593Smuzhiyun 0x1700, /* 6 */
1155*4882a593Smuzhiyun 0x1780, /* 7 */
1156*4882a593Smuzhiyun 0x1800, /* 8 */
1157*4882a593Smuzhiyun 0x1880, /* 9 */
1158*4882a593Smuzhiyun 0x1900, /* 10 */
1159*4882a593Smuzhiyun 0x1980, /* 11 */
1160*4882a593Smuzhiyun 0x1A00, /* 12 */
1161*4882a593Smuzhiyun 0x1A80, /* 13 */
1162*4882a593Smuzhiyun 0x1B00, /* 14 */
1163*4882a593Smuzhiyun 0x1B80, /* 15 */
1164*4882a593Smuzhiyun 0x1C00, /* 16 */
1165*4882a593Smuzhiyun 0x1C80, /* 17 */
1166*4882a593Smuzhiyun 0x1D00, /* 18 */
1167*4882a593Smuzhiyun 0x1D80, /* 19 */
1168*4882a593Smuzhiyun 0x1E00, /* 20 */
1169*4882a593Smuzhiyun 0x1E80, /* 21 */
1170*4882a593Smuzhiyun 0x1F00, /* 22 */
1171*4882a593Smuzhiyun 0x1F80, /* 23 */
1172*4882a593Smuzhiyun 0x2000, /* 24 */
1173*4882a593Smuzhiyun 0x2080, /* 25 */
1174*4882a593Smuzhiyun 0x2100, /* 26 */
1175*4882a593Smuzhiyun 0x2180, /* 27 */
1176*4882a593Smuzhiyun 0x2200, /* 28 */
1177*4882a593Smuzhiyun 0x2280, /* 29 */
1178*4882a593Smuzhiyun 0x2300, /* 30 */
1179*4882a593Smuzhiyun 0x2380, /* 31 */
1180*4882a593Smuzhiyun 0x2400, /* 32 */
1181*4882a593Smuzhiyun };
1182*4882a593Smuzhiyun
1183*4882a593Smuzhiyun static const u32 src_output_buffer_addr[DSP_MAX_SRC_NR] = {
1184*4882a593Smuzhiyun 0x2B80,
1185*4882a593Smuzhiyun 0x2BA0,
1186*4882a593Smuzhiyun 0x2BC0,
1187*4882a593Smuzhiyun 0x2BE0,
1188*4882a593Smuzhiyun 0x2D00,
1189*4882a593Smuzhiyun 0x2D20,
1190*4882a593Smuzhiyun 0x2D40,
1191*4882a593Smuzhiyun 0x2D60,
1192*4882a593Smuzhiyun 0x2D80,
1193*4882a593Smuzhiyun 0x2DA0,
1194*4882a593Smuzhiyun 0x2DC0,
1195*4882a593Smuzhiyun 0x2DE0,
1196*4882a593Smuzhiyun 0x2E00,
1197*4882a593Smuzhiyun 0x2E20
1198*4882a593Smuzhiyun };
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun static const u32 src_delay_buffer_addr[DSP_MAX_SRC_NR] = {
1201*4882a593Smuzhiyun 0x2480,
1202*4882a593Smuzhiyun 0x2500,
1203*4882a593Smuzhiyun 0x2580,
1204*4882a593Smuzhiyun 0x2600,
1205*4882a593Smuzhiyun 0x2680,
1206*4882a593Smuzhiyun 0x2700,
1207*4882a593Smuzhiyun 0x2780,
1208*4882a593Smuzhiyun 0x2800,
1209*4882a593Smuzhiyun 0x2880,
1210*4882a593Smuzhiyun 0x2900,
1211*4882a593Smuzhiyun 0x2980,
1212*4882a593Smuzhiyun 0x2A00,
1213*4882a593Smuzhiyun 0x2A80,
1214*4882a593Smuzhiyun 0x2B00
1215*4882a593Smuzhiyun };
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun struct dsp_pcm_channel_descriptor *
cs46xx_dsp_create_pcm_channel(struct snd_cs46xx * chip,u32 sample_rate,void * private_data,u32 hw_dma_addr,int pcm_channel_id)1218*4882a593Smuzhiyun cs46xx_dsp_create_pcm_channel (struct snd_cs46xx * chip,
1219*4882a593Smuzhiyun u32 sample_rate, void * private_data,
1220*4882a593Smuzhiyun u32 hw_dma_addr,
1221*4882a593Smuzhiyun int pcm_channel_id)
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
1224*4882a593Smuzhiyun struct dsp_scb_descriptor * src_scb = NULL, * pcm_scb, * mixer_scb = NULL;
1225*4882a593Smuzhiyun struct dsp_scb_descriptor * src_parent_scb = NULL;
1226*4882a593Smuzhiyun
1227*4882a593Smuzhiyun /* struct dsp_scb_descriptor * pcm_parent_scb; */
1228*4882a593Smuzhiyun char scb_name[DSP_MAX_SCB_NAME];
1229*4882a593Smuzhiyun int i, pcm_index = -1, insert_point, src_index = -1, pass_through = 0;
1230*4882a593Smuzhiyun unsigned long flags;
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun switch (pcm_channel_id) {
1233*4882a593Smuzhiyun case DSP_PCM_MAIN_CHANNEL:
1234*4882a593Smuzhiyun mixer_scb = ins->master_mix_scb;
1235*4882a593Smuzhiyun break;
1236*4882a593Smuzhiyun case DSP_PCM_REAR_CHANNEL:
1237*4882a593Smuzhiyun mixer_scb = ins->rear_mix_scb;
1238*4882a593Smuzhiyun break;
1239*4882a593Smuzhiyun case DSP_PCM_CENTER_LFE_CHANNEL:
1240*4882a593Smuzhiyun mixer_scb = ins->center_lfe_mix_scb;
1241*4882a593Smuzhiyun break;
1242*4882a593Smuzhiyun case DSP_PCM_S71_CHANNEL:
1243*4882a593Smuzhiyun /* TODO */
1244*4882a593Smuzhiyun snd_BUG();
1245*4882a593Smuzhiyun break;
1246*4882a593Smuzhiyun case DSP_IEC958_CHANNEL:
1247*4882a593Smuzhiyun if (snd_BUG_ON(!ins->asynch_tx_scb))
1248*4882a593Smuzhiyun return NULL;
1249*4882a593Smuzhiyun mixer_scb = ins->asynch_tx_scb;
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /* if sample rate is set to 48khz we pass
1252*4882a593Smuzhiyun the Sample Rate Converted (which could
1253*4882a593Smuzhiyun alter the raw data stream ...) */
1254*4882a593Smuzhiyun if (sample_rate == 48000) {
1255*4882a593Smuzhiyun dev_dbg(chip->card->dev, "IEC958 pass through\n");
1256*4882a593Smuzhiyun /* Hack to bypass creating a new SRC */
1257*4882a593Smuzhiyun pass_through = 1;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun break;
1260*4882a593Smuzhiyun default:
1261*4882a593Smuzhiyun snd_BUG();
1262*4882a593Smuzhiyun return NULL;
1263*4882a593Smuzhiyun }
1264*4882a593Smuzhiyun /* default sample rate is 44100 */
1265*4882a593Smuzhiyun if (!sample_rate) sample_rate = 44100;
1266*4882a593Smuzhiyun
1267*4882a593Smuzhiyun /* search for a already created SRC SCB with the same sample rate */
1268*4882a593Smuzhiyun for (i = 0; i < DSP_MAX_PCM_CHANNELS &&
1269*4882a593Smuzhiyun (pcm_index == -1 || src_scb == NULL); ++i) {
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun /* virtual channel reserved
1272*4882a593Smuzhiyun for capture */
1273*4882a593Smuzhiyun if (i == CS46XX_DSP_CAPTURE_CHANNEL) continue;
1274*4882a593Smuzhiyun
1275*4882a593Smuzhiyun if (ins->pcm_channels[i].active) {
1276*4882a593Smuzhiyun if (!src_scb &&
1277*4882a593Smuzhiyun ins->pcm_channels[i].sample_rate == sample_rate &&
1278*4882a593Smuzhiyun ins->pcm_channels[i].mixer_scb == mixer_scb) {
1279*4882a593Smuzhiyun src_scb = ins->pcm_channels[i].src_scb;
1280*4882a593Smuzhiyun ins->pcm_channels[i].src_scb->ref_count ++;
1281*4882a593Smuzhiyun src_index = ins->pcm_channels[i].src_slot;
1282*4882a593Smuzhiyun }
1283*4882a593Smuzhiyun } else if (pcm_index == -1) {
1284*4882a593Smuzhiyun pcm_index = i;
1285*4882a593Smuzhiyun }
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun if (pcm_index == -1) {
1289*4882a593Smuzhiyun dev_err(chip->card->dev, "dsp_spos: no free PCM channel\n");
1290*4882a593Smuzhiyun return NULL;
1291*4882a593Smuzhiyun }
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun if (src_scb == NULL) {
1294*4882a593Smuzhiyun if (ins->nsrc_scb >= DSP_MAX_SRC_NR) {
1295*4882a593Smuzhiyun dev_err(chip->card->dev,
1296*4882a593Smuzhiyun "dsp_spos: too many SRC instances\n!");
1297*4882a593Smuzhiyun return NULL;
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun /* find a free slot */
1301*4882a593Smuzhiyun for (i = 0; i < DSP_MAX_SRC_NR; ++i) {
1302*4882a593Smuzhiyun if (ins->src_scb_slots[i] == 0) {
1303*4882a593Smuzhiyun src_index = i;
1304*4882a593Smuzhiyun ins->src_scb_slots[i] = 1;
1305*4882a593Smuzhiyun break;
1306*4882a593Smuzhiyun }
1307*4882a593Smuzhiyun }
1308*4882a593Smuzhiyun if (snd_BUG_ON(src_index == -1))
1309*4882a593Smuzhiyun return NULL;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun /* we need to create a new SRC SCB */
1312*4882a593Smuzhiyun if (mixer_scb->sub_list_ptr == ins->the_null_scb) {
1313*4882a593Smuzhiyun src_parent_scb = mixer_scb;
1314*4882a593Smuzhiyun insert_point = SCB_ON_PARENT_SUBLIST_SCB;
1315*4882a593Smuzhiyun } else {
1316*4882a593Smuzhiyun src_parent_scb = find_next_free_scb(chip,mixer_scb->sub_list_ptr);
1317*4882a593Smuzhiyun insert_point = SCB_ON_PARENT_NEXT_SCB;
1318*4882a593Smuzhiyun }
1319*4882a593Smuzhiyun
1320*4882a593Smuzhiyun snprintf (scb_name,DSP_MAX_SCB_NAME,"SrcTask_SCB%d",src_index);
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun dev_dbg(chip->card->dev,
1323*4882a593Smuzhiyun "dsp_spos: creating SRC \"%s\"\n", scb_name);
1324*4882a593Smuzhiyun src_scb = cs46xx_dsp_create_src_task_scb(chip,scb_name,
1325*4882a593Smuzhiyun sample_rate,
1326*4882a593Smuzhiyun src_output_buffer_addr[src_index],
1327*4882a593Smuzhiyun src_delay_buffer_addr[src_index],
1328*4882a593Smuzhiyun /* 0x400 - 0x600 source SCBs */
1329*4882a593Smuzhiyun 0x400 + (src_index * 0x10) ,
1330*4882a593Smuzhiyun src_parent_scb,
1331*4882a593Smuzhiyun insert_point,
1332*4882a593Smuzhiyun pass_through);
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun if (!src_scb) {
1335*4882a593Smuzhiyun dev_err(chip->card->dev,
1336*4882a593Smuzhiyun "dsp_spos: failed to create SRCtaskSCB\n");
1337*4882a593Smuzhiyun return NULL;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun /* cs46xx_dsp_set_src_sample_rate(chip,src_scb,sample_rate); */
1341*4882a593Smuzhiyun
1342*4882a593Smuzhiyun ins->nsrc_scb ++;
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun snprintf (scb_name,DSP_MAX_SCB_NAME,"PCMReader_SCB%d",pcm_index);
1347*4882a593Smuzhiyun
1348*4882a593Smuzhiyun dev_dbg(chip->card->dev, "dsp_spos: creating PCM \"%s\" (%d)\n",
1349*4882a593Smuzhiyun scb_name, pcm_channel_id);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun pcm_scb = cs46xx_dsp_create_pcm_reader_scb(chip,scb_name,
1352*4882a593Smuzhiyun pcm_reader_buffer_addr[pcm_index],
1353*4882a593Smuzhiyun /* 0x200 - 400 PCMreader SCBs */
1354*4882a593Smuzhiyun (pcm_index * 0x10) + 0x200,
1355*4882a593Smuzhiyun pcm_index, /* virtual channel 0-31 */
1356*4882a593Smuzhiyun hw_dma_addr, /* pcm hw addr */
1357*4882a593Smuzhiyun NULL, /* parent SCB ptr */
1358*4882a593Smuzhiyun 0 /* insert point */
1359*4882a593Smuzhiyun );
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun if (!pcm_scb) {
1362*4882a593Smuzhiyun dev_err(chip->card->dev,
1363*4882a593Smuzhiyun "dsp_spos: failed to create PCMreaderSCB\n");
1364*4882a593Smuzhiyun return NULL;
1365*4882a593Smuzhiyun }
1366*4882a593Smuzhiyun
1367*4882a593Smuzhiyun spin_lock_irqsave(&chip->reg_lock, flags);
1368*4882a593Smuzhiyun ins->pcm_channels[pcm_index].sample_rate = sample_rate;
1369*4882a593Smuzhiyun ins->pcm_channels[pcm_index].pcm_reader_scb = pcm_scb;
1370*4882a593Smuzhiyun ins->pcm_channels[pcm_index].src_scb = src_scb;
1371*4882a593Smuzhiyun ins->pcm_channels[pcm_index].unlinked = 1;
1372*4882a593Smuzhiyun ins->pcm_channels[pcm_index].private_data = private_data;
1373*4882a593Smuzhiyun ins->pcm_channels[pcm_index].src_slot = src_index;
1374*4882a593Smuzhiyun ins->pcm_channels[pcm_index].active = 1;
1375*4882a593Smuzhiyun ins->pcm_channels[pcm_index].pcm_slot = pcm_index;
1376*4882a593Smuzhiyun ins->pcm_channels[pcm_index].mixer_scb = mixer_scb;
1377*4882a593Smuzhiyun ins->npcm_channels ++;
1378*4882a593Smuzhiyun spin_unlock_irqrestore(&chip->reg_lock, flags);
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun return (ins->pcm_channels + pcm_index);
1381*4882a593Smuzhiyun }
1382*4882a593Smuzhiyun
cs46xx_dsp_pcm_channel_set_period(struct snd_cs46xx * chip,struct dsp_pcm_channel_descriptor * pcm_channel,int period_size)1383*4882a593Smuzhiyun int cs46xx_dsp_pcm_channel_set_period (struct snd_cs46xx * chip,
1384*4882a593Smuzhiyun struct dsp_pcm_channel_descriptor * pcm_channel,
1385*4882a593Smuzhiyun int period_size)
1386*4882a593Smuzhiyun {
1387*4882a593Smuzhiyun u32 temp = snd_cs46xx_peek (chip,pcm_channel->pcm_reader_scb->address << 2);
1388*4882a593Smuzhiyun temp &= ~DMA_RQ_C1_SOURCE_SIZE_MASK;
1389*4882a593Smuzhiyun
1390*4882a593Smuzhiyun switch (period_size) {
1391*4882a593Smuzhiyun case 2048:
1392*4882a593Smuzhiyun temp |= DMA_RQ_C1_SOURCE_MOD1024;
1393*4882a593Smuzhiyun break;
1394*4882a593Smuzhiyun case 1024:
1395*4882a593Smuzhiyun temp |= DMA_RQ_C1_SOURCE_MOD512;
1396*4882a593Smuzhiyun break;
1397*4882a593Smuzhiyun case 512:
1398*4882a593Smuzhiyun temp |= DMA_RQ_C1_SOURCE_MOD256;
1399*4882a593Smuzhiyun break;
1400*4882a593Smuzhiyun case 256:
1401*4882a593Smuzhiyun temp |= DMA_RQ_C1_SOURCE_MOD128;
1402*4882a593Smuzhiyun break;
1403*4882a593Smuzhiyun case 128:
1404*4882a593Smuzhiyun temp |= DMA_RQ_C1_SOURCE_MOD64;
1405*4882a593Smuzhiyun break;
1406*4882a593Smuzhiyun case 64:
1407*4882a593Smuzhiyun temp |= DMA_RQ_C1_SOURCE_MOD32;
1408*4882a593Smuzhiyun break;
1409*4882a593Smuzhiyun case 32:
1410*4882a593Smuzhiyun temp |= DMA_RQ_C1_SOURCE_MOD16;
1411*4882a593Smuzhiyun break;
1412*4882a593Smuzhiyun default:
1413*4882a593Smuzhiyun dev_dbg(chip->card->dev,
1414*4882a593Smuzhiyun "period size (%d) not supported by HW\n", period_size);
1415*4882a593Smuzhiyun return -EINVAL;
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun
1418*4882a593Smuzhiyun snd_cs46xx_poke (chip,pcm_channel->pcm_reader_scb->address << 2,temp);
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun return 0;
1421*4882a593Smuzhiyun }
1422*4882a593Smuzhiyun
cs46xx_dsp_pcm_ostream_set_period(struct snd_cs46xx * chip,int period_size)1423*4882a593Smuzhiyun int cs46xx_dsp_pcm_ostream_set_period (struct snd_cs46xx * chip,
1424*4882a593Smuzhiyun int period_size)
1425*4882a593Smuzhiyun {
1426*4882a593Smuzhiyun u32 temp = snd_cs46xx_peek (chip,WRITEBACK_SCB_ADDR << 2);
1427*4882a593Smuzhiyun temp &= ~DMA_RQ_C1_DEST_SIZE_MASK;
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun switch (period_size) {
1430*4882a593Smuzhiyun case 2048:
1431*4882a593Smuzhiyun temp |= DMA_RQ_C1_DEST_MOD1024;
1432*4882a593Smuzhiyun break;
1433*4882a593Smuzhiyun case 1024:
1434*4882a593Smuzhiyun temp |= DMA_RQ_C1_DEST_MOD512;
1435*4882a593Smuzhiyun break;
1436*4882a593Smuzhiyun case 512:
1437*4882a593Smuzhiyun temp |= DMA_RQ_C1_DEST_MOD256;
1438*4882a593Smuzhiyun break;
1439*4882a593Smuzhiyun case 256:
1440*4882a593Smuzhiyun temp |= DMA_RQ_C1_DEST_MOD128;
1441*4882a593Smuzhiyun break;
1442*4882a593Smuzhiyun case 128:
1443*4882a593Smuzhiyun temp |= DMA_RQ_C1_DEST_MOD64;
1444*4882a593Smuzhiyun break;
1445*4882a593Smuzhiyun case 64:
1446*4882a593Smuzhiyun temp |= DMA_RQ_C1_DEST_MOD32;
1447*4882a593Smuzhiyun break;
1448*4882a593Smuzhiyun case 32:
1449*4882a593Smuzhiyun temp |= DMA_RQ_C1_DEST_MOD16;
1450*4882a593Smuzhiyun break;
1451*4882a593Smuzhiyun default:
1452*4882a593Smuzhiyun dev_dbg(chip->card->dev,
1453*4882a593Smuzhiyun "period size (%d) not supported by HW\n", period_size);
1454*4882a593Smuzhiyun return -EINVAL;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun snd_cs46xx_poke (chip,WRITEBACK_SCB_ADDR << 2,temp);
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun return 0;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun
cs46xx_dsp_destroy_pcm_channel(struct snd_cs46xx * chip,struct dsp_pcm_channel_descriptor * pcm_channel)1462*4882a593Smuzhiyun void cs46xx_dsp_destroy_pcm_channel (struct snd_cs46xx * chip,
1463*4882a593Smuzhiyun struct dsp_pcm_channel_descriptor * pcm_channel)
1464*4882a593Smuzhiyun {
1465*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
1466*4882a593Smuzhiyun unsigned long flags;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun if (snd_BUG_ON(!pcm_channel->active ||
1469*4882a593Smuzhiyun ins->npcm_channels <= 0 ||
1470*4882a593Smuzhiyun pcm_channel->src_scb->ref_count <= 0))
1471*4882a593Smuzhiyun return;
1472*4882a593Smuzhiyun
1473*4882a593Smuzhiyun spin_lock_irqsave(&chip->reg_lock, flags);
1474*4882a593Smuzhiyun pcm_channel->unlinked = 1;
1475*4882a593Smuzhiyun pcm_channel->active = 0;
1476*4882a593Smuzhiyun pcm_channel->private_data = NULL;
1477*4882a593Smuzhiyun pcm_channel->src_scb->ref_count --;
1478*4882a593Smuzhiyun ins->npcm_channels --;
1479*4882a593Smuzhiyun spin_unlock_irqrestore(&chip->reg_lock, flags);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun cs46xx_dsp_remove_scb(chip,pcm_channel->pcm_reader_scb);
1482*4882a593Smuzhiyun
1483*4882a593Smuzhiyun if (!pcm_channel->src_scb->ref_count) {
1484*4882a593Smuzhiyun cs46xx_dsp_remove_scb(chip,pcm_channel->src_scb);
1485*4882a593Smuzhiyun
1486*4882a593Smuzhiyun if (snd_BUG_ON(pcm_channel->src_slot < 0 ||
1487*4882a593Smuzhiyun pcm_channel->src_slot >= DSP_MAX_SRC_NR))
1488*4882a593Smuzhiyun return;
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun ins->src_scb_slots[pcm_channel->src_slot] = 0;
1491*4882a593Smuzhiyun ins->nsrc_scb --;
1492*4882a593Smuzhiyun }
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
cs46xx_dsp_pcm_unlink(struct snd_cs46xx * chip,struct dsp_pcm_channel_descriptor * pcm_channel)1495*4882a593Smuzhiyun int cs46xx_dsp_pcm_unlink (struct snd_cs46xx * chip,
1496*4882a593Smuzhiyun struct dsp_pcm_channel_descriptor * pcm_channel)
1497*4882a593Smuzhiyun {
1498*4882a593Smuzhiyun unsigned long flags;
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun if (snd_BUG_ON(!pcm_channel->active ||
1501*4882a593Smuzhiyun chip->dsp_spos_instance->npcm_channels <= 0))
1502*4882a593Smuzhiyun return -EIO;
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun spin_lock_irqsave(&chip->reg_lock, flags);
1505*4882a593Smuzhiyun if (pcm_channel->unlinked) {
1506*4882a593Smuzhiyun spin_unlock_irqrestore(&chip->reg_lock, flags);
1507*4882a593Smuzhiyun return -EIO;
1508*4882a593Smuzhiyun }
1509*4882a593Smuzhiyun
1510*4882a593Smuzhiyun pcm_channel->unlinked = 1;
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun _dsp_unlink_scb (chip,pcm_channel->pcm_reader_scb);
1513*4882a593Smuzhiyun spin_unlock_irqrestore(&chip->reg_lock, flags);
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun return 0;
1516*4882a593Smuzhiyun }
1517*4882a593Smuzhiyun
cs46xx_dsp_pcm_link(struct snd_cs46xx * chip,struct dsp_pcm_channel_descriptor * pcm_channel)1518*4882a593Smuzhiyun int cs46xx_dsp_pcm_link (struct snd_cs46xx * chip,
1519*4882a593Smuzhiyun struct dsp_pcm_channel_descriptor * pcm_channel)
1520*4882a593Smuzhiyun {
1521*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
1522*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb;
1523*4882a593Smuzhiyun struct dsp_scb_descriptor * src_scb = pcm_channel->src_scb;
1524*4882a593Smuzhiyun unsigned long flags;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun spin_lock_irqsave(&chip->reg_lock, flags);
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun if (pcm_channel->unlinked == 0) {
1529*4882a593Smuzhiyun spin_unlock_irqrestore(&chip->reg_lock, flags);
1530*4882a593Smuzhiyun return -EIO;
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun
1533*4882a593Smuzhiyun parent_scb = src_scb;
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun if (src_scb->sub_list_ptr != ins->the_null_scb) {
1536*4882a593Smuzhiyun src_scb->sub_list_ptr->parent_scb_ptr = pcm_channel->pcm_reader_scb;
1537*4882a593Smuzhiyun pcm_channel->pcm_reader_scb->next_scb_ptr = src_scb->sub_list_ptr;
1538*4882a593Smuzhiyun }
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun src_scb->sub_list_ptr = pcm_channel->pcm_reader_scb;
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun snd_BUG_ON(pcm_channel->pcm_reader_scb->parent_scb_ptr);
1543*4882a593Smuzhiyun pcm_channel->pcm_reader_scb->parent_scb_ptr = parent_scb;
1544*4882a593Smuzhiyun
1545*4882a593Smuzhiyun /* update SCB entry in DSP RAM */
1546*4882a593Smuzhiyun cs46xx_dsp_spos_update_scb(chip,pcm_channel->pcm_reader_scb);
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /* update parent SCB entry */
1549*4882a593Smuzhiyun cs46xx_dsp_spos_update_scb(chip,parent_scb);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun pcm_channel->unlinked = 0;
1552*4882a593Smuzhiyun spin_unlock_irqrestore(&chip->reg_lock, flags);
1553*4882a593Smuzhiyun return 0;
1554*4882a593Smuzhiyun }
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun struct dsp_scb_descriptor *
cs46xx_add_record_source(struct snd_cs46xx * chip,struct dsp_scb_descriptor * source,u16 addr,char * scb_name)1557*4882a593Smuzhiyun cs46xx_add_record_source (struct snd_cs46xx *chip, struct dsp_scb_descriptor * source,
1558*4882a593Smuzhiyun u16 addr, char * scb_name)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
1561*4882a593Smuzhiyun struct dsp_scb_descriptor * parent;
1562*4882a593Smuzhiyun struct dsp_scb_descriptor * pcm_input;
1563*4882a593Smuzhiyun int insert_point;
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun if (snd_BUG_ON(!ins->record_mixer_scb))
1566*4882a593Smuzhiyun return NULL;
1567*4882a593Smuzhiyun
1568*4882a593Smuzhiyun if (ins->record_mixer_scb->sub_list_ptr != ins->the_null_scb) {
1569*4882a593Smuzhiyun parent = find_next_free_scb (chip,ins->record_mixer_scb->sub_list_ptr);
1570*4882a593Smuzhiyun insert_point = SCB_ON_PARENT_NEXT_SCB;
1571*4882a593Smuzhiyun } else {
1572*4882a593Smuzhiyun parent = ins->record_mixer_scb;
1573*4882a593Smuzhiyun insert_point = SCB_ON_PARENT_SUBLIST_SCB;
1574*4882a593Smuzhiyun }
1575*4882a593Smuzhiyun
1576*4882a593Smuzhiyun pcm_input = cs46xx_dsp_create_pcm_serial_input_scb(chip,scb_name,addr,
1577*4882a593Smuzhiyun source, parent,
1578*4882a593Smuzhiyun insert_point);
1579*4882a593Smuzhiyun
1580*4882a593Smuzhiyun return pcm_input;
1581*4882a593Smuzhiyun }
1582*4882a593Smuzhiyun
cs46xx_src_unlink(struct snd_cs46xx * chip,struct dsp_scb_descriptor * src)1583*4882a593Smuzhiyun int cs46xx_src_unlink(struct snd_cs46xx *chip, struct dsp_scb_descriptor * src)
1584*4882a593Smuzhiyun {
1585*4882a593Smuzhiyun unsigned long flags;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun if (snd_BUG_ON(!src->parent_scb_ptr))
1588*4882a593Smuzhiyun return -EINVAL;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun /* mute SCB */
1591*4882a593Smuzhiyun cs46xx_dsp_scb_set_volume (chip,src,0,0);
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun spin_lock_irqsave(&chip->reg_lock, flags);
1594*4882a593Smuzhiyun _dsp_unlink_scb (chip,src);
1595*4882a593Smuzhiyun spin_unlock_irqrestore(&chip->reg_lock, flags);
1596*4882a593Smuzhiyun
1597*4882a593Smuzhiyun return 0;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
cs46xx_src_link(struct snd_cs46xx * chip,struct dsp_scb_descriptor * src)1600*4882a593Smuzhiyun int cs46xx_src_link(struct snd_cs46xx *chip, struct dsp_scb_descriptor * src)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
1603*4882a593Smuzhiyun struct dsp_scb_descriptor * parent_scb;
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun if (snd_BUG_ON(src->parent_scb_ptr))
1606*4882a593Smuzhiyun return -EINVAL;
1607*4882a593Smuzhiyun if (snd_BUG_ON(!ins->master_mix_scb))
1608*4882a593Smuzhiyun return -EINVAL;
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun if (ins->master_mix_scb->sub_list_ptr != ins->the_null_scb) {
1611*4882a593Smuzhiyun parent_scb = find_next_free_scb (chip,ins->master_mix_scb->sub_list_ptr);
1612*4882a593Smuzhiyun parent_scb->next_scb_ptr = src;
1613*4882a593Smuzhiyun } else {
1614*4882a593Smuzhiyun parent_scb = ins->master_mix_scb;
1615*4882a593Smuzhiyun parent_scb->sub_list_ptr = src;
1616*4882a593Smuzhiyun }
1617*4882a593Smuzhiyun
1618*4882a593Smuzhiyun src->parent_scb_ptr = parent_scb;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun /* update entry in DSP RAM */
1621*4882a593Smuzhiyun cs46xx_dsp_spos_update_scb(chip,parent_scb);
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun return 0;
1624*4882a593Smuzhiyun }
1625*4882a593Smuzhiyun
cs46xx_dsp_enable_spdif_out(struct snd_cs46xx * chip)1626*4882a593Smuzhiyun int cs46xx_dsp_enable_spdif_out (struct snd_cs46xx *chip)
1627*4882a593Smuzhiyun {
1628*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun if ( ! (ins->spdif_status_out & DSP_SPDIF_STATUS_HW_ENABLED) ) {
1631*4882a593Smuzhiyun cs46xx_dsp_enable_spdif_hw (chip);
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun
1634*4882a593Smuzhiyun /* dont touch anything if SPDIF is open */
1635*4882a593Smuzhiyun if ( ins->spdif_status_out & DSP_SPDIF_STATUS_PLAYBACK_OPEN) {
1636*4882a593Smuzhiyun /* when cs46xx_iec958_post_close(...) is called it
1637*4882a593Smuzhiyun will call this function if necessary depending on
1638*4882a593Smuzhiyun this bit */
1639*4882a593Smuzhiyun ins->spdif_status_out |= DSP_SPDIF_STATUS_OUTPUT_ENABLED;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun return -EBUSY;
1642*4882a593Smuzhiyun }
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun if (snd_BUG_ON(ins->asynch_tx_scb))
1645*4882a593Smuzhiyun return -EINVAL;
1646*4882a593Smuzhiyun if (snd_BUG_ON(ins->master_mix_scb->next_scb_ptr !=
1647*4882a593Smuzhiyun ins->the_null_scb))
1648*4882a593Smuzhiyun return -EINVAL;
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun /* reset output snooper sample buffer pointer */
1651*4882a593Smuzhiyun snd_cs46xx_poke (chip, (ins->ref_snoop_scb->address + 2) << 2,
1652*4882a593Smuzhiyun (OUTPUT_SNOOP_BUFFER + 0x10) << 0x10 );
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun /* The asynch. transfer task */
1655*4882a593Smuzhiyun ins->asynch_tx_scb = cs46xx_dsp_create_asynch_fg_tx_scb(chip,"AsynchFGTxSCB",ASYNCTX_SCB_ADDR,
1656*4882a593Smuzhiyun SPDIFO_SCB_INST,
1657*4882a593Smuzhiyun SPDIFO_IP_OUTPUT_BUFFER1,
1658*4882a593Smuzhiyun ins->master_mix_scb,
1659*4882a593Smuzhiyun SCB_ON_PARENT_NEXT_SCB);
1660*4882a593Smuzhiyun if (!ins->asynch_tx_scb) return -ENOMEM;
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun ins->spdif_pcm_input_scb = cs46xx_dsp_create_pcm_serial_input_scb(chip,"PCMSerialInput_II",
1663*4882a593Smuzhiyun PCMSERIALINII_SCB_ADDR,
1664*4882a593Smuzhiyun ins->ref_snoop_scb,
1665*4882a593Smuzhiyun ins->asynch_tx_scb,
1666*4882a593Smuzhiyun SCB_ON_PARENT_SUBLIST_SCB);
1667*4882a593Smuzhiyun
1668*4882a593Smuzhiyun
1669*4882a593Smuzhiyun if (!ins->spdif_pcm_input_scb) return -ENOMEM;
1670*4882a593Smuzhiyun
1671*4882a593Smuzhiyun /* monitor state */
1672*4882a593Smuzhiyun ins->spdif_status_out |= DSP_SPDIF_STATUS_OUTPUT_ENABLED;
1673*4882a593Smuzhiyun
1674*4882a593Smuzhiyun return 0;
1675*4882a593Smuzhiyun }
1676*4882a593Smuzhiyun
cs46xx_dsp_disable_spdif_out(struct snd_cs46xx * chip)1677*4882a593Smuzhiyun int cs46xx_dsp_disable_spdif_out (struct snd_cs46xx *chip)
1678*4882a593Smuzhiyun {
1679*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun /* dont touch anything if SPDIF is open */
1682*4882a593Smuzhiyun if ( ins->spdif_status_out & DSP_SPDIF_STATUS_PLAYBACK_OPEN) {
1683*4882a593Smuzhiyun ins->spdif_status_out &= ~DSP_SPDIF_STATUS_OUTPUT_ENABLED;
1684*4882a593Smuzhiyun return -EBUSY;
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun
1687*4882a593Smuzhiyun /* check integrety */
1688*4882a593Smuzhiyun if (snd_BUG_ON(!ins->asynch_tx_scb))
1689*4882a593Smuzhiyun return -EINVAL;
1690*4882a593Smuzhiyun if (snd_BUG_ON(!ins->spdif_pcm_input_scb))
1691*4882a593Smuzhiyun return -EINVAL;
1692*4882a593Smuzhiyun if (snd_BUG_ON(ins->master_mix_scb->next_scb_ptr != ins->asynch_tx_scb))
1693*4882a593Smuzhiyun return -EINVAL;
1694*4882a593Smuzhiyun if (snd_BUG_ON(ins->asynch_tx_scb->parent_scb_ptr !=
1695*4882a593Smuzhiyun ins->master_mix_scb))
1696*4882a593Smuzhiyun return -EINVAL;
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun cs46xx_dsp_remove_scb (chip,ins->spdif_pcm_input_scb);
1699*4882a593Smuzhiyun cs46xx_dsp_remove_scb (chip,ins->asynch_tx_scb);
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun ins->spdif_pcm_input_scb = NULL;
1702*4882a593Smuzhiyun ins->asynch_tx_scb = NULL;
1703*4882a593Smuzhiyun
1704*4882a593Smuzhiyun /* clear buffer to prevent any undesired noise */
1705*4882a593Smuzhiyun _dsp_clear_sample_buffer(chip,SPDIFO_IP_OUTPUT_BUFFER1,256);
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun /* monitor state */
1708*4882a593Smuzhiyun ins->spdif_status_out &= ~DSP_SPDIF_STATUS_OUTPUT_ENABLED;
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun
1711*4882a593Smuzhiyun return 0;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun
cs46xx_iec958_pre_open(struct snd_cs46xx * chip)1714*4882a593Smuzhiyun int cs46xx_iec958_pre_open (struct snd_cs46xx *chip)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun if ( ins->spdif_status_out & DSP_SPDIF_STATUS_OUTPUT_ENABLED ) {
1719*4882a593Smuzhiyun /* remove AsynchFGTxSCB and PCMSerialInput_II */
1720*4882a593Smuzhiyun cs46xx_dsp_disable_spdif_out (chip);
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun /* save state */
1723*4882a593Smuzhiyun ins->spdif_status_out |= DSP_SPDIF_STATUS_OUTPUT_ENABLED;
1724*4882a593Smuzhiyun }
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun /* if not enabled already */
1727*4882a593Smuzhiyun if ( !(ins->spdif_status_out & DSP_SPDIF_STATUS_HW_ENABLED) ) {
1728*4882a593Smuzhiyun cs46xx_dsp_enable_spdif_hw (chip);
1729*4882a593Smuzhiyun }
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /* Create the asynch. transfer task for playback */
1732*4882a593Smuzhiyun ins->asynch_tx_scb = cs46xx_dsp_create_asynch_fg_tx_scb(chip,"AsynchFGTxSCB",ASYNCTX_SCB_ADDR,
1733*4882a593Smuzhiyun SPDIFO_SCB_INST,
1734*4882a593Smuzhiyun SPDIFO_IP_OUTPUT_BUFFER1,
1735*4882a593Smuzhiyun ins->master_mix_scb,
1736*4882a593Smuzhiyun SCB_ON_PARENT_NEXT_SCB);
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun
1739*4882a593Smuzhiyun /* set spdif channel status value for streaming */
1740*4882a593Smuzhiyun cs46xx_poke_via_dsp (chip,SP_SPDOUT_CSUV, ins->spdif_csuv_stream);
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun ins->spdif_status_out |= DSP_SPDIF_STATUS_PLAYBACK_OPEN;
1743*4882a593Smuzhiyun
1744*4882a593Smuzhiyun return 0;
1745*4882a593Smuzhiyun }
1746*4882a593Smuzhiyun
cs46xx_iec958_post_close(struct snd_cs46xx * chip)1747*4882a593Smuzhiyun int cs46xx_iec958_post_close (struct snd_cs46xx *chip)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun struct dsp_spos_instance * ins = chip->dsp_spos_instance;
1750*4882a593Smuzhiyun
1751*4882a593Smuzhiyun if (snd_BUG_ON(!ins->asynch_tx_scb))
1752*4882a593Smuzhiyun return -EINVAL;
1753*4882a593Smuzhiyun
1754*4882a593Smuzhiyun ins->spdif_status_out &= ~DSP_SPDIF_STATUS_PLAYBACK_OPEN;
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun /* restore settings */
1757*4882a593Smuzhiyun cs46xx_poke_via_dsp (chip,SP_SPDOUT_CSUV, ins->spdif_csuv_default);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun /* deallocate stuff */
1760*4882a593Smuzhiyun if (ins->spdif_pcm_input_scb != NULL) {
1761*4882a593Smuzhiyun cs46xx_dsp_remove_scb (chip,ins->spdif_pcm_input_scb);
1762*4882a593Smuzhiyun ins->spdif_pcm_input_scb = NULL;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun cs46xx_dsp_remove_scb (chip,ins->asynch_tx_scb);
1766*4882a593Smuzhiyun ins->asynch_tx_scb = NULL;
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun /* clear buffer to prevent any undesired noise */
1769*4882a593Smuzhiyun _dsp_clear_sample_buffer(chip,SPDIFO_IP_OUTPUT_BUFFER1,256);
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun /* restore state */
1772*4882a593Smuzhiyun if ( ins->spdif_status_out & DSP_SPDIF_STATUS_OUTPUT_ENABLED ) {
1773*4882a593Smuzhiyun cs46xx_dsp_enable_spdif_out (chip);
1774*4882a593Smuzhiyun }
1775*4882a593Smuzhiyun
1776*4882a593Smuzhiyun return 0;
1777*4882a593Smuzhiyun }
1778