xref: /OK3568_Linux_fs/kernel/sound/pci/cs46xx/dsp_spos.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-or-later */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  The driver for the Cirrus Logic's Sound Fusion CS46XX based soundcards
4*4882a593Smuzhiyun  *  Copyright (c) by Jaroslav Kysela <perex@perex.cz>
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun /*
8*4882a593Smuzhiyun  * 2002-07 Benny Sjostrand benny@hostmobility.com
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifdef  CONFIG_SND_CS46XX_NEW_DSP /* hack ... */
12*4882a593Smuzhiyun #ifndef __DSP_SPOS_H__
13*4882a593Smuzhiyun #define __DSP_SPOS_H__
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define DSP_MAX_SYMBOLS 1024
16*4882a593Smuzhiyun #define DSP_MAX_MODULES 64
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define DSP_CODE_BYTE_SIZE             0x00007000UL
19*4882a593Smuzhiyun #define DSP_PARAMETER_BYTE_SIZE        0x00003000UL
20*4882a593Smuzhiyun #define DSP_SAMPLE_BYTE_SIZE           0x00003800UL
21*4882a593Smuzhiyun #define DSP_PARAMETER_BYTE_OFFSET      0x00000000UL
22*4882a593Smuzhiyun #define DSP_SAMPLE_BYTE_OFFSET         0x00010000UL
23*4882a593Smuzhiyun #define DSP_CODE_BYTE_OFFSET           0x00020000UL
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define WIDE_INSTR_MASK       0x0040
26*4882a593Smuzhiyun #define WIDE_LADD_INSTR_MASK  0x0380
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun /* this instruction types
29*4882a593Smuzhiyun    needs to be reallocated when load
30*4882a593Smuzhiyun    code into DSP */
31*4882a593Smuzhiyun enum wide_opcode {
32*4882a593Smuzhiyun 	WIDE_FOR_BEGIN_LOOP = 0x20,
33*4882a593Smuzhiyun 	WIDE_FOR_BEGIN_LOOP2,
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun 	WIDE_COND_GOTO_ADDR = 0x30,
36*4882a593Smuzhiyun 	WIDE_COND_GOTO_CALL,
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	WIDE_TBEQ_COND_GOTO_ADDR = 0x70,
39*4882a593Smuzhiyun 	WIDE_TBEQ_COND_CALL_ADDR,
40*4882a593Smuzhiyun 	WIDE_TBEQ_NCOND_GOTO_ADDR,
41*4882a593Smuzhiyun 	WIDE_TBEQ_NCOND_CALL_ADDR,
42*4882a593Smuzhiyun 	WIDE_TBEQ_COND_GOTO1_ADDR,
43*4882a593Smuzhiyun 	WIDE_TBEQ_COND_CALL1_ADDR,
44*4882a593Smuzhiyun 	WIDE_TBEQ_NCOND_GOTOI_ADDR,
45*4882a593Smuzhiyun 	WIDE_TBEQ_NCOND_CALL1_ADDR,
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* SAMPLE segment */
49*4882a593Smuzhiyun #define VARI_DECIMATE_BUF1       0x0000
50*4882a593Smuzhiyun #define WRITE_BACK_BUF1          0x0400
51*4882a593Smuzhiyun #define CODEC_INPUT_BUF1         0x0500
52*4882a593Smuzhiyun #define PCM_READER_BUF1          0x0600
53*4882a593Smuzhiyun #define SRC_DELAY_BUF1           0x0680
54*4882a593Smuzhiyun #define VARI_DECIMATE_BUF0       0x0780
55*4882a593Smuzhiyun #define SRC_OUTPUT_BUF1          0x07A0
56*4882a593Smuzhiyun #define ASYNC_IP_OUTPUT_BUFFER1  0x0A00
57*4882a593Smuzhiyun #define OUTPUT_SNOOP_BUFFER      0x0B00
58*4882a593Smuzhiyun #define SPDIFI_IP_OUTPUT_BUFFER1 0x0E00
59*4882a593Smuzhiyun #define SPDIFO_IP_OUTPUT_BUFFER1 0x1000
60*4882a593Smuzhiyun #define MIX_SAMPLE_BUF1          0x1400
61*4882a593Smuzhiyun #define MIX_SAMPLE_BUF2          0x2E80
62*4882a593Smuzhiyun #define MIX_SAMPLE_BUF3          0x2F00
63*4882a593Smuzhiyun #define MIX_SAMPLE_BUF4          0x2F80
64*4882a593Smuzhiyun #define MIX_SAMPLE_BUF5          0x3000
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* Task stack address */
67*4882a593Smuzhiyun #define HFG_STACK                0x066A
68*4882a593Smuzhiyun #define FG_STACK                 0x066E
69*4882a593Smuzhiyun #define BG_STACK                 0x068E
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* SCB's addresses */
72*4882a593Smuzhiyun #define SPOSCB_ADDR              0x070
73*4882a593Smuzhiyun #define BG_TREE_SCB_ADDR         0x635
74*4882a593Smuzhiyun #define NULL_SCB_ADDR            0x000
75*4882a593Smuzhiyun #define TIMINGMASTER_SCB_ADDR    0x010
76*4882a593Smuzhiyun #define CODECOUT_SCB_ADDR        0x020
77*4882a593Smuzhiyun #define PCMREADER_SCB_ADDR       0x030
78*4882a593Smuzhiyun #define WRITEBACK_SCB_ADDR       0x040
79*4882a593Smuzhiyun #define CODECIN_SCB_ADDR         0x080
80*4882a593Smuzhiyun #define MASTERMIX_SCB_ADDR       0x090
81*4882a593Smuzhiyun #define SRCTASK_SCB_ADDR         0x0A0
82*4882a593Smuzhiyun #define VARIDECIMATE_SCB_ADDR    0x0B0
83*4882a593Smuzhiyun #define PCMSERIALIN_SCB_ADDR     0x0C0
84*4882a593Smuzhiyun #define FG_TASK_HEADER_ADDR      0x600
85*4882a593Smuzhiyun #define ASYNCTX_SCB_ADDR         0x0E0
86*4882a593Smuzhiyun #define ASYNCRX_SCB_ADDR         0x0F0
87*4882a593Smuzhiyun #define SRCTASKII_SCB_ADDR       0x100
88*4882a593Smuzhiyun #define OUTPUTSNOOP_SCB_ADDR     0x110
89*4882a593Smuzhiyun #define PCMSERIALINII_SCB_ADDR   0x120
90*4882a593Smuzhiyun #define SPIOWRITE_SCB_ADDR       0x130
91*4882a593Smuzhiyun #define REAR_CODECOUT_SCB_ADDR   0x140
92*4882a593Smuzhiyun #define OUTPUTSNOOPII_SCB_ADDR   0x150
93*4882a593Smuzhiyun #define PCMSERIALIN_PCM_SCB_ADDR 0x160
94*4882a593Smuzhiyun #define RECORD_MIXER_SCB_ADDR    0x170
95*4882a593Smuzhiyun #define REAR_MIXER_SCB_ADDR      0x180
96*4882a593Smuzhiyun #define CLFE_MIXER_SCB_ADDR      0x190
97*4882a593Smuzhiyun #define CLFE_CODEC_SCB_ADDR      0x1A0
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* hyperforground SCB's*/
100*4882a593Smuzhiyun #define HFG_TREE_SCB             0xBA0
101*4882a593Smuzhiyun #define SPDIFI_SCB_INST          0xBB0
102*4882a593Smuzhiyun #define SPDIFO_SCB_INST          0xBC0
103*4882a593Smuzhiyun #define WRITE_BACK_SPB           0x0D0
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun /* offsets */
106*4882a593Smuzhiyun #define AsyncCIOFIFOPointer  0xd
107*4882a593Smuzhiyun #define SPDIFOFIFOPointer    0xd
108*4882a593Smuzhiyun #define SPDIFIFIFOPointer    0xd
109*4882a593Smuzhiyun #define TCBData              0xb
110*4882a593Smuzhiyun #define HFGFlags             0xa
111*4882a593Smuzhiyun #define TCBContextBlk        0x10
112*4882a593Smuzhiyun #define AFGTxAccumPhi        0x4
113*4882a593Smuzhiyun #define SCBsubListPtr        0x9
114*4882a593Smuzhiyun #define SCBfuncEntryPtr      0xA
115*4882a593Smuzhiyun #define SRCCorPerGof         0x2
116*4882a593Smuzhiyun #define SRCPhiIncr6Int26Frac 0xd
117*4882a593Smuzhiyun #define SCBVolumeCtrl        0xe
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* conf */
120*4882a593Smuzhiyun #define UseASER1Input 1
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun  * The following defines are for the flags in the rsConfig01/23 registers of
126*4882a593Smuzhiyun  * the SP.
127*4882a593Smuzhiyun  */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define RSCONFIG_MODULO_SIZE_MASK               0x0000000FL
130*4882a593Smuzhiyun #define RSCONFIG_MODULO_16                      0x00000001L
131*4882a593Smuzhiyun #define RSCONFIG_MODULO_32                      0x00000002L
132*4882a593Smuzhiyun #define RSCONFIG_MODULO_64                      0x00000003L
133*4882a593Smuzhiyun #define RSCONFIG_MODULO_128                     0x00000004L
134*4882a593Smuzhiyun #define RSCONFIG_MODULO_256                     0x00000005L
135*4882a593Smuzhiyun #define RSCONFIG_MODULO_512                     0x00000006L
136*4882a593Smuzhiyun #define RSCONFIG_MODULO_1024                    0x00000007L
137*4882a593Smuzhiyun #define RSCONFIG_MODULO_4                       0x00000008L
138*4882a593Smuzhiyun #define RSCONFIG_MODULO_8                       0x00000009L
139*4882a593Smuzhiyun #define RSCONFIG_SAMPLE_SIZE_MASK               0x000000C0L
140*4882a593Smuzhiyun #define RSCONFIG_SAMPLE_8MONO                   0x00000000L
141*4882a593Smuzhiyun #define RSCONFIG_SAMPLE_8STEREO                 0x00000040L
142*4882a593Smuzhiyun #define RSCONFIG_SAMPLE_16MONO                  0x00000080L
143*4882a593Smuzhiyun #define RSCONFIG_SAMPLE_16STEREO                0x000000C0L
144*4882a593Smuzhiyun #define RSCONFIG_UNDERRUN_ZERO                  0x00004000L
145*4882a593Smuzhiyun #define RSCONFIG_DMA_TO_HOST                    0x00008000L
146*4882a593Smuzhiyun #define RSCONFIG_STREAM_NUM_MASK                0x00FF0000L
147*4882a593Smuzhiyun #define RSCONFIG_MAX_DMA_SIZE_MASK              0x1F000000L
148*4882a593Smuzhiyun #define RSCONFIG_DMA_ENABLE                     0x20000000L
149*4882a593Smuzhiyun #define RSCONFIG_PRIORITY_MASK                  0xC0000000L
150*4882a593Smuzhiyun #define RSCONFIG_PRIORITY_HIGH                  0x00000000L
151*4882a593Smuzhiyun #define RSCONFIG_PRIORITY_MEDIUM_HIGH           0x40000000L
152*4882a593Smuzhiyun #define RSCONFIG_PRIORITY_MEDIUM_LOW            0x80000000L
153*4882a593Smuzhiyun #define RSCONFIG_PRIORITY_LOW                   0xC0000000L
154*4882a593Smuzhiyun #define RSCONFIG_STREAM_NUM_SHIFT               16L
155*4882a593Smuzhiyun #define RSCONFIG_MAX_DMA_SIZE_SHIFT             24L
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /* SP constants */
158*4882a593Smuzhiyun #define FG_INTERVAL_TIMER_PERIOD                0x0051
159*4882a593Smuzhiyun #define BG_INTERVAL_TIMER_PERIOD                0x0100
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* Only SP accessible registers */
163*4882a593Smuzhiyun #define SP_ASER_COUNTDOWN 0x8040
164*4882a593Smuzhiyun #define SP_SPDOUT_FIFO    0x0108
165*4882a593Smuzhiyun #define SP_SPDIN_MI_FIFO  0x01E0
166*4882a593Smuzhiyun #define SP_SPDIN_D_FIFO   0x01F0
167*4882a593Smuzhiyun #define SP_SPDIN_STATUS   0x8048
168*4882a593Smuzhiyun #define SP_SPDIN_CONTROL  0x8049
169*4882a593Smuzhiyun #define SP_SPDIN_FIFOPTR  0x804A
170*4882a593Smuzhiyun #define SP_SPDOUT_STATUS  0x804C
171*4882a593Smuzhiyun #define SP_SPDOUT_CONTROL 0x804D
172*4882a593Smuzhiyun #define SP_SPDOUT_CSUV    0x808E
173*4882a593Smuzhiyun 
_wrap_all_bits(u8 val)174*4882a593Smuzhiyun static inline u8 _wrap_all_bits (u8 val)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun 	u8 wrapped;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	/* wrap all 8 bits */
179*4882a593Smuzhiyun 	wrapped =
180*4882a593Smuzhiyun 		((val & 0x1 ) << 7) |
181*4882a593Smuzhiyun 		((val & 0x2 ) << 5) |
182*4882a593Smuzhiyun 		((val & 0x4 ) << 3) |
183*4882a593Smuzhiyun 		((val & 0x8 ) << 1) |
184*4882a593Smuzhiyun 		((val & 0x10) >> 1) |
185*4882a593Smuzhiyun 		((val & 0x20) >> 3) |
186*4882a593Smuzhiyun 		((val & 0x40) >> 5) |
187*4882a593Smuzhiyun 		((val & 0x80) >> 7);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return wrapped;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
cs46xx_dsp_spos_update_scb(struct snd_cs46xx * chip,struct dsp_scb_descriptor * scb)192*4882a593Smuzhiyun static inline void cs46xx_dsp_spos_update_scb (struct snd_cs46xx * chip,
193*4882a593Smuzhiyun 					       struct dsp_scb_descriptor * scb)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	/* update nextSCB and subListPtr in SCB */
196*4882a593Smuzhiyun 	snd_cs46xx_poke(chip,
197*4882a593Smuzhiyun 			(scb->address + SCBsubListPtr) << 2,
198*4882a593Smuzhiyun 			(scb->sub_list_ptr->address << 0x10) |
199*4882a593Smuzhiyun 			(scb->next_scb_ptr->address));
200*4882a593Smuzhiyun 	scb->updated = 1;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
cs46xx_dsp_scb_set_volume(struct snd_cs46xx * chip,struct dsp_scb_descriptor * scb,u16 left,u16 right)203*4882a593Smuzhiyun static inline void cs46xx_dsp_scb_set_volume (struct snd_cs46xx * chip,
204*4882a593Smuzhiyun 					      struct dsp_scb_descriptor * scb,
205*4882a593Smuzhiyun 					      u16 left, u16 right)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun 	unsigned int val = ((0xffff - left) << 16 | (0xffff - right));
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	snd_cs46xx_poke(chip, (scb->address + SCBVolumeCtrl) << 2, val);
210*4882a593Smuzhiyun 	snd_cs46xx_poke(chip, (scb->address + SCBVolumeCtrl + 1) << 2, val);
211*4882a593Smuzhiyun 	scb->volume_set = 1;
212*4882a593Smuzhiyun 	scb->volume[0] = left;
213*4882a593Smuzhiyun 	scb->volume[1] = right;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun #endif /* __DSP_SPOS_H__ */
216*4882a593Smuzhiyun #endif /* CONFIG_SND_CS46XX_NEW_DSP  */
217