xref: /OK3568_Linux_fs/kernel/sound/pci/cs4281.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Driver for Cirrus Logic CS4281 based PCI soundcard
4*4882a593Smuzhiyun  *  Copyright (c) by Jaroslav Kysela <perex@perex.cz>,
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/io.h>
8*4882a593Smuzhiyun #include <linux/delay.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun #include <linux/slab.h>
13*4882a593Smuzhiyun #include <linux/gameport.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <sound/core.h>
16*4882a593Smuzhiyun #include <sound/control.h>
17*4882a593Smuzhiyun #include <sound/pcm.h>
18*4882a593Smuzhiyun #include <sound/rawmidi.h>
19*4882a593Smuzhiyun #include <sound/ac97_codec.h>
20*4882a593Smuzhiyun #include <sound/tlv.h>
21*4882a593Smuzhiyun #include <sound/opl3.h>
22*4882a593Smuzhiyun #include <sound/initval.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>");
26*4882a593Smuzhiyun MODULE_DESCRIPTION("Cirrus Logic CS4281");
27*4882a593Smuzhiyun MODULE_LICENSE("GPL");
28*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{Cirrus Logic,CS4281}}");
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;	/* Index 0-MAX */
31*4882a593Smuzhiyun static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;	/* ID for this card */
32*4882a593Smuzhiyun static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;	/* Enable switches */
33*4882a593Smuzhiyun static bool dual_codec[SNDRV_CARDS];	/* dual codec */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun module_param_array(index, int, NULL, 0444);
36*4882a593Smuzhiyun MODULE_PARM_DESC(index, "Index value for CS4281 soundcard.");
37*4882a593Smuzhiyun module_param_array(id, charp, NULL, 0444);
38*4882a593Smuzhiyun MODULE_PARM_DESC(id, "ID string for CS4281 soundcard.");
39*4882a593Smuzhiyun module_param_array(enable, bool, NULL, 0444);
40*4882a593Smuzhiyun MODULE_PARM_DESC(enable, "Enable CS4281 soundcard.");
41*4882a593Smuzhiyun module_param_array(dual_codec, bool, NULL, 0444);
42*4882a593Smuzhiyun MODULE_PARM_DESC(dual_codec, "Secondary Codec ID (0 = disabled).");
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  *  Direct registers
46*4882a593Smuzhiyun  */
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define CS4281_BA0_SIZE		0x1000
49*4882a593Smuzhiyun #define CS4281_BA1_SIZE		0x10000
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun  *  BA0 registers
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun #define BA0_HISR		0x0000	/* Host Interrupt Status Register */
55*4882a593Smuzhiyun #define BA0_HISR_INTENA		(1<<31)	/* Internal Interrupt Enable Bit */
56*4882a593Smuzhiyun #define BA0_HISR_MIDI		(1<<22)	/* MIDI port interrupt */
57*4882a593Smuzhiyun #define BA0_HISR_FIFOI		(1<<20)	/* FIFO polled interrupt */
58*4882a593Smuzhiyun #define BA0_HISR_DMAI		(1<<18)	/* DMA interrupt (half or end) */
59*4882a593Smuzhiyun #define BA0_HISR_FIFO(c)	(1<<(12+(c))) /* FIFO channel interrupt */
60*4882a593Smuzhiyun #define BA0_HISR_DMA(c)		(1<<(8+(c)))  /* DMA channel interrupt */
61*4882a593Smuzhiyun #define BA0_HISR_GPPI		(1<<5)	/* General Purpose Input (Primary chip) */
62*4882a593Smuzhiyun #define BA0_HISR_GPSI		(1<<4)	/* General Purpose Input (Secondary chip) */
63*4882a593Smuzhiyun #define BA0_HISR_GP3I		(1<<3)	/* GPIO3 pin Interrupt */
64*4882a593Smuzhiyun #define BA0_HISR_GP1I		(1<<2)	/* GPIO1 pin Interrupt */
65*4882a593Smuzhiyun #define BA0_HISR_VUPI		(1<<1)	/* VOLUP pin Interrupt */
66*4882a593Smuzhiyun #define BA0_HISR_VDNI		(1<<0)	/* VOLDN pin Interrupt */
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #define BA0_HICR		0x0008	/* Host Interrupt Control Register */
69*4882a593Smuzhiyun #define BA0_HICR_CHGM		(1<<1)	/* INTENA Change Mask */
70*4882a593Smuzhiyun #define BA0_HICR_IEV		(1<<0)	/* INTENA Value */
71*4882a593Smuzhiyun #define BA0_HICR_EOI		(3<<0)	/* End of Interrupt command */
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define BA0_HIMR		0x000c	/* Host Interrupt Mask Register */
74*4882a593Smuzhiyun 					/* Use same contants as for BA0_HISR */
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define BA0_IIER		0x0010	/* ISA Interrupt Enable Register */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define BA0_HDSR0		0x00f0	/* Host DMA Engine 0 Status Register */
79*4882a593Smuzhiyun #define BA0_HDSR1		0x00f4	/* Host DMA Engine 1 Status Register */
80*4882a593Smuzhiyun #define BA0_HDSR2		0x00f8	/* Host DMA Engine 2 Status Register */
81*4882a593Smuzhiyun #define BA0_HDSR3		0x00fc	/* Host DMA Engine 3 Status Register */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define BA0_HDSR_CH1P		(1<<25)	/* Channel 1 Pending */
84*4882a593Smuzhiyun #define BA0_HDSR_CH2P		(1<<24)	/* Channel 2 Pending */
85*4882a593Smuzhiyun #define BA0_HDSR_DHTC		(1<<17)	/* DMA Half Terminal Count */
86*4882a593Smuzhiyun #define BA0_HDSR_DTC		(1<<16)	/* DMA Terminal Count */
87*4882a593Smuzhiyun #define BA0_HDSR_DRUN		(1<<15)	/* DMA Running */
88*4882a593Smuzhiyun #define BA0_HDSR_RQ		(1<<7)	/* Pending Request */
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define BA0_DCA0		0x0110	/* Host DMA Engine 0 Current Address */
91*4882a593Smuzhiyun #define BA0_DCC0		0x0114	/* Host DMA Engine 0 Current Count */
92*4882a593Smuzhiyun #define BA0_DBA0		0x0118	/* Host DMA Engine 0 Base Address */
93*4882a593Smuzhiyun #define BA0_DBC0		0x011c	/* Host DMA Engine 0 Base Count */
94*4882a593Smuzhiyun #define BA0_DCA1		0x0120	/* Host DMA Engine 1 Current Address */
95*4882a593Smuzhiyun #define BA0_DCC1		0x0124	/* Host DMA Engine 1 Current Count */
96*4882a593Smuzhiyun #define BA0_DBA1		0x0128	/* Host DMA Engine 1 Base Address */
97*4882a593Smuzhiyun #define BA0_DBC1		0x012c	/* Host DMA Engine 1 Base Count */
98*4882a593Smuzhiyun #define BA0_DCA2		0x0130	/* Host DMA Engine 2 Current Address */
99*4882a593Smuzhiyun #define BA0_DCC2		0x0134	/* Host DMA Engine 2 Current Count */
100*4882a593Smuzhiyun #define BA0_DBA2		0x0138	/* Host DMA Engine 2 Base Address */
101*4882a593Smuzhiyun #define BA0_DBC2		0x013c	/* Host DMA Engine 2 Base Count */
102*4882a593Smuzhiyun #define BA0_DCA3		0x0140	/* Host DMA Engine 3 Current Address */
103*4882a593Smuzhiyun #define BA0_DCC3		0x0144	/* Host DMA Engine 3 Current Count */
104*4882a593Smuzhiyun #define BA0_DBA3		0x0148	/* Host DMA Engine 3 Base Address */
105*4882a593Smuzhiyun #define BA0_DBC3		0x014c	/* Host DMA Engine 3 Base Count */
106*4882a593Smuzhiyun #define BA0_DMR0		0x0150	/* Host DMA Engine 0 Mode */
107*4882a593Smuzhiyun #define BA0_DCR0		0x0154	/* Host DMA Engine 0 Command */
108*4882a593Smuzhiyun #define BA0_DMR1		0x0158	/* Host DMA Engine 1 Mode */
109*4882a593Smuzhiyun #define BA0_DCR1		0x015c	/* Host DMA Engine 1 Command */
110*4882a593Smuzhiyun #define BA0_DMR2		0x0160	/* Host DMA Engine 2 Mode */
111*4882a593Smuzhiyun #define BA0_DCR2		0x0164	/* Host DMA Engine 2 Command */
112*4882a593Smuzhiyun #define BA0_DMR3		0x0168	/* Host DMA Engine 3 Mode */
113*4882a593Smuzhiyun #define BA0_DCR3		0x016c	/* Host DMA Engine 3 Command */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun #define BA0_DMR_DMA		(1<<29)	/* Enable DMA mode */
116*4882a593Smuzhiyun #define BA0_DMR_POLL		(1<<28)	/* Enable poll mode */
117*4882a593Smuzhiyun #define BA0_DMR_TBC		(1<<25)	/* Transfer By Channel */
118*4882a593Smuzhiyun #define BA0_DMR_CBC		(1<<24)	/* Count By Channel (0 = frame resolution) */
119*4882a593Smuzhiyun #define BA0_DMR_SWAPC		(1<<22)	/* Swap Left/Right Channels */
120*4882a593Smuzhiyun #define BA0_DMR_SIZE20		(1<<20)	/* Sample is 20-bit */
121*4882a593Smuzhiyun #define BA0_DMR_USIGN		(1<<19)	/* Unsigned */
122*4882a593Smuzhiyun #define BA0_DMR_BEND		(1<<18)	/* Big Endian */
123*4882a593Smuzhiyun #define BA0_DMR_MONO		(1<<17)	/* Mono */
124*4882a593Smuzhiyun #define BA0_DMR_SIZE8		(1<<16)	/* Sample is 8-bit */
125*4882a593Smuzhiyun #define BA0_DMR_TYPE_DEMAND	(0<<6)
126*4882a593Smuzhiyun #define BA0_DMR_TYPE_SINGLE	(1<<6)
127*4882a593Smuzhiyun #define BA0_DMR_TYPE_BLOCK	(2<<6)
128*4882a593Smuzhiyun #define BA0_DMR_TYPE_CASCADE	(3<<6)	/* Not supported */
129*4882a593Smuzhiyun #define BA0_DMR_DEC		(1<<5)	/* Access Increment (0) or Decrement (1) */
130*4882a593Smuzhiyun #define BA0_DMR_AUTO		(1<<4)	/* Auto-Initialize */
131*4882a593Smuzhiyun #define BA0_DMR_TR_VERIFY	(0<<2)	/* Verify Transfer */
132*4882a593Smuzhiyun #define BA0_DMR_TR_WRITE	(1<<2)	/* Write Transfer */
133*4882a593Smuzhiyun #define BA0_DMR_TR_READ		(2<<2)	/* Read Transfer */
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define BA0_DCR_HTCIE		(1<<17)	/* Half Terminal Count Interrupt */
136*4882a593Smuzhiyun #define BA0_DCR_TCIE		(1<<16)	/* Terminal Count Interrupt */
137*4882a593Smuzhiyun #define BA0_DCR_MSK		(1<<0)	/* DMA Mask bit */
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define BA0_FCR0		0x0180	/* FIFO Control 0 */
140*4882a593Smuzhiyun #define BA0_FCR1		0x0184	/* FIFO Control 1 */
141*4882a593Smuzhiyun #define BA0_FCR2		0x0188	/* FIFO Control 2 */
142*4882a593Smuzhiyun #define BA0_FCR3		0x018c	/* FIFO Control 3 */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define BA0_FCR_FEN		(1<<31)	/* FIFO Enable bit */
145*4882a593Smuzhiyun #define BA0_FCR_DACZ		(1<<30)	/* DAC Zero */
146*4882a593Smuzhiyun #define BA0_FCR_PSH		(1<<29)	/* Previous Sample Hold */
147*4882a593Smuzhiyun #define BA0_FCR_RS(x)		(((x)&0x1f)<<24) /* Right Slot Mapping */
148*4882a593Smuzhiyun #define BA0_FCR_LS(x)		(((x)&0x1f)<<16) /* Left Slot Mapping */
149*4882a593Smuzhiyun #define BA0_FCR_SZ(x)		(((x)&0x7f)<<8)	/* FIFO buffer size (in samples) */
150*4882a593Smuzhiyun #define BA0_FCR_OF(x)		(((x)&0x7f)<<0)	/* FIFO starting offset (in samples) */
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #define BA0_FPDR0		0x0190	/* FIFO Polled Data 0 */
153*4882a593Smuzhiyun #define BA0_FPDR1		0x0194	/* FIFO Polled Data 1 */
154*4882a593Smuzhiyun #define BA0_FPDR2		0x0198	/* FIFO Polled Data 2 */
155*4882a593Smuzhiyun #define BA0_FPDR3		0x019c	/* FIFO Polled Data 3 */
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define BA0_FCHS		0x020c	/* FIFO Channel Status */
158*4882a593Smuzhiyun #define BA0_FCHS_RCO(x)		(1<<(7+(((x)&3)<<3))) /* Right Channel Out */
159*4882a593Smuzhiyun #define BA0_FCHS_LCO(x)		(1<<(6+(((x)&3)<<3))) /* Left Channel Out */
160*4882a593Smuzhiyun #define BA0_FCHS_MRP(x)		(1<<(5+(((x)&3)<<3))) /* Move Read Pointer */
161*4882a593Smuzhiyun #define BA0_FCHS_FE(x)		(1<<(4+(((x)&3)<<3))) /* FIFO Empty */
162*4882a593Smuzhiyun #define BA0_FCHS_FF(x)		(1<<(3+(((x)&3)<<3))) /* FIFO Full */
163*4882a593Smuzhiyun #define BA0_FCHS_IOR(x)		(1<<(2+(((x)&3)<<3))) /* Internal Overrun Flag */
164*4882a593Smuzhiyun #define BA0_FCHS_RCI(x)		(1<<(1+(((x)&3)<<3))) /* Right Channel In */
165*4882a593Smuzhiyun #define BA0_FCHS_LCI(x)		(1<<(0+(((x)&3)<<3))) /* Left Channel In */
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define BA0_FSIC0		0x0210	/* FIFO Status and Interrupt Control 0 */
168*4882a593Smuzhiyun #define BA0_FSIC1		0x0214	/* FIFO Status and Interrupt Control 1 */
169*4882a593Smuzhiyun #define BA0_FSIC2		0x0218	/* FIFO Status and Interrupt Control 2 */
170*4882a593Smuzhiyun #define BA0_FSIC3		0x021c	/* FIFO Status and Interrupt Control 3 */
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #define BA0_FSIC_FIC(x)		(((x)&0x7f)<<24) /* FIFO Interrupt Count */
173*4882a593Smuzhiyun #define BA0_FSIC_FORIE		(1<<23) /* FIFO OverRun Interrupt Enable */
174*4882a593Smuzhiyun #define BA0_FSIC_FURIE		(1<<22) /* FIFO UnderRun Interrupt Enable */
175*4882a593Smuzhiyun #define BA0_FSIC_FSCIE		(1<<16)	/* FIFO Sample Count Interrupt Enable */
176*4882a593Smuzhiyun #define BA0_FSIC_FSC(x)		(((x)&0x7f)<<8) /* FIFO Sample Count */
177*4882a593Smuzhiyun #define BA0_FSIC_FOR		(1<<7)	/* FIFO OverRun */
178*4882a593Smuzhiyun #define BA0_FSIC_FUR		(1<<6)	/* FIFO UnderRun */
179*4882a593Smuzhiyun #define BA0_FSIC_FSCR		(1<<0)	/* FIFO Sample Count Reached */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #define BA0_PMCS		0x0344	/* Power Management Control/Status */
182*4882a593Smuzhiyun #define BA0_CWPR		0x03e0	/* Configuration Write Protect */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #define BA0_EPPMC		0x03e4	/* Extended PCI Power Management Control */
185*4882a593Smuzhiyun #define BA0_EPPMC_FPDN		(1<<14) /* Full Power DowN */
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #define BA0_GPIOR		0x03e8	/* GPIO Pin Interface Register */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun #define BA0_SPMC		0x03ec	/* Serial Port Power Management Control (& ASDIN2 enable) */
190*4882a593Smuzhiyun #define BA0_SPMC_GIPPEN		(1<<15)	/* GP INT Primary PME# Enable */
191*4882a593Smuzhiyun #define BA0_SPMC_GISPEN		(1<<14)	/* GP INT Secondary PME# Enable */
192*4882a593Smuzhiyun #define BA0_SPMC_EESPD		(1<<9)	/* EEPROM Serial Port Disable */
193*4882a593Smuzhiyun #define BA0_SPMC_ASDI2E		(1<<8)	/* ASDIN2 Enable */
194*4882a593Smuzhiyun #define BA0_SPMC_ASDO		(1<<7)	/* Asynchronous ASDOUT Assertion */
195*4882a593Smuzhiyun #define BA0_SPMC_WUP2		(1<<3)	/* Wakeup for Secondary Input */
196*4882a593Smuzhiyun #define BA0_SPMC_WUP1		(1<<2)	/* Wakeup for Primary Input */
197*4882a593Smuzhiyun #define BA0_SPMC_ASYNC		(1<<1)	/* Asynchronous ASYNC Assertion */
198*4882a593Smuzhiyun #define BA0_SPMC_RSTN		(1<<0)	/* Reset Not! */
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define BA0_CFLR		0x03f0	/* Configuration Load Register (EEPROM or BIOS) */
201*4882a593Smuzhiyun #define BA0_CFLR_DEFAULT	0x00000001 /* CFLR must be in AC97 link mode */
202*4882a593Smuzhiyun #define BA0_IISR		0x03f4	/* ISA Interrupt Select */
203*4882a593Smuzhiyun #define BA0_TMS			0x03f8	/* Test Register */
204*4882a593Smuzhiyun #define BA0_SSVID		0x03fc	/* Subsystem ID register */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define BA0_CLKCR1		0x0400	/* Clock Control Register 1 */
207*4882a593Smuzhiyun #define BA0_CLKCR1_CLKON	(1<<25)	/* Read Only */
208*4882a593Smuzhiyun #define BA0_CLKCR1_DLLRDY	(1<<24)	/* DLL Ready */
209*4882a593Smuzhiyun #define BA0_CLKCR1_DLLOS	(1<<6)	/* DLL Output Select */
210*4882a593Smuzhiyun #define BA0_CLKCR1_SWCE		(1<<5)	/* Clock Enable */
211*4882a593Smuzhiyun #define BA0_CLKCR1_DLLP		(1<<4)	/* DLL PowerUp */
212*4882a593Smuzhiyun #define BA0_CLKCR1_DLLSS	(((x)&3)<<3) /* DLL Source Select */
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #define BA0_FRR			0x0410	/* Feature Reporting Register */
215*4882a593Smuzhiyun #define BA0_SLT12O		0x041c	/* Slot 12 GPIO Output Register for AC-Link */
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #define BA0_SERMC		0x0420	/* Serial Port Master Control */
218*4882a593Smuzhiyun #define BA0_SERMC_FCRN		(1<<27)	/* Force Codec Ready Not */
219*4882a593Smuzhiyun #define BA0_SERMC_ODSEN2	(1<<25)	/* On-Demand Support Enable ASDIN2 */
220*4882a593Smuzhiyun #define BA0_SERMC_ODSEN1	(1<<24)	/* On-Demand Support Enable ASDIN1 */
221*4882a593Smuzhiyun #define BA0_SERMC_SXLB		(1<<21)	/* ASDIN2 to ASDOUT Loopback */
222*4882a593Smuzhiyun #define BA0_SERMC_SLB		(1<<20)	/* ASDOUT to ASDIN2 Loopback */
223*4882a593Smuzhiyun #define BA0_SERMC_LOVF		(1<<19)	/* Loopback Output Valid Frame bit */
224*4882a593Smuzhiyun #define BA0_SERMC_TCID(x)	(((x)&3)<<16) /* Target Secondary Codec ID */
225*4882a593Smuzhiyun #define BA0_SERMC_PXLB		(5<<1)	/* Primary Port External Loopback */
226*4882a593Smuzhiyun #define BA0_SERMC_PLB		(4<<1)	/* Primary Port Internal Loopback */
227*4882a593Smuzhiyun #define BA0_SERMC_PTC		(7<<1)	/* Port Timing Configuration */
228*4882a593Smuzhiyun #define BA0_SERMC_PTC_AC97	(1<<1)	/* AC97 mode */
229*4882a593Smuzhiyun #define BA0_SERMC_MSPE		(1<<0)	/* Master Serial Port Enable */
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun #define BA0_SERC1		0x0428	/* Serial Port Configuration 1 */
232*4882a593Smuzhiyun #define BA0_SERC1_SO1F(x)	(((x)&7)>>1) /* Primary Output Port Format */
233*4882a593Smuzhiyun #define BA0_SERC1_AC97		(1<<1)
234*4882a593Smuzhiyun #define BA0_SERC1_SO1EN		(1<<0)	/* Primary Output Port Enable */
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #define BA0_SERC2		0x042c	/* Serial Port Configuration 2 */
237*4882a593Smuzhiyun #define BA0_SERC2_SI1F(x)	(((x)&7)>>1) /* Primary Input Port Format */
238*4882a593Smuzhiyun #define BA0_SERC2_AC97		(1<<1)
239*4882a593Smuzhiyun #define BA0_SERC2_SI1EN		(1<<0)	/* Primary Input Port Enable */
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun #define BA0_SLT12M		0x045c	/* Slot 12 Monitor Register for Primary AC-Link */
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun #define BA0_ACCTL		0x0460	/* AC'97 Control */
244*4882a593Smuzhiyun #define BA0_ACCTL_TC		(1<<6)	/* Target Codec */
245*4882a593Smuzhiyun #define BA0_ACCTL_CRW		(1<<4)	/* 0=Write, 1=Read Command */
246*4882a593Smuzhiyun #define BA0_ACCTL_DCV		(1<<3)	/* Dynamic Command Valid */
247*4882a593Smuzhiyun #define BA0_ACCTL_VFRM		(1<<2)	/* Valid Frame */
248*4882a593Smuzhiyun #define BA0_ACCTL_ESYN		(1<<1)	/* Enable Sync */
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun #define BA0_ACSTS		0x0464	/* AC'97 Status */
251*4882a593Smuzhiyun #define BA0_ACSTS_VSTS		(1<<1)	/* Valid Status */
252*4882a593Smuzhiyun #define BA0_ACSTS_CRDY		(1<<0)	/* Codec Ready */
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun #define BA0_ACOSV		0x0468	/* AC'97 Output Slot Valid */
255*4882a593Smuzhiyun #define BA0_ACOSV_SLV(x)	(1<<((x)-3))
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun #define BA0_ACCAD		0x046c	/* AC'97 Command Address */
258*4882a593Smuzhiyun #define BA0_ACCDA		0x0470	/* AC'97 Command Data */
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun #define BA0_ACISV		0x0474	/* AC'97 Input Slot Valid */
261*4882a593Smuzhiyun #define BA0_ACISV_SLV(x)	(1<<((x)-3))
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #define BA0_ACSAD		0x0478	/* AC'97 Status Address */
264*4882a593Smuzhiyun #define BA0_ACSDA		0x047c	/* AC'97 Status Data */
265*4882a593Smuzhiyun #define BA0_JSPT		0x0480	/* Joystick poll/trigger */
266*4882a593Smuzhiyun #define BA0_JSCTL		0x0484	/* Joystick control */
267*4882a593Smuzhiyun #define BA0_JSC1		0x0488	/* Joystick control */
268*4882a593Smuzhiyun #define BA0_JSC2		0x048c	/* Joystick control */
269*4882a593Smuzhiyun #define BA0_JSIO		0x04a0
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun #define BA0_MIDCR		0x0490	/* MIDI Control */
272*4882a593Smuzhiyun #define BA0_MIDCR_MRST		(1<<5)	/* Reset MIDI Interface */
273*4882a593Smuzhiyun #define BA0_MIDCR_MLB		(1<<4)	/* MIDI Loop Back Enable */
274*4882a593Smuzhiyun #define BA0_MIDCR_TIE		(1<<3)	/* MIDI Transmuit Interrupt Enable */
275*4882a593Smuzhiyun #define BA0_MIDCR_RIE		(1<<2)	/* MIDI Receive Interrupt Enable */
276*4882a593Smuzhiyun #define BA0_MIDCR_RXE		(1<<1)	/* MIDI Receive Enable */
277*4882a593Smuzhiyun #define BA0_MIDCR_TXE		(1<<0)	/* MIDI Transmit Enable */
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #define BA0_MIDCMD		0x0494	/* MIDI Command (wo) */
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun #define BA0_MIDSR		0x0494	/* MIDI Status (ro) */
282*4882a593Smuzhiyun #define BA0_MIDSR_RDA		(1<<15)	/* Sticky bit (RBE 1->0) */
283*4882a593Smuzhiyun #define BA0_MIDSR_TBE		(1<<14) /* Sticky bit (TBF 0->1) */
284*4882a593Smuzhiyun #define BA0_MIDSR_RBE		(1<<7)	/* Receive Buffer Empty */
285*4882a593Smuzhiyun #define BA0_MIDSR_TBF		(1<<6)	/* Transmit Buffer Full */
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun #define BA0_MIDWP		0x0498	/* MIDI Write */
288*4882a593Smuzhiyun #define BA0_MIDRP		0x049c	/* MIDI Read (ro) */
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #define BA0_AODSD1		0x04a8	/* AC'97 On-Demand Slot Disable for primary link (ro) */
291*4882a593Smuzhiyun #define BA0_AODSD1_NDS(x)	(1<<((x)-3))
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun #define BA0_AODSD2		0x04ac	/* AC'97 On-Demand Slot Disable for secondary link (ro) */
294*4882a593Smuzhiyun #define BA0_AODSD2_NDS(x)	(1<<((x)-3))
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun #define BA0_CFGI		0x04b0	/* Configure Interface (EEPROM interface) */
297*4882a593Smuzhiyun #define BA0_SLT12M2		0x04dc	/* Slot 12 Monitor Register 2 for secondary AC-link */
298*4882a593Smuzhiyun #define BA0_ACSTS2		0x04e4	/* AC'97 Status Register 2 */
299*4882a593Smuzhiyun #define BA0_ACISV2		0x04f4	/* AC'97 Input Slot Valid Register 2 */
300*4882a593Smuzhiyun #define BA0_ACSAD2		0x04f8	/* AC'97 Status Address Register 2 */
301*4882a593Smuzhiyun #define BA0_ACSDA2		0x04fc	/* AC'97 Status Data Register 2 */
302*4882a593Smuzhiyun #define BA0_FMSR		0x0730	/* FM Synthesis Status (ro) */
303*4882a593Smuzhiyun #define BA0_B0AP		0x0730	/* FM Bank 0 Address Port (wo) */
304*4882a593Smuzhiyun #define BA0_FMDP		0x0734	/* FM Data Port */
305*4882a593Smuzhiyun #define BA0_B1AP		0x0738	/* FM Bank 1 Address Port */
306*4882a593Smuzhiyun #define BA0_B1DP		0x073c	/* FM Bank 1 Data Port */
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #define BA0_SSPM		0x0740	/* Sound System Power Management */
309*4882a593Smuzhiyun #define BA0_SSPM_MIXEN		(1<<6)	/* Playback SRC + FM/Wavetable MIX */
310*4882a593Smuzhiyun #define BA0_SSPM_CSRCEN		(1<<5)	/* Capture Sample Rate Converter Enable */
311*4882a593Smuzhiyun #define BA0_SSPM_PSRCEN		(1<<4)	/* Playback Sample Rate Converter Enable */
312*4882a593Smuzhiyun #define BA0_SSPM_JSEN		(1<<3)	/* Joystick Enable */
313*4882a593Smuzhiyun #define BA0_SSPM_ACLEN		(1<<2)	/* Serial Port Engine and AC-Link Enable */
314*4882a593Smuzhiyun #define BA0_SSPM_FMEN		(1<<1)	/* FM Synthesis Block Enable */
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun #define BA0_DACSR		0x0744	/* DAC Sample Rate - Playback SRC */
317*4882a593Smuzhiyun #define BA0_ADCSR		0x0748	/* ADC Sample Rate - Capture SRC */
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #define BA0_SSCR		0x074c	/* Sound System Control Register */
320*4882a593Smuzhiyun #define BA0_SSCR_HVS1		(1<<23)	/* Hardwave Volume Step (0=1,1=2) */
321*4882a593Smuzhiyun #define BA0_SSCR_MVCS		(1<<19)	/* Master Volume Codec Select */
322*4882a593Smuzhiyun #define BA0_SSCR_MVLD		(1<<18)	/* Master Volume Line Out Disable */
323*4882a593Smuzhiyun #define BA0_SSCR_MVAD		(1<<17)	/* Master Volume Alternate Out Disable */
324*4882a593Smuzhiyun #define BA0_SSCR_MVMD		(1<<16)	/* Master Volume Mono Out Disable */
325*4882a593Smuzhiyun #define BA0_SSCR_XLPSRC		(1<<8)	/* External SRC Loopback Mode */
326*4882a593Smuzhiyun #define BA0_SSCR_LPSRC		(1<<7)	/* SRC Loopback Mode */
327*4882a593Smuzhiyun #define BA0_SSCR_CDTX		(1<<5)	/* CD Transfer Data */
328*4882a593Smuzhiyun #define BA0_SSCR_HVC		(1<<3)	/* Harware Volume Control Enable */
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun #define BA0_FMLVC		0x0754	/* FM Synthesis Left Volume Control */
331*4882a593Smuzhiyun #define BA0_FMRVC		0x0758	/* FM Synthesis Right Volume Control */
332*4882a593Smuzhiyun #define BA0_SRCSA		0x075c	/* SRC Slot Assignments */
333*4882a593Smuzhiyun #define BA0_PPLVC		0x0760	/* PCM Playback Left Volume Control */
334*4882a593Smuzhiyun #define BA0_PPRVC		0x0764	/* PCM Playback Right Volume Control */
335*4882a593Smuzhiyun #define BA0_PASR		0x0768	/* playback sample rate */
336*4882a593Smuzhiyun #define BA0_CASR		0x076C	/* capture sample rate */
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun /* Source Slot Numbers - Playback */
339*4882a593Smuzhiyun #define SRCSLOT_LEFT_PCM_PLAYBACK		0
340*4882a593Smuzhiyun #define SRCSLOT_RIGHT_PCM_PLAYBACK		1
341*4882a593Smuzhiyun #define SRCSLOT_PHONE_LINE_1_DAC		2
342*4882a593Smuzhiyun #define SRCSLOT_CENTER_PCM_PLAYBACK		3
343*4882a593Smuzhiyun #define SRCSLOT_LEFT_SURROUND_PCM_PLAYBACK	4
344*4882a593Smuzhiyun #define SRCSLOT_RIGHT_SURROUND_PCM_PLAYBACK	5
345*4882a593Smuzhiyun #define SRCSLOT_LFE_PCM_PLAYBACK		6
346*4882a593Smuzhiyun #define SRCSLOT_PHONE_LINE_2_DAC		7
347*4882a593Smuzhiyun #define SRCSLOT_HEADSET_DAC			8
348*4882a593Smuzhiyun #define SRCSLOT_LEFT_WT				29  /* invalid for BA0_SRCSA */
349*4882a593Smuzhiyun #define SRCSLOT_RIGHT_WT			30  /* invalid for BA0_SRCSA */
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun /* Source Slot Numbers - Capture */
352*4882a593Smuzhiyun #define SRCSLOT_LEFT_PCM_RECORD			10
353*4882a593Smuzhiyun #define SRCSLOT_RIGHT_PCM_RECORD		11
354*4882a593Smuzhiyun #define SRCSLOT_PHONE_LINE_1_ADC		12
355*4882a593Smuzhiyun #define SRCSLOT_MIC_ADC				13
356*4882a593Smuzhiyun #define SRCSLOT_PHONE_LINE_2_ADC		17
357*4882a593Smuzhiyun #define SRCSLOT_HEADSET_ADC			18
358*4882a593Smuzhiyun #define SRCSLOT_SECONDARY_LEFT_PCM_RECORD	20
359*4882a593Smuzhiyun #define SRCSLOT_SECONDARY_RIGHT_PCM_RECORD	21
360*4882a593Smuzhiyun #define SRCSLOT_SECONDARY_PHONE_LINE_1_ADC	22
361*4882a593Smuzhiyun #define SRCSLOT_SECONDARY_MIC_ADC		23
362*4882a593Smuzhiyun #define SRCSLOT_SECONDARY_PHONE_LINE_2_ADC	27
363*4882a593Smuzhiyun #define SRCSLOT_SECONDARY_HEADSET_ADC		28
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun /* Source Slot Numbers - Others */
366*4882a593Smuzhiyun #define SRCSLOT_POWER_DOWN			31
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun /* MIDI modes */
369*4882a593Smuzhiyun #define CS4281_MODE_OUTPUT		(1<<0)
370*4882a593Smuzhiyun #define CS4281_MODE_INPUT		(1<<1)
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun /* joystick bits */
373*4882a593Smuzhiyun /* Bits for JSPT */
374*4882a593Smuzhiyun #define JSPT_CAX                                0x00000001
375*4882a593Smuzhiyun #define JSPT_CAY                                0x00000002
376*4882a593Smuzhiyun #define JSPT_CBX                                0x00000004
377*4882a593Smuzhiyun #define JSPT_CBY                                0x00000008
378*4882a593Smuzhiyun #define JSPT_BA1                                0x00000010
379*4882a593Smuzhiyun #define JSPT_BA2                                0x00000020
380*4882a593Smuzhiyun #define JSPT_BB1                                0x00000040
381*4882a593Smuzhiyun #define JSPT_BB2                                0x00000080
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun /* Bits for JSCTL */
384*4882a593Smuzhiyun #define JSCTL_SP_MASK                           0x00000003
385*4882a593Smuzhiyun #define JSCTL_SP_SLOW                           0x00000000
386*4882a593Smuzhiyun #define JSCTL_SP_MEDIUM_SLOW                    0x00000001
387*4882a593Smuzhiyun #define JSCTL_SP_MEDIUM_FAST                    0x00000002
388*4882a593Smuzhiyun #define JSCTL_SP_FAST                           0x00000003
389*4882a593Smuzhiyun #define JSCTL_ARE                               0x00000004
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun /* Data register pairs masks */
392*4882a593Smuzhiyun #define JSC1_Y1V_MASK                           0x0000FFFF
393*4882a593Smuzhiyun #define JSC1_X1V_MASK                           0xFFFF0000
394*4882a593Smuzhiyun #define JSC1_Y1V_SHIFT                          0
395*4882a593Smuzhiyun #define JSC1_X1V_SHIFT                          16
396*4882a593Smuzhiyun #define JSC2_Y2V_MASK                           0x0000FFFF
397*4882a593Smuzhiyun #define JSC2_X2V_MASK                           0xFFFF0000
398*4882a593Smuzhiyun #define JSC2_Y2V_SHIFT                          0
399*4882a593Smuzhiyun #define JSC2_X2V_SHIFT                          16
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun /* JS GPIO */
402*4882a593Smuzhiyun #define JSIO_DAX                                0x00000001
403*4882a593Smuzhiyun #define JSIO_DAY                                0x00000002
404*4882a593Smuzhiyun #define JSIO_DBX                                0x00000004
405*4882a593Smuzhiyun #define JSIO_DBY                                0x00000008
406*4882a593Smuzhiyun #define JSIO_AXOE                               0x00000010
407*4882a593Smuzhiyun #define JSIO_AYOE                               0x00000020
408*4882a593Smuzhiyun #define JSIO_BXOE                               0x00000040
409*4882a593Smuzhiyun #define JSIO_BYOE                               0x00000080
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun /*
412*4882a593Smuzhiyun  *
413*4882a593Smuzhiyun  */
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun struct cs4281_dma {
416*4882a593Smuzhiyun 	struct snd_pcm_substream *substream;
417*4882a593Smuzhiyun 	unsigned int regDBA;		/* offset to DBA register */
418*4882a593Smuzhiyun 	unsigned int regDCA;		/* offset to DCA register */
419*4882a593Smuzhiyun 	unsigned int regDBC;		/* offset to DBC register */
420*4882a593Smuzhiyun 	unsigned int regDCC;		/* offset to DCC register */
421*4882a593Smuzhiyun 	unsigned int regDMR;		/* offset to DMR register */
422*4882a593Smuzhiyun 	unsigned int regDCR;		/* offset to DCR register */
423*4882a593Smuzhiyun 	unsigned int regHDSR;		/* offset to HDSR register */
424*4882a593Smuzhiyun 	unsigned int regFCR;		/* offset to FCR register */
425*4882a593Smuzhiyun 	unsigned int regFSIC;		/* offset to FSIC register */
426*4882a593Smuzhiyun 	unsigned int valDMR;		/* DMA mode */
427*4882a593Smuzhiyun 	unsigned int valDCR;		/* DMA command */
428*4882a593Smuzhiyun 	unsigned int valFCR;		/* FIFO control */
429*4882a593Smuzhiyun 	unsigned int fifo_offset;	/* FIFO offset within BA1 */
430*4882a593Smuzhiyun 	unsigned char left_slot;	/* FIFO left slot */
431*4882a593Smuzhiyun 	unsigned char right_slot;	/* FIFO right slot */
432*4882a593Smuzhiyun 	int frag;			/* period number */
433*4882a593Smuzhiyun };
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun #define SUSPEND_REGISTERS	20
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun struct cs4281 {
438*4882a593Smuzhiyun 	int irq;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	void __iomem *ba0;		/* virtual (accessible) address */
441*4882a593Smuzhiyun 	void __iomem *ba1;		/* virtual (accessible) address */
442*4882a593Smuzhiyun 	unsigned long ba0_addr;
443*4882a593Smuzhiyun 	unsigned long ba1_addr;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	int dual_codec;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	struct snd_ac97_bus *ac97_bus;
448*4882a593Smuzhiyun 	struct snd_ac97 *ac97;
449*4882a593Smuzhiyun 	struct snd_ac97 *ac97_secondary;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	struct pci_dev *pci;
452*4882a593Smuzhiyun 	struct snd_card *card;
453*4882a593Smuzhiyun 	struct snd_pcm *pcm;
454*4882a593Smuzhiyun 	struct snd_rawmidi *rmidi;
455*4882a593Smuzhiyun 	struct snd_rawmidi_substream *midi_input;
456*4882a593Smuzhiyun 	struct snd_rawmidi_substream *midi_output;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	struct cs4281_dma dma[4];
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	unsigned char src_left_play_slot;
461*4882a593Smuzhiyun 	unsigned char src_right_play_slot;
462*4882a593Smuzhiyun 	unsigned char src_left_rec_slot;
463*4882a593Smuzhiyun 	unsigned char src_right_rec_slot;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	unsigned int spurious_dhtc_irq;
466*4882a593Smuzhiyun 	unsigned int spurious_dtc_irq;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	spinlock_t reg_lock;
469*4882a593Smuzhiyun 	unsigned int midcr;
470*4882a593Smuzhiyun 	unsigned int uartm;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	struct gameport *gameport;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
475*4882a593Smuzhiyun 	u32 suspend_regs[SUSPEND_REGISTERS];
476*4882a593Smuzhiyun #endif
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun };
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun static irqreturn_t snd_cs4281_interrupt(int irq, void *dev_id);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun static const struct pci_device_id snd_cs4281_ids[] = {
483*4882a593Smuzhiyun 	{ PCI_VDEVICE(CIRRUS, 0x6005), 0, },	/* CS4281 */
484*4882a593Smuzhiyun 	{ 0, }
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, snd_cs4281_ids);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun /*
490*4882a593Smuzhiyun  *  constants
491*4882a593Smuzhiyun  */
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun #define CS4281_FIFO_SIZE	32
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun /*
496*4882a593Smuzhiyun  *  common I/O routines
497*4882a593Smuzhiyun  */
498*4882a593Smuzhiyun 
snd_cs4281_pokeBA0(struct cs4281 * chip,unsigned long offset,unsigned int val)499*4882a593Smuzhiyun static inline void snd_cs4281_pokeBA0(struct cs4281 *chip, unsigned long offset,
500*4882a593Smuzhiyun 				      unsigned int val)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun         writel(val, chip->ba0 + offset);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun 
snd_cs4281_peekBA0(struct cs4281 * chip,unsigned long offset)505*4882a593Smuzhiyun static inline unsigned int snd_cs4281_peekBA0(struct cs4281 *chip, unsigned long offset)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun         return readl(chip->ba0 + offset);
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
snd_cs4281_ac97_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)510*4882a593Smuzhiyun static void snd_cs4281_ac97_write(struct snd_ac97 *ac97,
511*4882a593Smuzhiyun 				  unsigned short reg, unsigned short val)
512*4882a593Smuzhiyun {
513*4882a593Smuzhiyun 	/*
514*4882a593Smuzhiyun 	 *  1. Write ACCAD = Command Address Register = 46Ch for AC97 register address
515*4882a593Smuzhiyun 	 *  2. Write ACCDA = Command Data Register = 470h    for data to write to AC97
516*4882a593Smuzhiyun 	 *  3. Write ACCTL = Control Register = 460h for initiating the write
517*4882a593Smuzhiyun 	 *  4. Read ACCTL = 460h, DCV should be reset by now and 460h = 07h
518*4882a593Smuzhiyun 	 *  5. if DCV not cleared, break and return error
519*4882a593Smuzhiyun 	 */
520*4882a593Smuzhiyun 	struct cs4281 *chip = ac97->private_data;
521*4882a593Smuzhiyun 	int count;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/*
524*4882a593Smuzhiyun 	 *  Setup the AC97 control registers on the CS461x to send the
525*4882a593Smuzhiyun 	 *  appropriate command to the AC97 to perform the read.
526*4882a593Smuzhiyun 	 *  ACCAD = Command Address Register = 46Ch
527*4882a593Smuzhiyun 	 *  ACCDA = Command Data Register = 470h
528*4882a593Smuzhiyun 	 *  ACCTL = Control Register = 460h
529*4882a593Smuzhiyun 	 *  set DCV - will clear when process completed
530*4882a593Smuzhiyun 	 *  reset CRW - Write command
531*4882a593Smuzhiyun 	 *  set VFRM - valid frame enabled
532*4882a593Smuzhiyun 	 *  set ESYN - ASYNC generation enabled
533*4882a593Smuzhiyun 	 *  set RSTN - ARST# inactive, AC97 codec not reset
534*4882a593Smuzhiyun          */
535*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_ACCAD, reg);
536*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_ACCDA, val);
537*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_DCV | BA0_ACCTL_VFRM |
538*4882a593Smuzhiyun 				            BA0_ACCTL_ESYN | (ac97->num ? BA0_ACCTL_TC : 0));
539*4882a593Smuzhiyun 	for (count = 0; count < 2000; count++) {
540*4882a593Smuzhiyun 		/*
541*4882a593Smuzhiyun 		 *  First, we want to wait for a short time.
542*4882a593Smuzhiyun 		 */
543*4882a593Smuzhiyun 		udelay(10);
544*4882a593Smuzhiyun 		/*
545*4882a593Smuzhiyun 		 *  Now, check to see if the write has completed.
546*4882a593Smuzhiyun 		 *  ACCTL = 460h, DCV should be reset by now and 460h = 07h
547*4882a593Smuzhiyun 		 */
548*4882a593Smuzhiyun 		if (!(snd_cs4281_peekBA0(chip, BA0_ACCTL) & BA0_ACCTL_DCV)) {
549*4882a593Smuzhiyun 			return;
550*4882a593Smuzhiyun 		}
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 	dev_err(chip->card->dev,
553*4882a593Smuzhiyun 		"AC'97 write problem, reg = 0x%x, val = 0x%x\n", reg, val);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun 
snd_cs4281_ac97_read(struct snd_ac97 * ac97,unsigned short reg)556*4882a593Smuzhiyun static unsigned short snd_cs4281_ac97_read(struct snd_ac97 *ac97,
557*4882a593Smuzhiyun 					   unsigned short reg)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	struct cs4281 *chip = ac97->private_data;
560*4882a593Smuzhiyun 	int count;
561*4882a593Smuzhiyun 	unsigned short result;
562*4882a593Smuzhiyun 	// FIXME: volatile is necessary in the following due to a bug of
563*4882a593Smuzhiyun 	// some gcc versions
564*4882a593Smuzhiyun 	volatile int ac97_num = ((volatile struct snd_ac97 *)ac97)->num;
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun 	/*
567*4882a593Smuzhiyun 	 *  1. Write ACCAD = Command Address Register = 46Ch for AC97 register address
568*4882a593Smuzhiyun 	 *  2. Write ACCDA = Command Data Register = 470h    for data to write to AC97
569*4882a593Smuzhiyun 	 *  3. Write ACCTL = Control Register = 460h for initiating the write
570*4882a593Smuzhiyun 	 *  4. Read ACCTL = 460h, DCV should be reset by now and 460h = 17h
571*4882a593Smuzhiyun 	 *  5. if DCV not cleared, break and return error
572*4882a593Smuzhiyun 	 *  6. Read ACSTS = Status Register = 464h, check VSTS bit
573*4882a593Smuzhiyun 	 */
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSDA2 : BA0_ACSDA);
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/*
578*4882a593Smuzhiyun 	 *  Setup the AC97 control registers on the CS461x to send the
579*4882a593Smuzhiyun 	 *  appropriate command to the AC97 to perform the read.
580*4882a593Smuzhiyun 	 *  ACCAD = Command Address Register = 46Ch
581*4882a593Smuzhiyun 	 *  ACCDA = Command Data Register = 470h
582*4882a593Smuzhiyun 	 *  ACCTL = Control Register = 460h
583*4882a593Smuzhiyun 	 *  set DCV - will clear when process completed
584*4882a593Smuzhiyun 	 *  set CRW - Read command
585*4882a593Smuzhiyun 	 *  set VFRM - valid frame enabled
586*4882a593Smuzhiyun 	 *  set ESYN - ASYNC generation enabled
587*4882a593Smuzhiyun 	 *  set RSTN - ARST# inactive, AC97 codec not reset
588*4882a593Smuzhiyun 	 */
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_ACCAD, reg);
591*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_ACCDA, 0);
592*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_DCV | BA0_ACCTL_CRW |
593*4882a593Smuzhiyun 					    BA0_ACCTL_VFRM | BA0_ACCTL_ESYN |
594*4882a593Smuzhiyun 			   (ac97_num ? BA0_ACCTL_TC : 0));
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 	/*
598*4882a593Smuzhiyun 	 *  Wait for the read to occur.
599*4882a593Smuzhiyun 	 */
600*4882a593Smuzhiyun 	for (count = 0; count < 500; count++) {
601*4882a593Smuzhiyun 		/*
602*4882a593Smuzhiyun 		 *  First, we want to wait for a short time.
603*4882a593Smuzhiyun 	 	 */
604*4882a593Smuzhiyun 		udelay(10);
605*4882a593Smuzhiyun 		/*
606*4882a593Smuzhiyun 		 *  Now, check to see if the read has completed.
607*4882a593Smuzhiyun 		 *  ACCTL = 460h, DCV should be reset by now and 460h = 17h
608*4882a593Smuzhiyun 		 */
609*4882a593Smuzhiyun 		if (!(snd_cs4281_peekBA0(chip, BA0_ACCTL) & BA0_ACCTL_DCV))
610*4882a593Smuzhiyun 			goto __ok1;
611*4882a593Smuzhiyun 	}
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	dev_err(chip->card->dev,
614*4882a593Smuzhiyun 		"AC'97 read problem (ACCTL_DCV), reg = 0x%x\n", reg);
615*4882a593Smuzhiyun 	result = 0xffff;
616*4882a593Smuzhiyun 	goto __end;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun       __ok1:
619*4882a593Smuzhiyun 	/*
620*4882a593Smuzhiyun 	 *  Wait for the valid status bit to go active.
621*4882a593Smuzhiyun 	 */
622*4882a593Smuzhiyun 	for (count = 0; count < 100; count++) {
623*4882a593Smuzhiyun 		/*
624*4882a593Smuzhiyun 		 *  Read the AC97 status register.
625*4882a593Smuzhiyun 		 *  ACSTS = Status Register = 464h
626*4882a593Smuzhiyun 		 *  VSTS - Valid Status
627*4882a593Smuzhiyun 		 */
628*4882a593Smuzhiyun 		if (snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSTS2 : BA0_ACSTS) & BA0_ACSTS_VSTS)
629*4882a593Smuzhiyun 			goto __ok2;
630*4882a593Smuzhiyun 		udelay(10);
631*4882a593Smuzhiyun 	}
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	dev_err(chip->card->dev,
634*4882a593Smuzhiyun 		"AC'97 read problem (ACSTS_VSTS), reg = 0x%x\n", reg);
635*4882a593Smuzhiyun 	result = 0xffff;
636*4882a593Smuzhiyun 	goto __end;
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun       __ok2:
639*4882a593Smuzhiyun 	/*
640*4882a593Smuzhiyun 	 *  Read the data returned from the AC97 register.
641*4882a593Smuzhiyun 	 *  ACSDA = Status Data Register = 474h
642*4882a593Smuzhiyun 	 */
643*4882a593Smuzhiyun 	result = snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSDA2 : BA0_ACSDA);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun       __end:
646*4882a593Smuzhiyun 	return result;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun /*
650*4882a593Smuzhiyun  *  PCM part
651*4882a593Smuzhiyun  */
652*4882a593Smuzhiyun 
snd_cs4281_trigger(struct snd_pcm_substream * substream,int cmd)653*4882a593Smuzhiyun static int snd_cs4281_trigger(struct snd_pcm_substream *substream, int cmd)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun 	struct cs4281_dma *dma = substream->runtime->private_data;
656*4882a593Smuzhiyun 	struct cs4281 *chip = snd_pcm_substream_chip(substream);
657*4882a593Smuzhiyun 
658*4882a593Smuzhiyun 	spin_lock(&chip->reg_lock);
659*4882a593Smuzhiyun 	switch (cmd) {
660*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
661*4882a593Smuzhiyun 		dma->valDCR |= BA0_DCR_MSK;
662*4882a593Smuzhiyun 		dma->valFCR |= BA0_FCR_FEN;
663*4882a593Smuzhiyun 		break;
664*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
665*4882a593Smuzhiyun 		dma->valDCR &= ~BA0_DCR_MSK;
666*4882a593Smuzhiyun 		dma->valFCR &= ~BA0_FCR_FEN;
667*4882a593Smuzhiyun 		break;
668*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
669*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
670*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, dma->regDMR, dma->valDMR & ~BA0_DMR_DMA);
671*4882a593Smuzhiyun 		dma->valDMR |= BA0_DMR_DMA;
672*4882a593Smuzhiyun 		dma->valDCR &= ~BA0_DCR_MSK;
673*4882a593Smuzhiyun 		dma->valFCR |= BA0_FCR_FEN;
674*4882a593Smuzhiyun 		break;
675*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
676*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
677*4882a593Smuzhiyun 		dma->valDMR &= ~(BA0_DMR_DMA|BA0_DMR_POLL);
678*4882a593Smuzhiyun 		dma->valDCR |= BA0_DCR_MSK;
679*4882a593Smuzhiyun 		dma->valFCR &= ~BA0_FCR_FEN;
680*4882a593Smuzhiyun 		/* Leave wave playback FIFO enabled for FM */
681*4882a593Smuzhiyun 		if (dma->regFCR != BA0_FCR0)
682*4882a593Smuzhiyun 			dma->valFCR &= ~BA0_FCR_FEN;
683*4882a593Smuzhiyun 		break;
684*4882a593Smuzhiyun 	default:
685*4882a593Smuzhiyun 		spin_unlock(&chip->reg_lock);
686*4882a593Smuzhiyun 		return -EINVAL;
687*4882a593Smuzhiyun 	}
688*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, dma->regDMR, dma->valDMR);
689*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR);
690*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, dma->regDCR, dma->valDCR);
691*4882a593Smuzhiyun 	spin_unlock(&chip->reg_lock);
692*4882a593Smuzhiyun 	return 0;
693*4882a593Smuzhiyun }
694*4882a593Smuzhiyun 
snd_cs4281_rate(unsigned int rate,unsigned int * real_rate)695*4882a593Smuzhiyun static unsigned int snd_cs4281_rate(unsigned int rate, unsigned int *real_rate)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	unsigned int val;
698*4882a593Smuzhiyun 
699*4882a593Smuzhiyun 	if (real_rate)
700*4882a593Smuzhiyun 		*real_rate = rate;
701*4882a593Smuzhiyun 	/* special "hardcoded" rates */
702*4882a593Smuzhiyun 	switch (rate) {
703*4882a593Smuzhiyun 	case 8000:	return 5;
704*4882a593Smuzhiyun 	case 11025:	return 4;
705*4882a593Smuzhiyun 	case 16000:	return 3;
706*4882a593Smuzhiyun 	case 22050:	return 2;
707*4882a593Smuzhiyun 	case 44100:	return 1;
708*4882a593Smuzhiyun 	case 48000:	return 0;
709*4882a593Smuzhiyun 	default:
710*4882a593Smuzhiyun 		break;
711*4882a593Smuzhiyun 	}
712*4882a593Smuzhiyun 	val = 1536000 / rate;
713*4882a593Smuzhiyun 	if (real_rate)
714*4882a593Smuzhiyun 		*real_rate = 1536000 / val;
715*4882a593Smuzhiyun 	return val;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun 
snd_cs4281_mode(struct cs4281 * chip,struct cs4281_dma * dma,struct snd_pcm_runtime * runtime,int capture,int src)718*4882a593Smuzhiyun static void snd_cs4281_mode(struct cs4281 *chip, struct cs4281_dma *dma,
719*4882a593Smuzhiyun 			    struct snd_pcm_runtime *runtime,
720*4882a593Smuzhiyun 			    int capture, int src)
721*4882a593Smuzhiyun {
722*4882a593Smuzhiyun 	int rec_mono;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun 	dma->valDMR = BA0_DMR_TYPE_SINGLE | BA0_DMR_AUTO |
725*4882a593Smuzhiyun 		      (capture ? BA0_DMR_TR_WRITE : BA0_DMR_TR_READ);
726*4882a593Smuzhiyun 	if (runtime->channels == 1)
727*4882a593Smuzhiyun 		dma->valDMR |= BA0_DMR_MONO;
728*4882a593Smuzhiyun 	if (snd_pcm_format_unsigned(runtime->format) > 0)
729*4882a593Smuzhiyun 		dma->valDMR |= BA0_DMR_USIGN;
730*4882a593Smuzhiyun 	if (snd_pcm_format_big_endian(runtime->format) > 0)
731*4882a593Smuzhiyun 		dma->valDMR |= BA0_DMR_BEND;
732*4882a593Smuzhiyun 	switch (snd_pcm_format_width(runtime->format)) {
733*4882a593Smuzhiyun 	case 8: dma->valDMR |= BA0_DMR_SIZE8;
734*4882a593Smuzhiyun 		if (runtime->channels == 1)
735*4882a593Smuzhiyun 			dma->valDMR |= BA0_DMR_SWAPC;
736*4882a593Smuzhiyun 		break;
737*4882a593Smuzhiyun 	case 32: dma->valDMR |= BA0_DMR_SIZE20; break;
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 	dma->frag = 0;	/* for workaround */
740*4882a593Smuzhiyun 	dma->valDCR = BA0_DCR_TCIE | BA0_DCR_MSK;
741*4882a593Smuzhiyun 	if (runtime->buffer_size != runtime->period_size)
742*4882a593Smuzhiyun 		dma->valDCR |= BA0_DCR_HTCIE;
743*4882a593Smuzhiyun 	/* Initialize DMA */
744*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, dma->regDBA, runtime->dma_addr);
745*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, dma->regDBC, runtime->buffer_size - 1);
746*4882a593Smuzhiyun 	rec_mono = (chip->dma[1].valDMR & BA0_DMR_MONO) == BA0_DMR_MONO;
747*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SRCSA, (chip->src_left_play_slot << 0) |
748*4882a593Smuzhiyun 					    (chip->src_right_play_slot << 8) |
749*4882a593Smuzhiyun 					    (chip->src_left_rec_slot << 16) |
750*4882a593Smuzhiyun 					    ((rec_mono ? 31 : chip->src_right_rec_slot) << 24));
751*4882a593Smuzhiyun 	if (!src)
752*4882a593Smuzhiyun 		goto __skip_src;
753*4882a593Smuzhiyun 	if (!capture) {
754*4882a593Smuzhiyun 		if (dma->left_slot == chip->src_left_play_slot) {
755*4882a593Smuzhiyun 			unsigned int val = snd_cs4281_rate(runtime->rate, NULL);
756*4882a593Smuzhiyun 			snd_BUG_ON(dma->right_slot != chip->src_right_play_slot);
757*4882a593Smuzhiyun 			snd_cs4281_pokeBA0(chip, BA0_DACSR, val);
758*4882a593Smuzhiyun 		}
759*4882a593Smuzhiyun 	} else {
760*4882a593Smuzhiyun 		if (dma->left_slot == chip->src_left_rec_slot) {
761*4882a593Smuzhiyun 			unsigned int val = snd_cs4281_rate(runtime->rate, NULL);
762*4882a593Smuzhiyun 			snd_BUG_ON(dma->right_slot != chip->src_right_rec_slot);
763*4882a593Smuzhiyun 			snd_cs4281_pokeBA0(chip, BA0_ADCSR, val);
764*4882a593Smuzhiyun 		}
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun       __skip_src:
767*4882a593Smuzhiyun 	/* Deactivate wave playback FIFO before changing slot assignments */
768*4882a593Smuzhiyun 	if (dma->regFCR == BA0_FCR0)
769*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, dma->regFCR, snd_cs4281_peekBA0(chip, dma->regFCR) & ~BA0_FCR_FEN);
770*4882a593Smuzhiyun 	/* Initialize FIFO */
771*4882a593Smuzhiyun 	dma->valFCR = BA0_FCR_LS(dma->left_slot) |
772*4882a593Smuzhiyun 		      BA0_FCR_RS(capture && (dma->valDMR & BA0_DMR_MONO) ? 31 : dma->right_slot) |
773*4882a593Smuzhiyun 		      BA0_FCR_SZ(CS4281_FIFO_SIZE) |
774*4882a593Smuzhiyun 		      BA0_FCR_OF(dma->fifo_offset);
775*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR | (capture ? BA0_FCR_PSH : 0));
776*4882a593Smuzhiyun 	/* Activate FIFO again for FM playback */
777*4882a593Smuzhiyun 	if (dma->regFCR == BA0_FCR0)
778*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR | BA0_FCR_FEN);
779*4882a593Smuzhiyun 	/* Clear FIFO Status and Interrupt Control Register */
780*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, dma->regFSIC, 0);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
snd_cs4281_playback_prepare(struct snd_pcm_substream * substream)783*4882a593Smuzhiyun static int snd_cs4281_playback_prepare(struct snd_pcm_substream *substream)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
786*4882a593Smuzhiyun 	struct cs4281_dma *dma = runtime->private_data;
787*4882a593Smuzhiyun 	struct cs4281 *chip = snd_pcm_substream_chip(substream);
788*4882a593Smuzhiyun 
789*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
790*4882a593Smuzhiyun 	snd_cs4281_mode(chip, dma, runtime, 0, 1);
791*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
792*4882a593Smuzhiyun 	return 0;
793*4882a593Smuzhiyun }
794*4882a593Smuzhiyun 
snd_cs4281_capture_prepare(struct snd_pcm_substream * substream)795*4882a593Smuzhiyun static int snd_cs4281_capture_prepare(struct snd_pcm_substream *substream)
796*4882a593Smuzhiyun {
797*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
798*4882a593Smuzhiyun 	struct cs4281_dma *dma = runtime->private_data;
799*4882a593Smuzhiyun 	struct cs4281 *chip = snd_pcm_substream_chip(substream);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
802*4882a593Smuzhiyun 	snd_cs4281_mode(chip, dma, runtime, 1, 1);
803*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
804*4882a593Smuzhiyun 	return 0;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun 
snd_cs4281_pointer(struct snd_pcm_substream * substream)807*4882a593Smuzhiyun static snd_pcm_uframes_t snd_cs4281_pointer(struct snd_pcm_substream *substream)
808*4882a593Smuzhiyun {
809*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
810*4882a593Smuzhiyun 	struct cs4281_dma *dma = runtime->private_data;
811*4882a593Smuzhiyun 	struct cs4281 *chip = snd_pcm_substream_chip(substream);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	/*
814*4882a593Smuzhiyun 	dev_dbg(chip->card->dev,
815*4882a593Smuzhiyun 		"DCC = 0x%x, buffer_size = 0x%x, jiffies = %li\n",
816*4882a593Smuzhiyun 		snd_cs4281_peekBA0(chip, dma->regDCC), runtime->buffer_size,
817*4882a593Smuzhiyun 	       jiffies);
818*4882a593Smuzhiyun 	*/
819*4882a593Smuzhiyun 	return runtime->buffer_size -
820*4882a593Smuzhiyun 	       snd_cs4281_peekBA0(chip, dma->regDCC) - 1;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_cs4281_playback =
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun 	.info =			SNDRV_PCM_INFO_MMAP |
826*4882a593Smuzhiyun 				SNDRV_PCM_INFO_INTERLEAVED |
827*4882a593Smuzhiyun 				SNDRV_PCM_INFO_MMAP_VALID |
828*4882a593Smuzhiyun 				SNDRV_PCM_INFO_PAUSE |
829*4882a593Smuzhiyun 				SNDRV_PCM_INFO_RESUME,
830*4882a593Smuzhiyun 	.formats =		SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S8 |
831*4882a593Smuzhiyun 				SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_S16_LE |
832*4882a593Smuzhiyun 				SNDRV_PCM_FMTBIT_U16_BE | SNDRV_PCM_FMTBIT_S16_BE |
833*4882a593Smuzhiyun 				SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_S32_LE |
834*4882a593Smuzhiyun 				SNDRV_PCM_FMTBIT_U32_BE | SNDRV_PCM_FMTBIT_S32_BE,
835*4882a593Smuzhiyun 	.rates =		SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
836*4882a593Smuzhiyun 	.rate_min =		4000,
837*4882a593Smuzhiyun 	.rate_max =		48000,
838*4882a593Smuzhiyun 	.channels_min =		1,
839*4882a593Smuzhiyun 	.channels_max =		2,
840*4882a593Smuzhiyun 	.buffer_bytes_max =	(512*1024),
841*4882a593Smuzhiyun 	.period_bytes_min =	64,
842*4882a593Smuzhiyun 	.period_bytes_max =	(512*1024),
843*4882a593Smuzhiyun 	.periods_min =		1,
844*4882a593Smuzhiyun 	.periods_max =		2,
845*4882a593Smuzhiyun 	.fifo_size =		CS4281_FIFO_SIZE,
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_cs4281_capture =
849*4882a593Smuzhiyun {
850*4882a593Smuzhiyun 	.info =			SNDRV_PCM_INFO_MMAP |
851*4882a593Smuzhiyun 				SNDRV_PCM_INFO_INTERLEAVED |
852*4882a593Smuzhiyun 				SNDRV_PCM_INFO_MMAP_VALID |
853*4882a593Smuzhiyun 				SNDRV_PCM_INFO_PAUSE |
854*4882a593Smuzhiyun 				SNDRV_PCM_INFO_RESUME,
855*4882a593Smuzhiyun 	.formats =		SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S8 |
856*4882a593Smuzhiyun 				SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_S16_LE |
857*4882a593Smuzhiyun 				SNDRV_PCM_FMTBIT_U16_BE | SNDRV_PCM_FMTBIT_S16_BE |
858*4882a593Smuzhiyun 				SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_S32_LE |
859*4882a593Smuzhiyun 				SNDRV_PCM_FMTBIT_U32_BE | SNDRV_PCM_FMTBIT_S32_BE,
860*4882a593Smuzhiyun 	.rates =		SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
861*4882a593Smuzhiyun 	.rate_min =		4000,
862*4882a593Smuzhiyun 	.rate_max =		48000,
863*4882a593Smuzhiyun 	.channels_min =		1,
864*4882a593Smuzhiyun 	.channels_max =		2,
865*4882a593Smuzhiyun 	.buffer_bytes_max =	(512*1024),
866*4882a593Smuzhiyun 	.period_bytes_min =	64,
867*4882a593Smuzhiyun 	.period_bytes_max =	(512*1024),
868*4882a593Smuzhiyun 	.periods_min =		1,
869*4882a593Smuzhiyun 	.periods_max =		2,
870*4882a593Smuzhiyun 	.fifo_size =		CS4281_FIFO_SIZE,
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun 
snd_cs4281_playback_open(struct snd_pcm_substream * substream)873*4882a593Smuzhiyun static int snd_cs4281_playback_open(struct snd_pcm_substream *substream)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun 	struct cs4281 *chip = snd_pcm_substream_chip(substream);
876*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
877*4882a593Smuzhiyun 	struct cs4281_dma *dma;
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun 	dma = &chip->dma[0];
880*4882a593Smuzhiyun 	dma->substream = substream;
881*4882a593Smuzhiyun 	dma->left_slot = 0;
882*4882a593Smuzhiyun 	dma->right_slot = 1;
883*4882a593Smuzhiyun 	runtime->private_data = dma;
884*4882a593Smuzhiyun 	runtime->hw = snd_cs4281_playback;
885*4882a593Smuzhiyun 	/* should be detected from the AC'97 layer, but it seems
886*4882a593Smuzhiyun 	   that although CS4297A rev B reports 18-bit ADC resolution,
887*4882a593Smuzhiyun 	   samples are 20-bit */
888*4882a593Smuzhiyun 	snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
889*4882a593Smuzhiyun 	return 0;
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun 
snd_cs4281_capture_open(struct snd_pcm_substream * substream)892*4882a593Smuzhiyun static int snd_cs4281_capture_open(struct snd_pcm_substream *substream)
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun 	struct cs4281 *chip = snd_pcm_substream_chip(substream);
895*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
896*4882a593Smuzhiyun 	struct cs4281_dma *dma;
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	dma = &chip->dma[1];
899*4882a593Smuzhiyun 	dma->substream = substream;
900*4882a593Smuzhiyun 	dma->left_slot = 10;
901*4882a593Smuzhiyun 	dma->right_slot = 11;
902*4882a593Smuzhiyun 	runtime->private_data = dma;
903*4882a593Smuzhiyun 	runtime->hw = snd_cs4281_capture;
904*4882a593Smuzhiyun 	/* should be detected from the AC'97 layer, but it seems
905*4882a593Smuzhiyun 	   that although CS4297A rev B reports 18-bit ADC resolution,
906*4882a593Smuzhiyun 	   samples are 20-bit */
907*4882a593Smuzhiyun 	snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
908*4882a593Smuzhiyun 	return 0;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun 
snd_cs4281_playback_close(struct snd_pcm_substream * substream)911*4882a593Smuzhiyun static int snd_cs4281_playback_close(struct snd_pcm_substream *substream)
912*4882a593Smuzhiyun {
913*4882a593Smuzhiyun 	struct cs4281_dma *dma = substream->runtime->private_data;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	dma->substream = NULL;
916*4882a593Smuzhiyun 	return 0;
917*4882a593Smuzhiyun }
918*4882a593Smuzhiyun 
snd_cs4281_capture_close(struct snd_pcm_substream * substream)919*4882a593Smuzhiyun static int snd_cs4281_capture_close(struct snd_pcm_substream *substream)
920*4882a593Smuzhiyun {
921*4882a593Smuzhiyun 	struct cs4281_dma *dma = substream->runtime->private_data;
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	dma->substream = NULL;
924*4882a593Smuzhiyun 	return 0;
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun static const struct snd_pcm_ops snd_cs4281_playback_ops = {
928*4882a593Smuzhiyun 	.open =		snd_cs4281_playback_open,
929*4882a593Smuzhiyun 	.close =	snd_cs4281_playback_close,
930*4882a593Smuzhiyun 	.prepare =	snd_cs4281_playback_prepare,
931*4882a593Smuzhiyun 	.trigger =	snd_cs4281_trigger,
932*4882a593Smuzhiyun 	.pointer =	snd_cs4281_pointer,
933*4882a593Smuzhiyun };
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun static const struct snd_pcm_ops snd_cs4281_capture_ops = {
936*4882a593Smuzhiyun 	.open =		snd_cs4281_capture_open,
937*4882a593Smuzhiyun 	.close =	snd_cs4281_capture_close,
938*4882a593Smuzhiyun 	.prepare =	snd_cs4281_capture_prepare,
939*4882a593Smuzhiyun 	.trigger =	snd_cs4281_trigger,
940*4882a593Smuzhiyun 	.pointer =	snd_cs4281_pointer,
941*4882a593Smuzhiyun };
942*4882a593Smuzhiyun 
snd_cs4281_pcm(struct cs4281 * chip,int device)943*4882a593Smuzhiyun static int snd_cs4281_pcm(struct cs4281 *chip, int device)
944*4882a593Smuzhiyun {
945*4882a593Smuzhiyun 	struct snd_pcm *pcm;
946*4882a593Smuzhiyun 	int err;
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	err = snd_pcm_new(chip->card, "CS4281", device, 1, 1, &pcm);
949*4882a593Smuzhiyun 	if (err < 0)
950*4882a593Smuzhiyun 		return err;
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cs4281_playback_ops);
953*4882a593Smuzhiyun 	snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_cs4281_capture_ops);
954*4882a593Smuzhiyun 
955*4882a593Smuzhiyun 	pcm->private_data = chip;
956*4882a593Smuzhiyun 	pcm->info_flags = 0;
957*4882a593Smuzhiyun 	strcpy(pcm->name, "CS4281");
958*4882a593Smuzhiyun 	chip->pcm = pcm;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV, &chip->pci->dev,
961*4882a593Smuzhiyun 				       64*1024, 512*1024);
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	return 0;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun 
966*4882a593Smuzhiyun /*
967*4882a593Smuzhiyun  *  Mixer section
968*4882a593Smuzhiyun  */
969*4882a593Smuzhiyun 
970*4882a593Smuzhiyun #define CS_VOL_MASK	0x1f
971*4882a593Smuzhiyun 
snd_cs4281_info_volume(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)972*4882a593Smuzhiyun static int snd_cs4281_info_volume(struct snd_kcontrol *kcontrol,
973*4882a593Smuzhiyun 				  struct snd_ctl_elem_info *uinfo)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun 	uinfo->type              = SNDRV_CTL_ELEM_TYPE_INTEGER;
976*4882a593Smuzhiyun 	uinfo->count             = 2;
977*4882a593Smuzhiyun 	uinfo->value.integer.min = 0;
978*4882a593Smuzhiyun 	uinfo->value.integer.max = CS_VOL_MASK;
979*4882a593Smuzhiyun 	return 0;
980*4882a593Smuzhiyun }
981*4882a593Smuzhiyun 
snd_cs4281_get_volume(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)982*4882a593Smuzhiyun static int snd_cs4281_get_volume(struct snd_kcontrol *kcontrol,
983*4882a593Smuzhiyun 				 struct snd_ctl_elem_value *ucontrol)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun 	struct cs4281 *chip = snd_kcontrol_chip(kcontrol);
986*4882a593Smuzhiyun 	int regL = (kcontrol->private_value >> 16) & 0xffff;
987*4882a593Smuzhiyun 	int regR = kcontrol->private_value & 0xffff;
988*4882a593Smuzhiyun 	int volL, volR;
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 	volL = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regL) & CS_VOL_MASK);
991*4882a593Smuzhiyun 	volR = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regR) & CS_VOL_MASK);
992*4882a593Smuzhiyun 
993*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = volL;
994*4882a593Smuzhiyun 	ucontrol->value.integer.value[1] = volR;
995*4882a593Smuzhiyun 	return 0;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
snd_cs4281_put_volume(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)998*4882a593Smuzhiyun static int snd_cs4281_put_volume(struct snd_kcontrol *kcontrol,
999*4882a593Smuzhiyun 				 struct snd_ctl_elem_value *ucontrol)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	struct cs4281 *chip = snd_kcontrol_chip(kcontrol);
1002*4882a593Smuzhiyun 	int change = 0;
1003*4882a593Smuzhiyun 	int regL = (kcontrol->private_value >> 16) & 0xffff;
1004*4882a593Smuzhiyun 	int regR = kcontrol->private_value & 0xffff;
1005*4882a593Smuzhiyun 	int volL, volR;
1006*4882a593Smuzhiyun 
1007*4882a593Smuzhiyun 	volL = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regL) & CS_VOL_MASK);
1008*4882a593Smuzhiyun 	volR = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regR) & CS_VOL_MASK);
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun 	if (ucontrol->value.integer.value[0] != volL) {
1011*4882a593Smuzhiyun 		volL = CS_VOL_MASK - (ucontrol->value.integer.value[0] & CS_VOL_MASK);
1012*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, regL, volL);
1013*4882a593Smuzhiyun 		change = 1;
1014*4882a593Smuzhiyun 	}
1015*4882a593Smuzhiyun 	if (ucontrol->value.integer.value[1] != volR) {
1016*4882a593Smuzhiyun 		volR = CS_VOL_MASK - (ucontrol->value.integer.value[1] & CS_VOL_MASK);
1017*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, regR, volR);
1018*4882a593Smuzhiyun 		change = 1;
1019*4882a593Smuzhiyun 	}
1020*4882a593Smuzhiyun 	return change;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(db_scale_dsp, -4650, 150, 0);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun static const struct snd_kcontrol_new snd_cs4281_fm_vol =
1026*4882a593Smuzhiyun {
1027*4882a593Smuzhiyun 	.iface = SNDRV_CTL_ELEM_IFACE_MIXER,
1028*4882a593Smuzhiyun 	.name = "Synth Playback Volume",
1029*4882a593Smuzhiyun 	.info = snd_cs4281_info_volume,
1030*4882a593Smuzhiyun 	.get = snd_cs4281_get_volume,
1031*4882a593Smuzhiyun 	.put = snd_cs4281_put_volume,
1032*4882a593Smuzhiyun 	.private_value = ((BA0_FMLVC << 16) | BA0_FMRVC),
1033*4882a593Smuzhiyun 	.tlv = { .p = db_scale_dsp },
1034*4882a593Smuzhiyun };
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun static const struct snd_kcontrol_new snd_cs4281_pcm_vol =
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	.iface = SNDRV_CTL_ELEM_IFACE_MIXER,
1039*4882a593Smuzhiyun 	.name = "PCM Stream Playback Volume",
1040*4882a593Smuzhiyun 	.info = snd_cs4281_info_volume,
1041*4882a593Smuzhiyun 	.get = snd_cs4281_get_volume,
1042*4882a593Smuzhiyun 	.put = snd_cs4281_put_volume,
1043*4882a593Smuzhiyun 	.private_value = ((BA0_PPLVC << 16) | BA0_PPRVC),
1044*4882a593Smuzhiyun 	.tlv = { .p = db_scale_dsp },
1045*4882a593Smuzhiyun };
1046*4882a593Smuzhiyun 
snd_cs4281_mixer_free_ac97_bus(struct snd_ac97_bus * bus)1047*4882a593Smuzhiyun static void snd_cs4281_mixer_free_ac97_bus(struct snd_ac97_bus *bus)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun 	struct cs4281 *chip = bus->private_data;
1050*4882a593Smuzhiyun 	chip->ac97_bus = NULL;
1051*4882a593Smuzhiyun }
1052*4882a593Smuzhiyun 
snd_cs4281_mixer_free_ac97(struct snd_ac97 * ac97)1053*4882a593Smuzhiyun static void snd_cs4281_mixer_free_ac97(struct snd_ac97 *ac97)
1054*4882a593Smuzhiyun {
1055*4882a593Smuzhiyun 	struct cs4281 *chip = ac97->private_data;
1056*4882a593Smuzhiyun 	if (ac97->num)
1057*4882a593Smuzhiyun 		chip->ac97_secondary = NULL;
1058*4882a593Smuzhiyun 	else
1059*4882a593Smuzhiyun 		chip->ac97 = NULL;
1060*4882a593Smuzhiyun }
1061*4882a593Smuzhiyun 
snd_cs4281_mixer(struct cs4281 * chip)1062*4882a593Smuzhiyun static int snd_cs4281_mixer(struct cs4281 *chip)
1063*4882a593Smuzhiyun {
1064*4882a593Smuzhiyun 	struct snd_card *card = chip->card;
1065*4882a593Smuzhiyun 	struct snd_ac97_template ac97;
1066*4882a593Smuzhiyun 	int err;
1067*4882a593Smuzhiyun 	static const struct snd_ac97_bus_ops ops = {
1068*4882a593Smuzhiyun 		.write = snd_cs4281_ac97_write,
1069*4882a593Smuzhiyun 		.read = snd_cs4281_ac97_read,
1070*4882a593Smuzhiyun 	};
1071*4882a593Smuzhiyun 
1072*4882a593Smuzhiyun 	if ((err = snd_ac97_bus(card, 0, &ops, chip, &chip->ac97_bus)) < 0)
1073*4882a593Smuzhiyun 		return err;
1074*4882a593Smuzhiyun 	chip->ac97_bus->private_free = snd_cs4281_mixer_free_ac97_bus;
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	memset(&ac97, 0, sizeof(ac97));
1077*4882a593Smuzhiyun 	ac97.private_data = chip;
1078*4882a593Smuzhiyun 	ac97.private_free = snd_cs4281_mixer_free_ac97;
1079*4882a593Smuzhiyun 	if ((err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97)) < 0)
1080*4882a593Smuzhiyun 		return err;
1081*4882a593Smuzhiyun 	if (chip->dual_codec) {
1082*4882a593Smuzhiyun 		ac97.num = 1;
1083*4882a593Smuzhiyun 		if ((err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97_secondary)) < 0)
1084*4882a593Smuzhiyun 			return err;
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun 	if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cs4281_fm_vol, chip))) < 0)
1087*4882a593Smuzhiyun 		return err;
1088*4882a593Smuzhiyun 	if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cs4281_pcm_vol, chip))) < 0)
1089*4882a593Smuzhiyun 		return err;
1090*4882a593Smuzhiyun 	return 0;
1091*4882a593Smuzhiyun }
1092*4882a593Smuzhiyun 
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun /*
1095*4882a593Smuzhiyun  * proc interface
1096*4882a593Smuzhiyun  */
1097*4882a593Smuzhiyun 
snd_cs4281_proc_read(struct snd_info_entry * entry,struct snd_info_buffer * buffer)1098*4882a593Smuzhiyun static void snd_cs4281_proc_read(struct snd_info_entry *entry,
1099*4882a593Smuzhiyun 				  struct snd_info_buffer *buffer)
1100*4882a593Smuzhiyun {
1101*4882a593Smuzhiyun 	struct cs4281 *chip = entry->private_data;
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	snd_iprintf(buffer, "Cirrus Logic CS4281\n\n");
1104*4882a593Smuzhiyun 	snd_iprintf(buffer, "Spurious half IRQs   : %u\n", chip->spurious_dhtc_irq);
1105*4882a593Smuzhiyun 	snd_iprintf(buffer, "Spurious end IRQs    : %u\n", chip->spurious_dtc_irq);
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun 
snd_cs4281_BA0_read(struct snd_info_entry * entry,void * file_private_data,struct file * file,char __user * buf,size_t count,loff_t pos)1108*4882a593Smuzhiyun static ssize_t snd_cs4281_BA0_read(struct snd_info_entry *entry,
1109*4882a593Smuzhiyun 				   void *file_private_data,
1110*4882a593Smuzhiyun 				   struct file *file, char __user *buf,
1111*4882a593Smuzhiyun 				   size_t count, loff_t pos)
1112*4882a593Smuzhiyun {
1113*4882a593Smuzhiyun 	struct cs4281 *chip = entry->private_data;
1114*4882a593Smuzhiyun 
1115*4882a593Smuzhiyun 	if (copy_to_user_fromio(buf, chip->ba0 + pos, count))
1116*4882a593Smuzhiyun 		return -EFAULT;
1117*4882a593Smuzhiyun 	return count;
1118*4882a593Smuzhiyun }
1119*4882a593Smuzhiyun 
snd_cs4281_BA1_read(struct snd_info_entry * entry,void * file_private_data,struct file * file,char __user * buf,size_t count,loff_t pos)1120*4882a593Smuzhiyun static ssize_t snd_cs4281_BA1_read(struct snd_info_entry *entry,
1121*4882a593Smuzhiyun 				   void *file_private_data,
1122*4882a593Smuzhiyun 				   struct file *file, char __user *buf,
1123*4882a593Smuzhiyun 				   size_t count, loff_t pos)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun 	struct cs4281 *chip = entry->private_data;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	if (copy_to_user_fromio(buf, chip->ba1 + pos, count))
1128*4882a593Smuzhiyun 		return -EFAULT;
1129*4882a593Smuzhiyun 	return count;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun static const struct snd_info_entry_ops snd_cs4281_proc_ops_BA0 = {
1133*4882a593Smuzhiyun 	.read = snd_cs4281_BA0_read,
1134*4882a593Smuzhiyun };
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun static const struct snd_info_entry_ops snd_cs4281_proc_ops_BA1 = {
1137*4882a593Smuzhiyun 	.read = snd_cs4281_BA1_read,
1138*4882a593Smuzhiyun };
1139*4882a593Smuzhiyun 
snd_cs4281_proc_init(struct cs4281 * chip)1140*4882a593Smuzhiyun static void snd_cs4281_proc_init(struct cs4281 *chip)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun 	struct snd_info_entry *entry;
1143*4882a593Smuzhiyun 
1144*4882a593Smuzhiyun 	snd_card_ro_proc_new(chip->card, "cs4281", chip, snd_cs4281_proc_read);
1145*4882a593Smuzhiyun 	if (! snd_card_proc_new(chip->card, "cs4281_BA0", &entry)) {
1146*4882a593Smuzhiyun 		entry->content = SNDRV_INFO_CONTENT_DATA;
1147*4882a593Smuzhiyun 		entry->private_data = chip;
1148*4882a593Smuzhiyun 		entry->c.ops = &snd_cs4281_proc_ops_BA0;
1149*4882a593Smuzhiyun 		entry->size = CS4281_BA0_SIZE;
1150*4882a593Smuzhiyun 	}
1151*4882a593Smuzhiyun 	if (! snd_card_proc_new(chip->card, "cs4281_BA1", &entry)) {
1152*4882a593Smuzhiyun 		entry->content = SNDRV_INFO_CONTENT_DATA;
1153*4882a593Smuzhiyun 		entry->private_data = chip;
1154*4882a593Smuzhiyun 		entry->c.ops = &snd_cs4281_proc_ops_BA1;
1155*4882a593Smuzhiyun 		entry->size = CS4281_BA1_SIZE;
1156*4882a593Smuzhiyun 	}
1157*4882a593Smuzhiyun }
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun /*
1160*4882a593Smuzhiyun  * joystick support
1161*4882a593Smuzhiyun  */
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun #if IS_REACHABLE(CONFIG_GAMEPORT)
1164*4882a593Smuzhiyun 
snd_cs4281_gameport_trigger(struct gameport * gameport)1165*4882a593Smuzhiyun static void snd_cs4281_gameport_trigger(struct gameport *gameport)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun 	struct cs4281 *chip = gameport_get_port_data(gameport);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	if (snd_BUG_ON(!chip))
1170*4882a593Smuzhiyun 		return;
1171*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_JSPT, 0xff);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun 
snd_cs4281_gameport_read(struct gameport * gameport)1174*4882a593Smuzhiyun static unsigned char snd_cs4281_gameport_read(struct gameport *gameport)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun 	struct cs4281 *chip = gameport_get_port_data(gameport);
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	if (snd_BUG_ON(!chip))
1179*4882a593Smuzhiyun 		return 0;
1180*4882a593Smuzhiyun 	return snd_cs4281_peekBA0(chip, BA0_JSPT);
1181*4882a593Smuzhiyun }
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun #ifdef COOKED_MODE
snd_cs4281_gameport_cooked_read(struct gameport * gameport,int * axes,int * buttons)1184*4882a593Smuzhiyun static int snd_cs4281_gameport_cooked_read(struct gameport *gameport,
1185*4882a593Smuzhiyun 					   int *axes, int *buttons)
1186*4882a593Smuzhiyun {
1187*4882a593Smuzhiyun 	struct cs4281 *chip = gameport_get_port_data(gameport);
1188*4882a593Smuzhiyun 	unsigned js1, js2, jst;
1189*4882a593Smuzhiyun 
1190*4882a593Smuzhiyun 	if (snd_BUG_ON(!chip))
1191*4882a593Smuzhiyun 		return 0;
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	js1 = snd_cs4281_peekBA0(chip, BA0_JSC1);
1194*4882a593Smuzhiyun 	js2 = snd_cs4281_peekBA0(chip, BA0_JSC2);
1195*4882a593Smuzhiyun 	jst = snd_cs4281_peekBA0(chip, BA0_JSPT);
1196*4882a593Smuzhiyun 
1197*4882a593Smuzhiyun 	*buttons = (~jst >> 4) & 0x0F;
1198*4882a593Smuzhiyun 
1199*4882a593Smuzhiyun 	axes[0] = ((js1 & JSC1_Y1V_MASK) >> JSC1_Y1V_SHIFT) & 0xFFFF;
1200*4882a593Smuzhiyun 	axes[1] = ((js1 & JSC1_X1V_MASK) >> JSC1_X1V_SHIFT) & 0xFFFF;
1201*4882a593Smuzhiyun 	axes[2] = ((js2 & JSC2_Y2V_MASK) >> JSC2_Y2V_SHIFT) & 0xFFFF;
1202*4882a593Smuzhiyun 	axes[3] = ((js2 & JSC2_X2V_MASK) >> JSC2_X2V_SHIFT) & 0xFFFF;
1203*4882a593Smuzhiyun 
1204*4882a593Smuzhiyun 	for (jst = 0; jst < 4; ++jst)
1205*4882a593Smuzhiyun 		if (axes[jst] == 0xFFFF) axes[jst] = -1;
1206*4882a593Smuzhiyun 	return 0;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun #else
1209*4882a593Smuzhiyun #define snd_cs4281_gameport_cooked_read	NULL
1210*4882a593Smuzhiyun #endif
1211*4882a593Smuzhiyun 
snd_cs4281_gameport_open(struct gameport * gameport,int mode)1212*4882a593Smuzhiyun static int snd_cs4281_gameport_open(struct gameport *gameport, int mode)
1213*4882a593Smuzhiyun {
1214*4882a593Smuzhiyun 	switch (mode) {
1215*4882a593Smuzhiyun #ifdef COOKED_MODE
1216*4882a593Smuzhiyun 	case GAMEPORT_MODE_COOKED:
1217*4882a593Smuzhiyun 		return 0;
1218*4882a593Smuzhiyun #endif
1219*4882a593Smuzhiyun 	case GAMEPORT_MODE_RAW:
1220*4882a593Smuzhiyun 		return 0;
1221*4882a593Smuzhiyun 	default:
1222*4882a593Smuzhiyun 		return -1;
1223*4882a593Smuzhiyun 	}
1224*4882a593Smuzhiyun 	return 0;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun 
snd_cs4281_create_gameport(struct cs4281 * chip)1227*4882a593Smuzhiyun static int snd_cs4281_create_gameport(struct cs4281 *chip)
1228*4882a593Smuzhiyun {
1229*4882a593Smuzhiyun 	struct gameport *gp;
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	chip->gameport = gp = gameport_allocate_port();
1232*4882a593Smuzhiyun 	if (!gp) {
1233*4882a593Smuzhiyun 		dev_err(chip->card->dev,
1234*4882a593Smuzhiyun 			"cannot allocate memory for gameport\n");
1235*4882a593Smuzhiyun 		return -ENOMEM;
1236*4882a593Smuzhiyun 	}
1237*4882a593Smuzhiyun 
1238*4882a593Smuzhiyun 	gameport_set_name(gp, "CS4281 Gameport");
1239*4882a593Smuzhiyun 	gameport_set_phys(gp, "pci%s/gameport0", pci_name(chip->pci));
1240*4882a593Smuzhiyun 	gameport_set_dev_parent(gp, &chip->pci->dev);
1241*4882a593Smuzhiyun 	gp->open = snd_cs4281_gameport_open;
1242*4882a593Smuzhiyun 	gp->read = snd_cs4281_gameport_read;
1243*4882a593Smuzhiyun 	gp->trigger = snd_cs4281_gameport_trigger;
1244*4882a593Smuzhiyun 	gp->cooked_read = snd_cs4281_gameport_cooked_read;
1245*4882a593Smuzhiyun 	gameport_set_port_data(gp, chip);
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_JSIO, 0xFF); // ?
1248*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_JSCTL, JSCTL_SP_MEDIUM_SLOW);
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 	gameport_register_port(gp);
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	return 0;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun 
snd_cs4281_free_gameport(struct cs4281 * chip)1255*4882a593Smuzhiyun static void snd_cs4281_free_gameport(struct cs4281 *chip)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun 	if (chip->gameport) {
1258*4882a593Smuzhiyun 		gameport_unregister_port(chip->gameport);
1259*4882a593Smuzhiyun 		chip->gameport = NULL;
1260*4882a593Smuzhiyun 	}
1261*4882a593Smuzhiyun }
1262*4882a593Smuzhiyun #else
snd_cs4281_create_gameport(struct cs4281 * chip)1263*4882a593Smuzhiyun static inline int snd_cs4281_create_gameport(struct cs4281 *chip) { return -ENOSYS; }
snd_cs4281_free_gameport(struct cs4281 * chip)1264*4882a593Smuzhiyun static inline void snd_cs4281_free_gameport(struct cs4281 *chip) { }
1265*4882a593Smuzhiyun #endif /* IS_REACHABLE(CONFIG_GAMEPORT) */
1266*4882a593Smuzhiyun 
snd_cs4281_free(struct cs4281 * chip)1267*4882a593Smuzhiyun static int snd_cs4281_free(struct cs4281 *chip)
1268*4882a593Smuzhiyun {
1269*4882a593Smuzhiyun 	snd_cs4281_free_gameport(chip);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	/* Mask interrupts */
1272*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_HIMR, 0x7fffffff);
1273*4882a593Smuzhiyun 	/* Stop the DLL Clock logic. */
1274*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
1275*4882a593Smuzhiyun 	/* Sound System Power Management - Turn Everything OFF */
1276*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SSPM, 0);
1277*4882a593Smuzhiyun 	/* PCI interface - D3 state */
1278*4882a593Smuzhiyun 	pci_set_power_state(chip->pci, PCI_D3hot);
1279*4882a593Smuzhiyun 
1280*4882a593Smuzhiyun 	if (chip->irq >= 0)
1281*4882a593Smuzhiyun 		free_irq(chip->irq, chip);
1282*4882a593Smuzhiyun 	iounmap(chip->ba0);
1283*4882a593Smuzhiyun 	iounmap(chip->ba1);
1284*4882a593Smuzhiyun 	pci_release_regions(chip->pci);
1285*4882a593Smuzhiyun 	pci_disable_device(chip->pci);
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	kfree(chip);
1288*4882a593Smuzhiyun 	return 0;
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun 
snd_cs4281_dev_free(struct snd_device * device)1291*4882a593Smuzhiyun static int snd_cs4281_dev_free(struct snd_device *device)
1292*4882a593Smuzhiyun {
1293*4882a593Smuzhiyun 	struct cs4281 *chip = device->device_data;
1294*4882a593Smuzhiyun 	return snd_cs4281_free(chip);
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun static int snd_cs4281_chip_init(struct cs4281 *chip); /* defined below */
1298*4882a593Smuzhiyun 
snd_cs4281_create(struct snd_card * card,struct pci_dev * pci,struct cs4281 ** rchip,int dual_codec)1299*4882a593Smuzhiyun static int snd_cs4281_create(struct snd_card *card,
1300*4882a593Smuzhiyun 			     struct pci_dev *pci,
1301*4882a593Smuzhiyun 			     struct cs4281 **rchip,
1302*4882a593Smuzhiyun 			     int dual_codec)
1303*4882a593Smuzhiyun {
1304*4882a593Smuzhiyun 	struct cs4281 *chip;
1305*4882a593Smuzhiyun 	unsigned int tmp;
1306*4882a593Smuzhiyun 	int err;
1307*4882a593Smuzhiyun 	static const struct snd_device_ops ops = {
1308*4882a593Smuzhiyun 		.dev_free =	snd_cs4281_dev_free,
1309*4882a593Smuzhiyun 	};
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun 	*rchip = NULL;
1312*4882a593Smuzhiyun 	if ((err = pci_enable_device(pci)) < 0)
1313*4882a593Smuzhiyun 		return err;
1314*4882a593Smuzhiyun 	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
1315*4882a593Smuzhiyun 	if (chip == NULL) {
1316*4882a593Smuzhiyun 		pci_disable_device(pci);
1317*4882a593Smuzhiyun 		return -ENOMEM;
1318*4882a593Smuzhiyun 	}
1319*4882a593Smuzhiyun 	spin_lock_init(&chip->reg_lock);
1320*4882a593Smuzhiyun 	chip->card = card;
1321*4882a593Smuzhiyun 	chip->pci = pci;
1322*4882a593Smuzhiyun 	chip->irq = -1;
1323*4882a593Smuzhiyun 	pci_set_master(pci);
1324*4882a593Smuzhiyun 	if (dual_codec < 0 || dual_codec > 3) {
1325*4882a593Smuzhiyun 		dev_err(card->dev, "invalid dual_codec option %d\n", dual_codec);
1326*4882a593Smuzhiyun 		dual_codec = 0;
1327*4882a593Smuzhiyun 	}
1328*4882a593Smuzhiyun 	chip->dual_codec = dual_codec;
1329*4882a593Smuzhiyun 
1330*4882a593Smuzhiyun 	if ((err = pci_request_regions(pci, "CS4281")) < 0) {
1331*4882a593Smuzhiyun 		kfree(chip);
1332*4882a593Smuzhiyun 		pci_disable_device(pci);
1333*4882a593Smuzhiyun 		return err;
1334*4882a593Smuzhiyun 	}
1335*4882a593Smuzhiyun 	chip->ba0_addr = pci_resource_start(pci, 0);
1336*4882a593Smuzhiyun 	chip->ba1_addr = pci_resource_start(pci, 1);
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun 	chip->ba0 = pci_ioremap_bar(pci, 0);
1339*4882a593Smuzhiyun 	chip->ba1 = pci_ioremap_bar(pci, 1);
1340*4882a593Smuzhiyun 	if (!chip->ba0 || !chip->ba1) {
1341*4882a593Smuzhiyun 		snd_cs4281_free(chip);
1342*4882a593Smuzhiyun 		return -ENOMEM;
1343*4882a593Smuzhiyun 	}
1344*4882a593Smuzhiyun 
1345*4882a593Smuzhiyun 	if (request_irq(pci->irq, snd_cs4281_interrupt, IRQF_SHARED,
1346*4882a593Smuzhiyun 			KBUILD_MODNAME, chip)) {
1347*4882a593Smuzhiyun 		dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
1348*4882a593Smuzhiyun 		snd_cs4281_free(chip);
1349*4882a593Smuzhiyun 		return -ENOMEM;
1350*4882a593Smuzhiyun 	}
1351*4882a593Smuzhiyun 	chip->irq = pci->irq;
1352*4882a593Smuzhiyun 	card->sync_irq = chip->irq;
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	tmp = snd_cs4281_chip_init(chip);
1355*4882a593Smuzhiyun 	if (tmp) {
1356*4882a593Smuzhiyun 		snd_cs4281_free(chip);
1357*4882a593Smuzhiyun 		return tmp;
1358*4882a593Smuzhiyun 	}
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun 	if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
1361*4882a593Smuzhiyun 		snd_cs4281_free(chip);
1362*4882a593Smuzhiyun 		return err;
1363*4882a593Smuzhiyun 	}
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	snd_cs4281_proc_init(chip);
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 	*rchip = chip;
1368*4882a593Smuzhiyun 	return 0;
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun 
snd_cs4281_chip_init(struct cs4281 * chip)1371*4882a593Smuzhiyun static int snd_cs4281_chip_init(struct cs4281 *chip)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun 	unsigned int tmp;
1374*4882a593Smuzhiyun 	unsigned long end_time;
1375*4882a593Smuzhiyun 	int retry_count = 2;
1376*4882a593Smuzhiyun 
1377*4882a593Smuzhiyun 	/* Having EPPMC.FPDN=1 prevent proper chip initialisation */
1378*4882a593Smuzhiyun 	tmp = snd_cs4281_peekBA0(chip, BA0_EPPMC);
1379*4882a593Smuzhiyun 	if (tmp & BA0_EPPMC_FPDN)
1380*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, BA0_EPPMC, tmp & ~BA0_EPPMC_FPDN);
1381*4882a593Smuzhiyun 
1382*4882a593Smuzhiyun       __retry:
1383*4882a593Smuzhiyun 	tmp = snd_cs4281_peekBA0(chip, BA0_CFLR);
1384*4882a593Smuzhiyun 	if (tmp != BA0_CFLR_DEFAULT) {
1385*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, BA0_CFLR, BA0_CFLR_DEFAULT);
1386*4882a593Smuzhiyun 		tmp = snd_cs4281_peekBA0(chip, BA0_CFLR);
1387*4882a593Smuzhiyun 		if (tmp != BA0_CFLR_DEFAULT) {
1388*4882a593Smuzhiyun 			dev_err(chip->card->dev,
1389*4882a593Smuzhiyun 				"CFLR setup failed (0x%x)\n", tmp);
1390*4882a593Smuzhiyun 			return -EIO;
1391*4882a593Smuzhiyun 		}
1392*4882a593Smuzhiyun 	}
1393*4882a593Smuzhiyun 
1394*4882a593Smuzhiyun 	/* Set the 'Configuration Write Protect' register
1395*4882a593Smuzhiyun 	 * to 4281h.  Allows vendor-defined configuration
1396*4882a593Smuzhiyun          * space between 0e4h and 0ffh to be written. */
1397*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_CWPR, 0x4281);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	if ((tmp = snd_cs4281_peekBA0(chip, BA0_SERC1)) != (BA0_SERC1_SO1EN | BA0_SERC1_AC97)) {
1400*4882a593Smuzhiyun 		dev_err(chip->card->dev,
1401*4882a593Smuzhiyun 			"SERC1 AC'97 check failed (0x%x)\n", tmp);
1402*4882a593Smuzhiyun 		return -EIO;
1403*4882a593Smuzhiyun 	}
1404*4882a593Smuzhiyun 	if ((tmp = snd_cs4281_peekBA0(chip, BA0_SERC2)) != (BA0_SERC2_SI1EN | BA0_SERC2_AC97)) {
1405*4882a593Smuzhiyun 		dev_err(chip->card->dev,
1406*4882a593Smuzhiyun 			"SERC2 AC'97 check failed (0x%x)\n", tmp);
1407*4882a593Smuzhiyun 		return -EIO;
1408*4882a593Smuzhiyun 	}
1409*4882a593Smuzhiyun 
1410*4882a593Smuzhiyun 	/* Sound System Power Management */
1411*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SSPM, BA0_SSPM_MIXEN | BA0_SSPM_CSRCEN |
1412*4882a593Smuzhiyun 				           BA0_SSPM_PSRCEN | BA0_SSPM_JSEN |
1413*4882a593Smuzhiyun 				           BA0_SSPM_ACLEN | BA0_SSPM_FMEN);
1414*4882a593Smuzhiyun 
1415*4882a593Smuzhiyun 	/* Serial Port Power Management */
1416*4882a593Smuzhiyun  	/* Blast the clock control register to zero so that the
1417*4882a593Smuzhiyun          * PLL starts out in a known state, and blast the master serial
1418*4882a593Smuzhiyun          * port control register to zero so that the serial ports also
1419*4882a593Smuzhiyun          * start out in a known state. */
1420*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
1421*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SERMC, 0);
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun         /* Make ESYN go to zero to turn off
1424*4882a593Smuzhiyun          * the Sync pulse on the AC97 link. */
1425*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_ACCTL, 0);
1426*4882a593Smuzhiyun 	udelay(50);
1427*4882a593Smuzhiyun 
1428*4882a593Smuzhiyun 	/*  Drive the ARST# pin low for a minimum of 1uS (as defined in the AC97
1429*4882a593Smuzhiyun 	 *  spec) and then drive it high.  This is done for non AC97 modes since
1430*4882a593Smuzhiyun 	 *  there might be logic external to the CS4281 that uses the ARST# line
1431*4882a593Smuzhiyun 	 *  for a reset. */
1432*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SPMC, 0);
1433*4882a593Smuzhiyun 	udelay(50);
1434*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SPMC, BA0_SPMC_RSTN);
1435*4882a593Smuzhiyun 	msleep(50);
1436*4882a593Smuzhiyun 
1437*4882a593Smuzhiyun 	if (chip->dual_codec)
1438*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, BA0_SPMC, BA0_SPMC_RSTN | BA0_SPMC_ASDI2E);
1439*4882a593Smuzhiyun 
1440*4882a593Smuzhiyun 	/*
1441*4882a593Smuzhiyun 	 *  Set the serial port timing configuration.
1442*4882a593Smuzhiyun 	 */
1443*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SERMC,
1444*4882a593Smuzhiyun 			   (chip->dual_codec ? BA0_SERMC_TCID(chip->dual_codec) : BA0_SERMC_TCID(1)) |
1445*4882a593Smuzhiyun 			   BA0_SERMC_PTC_AC97 | BA0_SERMC_MSPE);
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	/*
1448*4882a593Smuzhiyun 	 *  Start the DLL Clock logic.
1449*4882a593Smuzhiyun 	 */
1450*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_CLKCR1, BA0_CLKCR1_DLLP);
1451*4882a593Smuzhiyun 	msleep(50);
1452*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_CLKCR1, BA0_CLKCR1_SWCE | BA0_CLKCR1_DLLP);
1453*4882a593Smuzhiyun 
1454*4882a593Smuzhiyun 	/*
1455*4882a593Smuzhiyun 	 * Wait for the DLL ready signal from the clock logic.
1456*4882a593Smuzhiyun 	 */
1457*4882a593Smuzhiyun 	end_time = jiffies + HZ;
1458*4882a593Smuzhiyun 	do {
1459*4882a593Smuzhiyun 		/*
1460*4882a593Smuzhiyun 		 *  Read the AC97 status register to see if we've seen a CODEC
1461*4882a593Smuzhiyun 		 *  signal from the AC97 codec.
1462*4882a593Smuzhiyun 		 */
1463*4882a593Smuzhiyun 		if (snd_cs4281_peekBA0(chip, BA0_CLKCR1) & BA0_CLKCR1_DLLRDY)
1464*4882a593Smuzhiyun 			goto __ok0;
1465*4882a593Smuzhiyun 		schedule_timeout_uninterruptible(1);
1466*4882a593Smuzhiyun 	} while (time_after_eq(end_time, jiffies));
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun 	dev_err(chip->card->dev, "DLLRDY not seen\n");
1469*4882a593Smuzhiyun 	return -EIO;
1470*4882a593Smuzhiyun 
1471*4882a593Smuzhiyun       __ok0:
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	/*
1474*4882a593Smuzhiyun 	 *  The first thing we do here is to enable sync generation.  As soon
1475*4882a593Smuzhiyun 	 *  as we start receiving bit clock, we'll start producing the SYNC
1476*4882a593Smuzhiyun 	 *  signal.
1477*4882a593Smuzhiyun 	 */
1478*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_ESYN);
1479*4882a593Smuzhiyun 
1480*4882a593Smuzhiyun 	/*
1481*4882a593Smuzhiyun 	 * Wait for the codec ready signal from the AC97 codec.
1482*4882a593Smuzhiyun 	 */
1483*4882a593Smuzhiyun 	end_time = jiffies + HZ;
1484*4882a593Smuzhiyun 	do {
1485*4882a593Smuzhiyun 		/*
1486*4882a593Smuzhiyun 		 *  Read the AC97 status register to see if we've seen a CODEC
1487*4882a593Smuzhiyun 		 *  signal from the AC97 codec.
1488*4882a593Smuzhiyun 		 */
1489*4882a593Smuzhiyun 		if (snd_cs4281_peekBA0(chip, BA0_ACSTS) & BA0_ACSTS_CRDY)
1490*4882a593Smuzhiyun 			goto __ok1;
1491*4882a593Smuzhiyun 		schedule_timeout_uninterruptible(1);
1492*4882a593Smuzhiyun 	} while (time_after_eq(end_time, jiffies));
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun 	dev_err(chip->card->dev,
1495*4882a593Smuzhiyun 		"never read codec ready from AC'97 (0x%x)\n",
1496*4882a593Smuzhiyun 		snd_cs4281_peekBA0(chip, BA0_ACSTS));
1497*4882a593Smuzhiyun 	return -EIO;
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun       __ok1:
1500*4882a593Smuzhiyun 	if (chip->dual_codec) {
1501*4882a593Smuzhiyun 		end_time = jiffies + HZ;
1502*4882a593Smuzhiyun 		do {
1503*4882a593Smuzhiyun 			if (snd_cs4281_peekBA0(chip, BA0_ACSTS2) & BA0_ACSTS_CRDY)
1504*4882a593Smuzhiyun 				goto __codec2_ok;
1505*4882a593Smuzhiyun 			schedule_timeout_uninterruptible(1);
1506*4882a593Smuzhiyun 		} while (time_after_eq(end_time, jiffies));
1507*4882a593Smuzhiyun 		dev_info(chip->card->dev,
1508*4882a593Smuzhiyun 			 "secondary codec doesn't respond. disable it...\n");
1509*4882a593Smuzhiyun 		chip->dual_codec = 0;
1510*4882a593Smuzhiyun 	__codec2_ok: ;
1511*4882a593Smuzhiyun 	}
1512*4882a593Smuzhiyun 
1513*4882a593Smuzhiyun 	/*
1514*4882a593Smuzhiyun 	 *  Assert the valid frame signal so that we can start sending commands
1515*4882a593Smuzhiyun 	 *  to the AC97 codec.
1516*4882a593Smuzhiyun 	 */
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_VFRM | BA0_ACCTL_ESYN);
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	/*
1521*4882a593Smuzhiyun 	 *  Wait until we've sampled input slots 3 and 4 as valid, meaning that
1522*4882a593Smuzhiyun 	 *  the codec is pumping ADC data across the AC-link.
1523*4882a593Smuzhiyun 	 */
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	end_time = jiffies + HZ;
1526*4882a593Smuzhiyun 	do {
1527*4882a593Smuzhiyun 		/*
1528*4882a593Smuzhiyun 		 *  Read the input slot valid register and see if input slots 3
1529*4882a593Smuzhiyun 		 *  4 are valid yet.
1530*4882a593Smuzhiyun 		 */
1531*4882a593Smuzhiyun                 if ((snd_cs4281_peekBA0(chip, BA0_ACISV) & (BA0_ACISV_SLV(3) | BA0_ACISV_SLV(4))) == (BA0_ACISV_SLV(3) | BA0_ACISV_SLV(4)))
1532*4882a593Smuzhiyun                         goto __ok2;
1533*4882a593Smuzhiyun 		schedule_timeout_uninterruptible(1);
1534*4882a593Smuzhiyun 	} while (time_after_eq(end_time, jiffies));
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 	if (--retry_count > 0)
1537*4882a593Smuzhiyun 		goto __retry;
1538*4882a593Smuzhiyun 	dev_err(chip->card->dev, "never read ISV3 and ISV4 from AC'97\n");
1539*4882a593Smuzhiyun 	return -EIO;
1540*4882a593Smuzhiyun 
1541*4882a593Smuzhiyun       __ok2:
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun 	/*
1544*4882a593Smuzhiyun 	 *  Now, assert valid frame and the slot 3 and 4 valid bits.  This will
1545*4882a593Smuzhiyun 	 *  commense the transfer of digital audio data to the AC97 codec.
1546*4882a593Smuzhiyun 	 */
1547*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_ACOSV, BA0_ACOSV_SLV(3) | BA0_ACOSV_SLV(4));
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	/*
1550*4882a593Smuzhiyun 	 *  Initialize DMA structures
1551*4882a593Smuzhiyun 	 */
1552*4882a593Smuzhiyun 	for (tmp = 0; tmp < 4; tmp++) {
1553*4882a593Smuzhiyun 		struct cs4281_dma *dma = &chip->dma[tmp];
1554*4882a593Smuzhiyun 		dma->regDBA = BA0_DBA0 + (tmp * 0x10);
1555*4882a593Smuzhiyun 		dma->regDCA = BA0_DCA0 + (tmp * 0x10);
1556*4882a593Smuzhiyun 		dma->regDBC = BA0_DBC0 + (tmp * 0x10);
1557*4882a593Smuzhiyun 		dma->regDCC = BA0_DCC0 + (tmp * 0x10);
1558*4882a593Smuzhiyun 		dma->regDMR = BA0_DMR0 + (tmp * 8);
1559*4882a593Smuzhiyun 		dma->regDCR = BA0_DCR0 + (tmp * 8);
1560*4882a593Smuzhiyun 		dma->regHDSR = BA0_HDSR0 + (tmp * 4);
1561*4882a593Smuzhiyun 		dma->regFCR = BA0_FCR0 + (tmp * 4);
1562*4882a593Smuzhiyun 		dma->regFSIC = BA0_FSIC0 + (tmp * 4);
1563*4882a593Smuzhiyun 		dma->fifo_offset = tmp * CS4281_FIFO_SIZE;
1564*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, dma->regFCR,
1565*4882a593Smuzhiyun 				   BA0_FCR_LS(31) |
1566*4882a593Smuzhiyun 				   BA0_FCR_RS(31) |
1567*4882a593Smuzhiyun 				   BA0_FCR_SZ(CS4281_FIFO_SIZE) |
1568*4882a593Smuzhiyun 				   BA0_FCR_OF(dma->fifo_offset));
1569*4882a593Smuzhiyun 	}
1570*4882a593Smuzhiyun 
1571*4882a593Smuzhiyun 	chip->src_left_play_slot = 0;	/* AC'97 left PCM playback (3) */
1572*4882a593Smuzhiyun 	chip->src_right_play_slot = 1;	/* AC'97 right PCM playback (4) */
1573*4882a593Smuzhiyun 	chip->src_left_rec_slot = 10;	/* AC'97 left PCM record (3) */
1574*4882a593Smuzhiyun 	chip->src_right_rec_slot = 11;	/* AC'97 right PCM record (4) */
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	/* Activate wave playback FIFO for FM playback */
1577*4882a593Smuzhiyun 	chip->dma[0].valFCR = BA0_FCR_FEN | BA0_FCR_LS(0) |
1578*4882a593Smuzhiyun 		              BA0_FCR_RS(1) |
1579*4882a593Smuzhiyun  	  	              BA0_FCR_SZ(CS4281_FIFO_SIZE) |
1580*4882a593Smuzhiyun 		              BA0_FCR_OF(chip->dma[0].fifo_offset);
1581*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, chip->dma[0].regFCR, chip->dma[0].valFCR);
1582*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SRCSA, (chip->src_left_play_slot << 0) |
1583*4882a593Smuzhiyun 					    (chip->src_right_play_slot << 8) |
1584*4882a593Smuzhiyun 					    (chip->src_left_rec_slot << 16) |
1585*4882a593Smuzhiyun 					    (chip->src_right_rec_slot << 24));
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	/* Initialize digital volume */
1588*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_PPLVC, 0);
1589*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_PPRVC, 0);
1590*4882a593Smuzhiyun 
1591*4882a593Smuzhiyun 	/* Enable IRQs */
1592*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
1593*4882a593Smuzhiyun 	/* Unmask interrupts */
1594*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_HIMR, 0x7fffffff & ~(
1595*4882a593Smuzhiyun 					BA0_HISR_MIDI |
1596*4882a593Smuzhiyun 					BA0_HISR_DMAI |
1597*4882a593Smuzhiyun 					BA0_HISR_DMA(0) |
1598*4882a593Smuzhiyun 					BA0_HISR_DMA(1) |
1599*4882a593Smuzhiyun 					BA0_HISR_DMA(2) |
1600*4882a593Smuzhiyun 					BA0_HISR_DMA(3)));
1601*4882a593Smuzhiyun 
1602*4882a593Smuzhiyun 	return 0;
1603*4882a593Smuzhiyun }
1604*4882a593Smuzhiyun 
1605*4882a593Smuzhiyun /*
1606*4882a593Smuzhiyun  *  MIDI section
1607*4882a593Smuzhiyun  */
1608*4882a593Smuzhiyun 
snd_cs4281_midi_reset(struct cs4281 * chip)1609*4882a593Smuzhiyun static void snd_cs4281_midi_reset(struct cs4281 *chip)
1610*4882a593Smuzhiyun {
1611*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr | BA0_MIDCR_MRST);
1612*4882a593Smuzhiyun 	udelay(100);
1613*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1614*4882a593Smuzhiyun }
1615*4882a593Smuzhiyun 
snd_cs4281_midi_input_open(struct snd_rawmidi_substream * substream)1616*4882a593Smuzhiyun static int snd_cs4281_midi_input_open(struct snd_rawmidi_substream *substream)
1617*4882a593Smuzhiyun {
1618*4882a593Smuzhiyun 	struct cs4281 *chip = substream->rmidi->private_data;
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
1621*4882a593Smuzhiyun  	chip->midcr |= BA0_MIDCR_RXE;
1622*4882a593Smuzhiyun 	chip->midi_input = substream;
1623*4882a593Smuzhiyun 	if (!(chip->uartm & CS4281_MODE_OUTPUT)) {
1624*4882a593Smuzhiyun 		snd_cs4281_midi_reset(chip);
1625*4882a593Smuzhiyun 	} else {
1626*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1627*4882a593Smuzhiyun 	}
1628*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
1629*4882a593Smuzhiyun 	return 0;
1630*4882a593Smuzhiyun }
1631*4882a593Smuzhiyun 
snd_cs4281_midi_input_close(struct snd_rawmidi_substream * substream)1632*4882a593Smuzhiyun static int snd_cs4281_midi_input_close(struct snd_rawmidi_substream *substream)
1633*4882a593Smuzhiyun {
1634*4882a593Smuzhiyun 	struct cs4281 *chip = substream->rmidi->private_data;
1635*4882a593Smuzhiyun 
1636*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
1637*4882a593Smuzhiyun 	chip->midcr &= ~(BA0_MIDCR_RXE | BA0_MIDCR_RIE);
1638*4882a593Smuzhiyun 	chip->midi_input = NULL;
1639*4882a593Smuzhiyun 	if (!(chip->uartm & CS4281_MODE_OUTPUT)) {
1640*4882a593Smuzhiyun 		snd_cs4281_midi_reset(chip);
1641*4882a593Smuzhiyun 	} else {
1642*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1643*4882a593Smuzhiyun 	}
1644*4882a593Smuzhiyun 	chip->uartm &= ~CS4281_MODE_INPUT;
1645*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
1646*4882a593Smuzhiyun 	return 0;
1647*4882a593Smuzhiyun }
1648*4882a593Smuzhiyun 
snd_cs4281_midi_output_open(struct snd_rawmidi_substream * substream)1649*4882a593Smuzhiyun static int snd_cs4281_midi_output_open(struct snd_rawmidi_substream *substream)
1650*4882a593Smuzhiyun {
1651*4882a593Smuzhiyun 	struct cs4281 *chip = substream->rmidi->private_data;
1652*4882a593Smuzhiyun 
1653*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
1654*4882a593Smuzhiyun 	chip->uartm |= CS4281_MODE_OUTPUT;
1655*4882a593Smuzhiyun 	chip->midcr |= BA0_MIDCR_TXE;
1656*4882a593Smuzhiyun 	chip->midi_output = substream;
1657*4882a593Smuzhiyun 	if (!(chip->uartm & CS4281_MODE_INPUT)) {
1658*4882a593Smuzhiyun 		snd_cs4281_midi_reset(chip);
1659*4882a593Smuzhiyun 	} else {
1660*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1661*4882a593Smuzhiyun 	}
1662*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
1663*4882a593Smuzhiyun 	return 0;
1664*4882a593Smuzhiyun }
1665*4882a593Smuzhiyun 
snd_cs4281_midi_output_close(struct snd_rawmidi_substream * substream)1666*4882a593Smuzhiyun static int snd_cs4281_midi_output_close(struct snd_rawmidi_substream *substream)
1667*4882a593Smuzhiyun {
1668*4882a593Smuzhiyun 	struct cs4281 *chip = substream->rmidi->private_data;
1669*4882a593Smuzhiyun 
1670*4882a593Smuzhiyun 	spin_lock_irq(&chip->reg_lock);
1671*4882a593Smuzhiyun 	chip->midcr &= ~(BA0_MIDCR_TXE | BA0_MIDCR_TIE);
1672*4882a593Smuzhiyun 	chip->midi_output = NULL;
1673*4882a593Smuzhiyun 	if (!(chip->uartm & CS4281_MODE_INPUT)) {
1674*4882a593Smuzhiyun 		snd_cs4281_midi_reset(chip);
1675*4882a593Smuzhiyun 	} else {
1676*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1677*4882a593Smuzhiyun 	}
1678*4882a593Smuzhiyun 	chip->uartm &= ~CS4281_MODE_OUTPUT;
1679*4882a593Smuzhiyun 	spin_unlock_irq(&chip->reg_lock);
1680*4882a593Smuzhiyun 	return 0;
1681*4882a593Smuzhiyun }
1682*4882a593Smuzhiyun 
snd_cs4281_midi_input_trigger(struct snd_rawmidi_substream * substream,int up)1683*4882a593Smuzhiyun static void snd_cs4281_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
1684*4882a593Smuzhiyun {
1685*4882a593Smuzhiyun 	unsigned long flags;
1686*4882a593Smuzhiyun 	struct cs4281 *chip = substream->rmidi->private_data;
1687*4882a593Smuzhiyun 
1688*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1689*4882a593Smuzhiyun 	if (up) {
1690*4882a593Smuzhiyun 		if ((chip->midcr & BA0_MIDCR_RIE) == 0) {
1691*4882a593Smuzhiyun 			chip->midcr |= BA0_MIDCR_RIE;
1692*4882a593Smuzhiyun 			snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1693*4882a593Smuzhiyun 		}
1694*4882a593Smuzhiyun 	} else {
1695*4882a593Smuzhiyun 		if (chip->midcr & BA0_MIDCR_RIE) {
1696*4882a593Smuzhiyun 			chip->midcr &= ~BA0_MIDCR_RIE;
1697*4882a593Smuzhiyun 			snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1698*4882a593Smuzhiyun 		}
1699*4882a593Smuzhiyun 	}
1700*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1701*4882a593Smuzhiyun }
1702*4882a593Smuzhiyun 
snd_cs4281_midi_output_trigger(struct snd_rawmidi_substream * substream,int up)1703*4882a593Smuzhiyun static void snd_cs4281_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
1704*4882a593Smuzhiyun {
1705*4882a593Smuzhiyun 	unsigned long flags;
1706*4882a593Smuzhiyun 	struct cs4281 *chip = substream->rmidi->private_data;
1707*4882a593Smuzhiyun 	unsigned char byte;
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1710*4882a593Smuzhiyun 	if (up) {
1711*4882a593Smuzhiyun 		if ((chip->midcr & BA0_MIDCR_TIE) == 0) {
1712*4882a593Smuzhiyun 			chip->midcr |= BA0_MIDCR_TIE;
1713*4882a593Smuzhiyun 			/* fill UART FIFO buffer at first, and turn Tx interrupts only if necessary */
1714*4882a593Smuzhiyun 			while ((chip->midcr & BA0_MIDCR_TIE) &&
1715*4882a593Smuzhiyun 			       (snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_TBF) == 0) {
1716*4882a593Smuzhiyun 				if (snd_rawmidi_transmit(substream, &byte, 1) != 1) {
1717*4882a593Smuzhiyun 					chip->midcr &= ~BA0_MIDCR_TIE;
1718*4882a593Smuzhiyun 				} else {
1719*4882a593Smuzhiyun 					snd_cs4281_pokeBA0(chip, BA0_MIDWP, byte);
1720*4882a593Smuzhiyun 				}
1721*4882a593Smuzhiyun 			}
1722*4882a593Smuzhiyun 			snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1723*4882a593Smuzhiyun 		}
1724*4882a593Smuzhiyun 	} else {
1725*4882a593Smuzhiyun 		if (chip->midcr & BA0_MIDCR_TIE) {
1726*4882a593Smuzhiyun 			chip->midcr &= ~BA0_MIDCR_TIE;
1727*4882a593Smuzhiyun 			snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1728*4882a593Smuzhiyun 		}
1729*4882a593Smuzhiyun 	}
1730*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun 
1733*4882a593Smuzhiyun static const struct snd_rawmidi_ops snd_cs4281_midi_output =
1734*4882a593Smuzhiyun {
1735*4882a593Smuzhiyun 	.open =		snd_cs4281_midi_output_open,
1736*4882a593Smuzhiyun 	.close =	snd_cs4281_midi_output_close,
1737*4882a593Smuzhiyun 	.trigger =	snd_cs4281_midi_output_trigger,
1738*4882a593Smuzhiyun };
1739*4882a593Smuzhiyun 
1740*4882a593Smuzhiyun static const struct snd_rawmidi_ops snd_cs4281_midi_input =
1741*4882a593Smuzhiyun {
1742*4882a593Smuzhiyun 	.open = 	snd_cs4281_midi_input_open,
1743*4882a593Smuzhiyun 	.close =	snd_cs4281_midi_input_close,
1744*4882a593Smuzhiyun 	.trigger =	snd_cs4281_midi_input_trigger,
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun 
snd_cs4281_midi(struct cs4281 * chip,int device)1747*4882a593Smuzhiyun static int snd_cs4281_midi(struct cs4281 *chip, int device)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun 	struct snd_rawmidi *rmidi;
1750*4882a593Smuzhiyun 	int err;
1751*4882a593Smuzhiyun 
1752*4882a593Smuzhiyun 	if ((err = snd_rawmidi_new(chip->card, "CS4281", device, 1, 1, &rmidi)) < 0)
1753*4882a593Smuzhiyun 		return err;
1754*4882a593Smuzhiyun 	strcpy(rmidi->name, "CS4281");
1755*4882a593Smuzhiyun 	snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_OUTPUT, &snd_cs4281_midi_output);
1756*4882a593Smuzhiyun 	snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_INPUT, &snd_cs4281_midi_input);
1757*4882a593Smuzhiyun 	rmidi->info_flags |= SNDRV_RAWMIDI_INFO_OUTPUT | SNDRV_RAWMIDI_INFO_INPUT | SNDRV_RAWMIDI_INFO_DUPLEX;
1758*4882a593Smuzhiyun 	rmidi->private_data = chip;
1759*4882a593Smuzhiyun 	chip->rmidi = rmidi;
1760*4882a593Smuzhiyun 	return 0;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun /*
1764*4882a593Smuzhiyun  *  Interrupt handler
1765*4882a593Smuzhiyun  */
1766*4882a593Smuzhiyun 
snd_cs4281_interrupt(int irq,void * dev_id)1767*4882a593Smuzhiyun static irqreturn_t snd_cs4281_interrupt(int irq, void *dev_id)
1768*4882a593Smuzhiyun {
1769*4882a593Smuzhiyun 	struct cs4281 *chip = dev_id;
1770*4882a593Smuzhiyun 	unsigned int status, dma, val;
1771*4882a593Smuzhiyun 	struct cs4281_dma *cdma;
1772*4882a593Smuzhiyun 
1773*4882a593Smuzhiyun 	if (chip == NULL)
1774*4882a593Smuzhiyun 		return IRQ_NONE;
1775*4882a593Smuzhiyun 	status = snd_cs4281_peekBA0(chip, BA0_HISR);
1776*4882a593Smuzhiyun 	if ((status & 0x7fffffff) == 0) {
1777*4882a593Smuzhiyun 		snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
1778*4882a593Smuzhiyun 		return IRQ_NONE;
1779*4882a593Smuzhiyun 	}
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	if (status & (BA0_HISR_DMA(0)|BA0_HISR_DMA(1)|BA0_HISR_DMA(2)|BA0_HISR_DMA(3))) {
1782*4882a593Smuzhiyun 		for (dma = 0; dma < 4; dma++)
1783*4882a593Smuzhiyun 			if (status & BA0_HISR_DMA(dma)) {
1784*4882a593Smuzhiyun 				cdma = &chip->dma[dma];
1785*4882a593Smuzhiyun 				spin_lock(&chip->reg_lock);
1786*4882a593Smuzhiyun 				/* ack DMA IRQ */
1787*4882a593Smuzhiyun 				val = snd_cs4281_peekBA0(chip, cdma->regHDSR);
1788*4882a593Smuzhiyun 				/* workaround, sometimes CS4281 acknowledges */
1789*4882a593Smuzhiyun 				/* end or middle transfer position twice */
1790*4882a593Smuzhiyun 				cdma->frag++;
1791*4882a593Smuzhiyun 				if ((val & BA0_HDSR_DHTC) && !(cdma->frag & 1)) {
1792*4882a593Smuzhiyun 					cdma->frag--;
1793*4882a593Smuzhiyun 					chip->spurious_dhtc_irq++;
1794*4882a593Smuzhiyun 					spin_unlock(&chip->reg_lock);
1795*4882a593Smuzhiyun 					continue;
1796*4882a593Smuzhiyun 				}
1797*4882a593Smuzhiyun 				if ((val & BA0_HDSR_DTC) && (cdma->frag & 1)) {
1798*4882a593Smuzhiyun 					cdma->frag--;
1799*4882a593Smuzhiyun 					chip->spurious_dtc_irq++;
1800*4882a593Smuzhiyun 					spin_unlock(&chip->reg_lock);
1801*4882a593Smuzhiyun 					continue;
1802*4882a593Smuzhiyun 				}
1803*4882a593Smuzhiyun 				spin_unlock(&chip->reg_lock);
1804*4882a593Smuzhiyun 				snd_pcm_period_elapsed(cdma->substream);
1805*4882a593Smuzhiyun 			}
1806*4882a593Smuzhiyun 	}
1807*4882a593Smuzhiyun 
1808*4882a593Smuzhiyun 	if ((status & BA0_HISR_MIDI) && chip->rmidi) {
1809*4882a593Smuzhiyun 		unsigned char c;
1810*4882a593Smuzhiyun 
1811*4882a593Smuzhiyun 		spin_lock(&chip->reg_lock);
1812*4882a593Smuzhiyun 		while ((snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_RBE) == 0) {
1813*4882a593Smuzhiyun 			c = snd_cs4281_peekBA0(chip, BA0_MIDRP);
1814*4882a593Smuzhiyun 			if ((chip->midcr & BA0_MIDCR_RIE) == 0)
1815*4882a593Smuzhiyun 				continue;
1816*4882a593Smuzhiyun 			snd_rawmidi_receive(chip->midi_input, &c, 1);
1817*4882a593Smuzhiyun 		}
1818*4882a593Smuzhiyun 		while ((snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_TBF) == 0) {
1819*4882a593Smuzhiyun 			if ((chip->midcr & BA0_MIDCR_TIE) == 0)
1820*4882a593Smuzhiyun 				break;
1821*4882a593Smuzhiyun 			if (snd_rawmidi_transmit(chip->midi_output, &c, 1) != 1) {
1822*4882a593Smuzhiyun 				chip->midcr &= ~BA0_MIDCR_TIE;
1823*4882a593Smuzhiyun 				snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
1824*4882a593Smuzhiyun 				break;
1825*4882a593Smuzhiyun 			}
1826*4882a593Smuzhiyun 			snd_cs4281_pokeBA0(chip, BA0_MIDWP, c);
1827*4882a593Smuzhiyun 		}
1828*4882a593Smuzhiyun 		spin_unlock(&chip->reg_lock);
1829*4882a593Smuzhiyun 	}
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	/* EOI to the PCI part... reenables interrupts */
1832*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	return IRQ_HANDLED;
1835*4882a593Smuzhiyun }
1836*4882a593Smuzhiyun 
1837*4882a593Smuzhiyun 
1838*4882a593Smuzhiyun /*
1839*4882a593Smuzhiyun  * OPL3 command
1840*4882a593Smuzhiyun  */
snd_cs4281_opl3_command(struct snd_opl3 * opl3,unsigned short cmd,unsigned char val)1841*4882a593Smuzhiyun static void snd_cs4281_opl3_command(struct snd_opl3 *opl3, unsigned short cmd,
1842*4882a593Smuzhiyun 				    unsigned char val)
1843*4882a593Smuzhiyun {
1844*4882a593Smuzhiyun 	unsigned long flags;
1845*4882a593Smuzhiyun 	struct cs4281 *chip = opl3->private_data;
1846*4882a593Smuzhiyun 	void __iomem *port;
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun 	if (cmd & OPL3_RIGHT)
1849*4882a593Smuzhiyun 		port = chip->ba0 + BA0_B1AP; /* right port */
1850*4882a593Smuzhiyun 	else
1851*4882a593Smuzhiyun 		port = chip->ba0 + BA0_B0AP; /* left port */
1852*4882a593Smuzhiyun 
1853*4882a593Smuzhiyun 	spin_lock_irqsave(&opl3->reg_lock, flags);
1854*4882a593Smuzhiyun 
1855*4882a593Smuzhiyun 	writel((unsigned int)cmd, port);
1856*4882a593Smuzhiyun 	udelay(10);
1857*4882a593Smuzhiyun 
1858*4882a593Smuzhiyun 	writel((unsigned int)val, port + 4);
1859*4882a593Smuzhiyun 	udelay(30);
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	spin_unlock_irqrestore(&opl3->reg_lock, flags);
1862*4882a593Smuzhiyun }
1863*4882a593Smuzhiyun 
snd_cs4281_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)1864*4882a593Smuzhiyun static int snd_cs4281_probe(struct pci_dev *pci,
1865*4882a593Smuzhiyun 			    const struct pci_device_id *pci_id)
1866*4882a593Smuzhiyun {
1867*4882a593Smuzhiyun 	static int dev;
1868*4882a593Smuzhiyun 	struct snd_card *card;
1869*4882a593Smuzhiyun 	struct cs4281 *chip;
1870*4882a593Smuzhiyun 	struct snd_opl3 *opl3;
1871*4882a593Smuzhiyun 	int err;
1872*4882a593Smuzhiyun 
1873*4882a593Smuzhiyun         if (dev >= SNDRV_CARDS)
1874*4882a593Smuzhiyun                 return -ENODEV;
1875*4882a593Smuzhiyun 	if (!enable[dev]) {
1876*4882a593Smuzhiyun 		dev++;
1877*4882a593Smuzhiyun 		return -ENOENT;
1878*4882a593Smuzhiyun 	}
1879*4882a593Smuzhiyun 
1880*4882a593Smuzhiyun 	err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
1881*4882a593Smuzhiyun 			   0, &card);
1882*4882a593Smuzhiyun 	if (err < 0)
1883*4882a593Smuzhiyun 		return err;
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	if ((err = snd_cs4281_create(card, pci, &chip, dual_codec[dev])) < 0) {
1886*4882a593Smuzhiyun 		snd_card_free(card);
1887*4882a593Smuzhiyun 		return err;
1888*4882a593Smuzhiyun 	}
1889*4882a593Smuzhiyun 	card->private_data = chip;
1890*4882a593Smuzhiyun 
1891*4882a593Smuzhiyun 	if ((err = snd_cs4281_mixer(chip)) < 0) {
1892*4882a593Smuzhiyun 		snd_card_free(card);
1893*4882a593Smuzhiyun 		return err;
1894*4882a593Smuzhiyun 	}
1895*4882a593Smuzhiyun 	if ((err = snd_cs4281_pcm(chip, 0)) < 0) {
1896*4882a593Smuzhiyun 		snd_card_free(card);
1897*4882a593Smuzhiyun 		return err;
1898*4882a593Smuzhiyun 	}
1899*4882a593Smuzhiyun 	if ((err = snd_cs4281_midi(chip, 0)) < 0) {
1900*4882a593Smuzhiyun 		snd_card_free(card);
1901*4882a593Smuzhiyun 		return err;
1902*4882a593Smuzhiyun 	}
1903*4882a593Smuzhiyun 	if ((err = snd_opl3_new(card, OPL3_HW_OPL3_CS4281, &opl3)) < 0) {
1904*4882a593Smuzhiyun 		snd_card_free(card);
1905*4882a593Smuzhiyun 		return err;
1906*4882a593Smuzhiyun 	}
1907*4882a593Smuzhiyun 	opl3->private_data = chip;
1908*4882a593Smuzhiyun 	opl3->command = snd_cs4281_opl3_command;
1909*4882a593Smuzhiyun 	snd_opl3_init(opl3);
1910*4882a593Smuzhiyun 	if ((err = snd_opl3_hwdep_new(opl3, 0, 1, NULL)) < 0) {
1911*4882a593Smuzhiyun 		snd_card_free(card);
1912*4882a593Smuzhiyun 		return err;
1913*4882a593Smuzhiyun 	}
1914*4882a593Smuzhiyun 	snd_cs4281_create_gameport(chip);
1915*4882a593Smuzhiyun 	strcpy(card->driver, "CS4281");
1916*4882a593Smuzhiyun 	strcpy(card->shortname, "Cirrus Logic CS4281");
1917*4882a593Smuzhiyun 	sprintf(card->longname, "%s at 0x%lx, irq %d",
1918*4882a593Smuzhiyun 		card->shortname,
1919*4882a593Smuzhiyun 		chip->ba0_addr,
1920*4882a593Smuzhiyun 		chip->irq);
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 	if ((err = snd_card_register(card)) < 0) {
1923*4882a593Smuzhiyun 		snd_card_free(card);
1924*4882a593Smuzhiyun 		return err;
1925*4882a593Smuzhiyun 	}
1926*4882a593Smuzhiyun 
1927*4882a593Smuzhiyun 	pci_set_drvdata(pci, card);
1928*4882a593Smuzhiyun 	dev++;
1929*4882a593Smuzhiyun 	return 0;
1930*4882a593Smuzhiyun }
1931*4882a593Smuzhiyun 
snd_cs4281_remove(struct pci_dev * pci)1932*4882a593Smuzhiyun static void snd_cs4281_remove(struct pci_dev *pci)
1933*4882a593Smuzhiyun {
1934*4882a593Smuzhiyun 	snd_card_free(pci_get_drvdata(pci));
1935*4882a593Smuzhiyun }
1936*4882a593Smuzhiyun 
1937*4882a593Smuzhiyun /*
1938*4882a593Smuzhiyun  * Power Management
1939*4882a593Smuzhiyun  */
1940*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun static const int saved_regs[SUSPEND_REGISTERS] = {
1943*4882a593Smuzhiyun 	BA0_JSCTL,
1944*4882a593Smuzhiyun 	BA0_GPIOR,
1945*4882a593Smuzhiyun 	BA0_SSCR,
1946*4882a593Smuzhiyun 	BA0_MIDCR,
1947*4882a593Smuzhiyun 	BA0_SRCSA,
1948*4882a593Smuzhiyun 	BA0_PASR,
1949*4882a593Smuzhiyun 	BA0_CASR,
1950*4882a593Smuzhiyun 	BA0_DACSR,
1951*4882a593Smuzhiyun 	BA0_ADCSR,
1952*4882a593Smuzhiyun 	BA0_FMLVC,
1953*4882a593Smuzhiyun 	BA0_FMRVC,
1954*4882a593Smuzhiyun 	BA0_PPLVC,
1955*4882a593Smuzhiyun 	BA0_PPRVC,
1956*4882a593Smuzhiyun };
1957*4882a593Smuzhiyun 
1958*4882a593Smuzhiyun #define CLKCR1_CKRA                             0x00010000L
1959*4882a593Smuzhiyun 
cs4281_suspend(struct device * dev)1960*4882a593Smuzhiyun static int cs4281_suspend(struct device *dev)
1961*4882a593Smuzhiyun {
1962*4882a593Smuzhiyun 	struct snd_card *card = dev_get_drvdata(dev);
1963*4882a593Smuzhiyun 	struct cs4281 *chip = card->private_data;
1964*4882a593Smuzhiyun 	u32 ulCLK;
1965*4882a593Smuzhiyun 	unsigned int i;
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1968*4882a593Smuzhiyun 	snd_ac97_suspend(chip->ac97);
1969*4882a593Smuzhiyun 	snd_ac97_suspend(chip->ac97_secondary);
1970*4882a593Smuzhiyun 
1971*4882a593Smuzhiyun 	ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
1972*4882a593Smuzhiyun 	ulCLK |= CLKCR1_CKRA;
1973*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
1974*4882a593Smuzhiyun 
1975*4882a593Smuzhiyun 	/* Disable interrupts. */
1976*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_CHGM);
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	/* remember the status registers */
1979*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
1980*4882a593Smuzhiyun 		if (saved_regs[i])
1981*4882a593Smuzhiyun 			chip->suspend_regs[i] = snd_cs4281_peekBA0(chip, saved_regs[i]);
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun 	/* Turn off the serial ports. */
1984*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SERMC, 0);
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	/* Power off FM, Joystick, AC link, */
1987*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SSPM, 0);
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	/* DLL off. */
1990*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
1991*4882a593Smuzhiyun 
1992*4882a593Smuzhiyun 	/* AC link off. */
1993*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_SPMC, 0);
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
1996*4882a593Smuzhiyun 	ulCLK &= ~CLKCR1_CKRA;
1997*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
1998*4882a593Smuzhiyun 	return 0;
1999*4882a593Smuzhiyun }
2000*4882a593Smuzhiyun 
cs4281_resume(struct device * dev)2001*4882a593Smuzhiyun static int cs4281_resume(struct device *dev)
2002*4882a593Smuzhiyun {
2003*4882a593Smuzhiyun 	struct snd_card *card = dev_get_drvdata(dev);
2004*4882a593Smuzhiyun 	struct cs4281 *chip = card->private_data;
2005*4882a593Smuzhiyun 	unsigned int i;
2006*4882a593Smuzhiyun 	u32 ulCLK;
2007*4882a593Smuzhiyun 
2008*4882a593Smuzhiyun 	ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
2009*4882a593Smuzhiyun 	ulCLK |= CLKCR1_CKRA;
2010*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
2011*4882a593Smuzhiyun 
2012*4882a593Smuzhiyun 	snd_cs4281_chip_init(chip);
2013*4882a593Smuzhiyun 
2014*4882a593Smuzhiyun 	/* restore the status registers */
2015*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
2016*4882a593Smuzhiyun 		if (saved_regs[i])
2017*4882a593Smuzhiyun 			snd_cs4281_pokeBA0(chip, saved_regs[i], chip->suspend_regs[i]);
2018*4882a593Smuzhiyun 
2019*4882a593Smuzhiyun 	snd_ac97_resume(chip->ac97);
2020*4882a593Smuzhiyun 	snd_ac97_resume(chip->ac97_secondary);
2021*4882a593Smuzhiyun 
2022*4882a593Smuzhiyun 	ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
2023*4882a593Smuzhiyun 	ulCLK &= ~CLKCR1_CKRA;
2024*4882a593Smuzhiyun 	snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	snd_power_change_state(card, SNDRV_CTL_POWER_D0);
2027*4882a593Smuzhiyun 	return 0;
2028*4882a593Smuzhiyun }
2029*4882a593Smuzhiyun 
2030*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(cs4281_pm, cs4281_suspend, cs4281_resume);
2031*4882a593Smuzhiyun #define CS4281_PM_OPS	&cs4281_pm
2032*4882a593Smuzhiyun #else
2033*4882a593Smuzhiyun #define CS4281_PM_OPS	NULL
2034*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun static struct pci_driver cs4281_driver = {
2037*4882a593Smuzhiyun 	.name = KBUILD_MODNAME,
2038*4882a593Smuzhiyun 	.id_table = snd_cs4281_ids,
2039*4882a593Smuzhiyun 	.probe = snd_cs4281_probe,
2040*4882a593Smuzhiyun 	.remove = snd_cs4281_remove,
2041*4882a593Smuzhiyun 	.driver = {
2042*4882a593Smuzhiyun 		.pm = CS4281_PM_OPS,
2043*4882a593Smuzhiyun 	},
2044*4882a593Smuzhiyun };
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun module_pci_driver(cs4281_driver);
2047