1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun /*
6*4882a593Smuzhiyun * Someday its supposed to make use of the WT DMA engine
7*4882a593Smuzhiyun * for a Wavetable synthesizer.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include "au88x0.h"
11*4882a593Smuzhiyun #include "au88x0_wt.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun static void vortex_fifo_setwtvalid(vortex_t * vortex, int fifo, int en);
14*4882a593Smuzhiyun static void vortex_connection_adb_mixin(vortex_t * vortex, int en,
15*4882a593Smuzhiyun unsigned char channel,
16*4882a593Smuzhiyun unsigned char source,
17*4882a593Smuzhiyun unsigned char mixin);
18*4882a593Smuzhiyun static void vortex_connection_mixin_mix(vortex_t * vortex, int en,
19*4882a593Smuzhiyun unsigned char mixin,
20*4882a593Smuzhiyun unsigned char mix, int a);
21*4882a593Smuzhiyun static void vortex_fifo_wtinitialize(vortex_t * vortex, int fifo, int j);
22*4882a593Smuzhiyun static int vortex_wt_SetReg(vortex_t * vortex, unsigned char reg, int wt,
23*4882a593Smuzhiyun u32 val);
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* WT */
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Put 2 WT channels together for one stereo interlaced channel. */
vortex_wt_setstereo(vortex_t * vortex,u32 wt,u32 stereo)28*4882a593Smuzhiyun static void vortex_wt_setstereo(vortex_t * vortex, u32 wt, u32 stereo)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun int temp;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun //temp = hwread(vortex->mmio, 0x80 + ((wt >> 0x5)<< 0xf) + (((wt & 0x1f) >> 1) << 2));
33*4882a593Smuzhiyun temp = hwread(vortex->mmio, WT_STEREO(wt));
34*4882a593Smuzhiyun temp = (temp & 0xfe) | (stereo & 1);
35*4882a593Smuzhiyun //hwwrite(vortex->mmio, 0x80 + ((wt >> 0x5)<< 0xf) + (((wt & 0x1f) >> 1) << 2), temp);
36*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_STEREO(wt), temp);
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Join to mixdown route. */
vortex_wt_setdsout(vortex_t * vortex,u32 wt,int en)40*4882a593Smuzhiyun static void vortex_wt_setdsout(vortex_t * vortex, u32 wt, int en)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun int temp;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* There is one DSREG register for each bank (32 voices each). */
45*4882a593Smuzhiyun temp = hwread(vortex->mmio, WT_DSREG((wt >= 0x20) ? 1 : 0));
46*4882a593Smuzhiyun if (en)
47*4882a593Smuzhiyun temp |= (1 << (wt & 0x1f));
48*4882a593Smuzhiyun else
49*4882a593Smuzhiyun temp &= ~(1 << (wt & 0x1f));
50*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_DSREG((wt >= 0x20) ? 1 : 0), temp);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* Setup WT route. */
vortex_wt_allocroute(vortex_t * vortex,int wt,int nr_ch)54*4882a593Smuzhiyun static int vortex_wt_allocroute(vortex_t * vortex, int wt, int nr_ch)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun wt_voice_t *voice = &(vortex->wt_voice[wt]);
57*4882a593Smuzhiyun int temp;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun //FIXME: WT audio routing.
60*4882a593Smuzhiyun if (nr_ch) {
61*4882a593Smuzhiyun vortex_fifo_wtinitialize(vortex, wt, 1);
62*4882a593Smuzhiyun vortex_fifo_setwtvalid(vortex, wt, 1);
63*4882a593Smuzhiyun vortex_wt_setstereo(vortex, wt, nr_ch - 1);
64*4882a593Smuzhiyun } else
65*4882a593Smuzhiyun vortex_fifo_setwtvalid(vortex, wt, 0);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Set mixdown mode. */
68*4882a593Smuzhiyun vortex_wt_setdsout(vortex, wt, 1);
69*4882a593Smuzhiyun /* Set other parameter registers. */
70*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_SRAMP(0), 0x880000);
71*4882a593Smuzhiyun //hwwrite(vortex->mmio, WT_GMODE(0), 0xffffffff);
72*4882a593Smuzhiyun #ifdef CHIP_AU8830
73*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_SRAMP(1), 0x880000);
74*4882a593Smuzhiyun //hwwrite(vortex->mmio, WT_GMODE(1), 0xffffffff);
75*4882a593Smuzhiyun #endif
76*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 0), 0);
77*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 1), 0);
78*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 2), 0);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun temp = hwread(vortex->mmio, WT_PARM(wt, 3));
81*4882a593Smuzhiyun dev_dbg(vortex->card->dev, "WT PARM3: %x\n", temp);
82*4882a593Smuzhiyun //hwwrite(vortex->mmio, WT_PARM(wt, 3), temp);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_DELAY(wt, 0), 0);
85*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_DELAY(wt, 1), 0);
86*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_DELAY(wt, 2), 0);
87*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_DELAY(wt, 3), 0);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun dev_dbg(vortex->card->dev, "WT GMODE: %x\n",
90*4882a593Smuzhiyun hwread(vortex->mmio, WT_GMODE(wt)));
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 2), 0xffffffff);
93*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 3), 0xcff1c810);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun voice->parm0 = voice->parm1 = 0xcfb23e2f;
96*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 0), voice->parm0);
97*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 1), voice->parm1);
98*4882a593Smuzhiyun dev_dbg(vortex->card->dev, "WT GMODE 2 : %x\n",
99*4882a593Smuzhiyun hwread(vortex->mmio, WT_GMODE(wt)));
100*4882a593Smuzhiyun return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun
vortex_wt_connect(vortex_t * vortex,int en)104*4882a593Smuzhiyun static void vortex_wt_connect(vortex_t * vortex, int en)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun int i, ii, mix;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define NR_WTROUTES 6
109*4882a593Smuzhiyun #ifdef CHIP_AU8830
110*4882a593Smuzhiyun #define NR_WTBLOCKS 2
111*4882a593Smuzhiyun #else
112*4882a593Smuzhiyun #define NR_WTBLOCKS 1
113*4882a593Smuzhiyun #endif
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun for (i = 0; i < NR_WTBLOCKS; i++) {
116*4882a593Smuzhiyun for (ii = 0; ii < NR_WTROUTES; ii++) {
117*4882a593Smuzhiyun mix =
118*4882a593Smuzhiyun vortex_adb_checkinout(vortex,
119*4882a593Smuzhiyun vortex->fixed_res, en,
120*4882a593Smuzhiyun VORTEX_RESOURCE_MIXIN);
121*4882a593Smuzhiyun vortex->mixwt[(i * NR_WTROUTES) + ii] = mix;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun vortex_route(vortex, en, 0x11,
124*4882a593Smuzhiyun ADB_WTOUT(i, ii + 0x20), ADB_MIXIN(mix));
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun vortex_connection_mixin_mix(vortex, en, mix,
127*4882a593Smuzhiyun vortex->mixplayb[ii % 2], 0);
128*4882a593Smuzhiyun if (VORTEX_IS_QUAD(vortex))
129*4882a593Smuzhiyun vortex_connection_mixin_mix(vortex, en,
130*4882a593Smuzhiyun mix,
131*4882a593Smuzhiyun vortex->mixplayb[2 +
132*4882a593Smuzhiyun (ii % 2)], 0);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun for (i = 0; i < NR_WT; i++) {
136*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_RUN(i), 1);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Read WT Register */
141*4882a593Smuzhiyun #if 0
142*4882a593Smuzhiyun static int vortex_wt_GetReg(vortex_t * vortex, char reg, int wt)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun //int eax, esi;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun if (reg == 4) {
147*4882a593Smuzhiyun return hwread(vortex->mmio, WT_PARM(wt, 3));
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun if (reg == 7) {
150*4882a593Smuzhiyun return hwread(vortex->mmio, WT_GMODE(wt));
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* WT hardware abstraction layer generic register interface. */
157*4882a593Smuzhiyun static int
158*4882a593Smuzhiyun vortex_wt_SetReg2(vortex_t * vortex, unsigned char reg, int wt,
159*4882a593Smuzhiyun u16 val)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun int eax, edx;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (wt >= NR_WT) // 0x40 -> NR_WT
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if ((reg - 0x20) > 0) {
168*4882a593Smuzhiyun if ((reg - 0x21) != 0)
169*4882a593Smuzhiyun return 0;
170*4882a593Smuzhiyun eax = ((((b & 0xff) << 0xb) + (edx & 0xff)) << 4) + 0x208; // param 2
171*4882a593Smuzhiyun } else {
172*4882a593Smuzhiyun eax = ((((b & 0xff) << 0xb) + (edx & 0xff)) << 4) + 0x20a; // param 3
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun hwwrite(vortex->mmio, eax, c);
175*4882a593Smuzhiyun */
176*4882a593Smuzhiyun return 1;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /*public: static void __thiscall CWTHal::SetReg(unsigned char,int,unsigned long) */
180*4882a593Smuzhiyun #endif
181*4882a593Smuzhiyun static int
vortex_wt_SetReg(vortex_t * vortex,unsigned char reg,int wt,u32 val)182*4882a593Smuzhiyun vortex_wt_SetReg(vortex_t * vortex, unsigned char reg, int wt,
183*4882a593Smuzhiyun u32 val)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun int ecx;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun if ((reg == 5) || ((reg >= 7) && (reg <= 10)) || (reg == 0xc)) {
188*4882a593Smuzhiyun if (wt >= (NR_WT / NR_WT_PB)) {
189*4882a593Smuzhiyun dev_warn(vortex->card->dev,
190*4882a593Smuzhiyun "WT SetReg: bank out of range. reg=0x%x, wt=%d\n",
191*4882a593Smuzhiyun reg, wt);
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun } else {
195*4882a593Smuzhiyun if (wt >= NR_WT) {
196*4882a593Smuzhiyun dev_err(vortex->card->dev,
197*4882a593Smuzhiyun "WT SetReg: voice out of range\n");
198*4882a593Smuzhiyun return 0;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun if (reg > 0xc)
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun switch (reg) {
205*4882a593Smuzhiyun /* Voice specific parameters */
206*4882a593Smuzhiyun case 0: /* running */
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun pr_debug( "vortex: WT SetReg(0x%x) = 0x%08x\n",
209*4882a593Smuzhiyun WT_RUN(wt), (int)val);
210*4882a593Smuzhiyun */
211*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_RUN(wt), val);
212*4882a593Smuzhiyun return 0xc;
213*4882a593Smuzhiyun case 1: /* param 0 */
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun pr_debug( "vortex: WT SetReg(0x%x) = 0x%08x\n",
216*4882a593Smuzhiyun WT_PARM(wt,0), (int)val);
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 0), val);
219*4882a593Smuzhiyun return 0xc;
220*4882a593Smuzhiyun case 2: /* param 1 */
221*4882a593Smuzhiyun /*
222*4882a593Smuzhiyun pr_debug( "vortex: WT SetReg(0x%x) = 0x%08x\n",
223*4882a593Smuzhiyun WT_PARM(wt,1), (int)val);
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 1), val);
226*4882a593Smuzhiyun return 0xc;
227*4882a593Smuzhiyun case 3: /* param 2 */
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun pr_debug( "vortex: WT SetReg(0x%x) = 0x%08x\n",
230*4882a593Smuzhiyun WT_PARM(wt,2), (int)val);
231*4882a593Smuzhiyun */
232*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 2), val);
233*4882a593Smuzhiyun return 0xc;
234*4882a593Smuzhiyun case 4: /* param 3 */
235*4882a593Smuzhiyun /*
236*4882a593Smuzhiyun pr_debug( "vortex: WT SetReg(0x%x) = 0x%08x\n",
237*4882a593Smuzhiyun WT_PARM(wt,3), (int)val);
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 3), val);
240*4882a593Smuzhiyun return 0xc;
241*4882a593Smuzhiyun case 6: /* mute */
242*4882a593Smuzhiyun /*
243*4882a593Smuzhiyun pr_debug( "vortex: WT SetReg(0x%x) = 0x%08x\n",
244*4882a593Smuzhiyun WT_MUTE(wt), (int)val);
245*4882a593Smuzhiyun */
246*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_MUTE(wt), val);
247*4882a593Smuzhiyun return 0xc;
248*4882a593Smuzhiyun case 0xb:
249*4882a593Smuzhiyun /* delay */
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun pr_debug( "vortex: WT SetReg(0x%x) = 0x%08x\n",
252*4882a593Smuzhiyun WT_DELAY(wt,0), (int)val);
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_DELAY(wt, 3), val);
255*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_DELAY(wt, 2), val);
256*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_DELAY(wt, 1), val);
257*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_DELAY(wt, 0), val);
258*4882a593Smuzhiyun return 0xc;
259*4882a593Smuzhiyun /* Global WT block parameters */
260*4882a593Smuzhiyun case 5: /* sramp */
261*4882a593Smuzhiyun ecx = WT_SRAMP(wt);
262*4882a593Smuzhiyun break;
263*4882a593Smuzhiyun case 8: /* aramp */
264*4882a593Smuzhiyun ecx = WT_ARAMP(wt);
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun case 9: /* mramp */
267*4882a593Smuzhiyun ecx = WT_MRAMP(wt);
268*4882a593Smuzhiyun break;
269*4882a593Smuzhiyun case 0xa: /* ctrl */
270*4882a593Smuzhiyun ecx = WT_CTRL(wt);
271*4882a593Smuzhiyun break;
272*4882a593Smuzhiyun case 0xc: /* ds_reg */
273*4882a593Smuzhiyun ecx = WT_DSREG(wt);
274*4882a593Smuzhiyun break;
275*4882a593Smuzhiyun default:
276*4882a593Smuzhiyun return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun /*
279*4882a593Smuzhiyun pr_debug( "vortex: WT SetReg(0x%x) = 0x%08x\n", ecx, (int)val);
280*4882a593Smuzhiyun */
281*4882a593Smuzhiyun hwwrite(vortex->mmio, ecx, val);
282*4882a593Smuzhiyun return 1;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
vortex_wt_init(vortex_t * vortex)285*4882a593Smuzhiyun static void vortex_wt_init(vortex_t * vortex)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun u32 var4, var8, varc, var10 = 0, edi;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun var10 &= 0xFFFFFFE3;
290*4882a593Smuzhiyun var10 |= 0x22;
291*4882a593Smuzhiyun var10 &= 0xFFFFFEBF;
292*4882a593Smuzhiyun var10 |= 0x80;
293*4882a593Smuzhiyun var10 |= 0x200;
294*4882a593Smuzhiyun var10 &= 0xfffffffe;
295*4882a593Smuzhiyun var10 &= 0xfffffbff;
296*4882a593Smuzhiyun var10 |= 0x1800;
297*4882a593Smuzhiyun // var10 = 0x1AA2
298*4882a593Smuzhiyun var4 = 0x10000000;
299*4882a593Smuzhiyun varc = 0x00830000;
300*4882a593Smuzhiyun var8 = 0x00830000;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* Init Bank registers. */
303*4882a593Smuzhiyun for (edi = 0; edi < (NR_WT / NR_WT_PB); edi++) {
304*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0xc, edi, 0); /* ds_reg */
305*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0xa, edi, var10); /* ctrl */
306*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0x9, edi, var4); /* mramp */
307*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0x8, edi, varc); /* aramp */
308*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0x5, edi, var8); /* sramp */
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun /* Init Voice registers. */
311*4882a593Smuzhiyun for (edi = 0; edi < NR_WT; edi++) {
312*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0x4, edi, 0); /* param 3 0x20c */
313*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0x3, edi, 0); /* param 2 0x208 */
314*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0x2, edi, 0); /* param 1 0x204 */
315*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0x1, edi, 0); /* param 0 0x200 */
316*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0xb, edi, 0); /* delay 0x400 - 0x40c */
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun var10 |= 1;
319*4882a593Smuzhiyun for (edi = 0; edi < (NR_WT / NR_WT_PB); edi++)
320*4882a593Smuzhiyun vortex_wt_SetReg(vortex, 0xa, edi, var10); /* ctrl */
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* Extract of CAdbTopology::SetVolume(struct _ASPVOLUME *) */
324*4882a593Smuzhiyun #if 0
325*4882a593Smuzhiyun static void vortex_wt_SetVolume(vortex_t * vortex, int wt, int vol[])
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun wt_voice_t *voice = &(vortex->wt_voice[wt]);
328*4882a593Smuzhiyun int ecx = vol[1], eax = vol[0];
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun /* This is pure guess */
331*4882a593Smuzhiyun voice->parm0 &= 0xff00ffff;
332*4882a593Smuzhiyun voice->parm0 |= (vol[0] & 0xff) << 0x10;
333*4882a593Smuzhiyun voice->parm1 &= 0xff00ffff;
334*4882a593Smuzhiyun voice->parm1 |= (vol[1] & 0xff) << 0x10;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* This is real */
337*4882a593Smuzhiyun hwwrite(vortex, WT_PARM(wt, 0), voice->parm0);
338*4882a593Smuzhiyun hwwrite(vortex, WT_PARM(wt, 1), voice->parm0);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (voice->this_1D0 & 4) {
341*4882a593Smuzhiyun eax >>= 8;
342*4882a593Smuzhiyun ecx = eax;
343*4882a593Smuzhiyun if (ecx < 0x80)
344*4882a593Smuzhiyun ecx = 0x7f;
345*4882a593Smuzhiyun voice->parm3 &= 0xFFFFC07F;
346*4882a593Smuzhiyun voice->parm3 |= (ecx & 0x7f) << 7;
347*4882a593Smuzhiyun voice->parm3 &= 0xFFFFFF80;
348*4882a593Smuzhiyun voice->parm3 |= (eax & 0x7f);
349*4882a593Smuzhiyun } else {
350*4882a593Smuzhiyun voice->parm3 &= 0xFFE03FFF;
351*4882a593Smuzhiyun voice->parm3 |= (eax & 0xFE00) << 5;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun hwwrite(vortex, WT_PARM(wt, 3), voice->parm3);
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* Extract of CAdbTopology::SetFrequency(unsigned long arg_0) */
358*4882a593Smuzhiyun static void vortex_wt_SetFrequency(vortex_t * vortex, int wt, unsigned int sr)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun wt_voice_t *voice = &(vortex->wt_voice[wt]);
361*4882a593Smuzhiyun u32 eax, edx;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun //FIXME: 64 bit operation.
364*4882a593Smuzhiyun eax = ((sr << 0xf) * 0x57619F1) & 0xffffffff;
365*4882a593Smuzhiyun edx = (((sr << 0xf) * 0x57619F1)) >> 0x20;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun edx >>= 0xa;
368*4882a593Smuzhiyun edx <<= 1;
369*4882a593Smuzhiyun if (edx) {
370*4882a593Smuzhiyun if (edx & 0x0FFF80000)
371*4882a593Smuzhiyun eax = 0x7fff;
372*4882a593Smuzhiyun else {
373*4882a593Smuzhiyun edx <<= 0xd;
374*4882a593Smuzhiyun eax = 7;
375*4882a593Smuzhiyun while ((edx & 0x80000000) == 0) {
376*4882a593Smuzhiyun edx <<= 1;
377*4882a593Smuzhiyun eax--;
378*4882a593Smuzhiyun if (eax == 0)
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun if (eax)
382*4882a593Smuzhiyun edx <<= 1;
383*4882a593Smuzhiyun eax <<= 0xc;
384*4882a593Smuzhiyun edx >>= 0x14;
385*4882a593Smuzhiyun eax |= edx;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun } else
388*4882a593Smuzhiyun eax = 0;
389*4882a593Smuzhiyun voice->parm0 &= 0xffff0001;
390*4882a593Smuzhiyun voice->parm0 |= (eax & 0x7fff) << 1;
391*4882a593Smuzhiyun voice->parm1 = voice->parm0 | 1;
392*4882a593Smuzhiyun // Wt: this_1D4
393*4882a593Smuzhiyun //AuWt::WriteReg((ulong)(this_1DC<<4)+0x200, (ulong)this_1E4);
394*4882a593Smuzhiyun //AuWt::WriteReg((ulong)(this_1DC<<4)+0x204, (ulong)this_1E8);
395*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 0), voice->parm0);
396*4882a593Smuzhiyun hwwrite(vortex->mmio, WT_PARM(wt, 1), voice->parm1);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun #endif
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /* End of File */
401