1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ALSA driver for ATI IXP 150/200/250/300 AC97 controllers
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/io.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun #include <linux/module.h>
15*4882a593Smuzhiyun #include <linux/mutex.h>
16*4882a593Smuzhiyun #include <sound/core.h>
17*4882a593Smuzhiyun #include <sound/pcm.h>
18*4882a593Smuzhiyun #include <sound/pcm_params.h>
19*4882a593Smuzhiyun #include <sound/info.h>
20*4882a593Smuzhiyun #include <sound/ac97_codec.h>
21*4882a593Smuzhiyun #include <sound/initval.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun MODULE_AUTHOR("Takashi Iwai <tiwai@suse.de>");
24*4882a593Smuzhiyun MODULE_DESCRIPTION("ATI IXP AC97 controller");
25*4882a593Smuzhiyun MODULE_LICENSE("GPL");
26*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{ATI,IXP150/200/250/300/400/600}}");
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun static int index = SNDRV_DEFAULT_IDX1; /* Index 0-MAX */
29*4882a593Smuzhiyun static char *id = SNDRV_DEFAULT_STR1; /* ID for this card */
30*4882a593Smuzhiyun static int ac97_clock = 48000;
31*4882a593Smuzhiyun static char *ac97_quirk;
32*4882a593Smuzhiyun static bool spdif_aclink = 1;
33*4882a593Smuzhiyun static int ac97_codec = -1;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun module_param(index, int, 0444);
36*4882a593Smuzhiyun MODULE_PARM_DESC(index, "Index value for ATI IXP controller.");
37*4882a593Smuzhiyun module_param(id, charp, 0444);
38*4882a593Smuzhiyun MODULE_PARM_DESC(id, "ID string for ATI IXP controller.");
39*4882a593Smuzhiyun module_param(ac97_clock, int, 0444);
40*4882a593Smuzhiyun MODULE_PARM_DESC(ac97_clock, "AC'97 codec clock (default 48000Hz).");
41*4882a593Smuzhiyun module_param(ac97_quirk, charp, 0444);
42*4882a593Smuzhiyun MODULE_PARM_DESC(ac97_quirk, "AC'97 workaround for strange hardware.");
43*4882a593Smuzhiyun module_param(ac97_codec, int, 0444);
44*4882a593Smuzhiyun MODULE_PARM_DESC(ac97_codec, "Specify codec instead of probing.");
45*4882a593Smuzhiyun module_param(spdif_aclink, bool, 0444);
46*4882a593Smuzhiyun MODULE_PARM_DESC(spdif_aclink, "S/PDIF over AC-link.");
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* just for backward compatibility */
49*4882a593Smuzhiyun static bool enable;
50*4882a593Smuzhiyun module_param(enable, bool, 0444);
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /*
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define ATI_REG_ISR 0x00 /* interrupt source */
57*4882a593Smuzhiyun #define ATI_REG_ISR_IN_XRUN (1U<<0)
58*4882a593Smuzhiyun #define ATI_REG_ISR_IN_STATUS (1U<<1)
59*4882a593Smuzhiyun #define ATI_REG_ISR_OUT_XRUN (1U<<2)
60*4882a593Smuzhiyun #define ATI_REG_ISR_OUT_STATUS (1U<<3)
61*4882a593Smuzhiyun #define ATI_REG_ISR_SPDF_XRUN (1U<<4)
62*4882a593Smuzhiyun #define ATI_REG_ISR_SPDF_STATUS (1U<<5)
63*4882a593Smuzhiyun #define ATI_REG_ISR_PHYS_INTR (1U<<8)
64*4882a593Smuzhiyun #define ATI_REG_ISR_PHYS_MISMATCH (1U<<9)
65*4882a593Smuzhiyun #define ATI_REG_ISR_CODEC0_NOT_READY (1U<<10)
66*4882a593Smuzhiyun #define ATI_REG_ISR_CODEC1_NOT_READY (1U<<11)
67*4882a593Smuzhiyun #define ATI_REG_ISR_CODEC2_NOT_READY (1U<<12)
68*4882a593Smuzhiyun #define ATI_REG_ISR_NEW_FRAME (1U<<13)
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun #define ATI_REG_IER 0x04 /* interrupt enable */
71*4882a593Smuzhiyun #define ATI_REG_IER_IN_XRUN_EN (1U<<0)
72*4882a593Smuzhiyun #define ATI_REG_IER_IO_STATUS_EN (1U<<1)
73*4882a593Smuzhiyun #define ATI_REG_IER_OUT_XRUN_EN (1U<<2)
74*4882a593Smuzhiyun #define ATI_REG_IER_OUT_XRUN_COND (1U<<3)
75*4882a593Smuzhiyun #define ATI_REG_IER_SPDF_XRUN_EN (1U<<4)
76*4882a593Smuzhiyun #define ATI_REG_IER_SPDF_STATUS_EN (1U<<5)
77*4882a593Smuzhiyun #define ATI_REG_IER_PHYS_INTR_EN (1U<<8)
78*4882a593Smuzhiyun #define ATI_REG_IER_PHYS_MISMATCH_EN (1U<<9)
79*4882a593Smuzhiyun #define ATI_REG_IER_CODEC0_INTR_EN (1U<<10)
80*4882a593Smuzhiyun #define ATI_REG_IER_CODEC1_INTR_EN (1U<<11)
81*4882a593Smuzhiyun #define ATI_REG_IER_CODEC2_INTR_EN (1U<<12)
82*4882a593Smuzhiyun #define ATI_REG_IER_NEW_FRAME_EN (1U<<13) /* (RO */
83*4882a593Smuzhiyun #define ATI_REG_IER_SET_BUS_BUSY (1U<<14) /* (WO) audio is running */
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define ATI_REG_CMD 0x08 /* command */
86*4882a593Smuzhiyun #define ATI_REG_CMD_POWERDOWN (1U<<0)
87*4882a593Smuzhiyun #define ATI_REG_CMD_RECEIVE_EN (1U<<1)
88*4882a593Smuzhiyun #define ATI_REG_CMD_SEND_EN (1U<<2)
89*4882a593Smuzhiyun #define ATI_REG_CMD_STATUS_MEM (1U<<3)
90*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_OUT_EN (1U<<4)
91*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_STATUS_MEM (1U<<5)
92*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_THRESHOLD (3U<<6)
93*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_THRESHOLD_SHIFT 6
94*4882a593Smuzhiyun #define ATI_REG_CMD_IN_DMA_EN (1U<<8)
95*4882a593Smuzhiyun #define ATI_REG_CMD_OUT_DMA_EN (1U<<9)
96*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_DMA_EN (1U<<10)
97*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_OUT_STOPPED (1U<<11)
98*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_CONFIG_MASK (7U<<12)
99*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_CONFIG_34 (1U<<12)
100*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_CONFIG_78 (2U<<12)
101*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_CONFIG_69 (3U<<12)
102*4882a593Smuzhiyun #define ATI_REG_CMD_SPDF_CONFIG_01 (4U<<12)
103*4882a593Smuzhiyun #define ATI_REG_CMD_INTERLEAVE_SPDF (1U<<16)
104*4882a593Smuzhiyun #define ATI_REG_CMD_AUDIO_PRESENT (1U<<20)
105*4882a593Smuzhiyun #define ATI_REG_CMD_INTERLEAVE_IN (1U<<21)
106*4882a593Smuzhiyun #define ATI_REG_CMD_INTERLEAVE_OUT (1U<<22)
107*4882a593Smuzhiyun #define ATI_REG_CMD_LOOPBACK_EN (1U<<23)
108*4882a593Smuzhiyun #define ATI_REG_CMD_PACKED_DIS (1U<<24)
109*4882a593Smuzhiyun #define ATI_REG_CMD_BURST_EN (1U<<25)
110*4882a593Smuzhiyun #define ATI_REG_CMD_PANIC_EN (1U<<26)
111*4882a593Smuzhiyun #define ATI_REG_CMD_MODEM_PRESENT (1U<<27)
112*4882a593Smuzhiyun #define ATI_REG_CMD_ACLINK_ACTIVE (1U<<28)
113*4882a593Smuzhiyun #define ATI_REG_CMD_AC_SOFT_RESET (1U<<29)
114*4882a593Smuzhiyun #define ATI_REG_CMD_AC_SYNC (1U<<30)
115*4882a593Smuzhiyun #define ATI_REG_CMD_AC_RESET (1U<<31)
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define ATI_REG_PHYS_OUT_ADDR 0x0c
118*4882a593Smuzhiyun #define ATI_REG_PHYS_OUT_CODEC_MASK (3U<<0)
119*4882a593Smuzhiyun #define ATI_REG_PHYS_OUT_RW (1U<<2)
120*4882a593Smuzhiyun #define ATI_REG_PHYS_OUT_ADDR_EN (1U<<8)
121*4882a593Smuzhiyun #define ATI_REG_PHYS_OUT_ADDR_SHIFT 9
122*4882a593Smuzhiyun #define ATI_REG_PHYS_OUT_DATA_SHIFT 16
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define ATI_REG_PHYS_IN_ADDR 0x10
125*4882a593Smuzhiyun #define ATI_REG_PHYS_IN_READ_FLAG (1U<<8)
126*4882a593Smuzhiyun #define ATI_REG_PHYS_IN_ADDR_SHIFT 9
127*4882a593Smuzhiyun #define ATI_REG_PHYS_IN_DATA_SHIFT 16
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun #define ATI_REG_SLOTREQ 0x14
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun #define ATI_REG_COUNTER 0x18
132*4882a593Smuzhiyun #define ATI_REG_COUNTER_SLOT (3U<<0) /* slot # */
133*4882a593Smuzhiyun #define ATI_REG_COUNTER_BITCLOCK (31U<<8)
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun #define ATI_REG_IN_FIFO_THRESHOLD 0x1c
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun #define ATI_REG_IN_DMA_LINKPTR 0x20
138*4882a593Smuzhiyun #define ATI_REG_IN_DMA_DT_START 0x24 /* RO */
139*4882a593Smuzhiyun #define ATI_REG_IN_DMA_DT_NEXT 0x28 /* RO */
140*4882a593Smuzhiyun #define ATI_REG_IN_DMA_DT_CUR 0x2c /* RO */
141*4882a593Smuzhiyun #define ATI_REG_IN_DMA_DT_SIZE 0x30
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #define ATI_REG_OUT_DMA_SLOT 0x34
144*4882a593Smuzhiyun #define ATI_REG_OUT_DMA_SLOT_BIT(x) (1U << ((x) - 3))
145*4882a593Smuzhiyun #define ATI_REG_OUT_DMA_SLOT_MASK 0x1ff
146*4882a593Smuzhiyun #define ATI_REG_OUT_DMA_THRESHOLD_MASK 0xf800
147*4882a593Smuzhiyun #define ATI_REG_OUT_DMA_THRESHOLD_SHIFT 11
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define ATI_REG_OUT_DMA_LINKPTR 0x38
150*4882a593Smuzhiyun #define ATI_REG_OUT_DMA_DT_START 0x3c /* RO */
151*4882a593Smuzhiyun #define ATI_REG_OUT_DMA_DT_NEXT 0x40 /* RO */
152*4882a593Smuzhiyun #define ATI_REG_OUT_DMA_DT_CUR 0x44 /* RO */
153*4882a593Smuzhiyun #define ATI_REG_OUT_DMA_DT_SIZE 0x48
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define ATI_REG_SPDF_CMD 0x4c
156*4882a593Smuzhiyun #define ATI_REG_SPDF_CMD_LFSR (1U<<4)
157*4882a593Smuzhiyun #define ATI_REG_SPDF_CMD_SINGLE_CH (1U<<5)
158*4882a593Smuzhiyun #define ATI_REG_SPDF_CMD_LFSR_ACC (0xff<<8) /* RO */
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun #define ATI_REG_SPDF_DMA_LINKPTR 0x50
161*4882a593Smuzhiyun #define ATI_REG_SPDF_DMA_DT_START 0x54 /* RO */
162*4882a593Smuzhiyun #define ATI_REG_SPDF_DMA_DT_NEXT 0x58 /* RO */
163*4882a593Smuzhiyun #define ATI_REG_SPDF_DMA_DT_CUR 0x5c /* RO */
164*4882a593Smuzhiyun #define ATI_REG_SPDF_DMA_DT_SIZE 0x60
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun #define ATI_REG_MODEM_MIRROR 0x7c
167*4882a593Smuzhiyun #define ATI_REG_AUDIO_MIRROR 0x80
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define ATI_REG_6CH_REORDER 0x84 /* reorder slots for 6ch */
170*4882a593Smuzhiyun #define ATI_REG_6CH_REORDER_EN (1U<<0) /* 3,4,7,8,6,9 -> 3,4,6,9,7,8 */
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #define ATI_REG_FIFO_FLUSH 0x88
173*4882a593Smuzhiyun #define ATI_REG_FIFO_OUT_FLUSH (1U<<0)
174*4882a593Smuzhiyun #define ATI_REG_FIFO_IN_FLUSH (1U<<1)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* LINKPTR */
177*4882a593Smuzhiyun #define ATI_REG_LINKPTR_EN (1U<<0)
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* [INT|OUT|SPDIF]_DMA_DT_SIZE */
180*4882a593Smuzhiyun #define ATI_REG_DMA_DT_SIZE (0xffffU<<0)
181*4882a593Smuzhiyun #define ATI_REG_DMA_FIFO_USED (0x1fU<<16)
182*4882a593Smuzhiyun #define ATI_REG_DMA_FIFO_FREE (0x1fU<<21)
183*4882a593Smuzhiyun #define ATI_REG_DMA_STATE (7U<<26)
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #define ATI_MAX_DESCRIPTORS 256 /* max number of descriptor packets */
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun struct atiixp;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /*
192*4882a593Smuzhiyun * DMA packate descriptor
193*4882a593Smuzhiyun */
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun struct atiixp_dma_desc {
196*4882a593Smuzhiyun __le32 addr; /* DMA buffer address */
197*4882a593Smuzhiyun u16 status; /* status bits */
198*4882a593Smuzhiyun u16 size; /* size of the packet in dwords */
199*4882a593Smuzhiyun __le32 next; /* address of the next packet descriptor */
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /*
203*4882a593Smuzhiyun * stream enum
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun enum { ATI_DMA_PLAYBACK, ATI_DMA_CAPTURE, ATI_DMA_SPDIF, NUM_ATI_DMAS }; /* DMAs */
206*4882a593Smuzhiyun enum { ATI_PCM_OUT, ATI_PCM_IN, ATI_PCM_SPDIF, NUM_ATI_PCMS }; /* AC97 pcm slots */
207*4882a593Smuzhiyun enum { ATI_PCMDEV_ANALOG, ATI_PCMDEV_DIGITAL, NUM_ATI_PCMDEVS }; /* pcm devices */
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun #define NUM_ATI_CODECS 3
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /*
213*4882a593Smuzhiyun * constants and callbacks for each DMA type
214*4882a593Smuzhiyun */
215*4882a593Smuzhiyun struct atiixp_dma_ops {
216*4882a593Smuzhiyun int type; /* ATI_DMA_XXX */
217*4882a593Smuzhiyun unsigned int llp_offset; /* LINKPTR offset */
218*4882a593Smuzhiyun unsigned int dt_cur; /* DT_CUR offset */
219*4882a593Smuzhiyun /* called from open callback */
220*4882a593Smuzhiyun void (*enable_dma)(struct atiixp *chip, int on);
221*4882a593Smuzhiyun /* called from trigger (START/STOP) */
222*4882a593Smuzhiyun void (*enable_transfer)(struct atiixp *chip, int on);
223*4882a593Smuzhiyun /* called from trigger (STOP only) */
224*4882a593Smuzhiyun void (*flush_dma)(struct atiixp *chip);
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * DMA stream
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun struct atiixp_dma {
231*4882a593Smuzhiyun const struct atiixp_dma_ops *ops;
232*4882a593Smuzhiyun struct snd_dma_buffer desc_buf;
233*4882a593Smuzhiyun struct snd_pcm_substream *substream; /* assigned PCM substream */
234*4882a593Smuzhiyun unsigned int buf_addr, buf_bytes; /* DMA buffer address, bytes */
235*4882a593Smuzhiyun unsigned int period_bytes, periods;
236*4882a593Smuzhiyun int opened;
237*4882a593Smuzhiyun int running;
238*4882a593Smuzhiyun int suspended;
239*4882a593Smuzhiyun int pcm_open_flag;
240*4882a593Smuzhiyun int ac97_pcm_type; /* index # of ac97_pcm to access, -1 = not used */
241*4882a593Smuzhiyun unsigned int saved_curptr;
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * ATI IXP chip
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun struct atiixp {
248*4882a593Smuzhiyun struct snd_card *card;
249*4882a593Smuzhiyun struct pci_dev *pci;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun unsigned long addr;
252*4882a593Smuzhiyun void __iomem *remap_addr;
253*4882a593Smuzhiyun int irq;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun struct snd_ac97_bus *ac97_bus;
256*4882a593Smuzhiyun struct snd_ac97 *ac97[NUM_ATI_CODECS];
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun spinlock_t reg_lock;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun struct atiixp_dma dmas[NUM_ATI_DMAS];
261*4882a593Smuzhiyun struct ac97_pcm *pcms[NUM_ATI_PCMS];
262*4882a593Smuzhiyun struct snd_pcm *pcmdevs[NUM_ATI_PCMDEVS];
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun int max_channels; /* max. channels for PCM out */
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun unsigned int codec_not_ready_bits; /* for codec detection */
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun int spdif_over_aclink; /* passed from the module option */
269*4882a593Smuzhiyun struct mutex open_mutex; /* playback open mutex */
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun /*
274*4882a593Smuzhiyun */
275*4882a593Smuzhiyun static const struct pci_device_id snd_atiixp_ids[] = {
276*4882a593Smuzhiyun { PCI_VDEVICE(ATI, 0x4341), 0 }, /* SB200 */
277*4882a593Smuzhiyun { PCI_VDEVICE(ATI, 0x4361), 0 }, /* SB300 */
278*4882a593Smuzhiyun { PCI_VDEVICE(ATI, 0x4370), 0 }, /* SB400 */
279*4882a593Smuzhiyun { PCI_VDEVICE(ATI, 0x4382), 0 }, /* SB600 */
280*4882a593Smuzhiyun { 0, }
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, snd_atiixp_ids);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static const struct snd_pci_quirk atiixp_quirks[] = {
286*4882a593Smuzhiyun SND_PCI_QUIRK(0x105b, 0x0c81, "Foxconn RC4107MA-RS2", 0),
287*4882a593Smuzhiyun SND_PCI_QUIRK(0x15bd, 0x3100, "DFI RS482", 0),
288*4882a593Smuzhiyun { } /* terminator */
289*4882a593Smuzhiyun };
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /*
292*4882a593Smuzhiyun * lowlevel functions
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun /*
296*4882a593Smuzhiyun * update the bits of the given register.
297*4882a593Smuzhiyun * return 1 if the bits changed.
298*4882a593Smuzhiyun */
snd_atiixp_update_bits(struct atiixp * chip,unsigned int reg,unsigned int mask,unsigned int value)299*4882a593Smuzhiyun static int snd_atiixp_update_bits(struct atiixp *chip, unsigned int reg,
300*4882a593Smuzhiyun unsigned int mask, unsigned int value)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun void __iomem *addr = chip->remap_addr + reg;
303*4882a593Smuzhiyun unsigned int data, old_data;
304*4882a593Smuzhiyun old_data = data = readl(addr);
305*4882a593Smuzhiyun data &= ~mask;
306*4882a593Smuzhiyun data |= value;
307*4882a593Smuzhiyun if (old_data == data)
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun writel(data, addr);
310*4882a593Smuzhiyun return 1;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /*
314*4882a593Smuzhiyun * macros for easy use
315*4882a593Smuzhiyun */
316*4882a593Smuzhiyun #define atiixp_write(chip,reg,value) \
317*4882a593Smuzhiyun writel(value, chip->remap_addr + ATI_REG_##reg)
318*4882a593Smuzhiyun #define atiixp_read(chip,reg) \
319*4882a593Smuzhiyun readl(chip->remap_addr + ATI_REG_##reg)
320*4882a593Smuzhiyun #define atiixp_update(chip,reg,mask,val) \
321*4882a593Smuzhiyun snd_atiixp_update_bits(chip, ATI_REG_##reg, mask, val)
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /*
324*4882a593Smuzhiyun * handling DMA packets
325*4882a593Smuzhiyun *
326*4882a593Smuzhiyun * we allocate a linear buffer for the DMA, and split it to each packet.
327*4882a593Smuzhiyun * in a future version, a scatter-gather buffer should be implemented.
328*4882a593Smuzhiyun */
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #define ATI_DESC_LIST_SIZE \
331*4882a593Smuzhiyun PAGE_ALIGN(ATI_MAX_DESCRIPTORS * sizeof(struct atiixp_dma_desc))
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun * build packets ring for the given buffer size.
335*4882a593Smuzhiyun *
336*4882a593Smuzhiyun * IXP handles the buffer descriptors, which are connected as a linked
337*4882a593Smuzhiyun * list. although we can change the list dynamically, in this version,
338*4882a593Smuzhiyun * a static RING of buffer descriptors is used.
339*4882a593Smuzhiyun *
340*4882a593Smuzhiyun * the ring is built in this function, and is set up to the hardware.
341*4882a593Smuzhiyun */
atiixp_build_dma_packets(struct atiixp * chip,struct atiixp_dma * dma,struct snd_pcm_substream * substream,unsigned int periods,unsigned int period_bytes)342*4882a593Smuzhiyun static int atiixp_build_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
343*4882a593Smuzhiyun struct snd_pcm_substream *substream,
344*4882a593Smuzhiyun unsigned int periods,
345*4882a593Smuzhiyun unsigned int period_bytes)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun unsigned int i;
348*4882a593Smuzhiyun u32 addr, desc_addr;
349*4882a593Smuzhiyun unsigned long flags;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun if (periods > ATI_MAX_DESCRIPTORS)
352*4882a593Smuzhiyun return -ENOMEM;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun if (dma->desc_buf.area == NULL) {
355*4882a593Smuzhiyun if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
356*4882a593Smuzhiyun &chip->pci->dev,
357*4882a593Smuzhiyun ATI_DESC_LIST_SIZE,
358*4882a593Smuzhiyun &dma->desc_buf) < 0)
359*4882a593Smuzhiyun return -ENOMEM;
360*4882a593Smuzhiyun dma->period_bytes = dma->periods = 0; /* clear */
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun if (dma->periods == periods && dma->period_bytes == period_bytes)
364*4882a593Smuzhiyun return 0;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* reset DMA before changing the descriptor table */
367*4882a593Smuzhiyun spin_lock_irqsave(&chip->reg_lock, flags);
368*4882a593Smuzhiyun writel(0, chip->remap_addr + dma->ops->llp_offset);
369*4882a593Smuzhiyun dma->ops->enable_dma(chip, 0);
370*4882a593Smuzhiyun dma->ops->enable_dma(chip, 1);
371*4882a593Smuzhiyun spin_unlock_irqrestore(&chip->reg_lock, flags);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun /* fill the entries */
374*4882a593Smuzhiyun addr = (u32)substream->runtime->dma_addr;
375*4882a593Smuzhiyun desc_addr = (u32)dma->desc_buf.addr;
376*4882a593Smuzhiyun for (i = 0; i < periods; i++) {
377*4882a593Smuzhiyun struct atiixp_dma_desc *desc;
378*4882a593Smuzhiyun desc = &((struct atiixp_dma_desc *)dma->desc_buf.area)[i];
379*4882a593Smuzhiyun desc->addr = cpu_to_le32(addr);
380*4882a593Smuzhiyun desc->status = 0;
381*4882a593Smuzhiyun desc->size = period_bytes >> 2; /* in dwords */
382*4882a593Smuzhiyun desc_addr += sizeof(struct atiixp_dma_desc);
383*4882a593Smuzhiyun if (i == periods - 1)
384*4882a593Smuzhiyun desc->next = cpu_to_le32((u32)dma->desc_buf.addr);
385*4882a593Smuzhiyun else
386*4882a593Smuzhiyun desc->next = cpu_to_le32(desc_addr);
387*4882a593Smuzhiyun addr += period_bytes;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
391*4882a593Smuzhiyun chip->remap_addr + dma->ops->llp_offset);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun dma->period_bytes = period_bytes;
394*4882a593Smuzhiyun dma->periods = periods;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun * remove the ring buffer and release it if assigned
401*4882a593Smuzhiyun */
atiixp_clear_dma_packets(struct atiixp * chip,struct atiixp_dma * dma,struct snd_pcm_substream * substream)402*4882a593Smuzhiyun static void atiixp_clear_dma_packets(struct atiixp *chip, struct atiixp_dma *dma,
403*4882a593Smuzhiyun struct snd_pcm_substream *substream)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun if (dma->desc_buf.area) {
406*4882a593Smuzhiyun writel(0, chip->remap_addr + dma->ops->llp_offset);
407*4882a593Smuzhiyun snd_dma_free_pages(&dma->desc_buf);
408*4882a593Smuzhiyun dma->desc_buf.area = NULL;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /*
413*4882a593Smuzhiyun * AC97 interface
414*4882a593Smuzhiyun */
snd_atiixp_acquire_codec(struct atiixp * chip)415*4882a593Smuzhiyun static int snd_atiixp_acquire_codec(struct atiixp *chip)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun int timeout = 1000;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun while (atiixp_read(chip, PHYS_OUT_ADDR) & ATI_REG_PHYS_OUT_ADDR_EN) {
420*4882a593Smuzhiyun if (! timeout--) {
421*4882a593Smuzhiyun dev_warn(chip->card->dev, "codec acquire timeout\n");
422*4882a593Smuzhiyun return -EBUSY;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun udelay(1);
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun return 0;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
snd_atiixp_codec_read(struct atiixp * chip,unsigned short codec,unsigned short reg)429*4882a593Smuzhiyun static unsigned short snd_atiixp_codec_read(struct atiixp *chip, unsigned short codec, unsigned short reg)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun unsigned int data;
432*4882a593Smuzhiyun int timeout;
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun if (snd_atiixp_acquire_codec(chip) < 0)
435*4882a593Smuzhiyun return 0xffff;
436*4882a593Smuzhiyun data = (reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
437*4882a593Smuzhiyun ATI_REG_PHYS_OUT_ADDR_EN |
438*4882a593Smuzhiyun ATI_REG_PHYS_OUT_RW |
439*4882a593Smuzhiyun codec;
440*4882a593Smuzhiyun atiixp_write(chip, PHYS_OUT_ADDR, data);
441*4882a593Smuzhiyun if (snd_atiixp_acquire_codec(chip) < 0)
442*4882a593Smuzhiyun return 0xffff;
443*4882a593Smuzhiyun timeout = 1000;
444*4882a593Smuzhiyun do {
445*4882a593Smuzhiyun data = atiixp_read(chip, PHYS_IN_ADDR);
446*4882a593Smuzhiyun if (data & ATI_REG_PHYS_IN_READ_FLAG)
447*4882a593Smuzhiyun return data >> ATI_REG_PHYS_IN_DATA_SHIFT;
448*4882a593Smuzhiyun udelay(1);
449*4882a593Smuzhiyun } while (--timeout);
450*4882a593Smuzhiyun /* time out may happen during reset */
451*4882a593Smuzhiyun if (reg < 0x7c)
452*4882a593Smuzhiyun dev_warn(chip->card->dev, "codec read timeout (reg %x)\n", reg);
453*4882a593Smuzhiyun return 0xffff;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun
snd_atiixp_codec_write(struct atiixp * chip,unsigned short codec,unsigned short reg,unsigned short val)457*4882a593Smuzhiyun static void snd_atiixp_codec_write(struct atiixp *chip, unsigned short codec,
458*4882a593Smuzhiyun unsigned short reg, unsigned short val)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun unsigned int data;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun if (snd_atiixp_acquire_codec(chip) < 0)
463*4882a593Smuzhiyun return;
464*4882a593Smuzhiyun data = ((unsigned int)val << ATI_REG_PHYS_OUT_DATA_SHIFT) |
465*4882a593Smuzhiyun ((unsigned int)reg << ATI_REG_PHYS_OUT_ADDR_SHIFT) |
466*4882a593Smuzhiyun ATI_REG_PHYS_OUT_ADDR_EN | codec;
467*4882a593Smuzhiyun atiixp_write(chip, PHYS_OUT_ADDR, data);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun
snd_atiixp_ac97_read(struct snd_ac97 * ac97,unsigned short reg)471*4882a593Smuzhiyun static unsigned short snd_atiixp_ac97_read(struct snd_ac97 *ac97,
472*4882a593Smuzhiyun unsigned short reg)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun struct atiixp *chip = ac97->private_data;
475*4882a593Smuzhiyun return snd_atiixp_codec_read(chip, ac97->num, reg);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
snd_atiixp_ac97_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)479*4882a593Smuzhiyun static void snd_atiixp_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
480*4882a593Smuzhiyun unsigned short val)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun struct atiixp *chip = ac97->private_data;
483*4882a593Smuzhiyun snd_atiixp_codec_write(chip, ac97->num, reg, val);
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun /*
487*4882a593Smuzhiyun * reset AC link
488*4882a593Smuzhiyun */
snd_atiixp_aclink_reset(struct atiixp * chip)489*4882a593Smuzhiyun static int snd_atiixp_aclink_reset(struct atiixp *chip)
490*4882a593Smuzhiyun {
491*4882a593Smuzhiyun int timeout;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun /* reset powerdoewn */
494*4882a593Smuzhiyun if (atiixp_update(chip, CMD, ATI_REG_CMD_POWERDOWN, 0))
495*4882a593Smuzhiyun udelay(10);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun /* perform a software reset */
498*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, ATI_REG_CMD_AC_SOFT_RESET);
499*4882a593Smuzhiyun atiixp_read(chip, CMD);
500*4882a593Smuzhiyun udelay(10);
501*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_AC_SOFT_RESET, 0);
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun timeout = 10;
504*4882a593Smuzhiyun while (! (atiixp_read(chip, CMD) & ATI_REG_CMD_ACLINK_ACTIVE)) {
505*4882a593Smuzhiyun /* do a hard reset */
506*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
507*4882a593Smuzhiyun ATI_REG_CMD_AC_SYNC);
508*4882a593Smuzhiyun atiixp_read(chip, CMD);
509*4882a593Smuzhiyun mdelay(1);
510*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_AC_RESET, ATI_REG_CMD_AC_RESET);
511*4882a593Smuzhiyun if (!--timeout) {
512*4882a593Smuzhiyun dev_err(chip->card->dev, "codec reset timeout\n");
513*4882a593Smuzhiyun break;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun /* deassert RESET and assert SYNC to make sure */
518*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET,
519*4882a593Smuzhiyun ATI_REG_CMD_AC_SYNC|ATI_REG_CMD_AC_RESET);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun return 0;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
snd_atiixp_aclink_down(struct atiixp * chip)525*4882a593Smuzhiyun static int snd_atiixp_aclink_down(struct atiixp *chip)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun // if (atiixp_read(chip, MODEM_MIRROR) & 0x1) /* modem running, too? */
528*4882a593Smuzhiyun // return -EBUSY;
529*4882a593Smuzhiyun atiixp_update(chip, CMD,
530*4882a593Smuzhiyun ATI_REG_CMD_POWERDOWN | ATI_REG_CMD_AC_RESET,
531*4882a593Smuzhiyun ATI_REG_CMD_POWERDOWN);
532*4882a593Smuzhiyun return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun #endif
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun /*
537*4882a593Smuzhiyun * auto-detection of codecs
538*4882a593Smuzhiyun *
539*4882a593Smuzhiyun * the IXP chip can generate interrupts for the non-existing codecs.
540*4882a593Smuzhiyun * NEW_FRAME interrupt is used to make sure that the interrupt is generated
541*4882a593Smuzhiyun * even if all three codecs are connected.
542*4882a593Smuzhiyun */
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun #define ALL_CODEC_NOT_READY \
545*4882a593Smuzhiyun (ATI_REG_ISR_CODEC0_NOT_READY |\
546*4882a593Smuzhiyun ATI_REG_ISR_CODEC1_NOT_READY |\
547*4882a593Smuzhiyun ATI_REG_ISR_CODEC2_NOT_READY)
548*4882a593Smuzhiyun #define CODEC_CHECK_BITS (ALL_CODEC_NOT_READY|ATI_REG_ISR_NEW_FRAME)
549*4882a593Smuzhiyun
ac97_probing_bugs(struct pci_dev * pci)550*4882a593Smuzhiyun static int ac97_probing_bugs(struct pci_dev *pci)
551*4882a593Smuzhiyun {
552*4882a593Smuzhiyun const struct snd_pci_quirk *q;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun q = snd_pci_quirk_lookup(pci, atiixp_quirks);
555*4882a593Smuzhiyun if (q) {
556*4882a593Smuzhiyun dev_dbg(&pci->dev, "atiixp quirk for %s. Forcing codec %d\n",
557*4882a593Smuzhiyun snd_pci_quirk_name(q), q->value);
558*4882a593Smuzhiyun return q->value;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun /* this hardware doesn't need workarounds. Probe for codec */
561*4882a593Smuzhiyun return -1;
562*4882a593Smuzhiyun }
563*4882a593Smuzhiyun
snd_atiixp_codec_detect(struct atiixp * chip)564*4882a593Smuzhiyun static int snd_atiixp_codec_detect(struct atiixp *chip)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun int timeout;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun chip->codec_not_ready_bits = 0;
569*4882a593Smuzhiyun if (ac97_codec == -1)
570*4882a593Smuzhiyun ac97_codec = ac97_probing_bugs(chip->pci);
571*4882a593Smuzhiyun if (ac97_codec >= 0) {
572*4882a593Smuzhiyun chip->codec_not_ready_bits |=
573*4882a593Smuzhiyun CODEC_CHECK_BITS ^ (1 << (ac97_codec + 10));
574*4882a593Smuzhiyun return 0;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun atiixp_write(chip, IER, CODEC_CHECK_BITS);
578*4882a593Smuzhiyun /* wait for the interrupts */
579*4882a593Smuzhiyun timeout = 50;
580*4882a593Smuzhiyun while (timeout-- > 0) {
581*4882a593Smuzhiyun mdelay(1);
582*4882a593Smuzhiyun if (chip->codec_not_ready_bits)
583*4882a593Smuzhiyun break;
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun atiixp_write(chip, IER, 0); /* disable irqs */
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if ((chip->codec_not_ready_bits & ALL_CODEC_NOT_READY) == ALL_CODEC_NOT_READY) {
588*4882a593Smuzhiyun dev_err(chip->card->dev, "no codec detected!\n");
589*4882a593Smuzhiyun return -ENXIO;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun return 0;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /*
596*4882a593Smuzhiyun * enable DMA and irqs
597*4882a593Smuzhiyun */
snd_atiixp_chip_start(struct atiixp * chip)598*4882a593Smuzhiyun static int snd_atiixp_chip_start(struct atiixp *chip)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun unsigned int reg;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun /* set up spdif, enable burst mode */
603*4882a593Smuzhiyun reg = atiixp_read(chip, CMD);
604*4882a593Smuzhiyun reg |= 0x02 << ATI_REG_CMD_SPDF_THRESHOLD_SHIFT;
605*4882a593Smuzhiyun reg |= ATI_REG_CMD_BURST_EN;
606*4882a593Smuzhiyun atiixp_write(chip, CMD, reg);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun reg = atiixp_read(chip, SPDF_CMD);
609*4882a593Smuzhiyun reg &= ~(ATI_REG_SPDF_CMD_LFSR|ATI_REG_SPDF_CMD_SINGLE_CH);
610*4882a593Smuzhiyun atiixp_write(chip, SPDF_CMD, reg);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun /* clear all interrupt source */
613*4882a593Smuzhiyun atiixp_write(chip, ISR, 0xffffffff);
614*4882a593Smuzhiyun /* enable irqs */
615*4882a593Smuzhiyun atiixp_write(chip, IER,
616*4882a593Smuzhiyun ATI_REG_IER_IO_STATUS_EN |
617*4882a593Smuzhiyun ATI_REG_IER_IN_XRUN_EN |
618*4882a593Smuzhiyun ATI_REG_IER_OUT_XRUN_EN |
619*4882a593Smuzhiyun ATI_REG_IER_SPDF_XRUN_EN |
620*4882a593Smuzhiyun ATI_REG_IER_SPDF_STATUS_EN);
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /*
626*4882a593Smuzhiyun * disable DMA and IRQs
627*4882a593Smuzhiyun */
snd_atiixp_chip_stop(struct atiixp * chip)628*4882a593Smuzhiyun static int snd_atiixp_chip_stop(struct atiixp *chip)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun /* clear interrupt source */
631*4882a593Smuzhiyun atiixp_write(chip, ISR, atiixp_read(chip, ISR));
632*4882a593Smuzhiyun /* disable irqs */
633*4882a593Smuzhiyun atiixp_write(chip, IER, 0);
634*4882a593Smuzhiyun return 0;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /*
639*4882a593Smuzhiyun * PCM section
640*4882a593Smuzhiyun */
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun /*
643*4882a593Smuzhiyun * pointer callback simplly reads XXX_DMA_DT_CUR register as the current
644*4882a593Smuzhiyun * position. when SG-buffer is implemented, the offset must be calculated
645*4882a593Smuzhiyun * correctly...
646*4882a593Smuzhiyun */
snd_atiixp_pcm_pointer(struct snd_pcm_substream * substream)647*4882a593Smuzhiyun static snd_pcm_uframes_t snd_atiixp_pcm_pointer(struct snd_pcm_substream *substream)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
650*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
651*4882a593Smuzhiyun struct atiixp_dma *dma = runtime->private_data;
652*4882a593Smuzhiyun unsigned int curptr;
653*4882a593Smuzhiyun int timeout = 1000;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun while (timeout--) {
656*4882a593Smuzhiyun curptr = readl(chip->remap_addr + dma->ops->dt_cur);
657*4882a593Smuzhiyun if (curptr < dma->buf_addr)
658*4882a593Smuzhiyun continue;
659*4882a593Smuzhiyun curptr -= dma->buf_addr;
660*4882a593Smuzhiyun if (curptr >= dma->buf_bytes)
661*4882a593Smuzhiyun continue;
662*4882a593Smuzhiyun return bytes_to_frames(runtime, curptr);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun dev_dbg(chip->card->dev, "invalid DMA pointer read 0x%x (buf=%x)\n",
665*4882a593Smuzhiyun readl(chip->remap_addr + dma->ops->dt_cur), dma->buf_addr);
666*4882a593Smuzhiyun return 0;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun * XRUN detected, and stop the PCM substream
671*4882a593Smuzhiyun */
snd_atiixp_xrun_dma(struct atiixp * chip,struct atiixp_dma * dma)672*4882a593Smuzhiyun static void snd_atiixp_xrun_dma(struct atiixp *chip, struct atiixp_dma *dma)
673*4882a593Smuzhiyun {
674*4882a593Smuzhiyun if (! dma->substream || ! dma->running)
675*4882a593Smuzhiyun return;
676*4882a593Smuzhiyun dev_dbg(chip->card->dev, "XRUN detected (DMA %d)\n", dma->ops->type);
677*4882a593Smuzhiyun snd_pcm_stop_xrun(dma->substream);
678*4882a593Smuzhiyun }
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /*
681*4882a593Smuzhiyun * the period ack. update the substream.
682*4882a593Smuzhiyun */
snd_atiixp_update_dma(struct atiixp * chip,struct atiixp_dma * dma)683*4882a593Smuzhiyun static void snd_atiixp_update_dma(struct atiixp *chip, struct atiixp_dma *dma)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun if (! dma->substream || ! dma->running)
686*4882a593Smuzhiyun return;
687*4882a593Smuzhiyun snd_pcm_period_elapsed(dma->substream);
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /* set BUS_BUSY interrupt bit if any DMA is running */
691*4882a593Smuzhiyun /* call with spinlock held */
snd_atiixp_check_bus_busy(struct atiixp * chip)692*4882a593Smuzhiyun static void snd_atiixp_check_bus_busy(struct atiixp *chip)
693*4882a593Smuzhiyun {
694*4882a593Smuzhiyun unsigned int bus_busy;
695*4882a593Smuzhiyun if (atiixp_read(chip, CMD) & (ATI_REG_CMD_SEND_EN |
696*4882a593Smuzhiyun ATI_REG_CMD_RECEIVE_EN |
697*4882a593Smuzhiyun ATI_REG_CMD_SPDF_OUT_EN))
698*4882a593Smuzhiyun bus_busy = ATI_REG_IER_SET_BUS_BUSY;
699*4882a593Smuzhiyun else
700*4882a593Smuzhiyun bus_busy = 0;
701*4882a593Smuzhiyun atiixp_update(chip, IER, ATI_REG_IER_SET_BUS_BUSY, bus_busy);
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun /* common trigger callback
705*4882a593Smuzhiyun * calling the lowlevel callbacks in it
706*4882a593Smuzhiyun */
snd_atiixp_pcm_trigger(struct snd_pcm_substream * substream,int cmd)707*4882a593Smuzhiyun static int snd_atiixp_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
708*4882a593Smuzhiyun {
709*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
710*4882a593Smuzhiyun struct atiixp_dma *dma = substream->runtime->private_data;
711*4882a593Smuzhiyun int err = 0;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun if (snd_BUG_ON(!dma->ops->enable_transfer ||
714*4882a593Smuzhiyun !dma->ops->flush_dma))
715*4882a593Smuzhiyun return -EINVAL;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun spin_lock(&chip->reg_lock);
718*4882a593Smuzhiyun switch (cmd) {
719*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
720*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
721*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
722*4882a593Smuzhiyun if (dma->running && dma->suspended &&
723*4882a593Smuzhiyun cmd == SNDRV_PCM_TRIGGER_RESUME)
724*4882a593Smuzhiyun writel(dma->saved_curptr, chip->remap_addr +
725*4882a593Smuzhiyun dma->ops->dt_cur);
726*4882a593Smuzhiyun dma->ops->enable_transfer(chip, 1);
727*4882a593Smuzhiyun dma->running = 1;
728*4882a593Smuzhiyun dma->suspended = 0;
729*4882a593Smuzhiyun break;
730*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
731*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
732*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
733*4882a593Smuzhiyun dma->suspended = cmd == SNDRV_PCM_TRIGGER_SUSPEND;
734*4882a593Smuzhiyun if (dma->running && dma->suspended)
735*4882a593Smuzhiyun dma->saved_curptr = readl(chip->remap_addr +
736*4882a593Smuzhiyun dma->ops->dt_cur);
737*4882a593Smuzhiyun dma->ops->enable_transfer(chip, 0);
738*4882a593Smuzhiyun dma->running = 0;
739*4882a593Smuzhiyun break;
740*4882a593Smuzhiyun default:
741*4882a593Smuzhiyun err = -EINVAL;
742*4882a593Smuzhiyun break;
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun if (! err) {
745*4882a593Smuzhiyun snd_atiixp_check_bus_busy(chip);
746*4882a593Smuzhiyun if (cmd == SNDRV_PCM_TRIGGER_STOP) {
747*4882a593Smuzhiyun dma->ops->flush_dma(chip);
748*4882a593Smuzhiyun snd_atiixp_check_bus_busy(chip);
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun spin_unlock(&chip->reg_lock);
752*4882a593Smuzhiyun return err;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /*
757*4882a593Smuzhiyun * lowlevel callbacks for each DMA type
758*4882a593Smuzhiyun *
759*4882a593Smuzhiyun * every callback is supposed to be called in chip->reg_lock spinlock
760*4882a593Smuzhiyun */
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun /* flush FIFO of analog OUT DMA */
atiixp_out_flush_dma(struct atiixp * chip)763*4882a593Smuzhiyun static void atiixp_out_flush_dma(struct atiixp *chip)
764*4882a593Smuzhiyun {
765*4882a593Smuzhiyun atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_OUT_FLUSH);
766*4882a593Smuzhiyun }
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun /* enable/disable analog OUT DMA */
atiixp_out_enable_dma(struct atiixp * chip,int on)769*4882a593Smuzhiyun static void atiixp_out_enable_dma(struct atiixp *chip, int on)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun unsigned int data;
772*4882a593Smuzhiyun data = atiixp_read(chip, CMD);
773*4882a593Smuzhiyun if (on) {
774*4882a593Smuzhiyun if (data & ATI_REG_CMD_OUT_DMA_EN)
775*4882a593Smuzhiyun return;
776*4882a593Smuzhiyun atiixp_out_flush_dma(chip);
777*4882a593Smuzhiyun data |= ATI_REG_CMD_OUT_DMA_EN;
778*4882a593Smuzhiyun } else
779*4882a593Smuzhiyun data &= ~ATI_REG_CMD_OUT_DMA_EN;
780*4882a593Smuzhiyun atiixp_write(chip, CMD, data);
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* start/stop transfer over OUT DMA */
atiixp_out_enable_transfer(struct atiixp * chip,int on)784*4882a593Smuzhiyun static void atiixp_out_enable_transfer(struct atiixp *chip, int on)
785*4882a593Smuzhiyun {
786*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_SEND_EN,
787*4882a593Smuzhiyun on ? ATI_REG_CMD_SEND_EN : 0);
788*4882a593Smuzhiyun }
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* enable/disable analog IN DMA */
atiixp_in_enable_dma(struct atiixp * chip,int on)791*4882a593Smuzhiyun static void atiixp_in_enable_dma(struct atiixp *chip, int on)
792*4882a593Smuzhiyun {
793*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_IN_DMA_EN,
794*4882a593Smuzhiyun on ? ATI_REG_CMD_IN_DMA_EN : 0);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun
797*4882a593Smuzhiyun /* start/stop analog IN DMA */
atiixp_in_enable_transfer(struct atiixp * chip,int on)798*4882a593Smuzhiyun static void atiixp_in_enable_transfer(struct atiixp *chip, int on)
799*4882a593Smuzhiyun {
800*4882a593Smuzhiyun if (on) {
801*4882a593Smuzhiyun unsigned int data = atiixp_read(chip, CMD);
802*4882a593Smuzhiyun if (! (data & ATI_REG_CMD_RECEIVE_EN)) {
803*4882a593Smuzhiyun data |= ATI_REG_CMD_RECEIVE_EN;
804*4882a593Smuzhiyun #if 0 /* FIXME: this causes the endless loop */
805*4882a593Smuzhiyun /* wait until slot 3/4 are finished */
806*4882a593Smuzhiyun while ((atiixp_read(chip, COUNTER) &
807*4882a593Smuzhiyun ATI_REG_COUNTER_SLOT) != 5)
808*4882a593Smuzhiyun ;
809*4882a593Smuzhiyun #endif
810*4882a593Smuzhiyun atiixp_write(chip, CMD, data);
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun } else
813*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_RECEIVE_EN, 0);
814*4882a593Smuzhiyun }
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* flush FIFO of analog IN DMA */
atiixp_in_flush_dma(struct atiixp * chip)817*4882a593Smuzhiyun static void atiixp_in_flush_dma(struct atiixp *chip)
818*4882a593Smuzhiyun {
819*4882a593Smuzhiyun atiixp_write(chip, FIFO_FLUSH, ATI_REG_FIFO_IN_FLUSH);
820*4882a593Smuzhiyun }
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* enable/disable SPDIF OUT DMA */
atiixp_spdif_enable_dma(struct atiixp * chip,int on)823*4882a593Smuzhiyun static void atiixp_spdif_enable_dma(struct atiixp *chip, int on)
824*4882a593Smuzhiyun {
825*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_DMA_EN,
826*4882a593Smuzhiyun on ? ATI_REG_CMD_SPDF_DMA_EN : 0);
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun
829*4882a593Smuzhiyun /* start/stop SPDIF OUT DMA */
atiixp_spdif_enable_transfer(struct atiixp * chip,int on)830*4882a593Smuzhiyun static void atiixp_spdif_enable_transfer(struct atiixp *chip, int on)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun unsigned int data;
833*4882a593Smuzhiyun data = atiixp_read(chip, CMD);
834*4882a593Smuzhiyun if (on)
835*4882a593Smuzhiyun data |= ATI_REG_CMD_SPDF_OUT_EN;
836*4882a593Smuzhiyun else
837*4882a593Smuzhiyun data &= ~ATI_REG_CMD_SPDF_OUT_EN;
838*4882a593Smuzhiyun atiixp_write(chip, CMD, data);
839*4882a593Smuzhiyun }
840*4882a593Smuzhiyun
841*4882a593Smuzhiyun /* flush FIFO of SPDIF OUT DMA */
atiixp_spdif_flush_dma(struct atiixp * chip)842*4882a593Smuzhiyun static void atiixp_spdif_flush_dma(struct atiixp *chip)
843*4882a593Smuzhiyun {
844*4882a593Smuzhiyun int timeout;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* DMA off, transfer on */
847*4882a593Smuzhiyun atiixp_spdif_enable_dma(chip, 0);
848*4882a593Smuzhiyun atiixp_spdif_enable_transfer(chip, 1);
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun timeout = 100;
851*4882a593Smuzhiyun do {
852*4882a593Smuzhiyun if (! (atiixp_read(chip, SPDF_DMA_DT_SIZE) & ATI_REG_DMA_FIFO_USED))
853*4882a593Smuzhiyun break;
854*4882a593Smuzhiyun udelay(1);
855*4882a593Smuzhiyun } while (timeout-- > 0);
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun atiixp_spdif_enable_transfer(chip, 0);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
860*4882a593Smuzhiyun /* set up slots and formats for SPDIF OUT */
snd_atiixp_spdif_prepare(struct snd_pcm_substream * substream)861*4882a593Smuzhiyun static int snd_atiixp_spdif_prepare(struct snd_pcm_substream *substream)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
864*4882a593Smuzhiyun
865*4882a593Smuzhiyun spin_lock_irq(&chip->reg_lock);
866*4882a593Smuzhiyun if (chip->spdif_over_aclink) {
867*4882a593Smuzhiyun unsigned int data;
868*4882a593Smuzhiyun /* enable slots 10/11 */
869*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK,
870*4882a593Smuzhiyun ATI_REG_CMD_SPDF_CONFIG_01);
871*4882a593Smuzhiyun data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
872*4882a593Smuzhiyun data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
873*4882a593Smuzhiyun ATI_REG_OUT_DMA_SLOT_BIT(11);
874*4882a593Smuzhiyun data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
875*4882a593Smuzhiyun atiixp_write(chip, OUT_DMA_SLOT, data);
876*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
877*4882a593Smuzhiyun substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
878*4882a593Smuzhiyun ATI_REG_CMD_INTERLEAVE_OUT : 0);
879*4882a593Smuzhiyun } else {
880*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_SPDF_CONFIG_MASK, 0);
881*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_SPDF, 0);
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
884*4882a593Smuzhiyun return 0;
885*4882a593Smuzhiyun }
886*4882a593Smuzhiyun
887*4882a593Smuzhiyun /* set up slots and formats for analog OUT */
snd_atiixp_playback_prepare(struct snd_pcm_substream * substream)888*4882a593Smuzhiyun static int snd_atiixp_playback_prepare(struct snd_pcm_substream *substream)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
891*4882a593Smuzhiyun unsigned int data;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun spin_lock_irq(&chip->reg_lock);
894*4882a593Smuzhiyun data = atiixp_read(chip, OUT_DMA_SLOT) & ~ATI_REG_OUT_DMA_SLOT_MASK;
895*4882a593Smuzhiyun switch (substream->runtime->channels) {
896*4882a593Smuzhiyun case 8:
897*4882a593Smuzhiyun data |= ATI_REG_OUT_DMA_SLOT_BIT(10) |
898*4882a593Smuzhiyun ATI_REG_OUT_DMA_SLOT_BIT(11);
899*4882a593Smuzhiyun fallthrough;
900*4882a593Smuzhiyun case 6:
901*4882a593Smuzhiyun data |= ATI_REG_OUT_DMA_SLOT_BIT(7) |
902*4882a593Smuzhiyun ATI_REG_OUT_DMA_SLOT_BIT(8);
903*4882a593Smuzhiyun fallthrough;
904*4882a593Smuzhiyun case 4:
905*4882a593Smuzhiyun data |= ATI_REG_OUT_DMA_SLOT_BIT(6) |
906*4882a593Smuzhiyun ATI_REG_OUT_DMA_SLOT_BIT(9);
907*4882a593Smuzhiyun fallthrough;
908*4882a593Smuzhiyun default:
909*4882a593Smuzhiyun data |= ATI_REG_OUT_DMA_SLOT_BIT(3) |
910*4882a593Smuzhiyun ATI_REG_OUT_DMA_SLOT_BIT(4);
911*4882a593Smuzhiyun break;
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /* set output threshold */
915*4882a593Smuzhiyun data |= 0x04 << ATI_REG_OUT_DMA_THRESHOLD_SHIFT;
916*4882a593Smuzhiyun atiixp_write(chip, OUT_DMA_SLOT, data);
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_OUT,
919*4882a593Smuzhiyun substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
920*4882a593Smuzhiyun ATI_REG_CMD_INTERLEAVE_OUT : 0);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun /*
923*4882a593Smuzhiyun * enable 6 channel re-ordering bit if needed
924*4882a593Smuzhiyun */
925*4882a593Smuzhiyun atiixp_update(chip, 6CH_REORDER, ATI_REG_6CH_REORDER_EN,
926*4882a593Smuzhiyun substream->runtime->channels >= 6 ? ATI_REG_6CH_REORDER_EN: 0);
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
929*4882a593Smuzhiyun return 0;
930*4882a593Smuzhiyun }
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /* set up slots and formats for analog IN */
snd_atiixp_capture_prepare(struct snd_pcm_substream * substream)933*4882a593Smuzhiyun static int snd_atiixp_capture_prepare(struct snd_pcm_substream *substream)
934*4882a593Smuzhiyun {
935*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
936*4882a593Smuzhiyun
937*4882a593Smuzhiyun spin_lock_irq(&chip->reg_lock);
938*4882a593Smuzhiyun atiixp_update(chip, CMD, ATI_REG_CMD_INTERLEAVE_IN,
939*4882a593Smuzhiyun substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE ?
940*4882a593Smuzhiyun ATI_REG_CMD_INTERLEAVE_IN : 0);
941*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
942*4882a593Smuzhiyun return 0;
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun /*
946*4882a593Smuzhiyun * hw_params - allocate the buffer and set up buffer descriptors
947*4882a593Smuzhiyun */
snd_atiixp_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)948*4882a593Smuzhiyun static int snd_atiixp_pcm_hw_params(struct snd_pcm_substream *substream,
949*4882a593Smuzhiyun struct snd_pcm_hw_params *hw_params)
950*4882a593Smuzhiyun {
951*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
952*4882a593Smuzhiyun struct atiixp_dma *dma = substream->runtime->private_data;
953*4882a593Smuzhiyun int err;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun dma->buf_addr = substream->runtime->dma_addr;
956*4882a593Smuzhiyun dma->buf_bytes = params_buffer_bytes(hw_params);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun err = atiixp_build_dma_packets(chip, dma, substream,
959*4882a593Smuzhiyun params_periods(hw_params),
960*4882a593Smuzhiyun params_period_bytes(hw_params));
961*4882a593Smuzhiyun if (err < 0)
962*4882a593Smuzhiyun return err;
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun if (dma->ac97_pcm_type >= 0) {
965*4882a593Smuzhiyun struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
966*4882a593Smuzhiyun /* PCM is bound to AC97 codec(s)
967*4882a593Smuzhiyun * set up the AC97 codecs
968*4882a593Smuzhiyun */
969*4882a593Smuzhiyun if (dma->pcm_open_flag) {
970*4882a593Smuzhiyun snd_ac97_pcm_close(pcm);
971*4882a593Smuzhiyun dma->pcm_open_flag = 0;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun err = snd_ac97_pcm_open(pcm, params_rate(hw_params),
974*4882a593Smuzhiyun params_channels(hw_params),
975*4882a593Smuzhiyun pcm->r[0].slots);
976*4882a593Smuzhiyun if (err >= 0)
977*4882a593Smuzhiyun dma->pcm_open_flag = 1;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun return err;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun
snd_atiixp_pcm_hw_free(struct snd_pcm_substream * substream)983*4882a593Smuzhiyun static int snd_atiixp_pcm_hw_free(struct snd_pcm_substream *substream)
984*4882a593Smuzhiyun {
985*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
986*4882a593Smuzhiyun struct atiixp_dma *dma = substream->runtime->private_data;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun if (dma->pcm_open_flag) {
989*4882a593Smuzhiyun struct ac97_pcm *pcm = chip->pcms[dma->ac97_pcm_type];
990*4882a593Smuzhiyun snd_ac97_pcm_close(pcm);
991*4882a593Smuzhiyun dma->pcm_open_flag = 0;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun atiixp_clear_dma_packets(chip, dma, substream);
994*4882a593Smuzhiyun return 0;
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun /*
999*4882a593Smuzhiyun * pcm hardware definition, identical for all DMA types
1000*4882a593Smuzhiyun */
1001*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_atiixp_pcm_hw =
1002*4882a593Smuzhiyun {
1003*4882a593Smuzhiyun .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1004*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
1005*4882a593Smuzhiyun SNDRV_PCM_INFO_PAUSE |
1006*4882a593Smuzhiyun SNDRV_PCM_INFO_RESUME |
1007*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID),
1008*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
1009*4882a593Smuzhiyun .rates = SNDRV_PCM_RATE_48000,
1010*4882a593Smuzhiyun .rate_min = 48000,
1011*4882a593Smuzhiyun .rate_max = 48000,
1012*4882a593Smuzhiyun .channels_min = 2,
1013*4882a593Smuzhiyun .channels_max = 2,
1014*4882a593Smuzhiyun .buffer_bytes_max = 256 * 1024,
1015*4882a593Smuzhiyun .period_bytes_min = 32,
1016*4882a593Smuzhiyun .period_bytes_max = 128 * 1024,
1017*4882a593Smuzhiyun .periods_min = 2,
1018*4882a593Smuzhiyun .periods_max = ATI_MAX_DESCRIPTORS,
1019*4882a593Smuzhiyun };
1020*4882a593Smuzhiyun
snd_atiixp_pcm_open(struct snd_pcm_substream * substream,struct atiixp_dma * dma,int pcm_type)1021*4882a593Smuzhiyun static int snd_atiixp_pcm_open(struct snd_pcm_substream *substream,
1022*4882a593Smuzhiyun struct atiixp_dma *dma, int pcm_type)
1023*4882a593Smuzhiyun {
1024*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
1025*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
1026*4882a593Smuzhiyun int err;
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun if (snd_BUG_ON(!dma->ops || !dma->ops->enable_dma))
1029*4882a593Smuzhiyun return -EINVAL;
1030*4882a593Smuzhiyun
1031*4882a593Smuzhiyun if (dma->opened)
1032*4882a593Smuzhiyun return -EBUSY;
1033*4882a593Smuzhiyun dma->substream = substream;
1034*4882a593Smuzhiyun runtime->hw = snd_atiixp_pcm_hw;
1035*4882a593Smuzhiyun dma->ac97_pcm_type = pcm_type;
1036*4882a593Smuzhiyun if (pcm_type >= 0) {
1037*4882a593Smuzhiyun runtime->hw.rates = chip->pcms[pcm_type]->rates;
1038*4882a593Smuzhiyun snd_pcm_limit_hw_rates(runtime);
1039*4882a593Smuzhiyun } else {
1040*4882a593Smuzhiyun /* direct SPDIF */
1041*4882a593Smuzhiyun runtime->hw.formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE;
1042*4882a593Smuzhiyun }
1043*4882a593Smuzhiyun if ((err = snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS)) < 0)
1044*4882a593Smuzhiyun return err;
1045*4882a593Smuzhiyun runtime->private_data = dma;
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun /* enable DMA bits */
1048*4882a593Smuzhiyun spin_lock_irq(&chip->reg_lock);
1049*4882a593Smuzhiyun dma->ops->enable_dma(chip, 1);
1050*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
1051*4882a593Smuzhiyun dma->opened = 1;
1052*4882a593Smuzhiyun
1053*4882a593Smuzhiyun return 0;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
snd_atiixp_pcm_close(struct snd_pcm_substream * substream,struct atiixp_dma * dma)1056*4882a593Smuzhiyun static int snd_atiixp_pcm_close(struct snd_pcm_substream *substream,
1057*4882a593Smuzhiyun struct atiixp_dma *dma)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
1060*4882a593Smuzhiyun /* disable DMA bits */
1061*4882a593Smuzhiyun if (snd_BUG_ON(!dma->ops || !dma->ops->enable_dma))
1062*4882a593Smuzhiyun return -EINVAL;
1063*4882a593Smuzhiyun spin_lock_irq(&chip->reg_lock);
1064*4882a593Smuzhiyun dma->ops->enable_dma(chip, 0);
1065*4882a593Smuzhiyun spin_unlock_irq(&chip->reg_lock);
1066*4882a593Smuzhiyun dma->substream = NULL;
1067*4882a593Smuzhiyun dma->opened = 0;
1068*4882a593Smuzhiyun return 0;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /*
1072*4882a593Smuzhiyun */
snd_atiixp_playback_open(struct snd_pcm_substream * substream)1073*4882a593Smuzhiyun static int snd_atiixp_playback_open(struct snd_pcm_substream *substream)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
1076*4882a593Smuzhiyun int err;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun mutex_lock(&chip->open_mutex);
1079*4882a593Smuzhiyun err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 0);
1080*4882a593Smuzhiyun mutex_unlock(&chip->open_mutex);
1081*4882a593Smuzhiyun if (err < 0)
1082*4882a593Smuzhiyun return err;
1083*4882a593Smuzhiyun substream->runtime->hw.channels_max = chip->max_channels;
1084*4882a593Smuzhiyun if (chip->max_channels > 2)
1085*4882a593Smuzhiyun /* channels must be even */
1086*4882a593Smuzhiyun snd_pcm_hw_constraint_step(substream->runtime, 0,
1087*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1088*4882a593Smuzhiyun return 0;
1089*4882a593Smuzhiyun }
1090*4882a593Smuzhiyun
snd_atiixp_playback_close(struct snd_pcm_substream * substream)1091*4882a593Smuzhiyun static int snd_atiixp_playback_close(struct snd_pcm_substream *substream)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
1094*4882a593Smuzhiyun int err;
1095*4882a593Smuzhiyun mutex_lock(&chip->open_mutex);
1096*4882a593Smuzhiyun err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
1097*4882a593Smuzhiyun mutex_unlock(&chip->open_mutex);
1098*4882a593Smuzhiyun return err;
1099*4882a593Smuzhiyun }
1100*4882a593Smuzhiyun
snd_atiixp_capture_open(struct snd_pcm_substream * substream)1101*4882a593Smuzhiyun static int snd_atiixp_capture_open(struct snd_pcm_substream *substream)
1102*4882a593Smuzhiyun {
1103*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
1104*4882a593Smuzhiyun return snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_CAPTURE], 1);
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun
snd_atiixp_capture_close(struct snd_pcm_substream * substream)1107*4882a593Smuzhiyun static int snd_atiixp_capture_close(struct snd_pcm_substream *substream)
1108*4882a593Smuzhiyun {
1109*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
1110*4882a593Smuzhiyun return snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_CAPTURE]);
1111*4882a593Smuzhiyun }
1112*4882a593Smuzhiyun
snd_atiixp_spdif_open(struct snd_pcm_substream * substream)1113*4882a593Smuzhiyun static int snd_atiixp_spdif_open(struct snd_pcm_substream *substream)
1114*4882a593Smuzhiyun {
1115*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
1116*4882a593Smuzhiyun int err;
1117*4882a593Smuzhiyun mutex_lock(&chip->open_mutex);
1118*4882a593Smuzhiyun if (chip->spdif_over_aclink) /* share DMA_PLAYBACK */
1119*4882a593Smuzhiyun err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_PLAYBACK], 2);
1120*4882a593Smuzhiyun else
1121*4882a593Smuzhiyun err = snd_atiixp_pcm_open(substream, &chip->dmas[ATI_DMA_SPDIF], -1);
1122*4882a593Smuzhiyun mutex_unlock(&chip->open_mutex);
1123*4882a593Smuzhiyun return err;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun
snd_atiixp_spdif_close(struct snd_pcm_substream * substream)1126*4882a593Smuzhiyun static int snd_atiixp_spdif_close(struct snd_pcm_substream *substream)
1127*4882a593Smuzhiyun {
1128*4882a593Smuzhiyun struct atiixp *chip = snd_pcm_substream_chip(substream);
1129*4882a593Smuzhiyun int err;
1130*4882a593Smuzhiyun mutex_lock(&chip->open_mutex);
1131*4882a593Smuzhiyun if (chip->spdif_over_aclink)
1132*4882a593Smuzhiyun err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_PLAYBACK]);
1133*4882a593Smuzhiyun else
1134*4882a593Smuzhiyun err = snd_atiixp_pcm_close(substream, &chip->dmas[ATI_DMA_SPDIF]);
1135*4882a593Smuzhiyun mutex_unlock(&chip->open_mutex);
1136*4882a593Smuzhiyun return err;
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun
1139*4882a593Smuzhiyun /* AC97 playback */
1140*4882a593Smuzhiyun static const struct snd_pcm_ops snd_atiixp_playback_ops = {
1141*4882a593Smuzhiyun .open = snd_atiixp_playback_open,
1142*4882a593Smuzhiyun .close = snd_atiixp_playback_close,
1143*4882a593Smuzhiyun .hw_params = snd_atiixp_pcm_hw_params,
1144*4882a593Smuzhiyun .hw_free = snd_atiixp_pcm_hw_free,
1145*4882a593Smuzhiyun .prepare = snd_atiixp_playback_prepare,
1146*4882a593Smuzhiyun .trigger = snd_atiixp_pcm_trigger,
1147*4882a593Smuzhiyun .pointer = snd_atiixp_pcm_pointer,
1148*4882a593Smuzhiyun };
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun /* AC97 capture */
1151*4882a593Smuzhiyun static const struct snd_pcm_ops snd_atiixp_capture_ops = {
1152*4882a593Smuzhiyun .open = snd_atiixp_capture_open,
1153*4882a593Smuzhiyun .close = snd_atiixp_capture_close,
1154*4882a593Smuzhiyun .hw_params = snd_atiixp_pcm_hw_params,
1155*4882a593Smuzhiyun .hw_free = snd_atiixp_pcm_hw_free,
1156*4882a593Smuzhiyun .prepare = snd_atiixp_capture_prepare,
1157*4882a593Smuzhiyun .trigger = snd_atiixp_pcm_trigger,
1158*4882a593Smuzhiyun .pointer = snd_atiixp_pcm_pointer,
1159*4882a593Smuzhiyun };
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* SPDIF playback */
1162*4882a593Smuzhiyun static const struct snd_pcm_ops snd_atiixp_spdif_ops = {
1163*4882a593Smuzhiyun .open = snd_atiixp_spdif_open,
1164*4882a593Smuzhiyun .close = snd_atiixp_spdif_close,
1165*4882a593Smuzhiyun .hw_params = snd_atiixp_pcm_hw_params,
1166*4882a593Smuzhiyun .hw_free = snd_atiixp_pcm_hw_free,
1167*4882a593Smuzhiyun .prepare = snd_atiixp_spdif_prepare,
1168*4882a593Smuzhiyun .trigger = snd_atiixp_pcm_trigger,
1169*4882a593Smuzhiyun .pointer = snd_atiixp_pcm_pointer,
1170*4882a593Smuzhiyun };
1171*4882a593Smuzhiyun
1172*4882a593Smuzhiyun static const struct ac97_pcm atiixp_pcm_defs[] = {
1173*4882a593Smuzhiyun /* front PCM */
1174*4882a593Smuzhiyun {
1175*4882a593Smuzhiyun .exclusive = 1,
1176*4882a593Smuzhiyun .r = { {
1177*4882a593Smuzhiyun .slots = (1 << AC97_SLOT_PCM_LEFT) |
1178*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_RIGHT) |
1179*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_CENTER) |
1180*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_SLEFT) |
1181*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_SRIGHT) |
1182*4882a593Smuzhiyun (1 << AC97_SLOT_LFE)
1183*4882a593Smuzhiyun }
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun },
1186*4882a593Smuzhiyun /* PCM IN #1 */
1187*4882a593Smuzhiyun {
1188*4882a593Smuzhiyun .stream = 1,
1189*4882a593Smuzhiyun .exclusive = 1,
1190*4882a593Smuzhiyun .r = { {
1191*4882a593Smuzhiyun .slots = (1 << AC97_SLOT_PCM_LEFT) |
1192*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_RIGHT)
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun }
1195*4882a593Smuzhiyun },
1196*4882a593Smuzhiyun /* S/PDIF OUT (optional) */
1197*4882a593Smuzhiyun {
1198*4882a593Smuzhiyun .exclusive = 1,
1199*4882a593Smuzhiyun .spdif = 1,
1200*4882a593Smuzhiyun .r = { {
1201*4882a593Smuzhiyun .slots = (1 << AC97_SLOT_SPDIF_LEFT2) |
1202*4882a593Smuzhiyun (1 << AC97_SLOT_SPDIF_RIGHT2)
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun },
1206*4882a593Smuzhiyun };
1207*4882a593Smuzhiyun
1208*4882a593Smuzhiyun static const struct atiixp_dma_ops snd_atiixp_playback_dma_ops = {
1209*4882a593Smuzhiyun .type = ATI_DMA_PLAYBACK,
1210*4882a593Smuzhiyun .llp_offset = ATI_REG_OUT_DMA_LINKPTR,
1211*4882a593Smuzhiyun .dt_cur = ATI_REG_OUT_DMA_DT_CUR,
1212*4882a593Smuzhiyun .enable_dma = atiixp_out_enable_dma,
1213*4882a593Smuzhiyun .enable_transfer = atiixp_out_enable_transfer,
1214*4882a593Smuzhiyun .flush_dma = atiixp_out_flush_dma,
1215*4882a593Smuzhiyun };
1216*4882a593Smuzhiyun
1217*4882a593Smuzhiyun static const struct atiixp_dma_ops snd_atiixp_capture_dma_ops = {
1218*4882a593Smuzhiyun .type = ATI_DMA_CAPTURE,
1219*4882a593Smuzhiyun .llp_offset = ATI_REG_IN_DMA_LINKPTR,
1220*4882a593Smuzhiyun .dt_cur = ATI_REG_IN_DMA_DT_CUR,
1221*4882a593Smuzhiyun .enable_dma = atiixp_in_enable_dma,
1222*4882a593Smuzhiyun .enable_transfer = atiixp_in_enable_transfer,
1223*4882a593Smuzhiyun .flush_dma = atiixp_in_flush_dma,
1224*4882a593Smuzhiyun };
1225*4882a593Smuzhiyun
1226*4882a593Smuzhiyun static const struct atiixp_dma_ops snd_atiixp_spdif_dma_ops = {
1227*4882a593Smuzhiyun .type = ATI_DMA_SPDIF,
1228*4882a593Smuzhiyun .llp_offset = ATI_REG_SPDF_DMA_LINKPTR,
1229*4882a593Smuzhiyun .dt_cur = ATI_REG_SPDF_DMA_DT_CUR,
1230*4882a593Smuzhiyun .enable_dma = atiixp_spdif_enable_dma,
1231*4882a593Smuzhiyun .enable_transfer = atiixp_spdif_enable_transfer,
1232*4882a593Smuzhiyun .flush_dma = atiixp_spdif_flush_dma,
1233*4882a593Smuzhiyun };
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun
snd_atiixp_pcm_new(struct atiixp * chip)1236*4882a593Smuzhiyun static int snd_atiixp_pcm_new(struct atiixp *chip)
1237*4882a593Smuzhiyun {
1238*4882a593Smuzhiyun struct snd_pcm *pcm;
1239*4882a593Smuzhiyun struct snd_pcm_chmap *chmap;
1240*4882a593Smuzhiyun struct snd_ac97_bus *pbus = chip->ac97_bus;
1241*4882a593Smuzhiyun int err, i, num_pcms;
1242*4882a593Smuzhiyun
1243*4882a593Smuzhiyun /* initialize constants */
1244*4882a593Smuzhiyun chip->dmas[ATI_DMA_PLAYBACK].ops = &snd_atiixp_playback_dma_ops;
1245*4882a593Smuzhiyun chip->dmas[ATI_DMA_CAPTURE].ops = &snd_atiixp_capture_dma_ops;
1246*4882a593Smuzhiyun if (! chip->spdif_over_aclink)
1247*4882a593Smuzhiyun chip->dmas[ATI_DMA_SPDIF].ops = &snd_atiixp_spdif_dma_ops;
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun /* assign AC97 pcm */
1250*4882a593Smuzhiyun if (chip->spdif_over_aclink)
1251*4882a593Smuzhiyun num_pcms = 3;
1252*4882a593Smuzhiyun else
1253*4882a593Smuzhiyun num_pcms = 2;
1254*4882a593Smuzhiyun err = snd_ac97_pcm_assign(pbus, num_pcms, atiixp_pcm_defs);
1255*4882a593Smuzhiyun if (err < 0)
1256*4882a593Smuzhiyun return err;
1257*4882a593Smuzhiyun for (i = 0; i < num_pcms; i++)
1258*4882a593Smuzhiyun chip->pcms[i] = &pbus->pcms[i];
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun chip->max_channels = 2;
1261*4882a593Smuzhiyun if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_PCM_SLEFT)) {
1262*4882a593Smuzhiyun if (pbus->pcms[ATI_PCM_OUT].r[0].slots & (1 << AC97_SLOT_LFE))
1263*4882a593Smuzhiyun chip->max_channels = 6;
1264*4882a593Smuzhiyun else
1265*4882a593Smuzhiyun chip->max_channels = 4;
1266*4882a593Smuzhiyun }
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /* PCM #0: analog I/O */
1269*4882a593Smuzhiyun err = snd_pcm_new(chip->card, "ATI IXP AC97",
1270*4882a593Smuzhiyun ATI_PCMDEV_ANALOG, 1, 1, &pcm);
1271*4882a593Smuzhiyun if (err < 0)
1272*4882a593Smuzhiyun return err;
1273*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_playback_ops);
1274*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_atiixp_capture_ops);
1275*4882a593Smuzhiyun pcm->private_data = chip;
1276*4882a593Smuzhiyun strcpy(pcm->name, "ATI IXP AC97");
1277*4882a593Smuzhiyun chip->pcmdevs[ATI_PCMDEV_ANALOG] = pcm;
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
1280*4882a593Smuzhiyun &chip->pci->dev, 64*1024, 128*1024);
1281*4882a593Smuzhiyun
1282*4882a593Smuzhiyun err = snd_pcm_add_chmap_ctls(pcm, SNDRV_PCM_STREAM_PLAYBACK,
1283*4882a593Smuzhiyun snd_pcm_alt_chmaps, chip->max_channels, 0,
1284*4882a593Smuzhiyun &chmap);
1285*4882a593Smuzhiyun if (err < 0)
1286*4882a593Smuzhiyun return err;
1287*4882a593Smuzhiyun chmap->channel_mask = SND_PCM_CHMAP_MASK_2468;
1288*4882a593Smuzhiyun chip->ac97[0]->chmaps[SNDRV_PCM_STREAM_PLAYBACK] = chmap;
1289*4882a593Smuzhiyun
1290*4882a593Smuzhiyun /* no SPDIF support on codec? */
1291*4882a593Smuzhiyun if (chip->pcms[ATI_PCM_SPDIF] && ! chip->pcms[ATI_PCM_SPDIF]->rates)
1292*4882a593Smuzhiyun return 0;
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /* FIXME: non-48k sample rate doesn't work on my test machine with AD1888 */
1295*4882a593Smuzhiyun if (chip->pcms[ATI_PCM_SPDIF])
1296*4882a593Smuzhiyun chip->pcms[ATI_PCM_SPDIF]->rates = SNDRV_PCM_RATE_48000;
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun /* PCM #1: spdif playback */
1299*4882a593Smuzhiyun err = snd_pcm_new(chip->card, "ATI IXP IEC958",
1300*4882a593Smuzhiyun ATI_PCMDEV_DIGITAL, 1, 0, &pcm);
1301*4882a593Smuzhiyun if (err < 0)
1302*4882a593Smuzhiyun return err;
1303*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_atiixp_spdif_ops);
1304*4882a593Smuzhiyun pcm->private_data = chip;
1305*4882a593Smuzhiyun if (chip->spdif_over_aclink)
1306*4882a593Smuzhiyun strcpy(pcm->name, "ATI IXP IEC958 (AC97)");
1307*4882a593Smuzhiyun else
1308*4882a593Smuzhiyun strcpy(pcm->name, "ATI IXP IEC958 (Direct)");
1309*4882a593Smuzhiyun chip->pcmdevs[ATI_PCMDEV_DIGITAL] = pcm;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
1312*4882a593Smuzhiyun &chip->pci->dev, 64*1024, 128*1024);
1313*4882a593Smuzhiyun
1314*4882a593Smuzhiyun /* pre-select AC97 SPDIF slots 10/11 */
1315*4882a593Smuzhiyun for (i = 0; i < NUM_ATI_CODECS; i++) {
1316*4882a593Smuzhiyun if (chip->ac97[i])
1317*4882a593Smuzhiyun snd_ac97_update_bits(chip->ac97[i],
1318*4882a593Smuzhiyun AC97_EXTENDED_STATUS,
1319*4882a593Smuzhiyun 0x03 << 4, 0x03 << 4);
1320*4882a593Smuzhiyun }
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun return 0;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun /*
1328*4882a593Smuzhiyun * interrupt handler
1329*4882a593Smuzhiyun */
snd_atiixp_interrupt(int irq,void * dev_id)1330*4882a593Smuzhiyun static irqreturn_t snd_atiixp_interrupt(int irq, void *dev_id)
1331*4882a593Smuzhiyun {
1332*4882a593Smuzhiyun struct atiixp *chip = dev_id;
1333*4882a593Smuzhiyun unsigned int status;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun status = atiixp_read(chip, ISR);
1336*4882a593Smuzhiyun
1337*4882a593Smuzhiyun if (! status)
1338*4882a593Smuzhiyun return IRQ_NONE;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun /* process audio DMA */
1341*4882a593Smuzhiyun if (status & ATI_REG_ISR_OUT_XRUN)
1342*4882a593Smuzhiyun snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
1343*4882a593Smuzhiyun else if (status & ATI_REG_ISR_OUT_STATUS)
1344*4882a593Smuzhiyun snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_PLAYBACK]);
1345*4882a593Smuzhiyun if (status & ATI_REG_ISR_IN_XRUN)
1346*4882a593Smuzhiyun snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
1347*4882a593Smuzhiyun else if (status & ATI_REG_ISR_IN_STATUS)
1348*4882a593Smuzhiyun snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_CAPTURE]);
1349*4882a593Smuzhiyun if (! chip->spdif_over_aclink) {
1350*4882a593Smuzhiyun if (status & ATI_REG_ISR_SPDF_XRUN)
1351*4882a593Smuzhiyun snd_atiixp_xrun_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
1352*4882a593Smuzhiyun else if (status & ATI_REG_ISR_SPDF_STATUS)
1353*4882a593Smuzhiyun snd_atiixp_update_dma(chip, &chip->dmas[ATI_DMA_SPDIF]);
1354*4882a593Smuzhiyun }
1355*4882a593Smuzhiyun
1356*4882a593Smuzhiyun /* for codec detection */
1357*4882a593Smuzhiyun if (status & CODEC_CHECK_BITS) {
1358*4882a593Smuzhiyun unsigned int detected;
1359*4882a593Smuzhiyun detected = status & CODEC_CHECK_BITS;
1360*4882a593Smuzhiyun spin_lock(&chip->reg_lock);
1361*4882a593Smuzhiyun chip->codec_not_ready_bits |= detected;
1362*4882a593Smuzhiyun atiixp_update(chip, IER, detected, 0); /* disable the detected irqs */
1363*4882a593Smuzhiyun spin_unlock(&chip->reg_lock);
1364*4882a593Smuzhiyun }
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun /* ack */
1367*4882a593Smuzhiyun atiixp_write(chip, ISR, status);
1368*4882a593Smuzhiyun
1369*4882a593Smuzhiyun return IRQ_HANDLED;
1370*4882a593Smuzhiyun }
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun /*
1374*4882a593Smuzhiyun * ac97 mixer section
1375*4882a593Smuzhiyun */
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun static const struct ac97_quirk ac97_quirks[] = {
1378*4882a593Smuzhiyun {
1379*4882a593Smuzhiyun .subvendor = 0x103c,
1380*4882a593Smuzhiyun .subdevice = 0x006b,
1381*4882a593Smuzhiyun .name = "HP Pavilion ZV5030US",
1382*4882a593Smuzhiyun .type = AC97_TUNE_MUTE_LED
1383*4882a593Smuzhiyun },
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun .subvendor = 0x103c,
1386*4882a593Smuzhiyun .subdevice = 0x308b,
1387*4882a593Smuzhiyun .name = "HP nx6125",
1388*4882a593Smuzhiyun .type = AC97_TUNE_MUTE_LED
1389*4882a593Smuzhiyun },
1390*4882a593Smuzhiyun {
1391*4882a593Smuzhiyun .subvendor = 0x103c,
1392*4882a593Smuzhiyun .subdevice = 0x3091,
1393*4882a593Smuzhiyun .name = "unknown HP",
1394*4882a593Smuzhiyun .type = AC97_TUNE_MUTE_LED
1395*4882a593Smuzhiyun },
1396*4882a593Smuzhiyun { } /* terminator */
1397*4882a593Smuzhiyun };
1398*4882a593Smuzhiyun
snd_atiixp_mixer_new(struct atiixp * chip,int clock,const char * quirk_override)1399*4882a593Smuzhiyun static int snd_atiixp_mixer_new(struct atiixp *chip, int clock,
1400*4882a593Smuzhiyun const char *quirk_override)
1401*4882a593Smuzhiyun {
1402*4882a593Smuzhiyun struct snd_ac97_bus *pbus;
1403*4882a593Smuzhiyun struct snd_ac97_template ac97;
1404*4882a593Smuzhiyun int i, err;
1405*4882a593Smuzhiyun int codec_count;
1406*4882a593Smuzhiyun static const struct snd_ac97_bus_ops ops = {
1407*4882a593Smuzhiyun .write = snd_atiixp_ac97_write,
1408*4882a593Smuzhiyun .read = snd_atiixp_ac97_read,
1409*4882a593Smuzhiyun };
1410*4882a593Smuzhiyun static const unsigned int codec_skip[NUM_ATI_CODECS] = {
1411*4882a593Smuzhiyun ATI_REG_ISR_CODEC0_NOT_READY,
1412*4882a593Smuzhiyun ATI_REG_ISR_CODEC1_NOT_READY,
1413*4882a593Smuzhiyun ATI_REG_ISR_CODEC2_NOT_READY,
1414*4882a593Smuzhiyun };
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun if (snd_atiixp_codec_detect(chip) < 0)
1417*4882a593Smuzhiyun return -ENXIO;
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun if ((err = snd_ac97_bus(chip->card, 0, &ops, chip, &pbus)) < 0)
1420*4882a593Smuzhiyun return err;
1421*4882a593Smuzhiyun pbus->clock = clock;
1422*4882a593Smuzhiyun chip->ac97_bus = pbus;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun codec_count = 0;
1425*4882a593Smuzhiyun for (i = 0; i < NUM_ATI_CODECS; i++) {
1426*4882a593Smuzhiyun if (chip->codec_not_ready_bits & codec_skip[i])
1427*4882a593Smuzhiyun continue;
1428*4882a593Smuzhiyun memset(&ac97, 0, sizeof(ac97));
1429*4882a593Smuzhiyun ac97.private_data = chip;
1430*4882a593Smuzhiyun ac97.pci = chip->pci;
1431*4882a593Smuzhiyun ac97.num = i;
1432*4882a593Smuzhiyun ac97.scaps = AC97_SCAP_SKIP_MODEM | AC97_SCAP_POWER_SAVE;
1433*4882a593Smuzhiyun if (! chip->spdif_over_aclink)
1434*4882a593Smuzhiyun ac97.scaps |= AC97_SCAP_NO_SPDIF;
1435*4882a593Smuzhiyun if ((err = snd_ac97_mixer(pbus, &ac97, &chip->ac97[i])) < 0) {
1436*4882a593Smuzhiyun chip->ac97[i] = NULL; /* to be sure */
1437*4882a593Smuzhiyun dev_dbg(chip->card->dev,
1438*4882a593Smuzhiyun "codec %d not available for audio\n", i);
1439*4882a593Smuzhiyun continue;
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun codec_count++;
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
1444*4882a593Smuzhiyun if (! codec_count) {
1445*4882a593Smuzhiyun dev_err(chip->card->dev, "no codec available\n");
1446*4882a593Smuzhiyun return -ENODEV;
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun snd_ac97_tune_hardware(chip->ac97[0], ac97_quirks, quirk_override);
1450*4882a593Smuzhiyun
1451*4882a593Smuzhiyun return 0;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun
1455*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
1456*4882a593Smuzhiyun /*
1457*4882a593Smuzhiyun * power management
1458*4882a593Smuzhiyun */
snd_atiixp_suspend(struct device * dev)1459*4882a593Smuzhiyun static int snd_atiixp_suspend(struct device *dev)
1460*4882a593Smuzhiyun {
1461*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1462*4882a593Smuzhiyun struct atiixp *chip = card->private_data;
1463*4882a593Smuzhiyun int i;
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
1466*4882a593Smuzhiyun for (i = 0; i < NUM_ATI_CODECS; i++)
1467*4882a593Smuzhiyun snd_ac97_suspend(chip->ac97[i]);
1468*4882a593Smuzhiyun snd_atiixp_aclink_down(chip);
1469*4882a593Smuzhiyun snd_atiixp_chip_stop(chip);
1470*4882a593Smuzhiyun return 0;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun
snd_atiixp_resume(struct device * dev)1473*4882a593Smuzhiyun static int snd_atiixp_resume(struct device *dev)
1474*4882a593Smuzhiyun {
1475*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
1476*4882a593Smuzhiyun struct atiixp *chip = card->private_data;
1477*4882a593Smuzhiyun int i;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun snd_atiixp_aclink_reset(chip);
1480*4882a593Smuzhiyun snd_atiixp_chip_start(chip);
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun for (i = 0; i < NUM_ATI_CODECS; i++)
1483*4882a593Smuzhiyun snd_ac97_resume(chip->ac97[i]);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun for (i = 0; i < NUM_ATI_PCMDEVS; i++)
1486*4882a593Smuzhiyun if (chip->pcmdevs[i]) {
1487*4882a593Smuzhiyun struct atiixp_dma *dma = &chip->dmas[i];
1488*4882a593Smuzhiyun if (dma->substream && dma->suspended) {
1489*4882a593Smuzhiyun dma->ops->enable_dma(chip, 1);
1490*4882a593Smuzhiyun dma->substream->ops->prepare(dma->substream);
1491*4882a593Smuzhiyun writel((u32)dma->desc_buf.addr | ATI_REG_LINKPTR_EN,
1492*4882a593Smuzhiyun chip->remap_addr + dma->ops->llp_offset);
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun }
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D0);
1497*4882a593Smuzhiyun return 0;
1498*4882a593Smuzhiyun }
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(snd_atiixp_pm, snd_atiixp_suspend, snd_atiixp_resume);
1501*4882a593Smuzhiyun #define SND_ATIIXP_PM_OPS &snd_atiixp_pm
1502*4882a593Smuzhiyun #else
1503*4882a593Smuzhiyun #define SND_ATIIXP_PM_OPS NULL
1504*4882a593Smuzhiyun #endif /* CONFIG_PM_SLEEP */
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun /*
1508*4882a593Smuzhiyun * proc interface for register dump
1509*4882a593Smuzhiyun */
1510*4882a593Smuzhiyun
snd_atiixp_proc_read(struct snd_info_entry * entry,struct snd_info_buffer * buffer)1511*4882a593Smuzhiyun static void snd_atiixp_proc_read(struct snd_info_entry *entry,
1512*4882a593Smuzhiyun struct snd_info_buffer *buffer)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun struct atiixp *chip = entry->private_data;
1515*4882a593Smuzhiyun int i;
1516*4882a593Smuzhiyun
1517*4882a593Smuzhiyun for (i = 0; i < 256; i += 4)
1518*4882a593Smuzhiyun snd_iprintf(buffer, "%02x: %08x\n", i, readl(chip->remap_addr + i));
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
snd_atiixp_proc_init(struct atiixp * chip)1521*4882a593Smuzhiyun static void snd_atiixp_proc_init(struct atiixp *chip)
1522*4882a593Smuzhiyun {
1523*4882a593Smuzhiyun snd_card_ro_proc_new(chip->card, "atiixp", chip, snd_atiixp_proc_read);
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /*
1528*4882a593Smuzhiyun * destructor
1529*4882a593Smuzhiyun */
1530*4882a593Smuzhiyun
snd_atiixp_free(struct atiixp * chip)1531*4882a593Smuzhiyun static int snd_atiixp_free(struct atiixp *chip)
1532*4882a593Smuzhiyun {
1533*4882a593Smuzhiyun if (chip->irq < 0)
1534*4882a593Smuzhiyun goto __hw_end;
1535*4882a593Smuzhiyun snd_atiixp_chip_stop(chip);
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun __hw_end:
1538*4882a593Smuzhiyun if (chip->irq >= 0)
1539*4882a593Smuzhiyun free_irq(chip->irq, chip);
1540*4882a593Smuzhiyun iounmap(chip->remap_addr);
1541*4882a593Smuzhiyun pci_release_regions(chip->pci);
1542*4882a593Smuzhiyun pci_disable_device(chip->pci);
1543*4882a593Smuzhiyun kfree(chip);
1544*4882a593Smuzhiyun return 0;
1545*4882a593Smuzhiyun }
1546*4882a593Smuzhiyun
snd_atiixp_dev_free(struct snd_device * device)1547*4882a593Smuzhiyun static int snd_atiixp_dev_free(struct snd_device *device)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun struct atiixp *chip = device->device_data;
1550*4882a593Smuzhiyun return snd_atiixp_free(chip);
1551*4882a593Smuzhiyun }
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun /*
1554*4882a593Smuzhiyun * constructor for chip instance
1555*4882a593Smuzhiyun */
snd_atiixp_create(struct snd_card * card,struct pci_dev * pci,struct atiixp ** r_chip)1556*4882a593Smuzhiyun static int snd_atiixp_create(struct snd_card *card,
1557*4882a593Smuzhiyun struct pci_dev *pci,
1558*4882a593Smuzhiyun struct atiixp **r_chip)
1559*4882a593Smuzhiyun {
1560*4882a593Smuzhiyun static const struct snd_device_ops ops = {
1561*4882a593Smuzhiyun .dev_free = snd_atiixp_dev_free,
1562*4882a593Smuzhiyun };
1563*4882a593Smuzhiyun struct atiixp *chip;
1564*4882a593Smuzhiyun int err;
1565*4882a593Smuzhiyun
1566*4882a593Smuzhiyun if ((err = pci_enable_device(pci)) < 0)
1567*4882a593Smuzhiyun return err;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun chip = kzalloc(sizeof(*chip), GFP_KERNEL);
1570*4882a593Smuzhiyun if (chip == NULL) {
1571*4882a593Smuzhiyun pci_disable_device(pci);
1572*4882a593Smuzhiyun return -ENOMEM;
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun spin_lock_init(&chip->reg_lock);
1576*4882a593Smuzhiyun mutex_init(&chip->open_mutex);
1577*4882a593Smuzhiyun chip->card = card;
1578*4882a593Smuzhiyun chip->pci = pci;
1579*4882a593Smuzhiyun chip->irq = -1;
1580*4882a593Smuzhiyun if ((err = pci_request_regions(pci, "ATI IXP AC97")) < 0) {
1581*4882a593Smuzhiyun pci_disable_device(pci);
1582*4882a593Smuzhiyun kfree(chip);
1583*4882a593Smuzhiyun return err;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun chip->addr = pci_resource_start(pci, 0);
1586*4882a593Smuzhiyun chip->remap_addr = pci_ioremap_bar(pci, 0);
1587*4882a593Smuzhiyun if (chip->remap_addr == NULL) {
1588*4882a593Smuzhiyun dev_err(card->dev, "AC'97 space ioremap problem\n");
1589*4882a593Smuzhiyun snd_atiixp_free(chip);
1590*4882a593Smuzhiyun return -EIO;
1591*4882a593Smuzhiyun }
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun if (request_irq(pci->irq, snd_atiixp_interrupt, IRQF_SHARED,
1594*4882a593Smuzhiyun KBUILD_MODNAME, chip)) {
1595*4882a593Smuzhiyun dev_err(card->dev, "unable to grab IRQ %d\n", pci->irq);
1596*4882a593Smuzhiyun snd_atiixp_free(chip);
1597*4882a593Smuzhiyun return -EBUSY;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun chip->irq = pci->irq;
1600*4882a593Smuzhiyun card->sync_irq = chip->irq;
1601*4882a593Smuzhiyun pci_set_master(pci);
1602*4882a593Smuzhiyun
1603*4882a593Smuzhiyun if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
1604*4882a593Smuzhiyun snd_atiixp_free(chip);
1605*4882a593Smuzhiyun return err;
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun *r_chip = chip;
1609*4882a593Smuzhiyun return 0;
1610*4882a593Smuzhiyun }
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun
snd_atiixp_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)1613*4882a593Smuzhiyun static int snd_atiixp_probe(struct pci_dev *pci,
1614*4882a593Smuzhiyun const struct pci_device_id *pci_id)
1615*4882a593Smuzhiyun {
1616*4882a593Smuzhiyun struct snd_card *card;
1617*4882a593Smuzhiyun struct atiixp *chip;
1618*4882a593Smuzhiyun int err;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun err = snd_card_new(&pci->dev, index, id, THIS_MODULE, 0, &card);
1621*4882a593Smuzhiyun if (err < 0)
1622*4882a593Smuzhiyun return err;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun strcpy(card->driver, spdif_aclink ? "ATIIXP" : "ATIIXP-SPDMA");
1625*4882a593Smuzhiyun strcpy(card->shortname, "ATI IXP");
1626*4882a593Smuzhiyun if ((err = snd_atiixp_create(card, pci, &chip)) < 0)
1627*4882a593Smuzhiyun goto __error;
1628*4882a593Smuzhiyun card->private_data = chip;
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun if ((err = snd_atiixp_aclink_reset(chip)) < 0)
1631*4882a593Smuzhiyun goto __error;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun chip->spdif_over_aclink = spdif_aclink;
1634*4882a593Smuzhiyun
1635*4882a593Smuzhiyun if ((err = snd_atiixp_mixer_new(chip, ac97_clock, ac97_quirk)) < 0)
1636*4882a593Smuzhiyun goto __error;
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun if ((err = snd_atiixp_pcm_new(chip)) < 0)
1639*4882a593Smuzhiyun goto __error;
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun snd_atiixp_proc_init(chip);
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun snd_atiixp_chip_start(chip);
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun snprintf(card->longname, sizeof(card->longname),
1646*4882a593Smuzhiyun "%s rev %x with %s at %#lx, irq %i", card->shortname,
1647*4882a593Smuzhiyun pci->revision,
1648*4882a593Smuzhiyun chip->ac97[0] ? snd_ac97_get_short_name(chip->ac97[0]) : "?",
1649*4882a593Smuzhiyun chip->addr, chip->irq);
1650*4882a593Smuzhiyun
1651*4882a593Smuzhiyun if ((err = snd_card_register(card)) < 0)
1652*4882a593Smuzhiyun goto __error;
1653*4882a593Smuzhiyun
1654*4882a593Smuzhiyun pci_set_drvdata(pci, card);
1655*4882a593Smuzhiyun return 0;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun __error:
1658*4882a593Smuzhiyun snd_card_free(card);
1659*4882a593Smuzhiyun return err;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun
snd_atiixp_remove(struct pci_dev * pci)1662*4882a593Smuzhiyun static void snd_atiixp_remove(struct pci_dev *pci)
1663*4882a593Smuzhiyun {
1664*4882a593Smuzhiyun snd_card_free(pci_get_drvdata(pci));
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun static struct pci_driver atiixp_driver = {
1668*4882a593Smuzhiyun .name = KBUILD_MODNAME,
1669*4882a593Smuzhiyun .id_table = snd_atiixp_ids,
1670*4882a593Smuzhiyun .probe = snd_atiixp_probe,
1671*4882a593Smuzhiyun .remove = snd_atiixp_remove,
1672*4882a593Smuzhiyun .driver = {
1673*4882a593Smuzhiyun .pm = SND_ATIIXP_PM_OPS,
1674*4882a593Smuzhiyun },
1675*4882a593Smuzhiyun };
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun module_pci_driver(atiixp_driver);
1678