1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /******************************************************************************
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun AudioScience HPI driver
5*4882a593Smuzhiyun Copyright (C) 1997-2014 AudioScience Inc. <support@audioscience.com>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun Hardware Programming Interface (HPI) for AudioScience
9*4882a593Smuzhiyun ASI50xx, AS51xx, ASI6xxx, ASI87xx ASI89xx series adapters.
10*4882a593Smuzhiyun These PCI and PCIe bus adapters are based on a
11*4882a593Smuzhiyun TMS320C6205 PCI bus mastering DSP,
12*4882a593Smuzhiyun and (except ASI50xx) TI TMS320C6xxx floating point DSP
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun Exported function:
15*4882a593Smuzhiyun void HPI_6205(struct hpi_message *phm, struct hpi_response *phr)
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun (C) Copyright AudioScience Inc. 1998-2010
18*4882a593Smuzhiyun *******************************************************************************/
19*4882a593Smuzhiyun #define SOURCEFILE_NAME "hpi6205.c"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "hpi_internal.h"
22*4882a593Smuzhiyun #include "hpimsginit.h"
23*4882a593Smuzhiyun #include "hpidebug.h"
24*4882a593Smuzhiyun #include "hpi6205.h"
25*4882a593Smuzhiyun #include "hpidspcd.h"
26*4882a593Smuzhiyun #include "hpicmn.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*****************************************************************************/
29*4882a593Smuzhiyun /* HPI6205 specific error codes */
30*4882a593Smuzhiyun #define HPI6205_ERROR_BASE 1000 /* not actually used anywhere */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* operational/messaging errors */
33*4882a593Smuzhiyun #define HPI6205_ERROR_MSG_RESP_IDLE_TIMEOUT 1015
34*4882a593Smuzhiyun #define HPI6205_ERROR_MSG_RESP_TIMEOUT 1016
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* initialization/bootload errors */
37*4882a593Smuzhiyun #define HPI6205_ERROR_6205_NO_IRQ 1002
38*4882a593Smuzhiyun #define HPI6205_ERROR_6205_INIT_FAILED 1003
39*4882a593Smuzhiyun #define HPI6205_ERROR_6205_REG 1006
40*4882a593Smuzhiyun #define HPI6205_ERROR_6205_DSPPAGE 1007
41*4882a593Smuzhiyun #define HPI6205_ERROR_C6713_HPIC 1009
42*4882a593Smuzhiyun #define HPI6205_ERROR_C6713_HPIA 1010
43*4882a593Smuzhiyun #define HPI6205_ERROR_C6713_PLL 1011
44*4882a593Smuzhiyun #define HPI6205_ERROR_DSP_INTMEM 1012
45*4882a593Smuzhiyun #define HPI6205_ERROR_DSP_EXTMEM 1013
46*4882a593Smuzhiyun #define HPI6205_ERROR_DSP_PLD 1014
47*4882a593Smuzhiyun #define HPI6205_ERROR_6205_EEPROM 1017
48*4882a593Smuzhiyun #define HPI6205_ERROR_DSP_EMIF1 1018
49*4882a593Smuzhiyun #define HPI6205_ERROR_DSP_EMIF2 1019
50*4882a593Smuzhiyun #define HPI6205_ERROR_DSP_EMIF3 1020
51*4882a593Smuzhiyun #define HPI6205_ERROR_DSP_EMIF4 1021
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /*****************************************************************************/
54*4882a593Smuzhiyun /* for C6205 PCI i/f */
55*4882a593Smuzhiyun /* Host Status Register (HSR) bitfields */
56*4882a593Smuzhiyun #define C6205_HSR_INTSRC 0x01
57*4882a593Smuzhiyun #define C6205_HSR_INTAVAL 0x02
58*4882a593Smuzhiyun #define C6205_HSR_INTAM 0x04
59*4882a593Smuzhiyun #define C6205_HSR_CFGERR 0x08
60*4882a593Smuzhiyun #define C6205_HSR_EEREAD 0x10
61*4882a593Smuzhiyun /* Host-to-DSP Control Register (HDCR) bitfields */
62*4882a593Smuzhiyun #define C6205_HDCR_WARMRESET 0x01
63*4882a593Smuzhiyun #define C6205_HDCR_DSPINT 0x02
64*4882a593Smuzhiyun #define C6205_HDCR_PCIBOOT 0x04
65*4882a593Smuzhiyun /* DSP Page Register (DSPP) bitfields, */
66*4882a593Smuzhiyun /* defines 4 Mbyte page that BAR0 points to */
67*4882a593Smuzhiyun #define C6205_DSPP_MAP1 0x400
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* BAR0 maps to prefetchable 4 Mbyte memory block set by DSPP.
70*4882a593Smuzhiyun * BAR1 maps to non-prefetchable 8 Mbyte memory block
71*4882a593Smuzhiyun * of DSP memory mapped registers (starting at 0x01800000).
72*4882a593Smuzhiyun * 0x01800000 is hardcoded in the PCI i/f, so that only the offset from this
73*4882a593Smuzhiyun * needs to be added to the BAR1 base address set in the PCI config reg
74*4882a593Smuzhiyun */
75*4882a593Smuzhiyun #define C6205_BAR1_PCI_IO_OFFSET (0x027FFF0L)
76*4882a593Smuzhiyun #define C6205_BAR1_HSR (C6205_BAR1_PCI_IO_OFFSET)
77*4882a593Smuzhiyun #define C6205_BAR1_HDCR (C6205_BAR1_PCI_IO_OFFSET+4)
78*4882a593Smuzhiyun #define C6205_BAR1_DSPP (C6205_BAR1_PCI_IO_OFFSET+8)
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* used to control LED (revA) and reset C6713 (revB) */
81*4882a593Smuzhiyun #define C6205_BAR0_TIMER1_CTL (0x01980000L)
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* For first 6713 in CE1 space, using DA17,16,2 */
84*4882a593Smuzhiyun #define HPICL_ADDR 0x01400000L
85*4882a593Smuzhiyun #define HPICH_ADDR 0x01400004L
86*4882a593Smuzhiyun #define HPIAL_ADDR 0x01410000L
87*4882a593Smuzhiyun #define HPIAH_ADDR 0x01410004L
88*4882a593Smuzhiyun #define HPIDIL_ADDR 0x01420000L
89*4882a593Smuzhiyun #define HPIDIH_ADDR 0x01420004L
90*4882a593Smuzhiyun #define HPIDL_ADDR 0x01430000L
91*4882a593Smuzhiyun #define HPIDH_ADDR 0x01430004L
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun #define C6713_EMIF_GCTL 0x01800000
94*4882a593Smuzhiyun #define C6713_EMIF_CE1 0x01800004
95*4882a593Smuzhiyun #define C6713_EMIF_CE0 0x01800008
96*4882a593Smuzhiyun #define C6713_EMIF_CE2 0x01800010
97*4882a593Smuzhiyun #define C6713_EMIF_CE3 0x01800014
98*4882a593Smuzhiyun #define C6713_EMIF_SDRAMCTL 0x01800018
99*4882a593Smuzhiyun #define C6713_EMIF_SDRAMTIMING 0x0180001C
100*4882a593Smuzhiyun #define C6713_EMIF_SDRAMEXT 0x01800020
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun struct hpi_hw_obj {
103*4882a593Smuzhiyun /* PCI registers */
104*4882a593Smuzhiyun __iomem u32 *prHSR;
105*4882a593Smuzhiyun __iomem u32 *prHDCR;
106*4882a593Smuzhiyun __iomem u32 *prDSPP;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun u32 dsp_page;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun struct consistent_dma_area h_locked_mem;
111*4882a593Smuzhiyun struct bus_master_interface *p_interface_buffer;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun u16 flag_outstream_just_reset[HPI_MAX_STREAMS];
114*4882a593Smuzhiyun /* a non-NULL handle means there is an HPI allocated buffer */
115*4882a593Smuzhiyun struct consistent_dma_area instream_host_buffers[HPI_MAX_STREAMS];
116*4882a593Smuzhiyun struct consistent_dma_area outstream_host_buffers[HPI_MAX_STREAMS];
117*4882a593Smuzhiyun /* non-zero size means a buffer exists, may be external */
118*4882a593Smuzhiyun u32 instream_host_buffer_size[HPI_MAX_STREAMS];
119*4882a593Smuzhiyun u32 outstream_host_buffer_size[HPI_MAX_STREAMS];
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun struct consistent_dma_area h_control_cache;
122*4882a593Smuzhiyun struct hpi_control_cache *p_cache;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*****************************************************************************/
126*4882a593Smuzhiyun /* local prototypes */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define check_before_bbm_copy(status, p_bbm_data, l_first_write, l_second_write)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun static int wait_dsp_ack(struct hpi_hw_obj *phw, int state, int timeout_us);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun static void send_dsp_command(struct hpi_hw_obj *phw, int cmd);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun static u16 adapter_boot_load_dsp(struct hpi_adapter_obj *pao,
135*4882a593Smuzhiyun u32 *pos_error_code);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun static u16 message_response_sequence(struct hpi_adapter_obj *pao,
138*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static void hw_message(struct hpi_adapter_obj *pao, struct hpi_message *phm,
141*4882a593Smuzhiyun struct hpi_response *phr);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun #define HPI6205_TIMEOUT 1000000
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static void subsys_create_adapter(struct hpi_message *phm,
146*4882a593Smuzhiyun struct hpi_response *phr);
147*4882a593Smuzhiyun static void adapter_delete(struct hpi_adapter_obj *pao,
148*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static u16 create_adapter_obj(struct hpi_adapter_obj *pao,
151*4882a593Smuzhiyun u32 *pos_error_code);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static void delete_adapter_obj(struct hpi_adapter_obj *pao);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun static int adapter_irq_query_and_clear(struct hpi_adapter_obj *pao,
156*4882a593Smuzhiyun u32 message);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static void outstream_host_buffer_allocate(struct hpi_adapter_obj *pao,
159*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun static void outstream_host_buffer_get_info(struct hpi_adapter_obj *pao,
162*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun static void outstream_host_buffer_free(struct hpi_adapter_obj *pao,
165*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
166*4882a593Smuzhiyun static void outstream_write(struct hpi_adapter_obj *pao,
167*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static void outstream_get_info(struct hpi_adapter_obj *pao,
170*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static void outstream_start(struct hpi_adapter_obj *pao,
173*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static void outstream_open(struct hpi_adapter_obj *pao,
176*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static void outstream_reset(struct hpi_adapter_obj *pao,
179*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static void instream_host_buffer_allocate(struct hpi_adapter_obj *pao,
182*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static void instream_host_buffer_get_info(struct hpi_adapter_obj *pao,
185*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun static void instream_host_buffer_free(struct hpi_adapter_obj *pao,
188*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static void instream_read(struct hpi_adapter_obj *pao,
191*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static void instream_get_info(struct hpi_adapter_obj *pao,
194*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun static void instream_start(struct hpi_adapter_obj *pao,
197*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun static u32 boot_loader_read_mem32(struct hpi_adapter_obj *pao, int dsp_index,
200*4882a593Smuzhiyun u32 address);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static void boot_loader_write_mem32(struct hpi_adapter_obj *pao,
203*4882a593Smuzhiyun int dsp_index, u32 address, u32 data);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static u16 boot_loader_config_emif(struct hpi_adapter_obj *pao,
206*4882a593Smuzhiyun int dsp_index);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static u16 boot_loader_test_memory(struct hpi_adapter_obj *pao, int dsp_index,
209*4882a593Smuzhiyun u32 address, u32 length);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static u16 boot_loader_test_internal_memory(struct hpi_adapter_obj *pao,
212*4882a593Smuzhiyun int dsp_index);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun static u16 boot_loader_test_external_memory(struct hpi_adapter_obj *pao,
215*4882a593Smuzhiyun int dsp_index);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static u16 boot_loader_test_pld(struct hpi_adapter_obj *pao, int dsp_index);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /*****************************************************************************/
220*4882a593Smuzhiyun
subsys_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)221*4882a593Smuzhiyun static void subsys_message(struct hpi_adapter_obj *pao,
222*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun switch (phm->function) {
225*4882a593Smuzhiyun case HPI_SUBSYS_CREATE_ADAPTER:
226*4882a593Smuzhiyun subsys_create_adapter(phm, phr);
227*4882a593Smuzhiyun break;
228*4882a593Smuzhiyun default:
229*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_FUNC;
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
control_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)234*4882a593Smuzhiyun static void control_message(struct hpi_adapter_obj *pao,
235*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
239*4882a593Smuzhiyun u16 pending_cache_error = 0;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun switch (phm->function) {
242*4882a593Smuzhiyun case HPI_CONTROL_GET_STATE:
243*4882a593Smuzhiyun if (pao->has_control_cache) {
244*4882a593Smuzhiyun rmb(); /* make sure we see updates DMAed from DSP */
245*4882a593Smuzhiyun if (hpi_check_control_cache(phw->p_cache, phm, phr)) {
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun } else if (phm->u.c.attribute == HPI_METER_PEAK) {
248*4882a593Smuzhiyun pending_cache_error =
249*4882a593Smuzhiyun HPI_ERROR_CONTROL_CACHING;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun hw_message(pao, phm, phr);
253*4882a593Smuzhiyun if (pending_cache_error && !phr->error)
254*4882a593Smuzhiyun phr->error = pending_cache_error;
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun case HPI_CONTROL_GET_INFO:
257*4882a593Smuzhiyun hw_message(pao, phm, phr);
258*4882a593Smuzhiyun break;
259*4882a593Smuzhiyun case HPI_CONTROL_SET_STATE:
260*4882a593Smuzhiyun hw_message(pao, phm, phr);
261*4882a593Smuzhiyun if (pao->has_control_cache)
262*4882a593Smuzhiyun hpi_cmn_control_cache_sync_to_msg(phw->p_cache, phm,
263*4882a593Smuzhiyun phr);
264*4882a593Smuzhiyun break;
265*4882a593Smuzhiyun default:
266*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_FUNC;
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
adapter_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)271*4882a593Smuzhiyun static void adapter_message(struct hpi_adapter_obj *pao,
272*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun switch (phm->function) {
275*4882a593Smuzhiyun case HPI_ADAPTER_DELETE:
276*4882a593Smuzhiyun adapter_delete(pao, phm, phr);
277*4882a593Smuzhiyun break;
278*4882a593Smuzhiyun default:
279*4882a593Smuzhiyun hw_message(pao, phm, phr);
280*4882a593Smuzhiyun break;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
outstream_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)284*4882a593Smuzhiyun static void outstream_message(struct hpi_adapter_obj *pao,
285*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (phm->obj_index >= HPI_MAX_STREAMS) {
289*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_OBJ_INDEX;
290*4882a593Smuzhiyun HPI_DEBUG_LOG(WARNING,
291*4882a593Smuzhiyun "Message referencing invalid stream %d "
292*4882a593Smuzhiyun "on adapter index %d\n", phm->obj_index,
293*4882a593Smuzhiyun phm->adapter_index);
294*4882a593Smuzhiyun return;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun switch (phm->function) {
298*4882a593Smuzhiyun case HPI_OSTREAM_WRITE:
299*4882a593Smuzhiyun outstream_write(pao, phm, phr);
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun case HPI_OSTREAM_GET_INFO:
302*4882a593Smuzhiyun outstream_get_info(pao, phm, phr);
303*4882a593Smuzhiyun break;
304*4882a593Smuzhiyun case HPI_OSTREAM_HOSTBUFFER_ALLOC:
305*4882a593Smuzhiyun outstream_host_buffer_allocate(pao, phm, phr);
306*4882a593Smuzhiyun break;
307*4882a593Smuzhiyun case HPI_OSTREAM_HOSTBUFFER_GET_INFO:
308*4882a593Smuzhiyun outstream_host_buffer_get_info(pao, phm, phr);
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun case HPI_OSTREAM_HOSTBUFFER_FREE:
311*4882a593Smuzhiyun outstream_host_buffer_free(pao, phm, phr);
312*4882a593Smuzhiyun break;
313*4882a593Smuzhiyun case HPI_OSTREAM_START:
314*4882a593Smuzhiyun outstream_start(pao, phm, phr);
315*4882a593Smuzhiyun break;
316*4882a593Smuzhiyun case HPI_OSTREAM_OPEN:
317*4882a593Smuzhiyun outstream_open(pao, phm, phr);
318*4882a593Smuzhiyun break;
319*4882a593Smuzhiyun case HPI_OSTREAM_RESET:
320*4882a593Smuzhiyun outstream_reset(pao, phm, phr);
321*4882a593Smuzhiyun break;
322*4882a593Smuzhiyun default:
323*4882a593Smuzhiyun hw_message(pao, phm, phr);
324*4882a593Smuzhiyun break;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
instream_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)328*4882a593Smuzhiyun static void instream_message(struct hpi_adapter_obj *pao,
329*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (phm->obj_index >= HPI_MAX_STREAMS) {
333*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_OBJ_INDEX;
334*4882a593Smuzhiyun HPI_DEBUG_LOG(WARNING,
335*4882a593Smuzhiyun "Message referencing invalid stream %d "
336*4882a593Smuzhiyun "on adapter index %d\n", phm->obj_index,
337*4882a593Smuzhiyun phm->adapter_index);
338*4882a593Smuzhiyun return;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun switch (phm->function) {
342*4882a593Smuzhiyun case HPI_ISTREAM_READ:
343*4882a593Smuzhiyun instream_read(pao, phm, phr);
344*4882a593Smuzhiyun break;
345*4882a593Smuzhiyun case HPI_ISTREAM_GET_INFO:
346*4882a593Smuzhiyun instream_get_info(pao, phm, phr);
347*4882a593Smuzhiyun break;
348*4882a593Smuzhiyun case HPI_ISTREAM_HOSTBUFFER_ALLOC:
349*4882a593Smuzhiyun instream_host_buffer_allocate(pao, phm, phr);
350*4882a593Smuzhiyun break;
351*4882a593Smuzhiyun case HPI_ISTREAM_HOSTBUFFER_GET_INFO:
352*4882a593Smuzhiyun instream_host_buffer_get_info(pao, phm, phr);
353*4882a593Smuzhiyun break;
354*4882a593Smuzhiyun case HPI_ISTREAM_HOSTBUFFER_FREE:
355*4882a593Smuzhiyun instream_host_buffer_free(pao, phm, phr);
356*4882a593Smuzhiyun break;
357*4882a593Smuzhiyun case HPI_ISTREAM_START:
358*4882a593Smuzhiyun instream_start(pao, phm, phr);
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun default:
361*4882a593Smuzhiyun hw_message(pao, phm, phr);
362*4882a593Smuzhiyun break;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /*****************************************************************************/
367*4882a593Smuzhiyun /** Entry point to this HPI backend
368*4882a593Smuzhiyun * All calls to the HPI start here
369*4882a593Smuzhiyun */
370*4882a593Smuzhiyun static
_HPI_6205(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)371*4882a593Smuzhiyun void _HPI_6205(struct hpi_adapter_obj *pao, struct hpi_message *phm,
372*4882a593Smuzhiyun struct hpi_response *phr)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun if (pao && (pao->dsp_crashed >= 10)
375*4882a593Smuzhiyun && (phm->function != HPI_ADAPTER_DEBUG_READ)) {
376*4882a593Smuzhiyun /* allow last resort debug read even after crash */
377*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function,
378*4882a593Smuzhiyun HPI_ERROR_DSP_HARDWARE);
379*4882a593Smuzhiyun HPI_DEBUG_LOG(WARNING, " %d,%d dsp crashed.\n", phm->object,
380*4882a593Smuzhiyun phm->function);
381*4882a593Smuzhiyun return;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Init default response */
385*4882a593Smuzhiyun if (phm->function != HPI_SUBSYS_CREATE_ADAPTER)
386*4882a593Smuzhiyun phr->error = HPI_ERROR_PROCESSING_MESSAGE;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun HPI_DEBUG_LOG(VERBOSE, "start of switch\n");
389*4882a593Smuzhiyun switch (phm->type) {
390*4882a593Smuzhiyun case HPI_TYPE_REQUEST:
391*4882a593Smuzhiyun switch (phm->object) {
392*4882a593Smuzhiyun case HPI_OBJ_SUBSYSTEM:
393*4882a593Smuzhiyun subsys_message(pao, phm, phr);
394*4882a593Smuzhiyun break;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun case HPI_OBJ_ADAPTER:
397*4882a593Smuzhiyun adapter_message(pao, phm, phr);
398*4882a593Smuzhiyun break;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun case HPI_OBJ_CONTROL:
401*4882a593Smuzhiyun control_message(pao, phm, phr);
402*4882a593Smuzhiyun break;
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun case HPI_OBJ_OSTREAM:
405*4882a593Smuzhiyun outstream_message(pao, phm, phr);
406*4882a593Smuzhiyun break;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun case HPI_OBJ_ISTREAM:
409*4882a593Smuzhiyun instream_message(pao, phm, phr);
410*4882a593Smuzhiyun break;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun default:
413*4882a593Smuzhiyun hw_message(pao, phm, phr);
414*4882a593Smuzhiyun break;
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun default:
419*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_TYPE;
420*4882a593Smuzhiyun break;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
HPI_6205(struct hpi_message * phm,struct hpi_response * phr)424*4882a593Smuzhiyun void HPI_6205(struct hpi_message *phm, struct hpi_response *phr)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun struct hpi_adapter_obj *pao = NULL;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun if (phm->object != HPI_OBJ_SUBSYSTEM) {
429*4882a593Smuzhiyun /* normal messages must have valid adapter index */
430*4882a593Smuzhiyun pao = hpi_find_adapter(phm->adapter_index);
431*4882a593Smuzhiyun } else {
432*4882a593Smuzhiyun /* subsys messages don't address an adapter */
433*4882a593Smuzhiyun _HPI_6205(NULL, phm, phr);
434*4882a593Smuzhiyun return;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun if (pao)
438*4882a593Smuzhiyun _HPI_6205(pao, phm, phr);
439*4882a593Smuzhiyun else
440*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function,
441*4882a593Smuzhiyun HPI_ERROR_BAD_ADAPTER_NUMBER);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun /*****************************************************************************/
445*4882a593Smuzhiyun /* SUBSYSTEM */
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun /** Create an adapter object and initialise it based on resource information
448*4882a593Smuzhiyun * passed in in the message
449*4882a593Smuzhiyun * *** NOTE - you cannot use this function AND the FindAdapters function at the
450*4882a593Smuzhiyun * same time, the application must use only one of them to get the adapters ***
451*4882a593Smuzhiyun */
subsys_create_adapter(struct hpi_message * phm,struct hpi_response * phr)452*4882a593Smuzhiyun static void subsys_create_adapter(struct hpi_message *phm,
453*4882a593Smuzhiyun struct hpi_response *phr)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun /* create temp adapter obj, because we don't know what index yet */
456*4882a593Smuzhiyun struct hpi_adapter_obj ao;
457*4882a593Smuzhiyun u32 os_error_code;
458*4882a593Smuzhiyun u16 err;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, " subsys_create_adapter\n");
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun memset(&ao, 0, sizeof(ao));
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun ao.priv = kzalloc(sizeof(struct hpi_hw_obj), GFP_KERNEL);
465*4882a593Smuzhiyun if (!ao.priv) {
466*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "can't get mem for adapter object\n");
467*4882a593Smuzhiyun phr->error = HPI_ERROR_MEMORY_ALLOC;
468*4882a593Smuzhiyun return;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun ao.pci = *phm->u.s.resource.r.pci;
472*4882a593Smuzhiyun err = create_adapter_obj(&ao, &os_error_code);
473*4882a593Smuzhiyun if (err) {
474*4882a593Smuzhiyun delete_adapter_obj(&ao);
475*4882a593Smuzhiyun if (err >= HPI_ERROR_BACKEND_BASE) {
476*4882a593Smuzhiyun phr->error = HPI_ERROR_DSP_BOOTLOAD;
477*4882a593Smuzhiyun phr->specific_error = err;
478*4882a593Smuzhiyun } else {
479*4882a593Smuzhiyun phr->error = err;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun phr->u.s.data = os_error_code;
482*4882a593Smuzhiyun return;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun phr->u.s.adapter_type = ao.type;
486*4882a593Smuzhiyun phr->u.s.adapter_index = ao.index;
487*4882a593Smuzhiyun phr->error = 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun /** delete an adapter - required by WDM driver */
adapter_delete(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)491*4882a593Smuzhiyun static void adapter_delete(struct hpi_adapter_obj *pao,
492*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun struct hpi_hw_obj *phw;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (!pao) {
497*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_OBJ_INDEX;
498*4882a593Smuzhiyun return;
499*4882a593Smuzhiyun }
500*4882a593Smuzhiyun phw = pao->priv;
501*4882a593Smuzhiyun /* reset adapter h/w */
502*4882a593Smuzhiyun /* Reset C6713 #1 */
503*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, C6205_BAR0_TIMER1_CTL, 0);
504*4882a593Smuzhiyun /* reset C6205 */
505*4882a593Smuzhiyun iowrite32(C6205_HDCR_WARMRESET, phw->prHDCR);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun delete_adapter_obj(pao);
508*4882a593Smuzhiyun hpi_delete_adapter(pao);
509*4882a593Smuzhiyun phr->error = 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /** Create adapter object
513*4882a593Smuzhiyun allocate buffers, bootload DSPs, initialise control cache
514*4882a593Smuzhiyun */
create_adapter_obj(struct hpi_adapter_obj * pao,u32 * pos_error_code)515*4882a593Smuzhiyun static u16 create_adapter_obj(struct hpi_adapter_obj *pao,
516*4882a593Smuzhiyun u32 *pos_error_code)
517*4882a593Smuzhiyun {
518*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
519*4882a593Smuzhiyun struct bus_master_interface *interface;
520*4882a593Smuzhiyun u32 phys_addr;
521*4882a593Smuzhiyun int i;
522*4882a593Smuzhiyun u16 err;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* init error reporting */
525*4882a593Smuzhiyun pao->dsp_crashed = 0;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun for (i = 0; i < HPI_MAX_STREAMS; i++)
528*4882a593Smuzhiyun phw->flag_outstream_just_reset[i] = 1;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun /* The C6205 memory area 1 is 8Mbyte window into DSP registers */
531*4882a593Smuzhiyun phw->prHSR =
532*4882a593Smuzhiyun pao->pci.ap_mem_base[1] +
533*4882a593Smuzhiyun C6205_BAR1_HSR / sizeof(*pao->pci.ap_mem_base[1]);
534*4882a593Smuzhiyun phw->prHDCR =
535*4882a593Smuzhiyun pao->pci.ap_mem_base[1] +
536*4882a593Smuzhiyun C6205_BAR1_HDCR / sizeof(*pao->pci.ap_mem_base[1]);
537*4882a593Smuzhiyun phw->prDSPP =
538*4882a593Smuzhiyun pao->pci.ap_mem_base[1] +
539*4882a593Smuzhiyun C6205_BAR1_DSPP / sizeof(*pao->pci.ap_mem_base[1]);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun pao->has_control_cache = 0;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun if (hpios_locked_mem_alloc(&phw->h_locked_mem,
544*4882a593Smuzhiyun sizeof(struct bus_master_interface),
545*4882a593Smuzhiyun pao->pci.pci_dev))
546*4882a593Smuzhiyun phw->p_interface_buffer = NULL;
547*4882a593Smuzhiyun else if (hpios_locked_mem_get_virt_addr(&phw->h_locked_mem,
548*4882a593Smuzhiyun (void *)&phw->p_interface_buffer))
549*4882a593Smuzhiyun phw->p_interface_buffer = NULL;
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, "interface buffer address %p\n",
552*4882a593Smuzhiyun phw->p_interface_buffer);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun if (phw->p_interface_buffer) {
555*4882a593Smuzhiyun memset((void *)phw->p_interface_buffer, 0,
556*4882a593Smuzhiyun sizeof(struct bus_master_interface));
557*4882a593Smuzhiyun phw->p_interface_buffer->dsp_ack = H620_HIF_UNKNOWN;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun err = adapter_boot_load_dsp(pao, pos_error_code);
561*4882a593Smuzhiyun if (err) {
562*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "DSP code load failed\n");
563*4882a593Smuzhiyun /* no need to clean up as SubSysCreateAdapter */
564*4882a593Smuzhiyun /* calls DeleteAdapter on error. */
565*4882a593Smuzhiyun return err;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun HPI_DEBUG_LOG(INFO, "load DSP code OK\n");
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* allow boot load even if mem alloc wont work */
570*4882a593Smuzhiyun if (!phw->p_interface_buffer)
571*4882a593Smuzhiyun return HPI_ERROR_MEMORY_ALLOC;
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun interface = phw->p_interface_buffer;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun /* make sure the DSP has started ok */
576*4882a593Smuzhiyun if (!wait_dsp_ack(phw, H620_HIF_RESET, HPI6205_TIMEOUT * 10)) {
577*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "timed out waiting reset state \n");
578*4882a593Smuzhiyun return HPI6205_ERROR_6205_INIT_FAILED;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun /* Note that *pao, *phw are zeroed after allocation,
581*4882a593Smuzhiyun * so pointers and flags are NULL by default.
582*4882a593Smuzhiyun * Allocate bus mastering control cache buffer and tell the DSP about it
583*4882a593Smuzhiyun */
584*4882a593Smuzhiyun if (interface->control_cache.number_of_controls) {
585*4882a593Smuzhiyun u8 *p_control_cache_virtual;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun err = hpios_locked_mem_alloc(&phw->h_control_cache,
588*4882a593Smuzhiyun interface->control_cache.size_in_bytes,
589*4882a593Smuzhiyun pao->pci.pci_dev);
590*4882a593Smuzhiyun if (!err)
591*4882a593Smuzhiyun err = hpios_locked_mem_get_virt_addr(&phw->
592*4882a593Smuzhiyun h_control_cache,
593*4882a593Smuzhiyun (void *)&p_control_cache_virtual);
594*4882a593Smuzhiyun if (!err) {
595*4882a593Smuzhiyun memset(p_control_cache_virtual, 0,
596*4882a593Smuzhiyun interface->control_cache.size_in_bytes);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun phw->p_cache =
599*4882a593Smuzhiyun hpi_alloc_control_cache(interface->
600*4882a593Smuzhiyun control_cache.number_of_controls,
601*4882a593Smuzhiyun interface->control_cache.size_in_bytes,
602*4882a593Smuzhiyun p_control_cache_virtual);
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun if (!phw->p_cache)
605*4882a593Smuzhiyun err = HPI_ERROR_MEMORY_ALLOC;
606*4882a593Smuzhiyun }
607*4882a593Smuzhiyun if (!err) {
608*4882a593Smuzhiyun err = hpios_locked_mem_get_phys_addr(&phw->
609*4882a593Smuzhiyun h_control_cache, &phys_addr);
610*4882a593Smuzhiyun interface->control_cache.physical_address32 =
611*4882a593Smuzhiyun phys_addr;
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun if (!err)
615*4882a593Smuzhiyun pao->has_control_cache = 1;
616*4882a593Smuzhiyun else {
617*4882a593Smuzhiyun if (hpios_locked_mem_valid(&phw->h_control_cache))
618*4882a593Smuzhiyun hpios_locked_mem_free(&phw->h_control_cache);
619*4882a593Smuzhiyun pao->has_control_cache = 0;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun send_dsp_command(phw, H620_HIF_IDLE);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun struct hpi_message hm;
626*4882a593Smuzhiyun struct hpi_response hr;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun HPI_DEBUG_LOG(VERBOSE, "init ADAPTER_GET_INFO\n");
629*4882a593Smuzhiyun memset(&hm, 0, sizeof(hm));
630*4882a593Smuzhiyun /* wAdapterIndex == version == 0 */
631*4882a593Smuzhiyun hm.type = HPI_TYPE_REQUEST;
632*4882a593Smuzhiyun hm.size = sizeof(hm);
633*4882a593Smuzhiyun hm.object = HPI_OBJ_ADAPTER;
634*4882a593Smuzhiyun hm.function = HPI_ADAPTER_GET_INFO;
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun memset(&hr, 0, sizeof(hr));
637*4882a593Smuzhiyun hr.size = sizeof(hr);
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun err = message_response_sequence(pao, &hm, &hr);
640*4882a593Smuzhiyun if (err) {
641*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "message transport error %d\n",
642*4882a593Smuzhiyun err);
643*4882a593Smuzhiyun return err;
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun if (hr.error)
646*4882a593Smuzhiyun return hr.error;
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun pao->type = hr.u.ax.info.adapter_type;
649*4882a593Smuzhiyun pao->index = hr.u.ax.info.adapter_index;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun HPI_DEBUG_LOG(VERBOSE,
652*4882a593Smuzhiyun "got adapter info type %x index %d serial %d\n",
653*4882a593Smuzhiyun hr.u.ax.info.adapter_type, hr.u.ax.info.adapter_index,
654*4882a593Smuzhiyun hr.u.ax.info.serial_number);
655*4882a593Smuzhiyun }
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun if (phw->p_cache)
658*4882a593Smuzhiyun phw->p_cache->adap_idx = pao->index;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun HPI_DEBUG_LOG(INFO, "bootload DSP OK\n");
661*4882a593Smuzhiyun
662*4882a593Smuzhiyun pao->irq_query_and_clear = adapter_irq_query_and_clear;
663*4882a593Smuzhiyun pao->instream_host_buffer_status =
664*4882a593Smuzhiyun phw->p_interface_buffer->instream_host_buffer_status;
665*4882a593Smuzhiyun pao->outstream_host_buffer_status =
666*4882a593Smuzhiyun phw->p_interface_buffer->outstream_host_buffer_status;
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun return hpi_add_adapter(pao);
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun /** Free memory areas allocated by adapter
672*4882a593Smuzhiyun * this routine is called from AdapterDelete,
673*4882a593Smuzhiyun * and SubSysCreateAdapter if duplicate index
674*4882a593Smuzhiyun */
delete_adapter_obj(struct hpi_adapter_obj * pao)675*4882a593Smuzhiyun static void delete_adapter_obj(struct hpi_adapter_obj *pao)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
678*4882a593Smuzhiyun int i;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun if (hpios_locked_mem_valid(&phw->h_control_cache)) {
681*4882a593Smuzhiyun hpios_locked_mem_free(&phw->h_control_cache);
682*4882a593Smuzhiyun hpi_free_control_cache(phw->p_cache);
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun
685*4882a593Smuzhiyun if (hpios_locked_mem_valid(&phw->h_locked_mem)) {
686*4882a593Smuzhiyun hpios_locked_mem_free(&phw->h_locked_mem);
687*4882a593Smuzhiyun phw->p_interface_buffer = NULL;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun for (i = 0; i < HPI_MAX_STREAMS; i++)
691*4882a593Smuzhiyun if (hpios_locked_mem_valid(&phw->instream_host_buffers[i])) {
692*4882a593Smuzhiyun hpios_locked_mem_free(&phw->instream_host_buffers[i]);
693*4882a593Smuzhiyun /*?phw->InStreamHostBuffers[i] = NULL; */
694*4882a593Smuzhiyun phw->instream_host_buffer_size[i] = 0;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun for (i = 0; i < HPI_MAX_STREAMS; i++)
698*4882a593Smuzhiyun if (hpios_locked_mem_valid(&phw->outstream_host_buffers[i])) {
699*4882a593Smuzhiyun hpios_locked_mem_free(&phw->outstream_host_buffers
700*4882a593Smuzhiyun [i]);
701*4882a593Smuzhiyun phw->outstream_host_buffer_size[i] = 0;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun kfree(phw);
704*4882a593Smuzhiyun }
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /*****************************************************************************/
707*4882a593Smuzhiyun /* Adapter functions */
adapter_irq_query_and_clear(struct hpi_adapter_obj * pao,u32 message)708*4882a593Smuzhiyun static int adapter_irq_query_and_clear(struct hpi_adapter_obj *pao,
709*4882a593Smuzhiyun u32 message)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
712*4882a593Smuzhiyun u32 hsr = 0;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun hsr = ioread32(phw->prHSR);
715*4882a593Smuzhiyun if (hsr & C6205_HSR_INTSRC) {
716*4882a593Smuzhiyun /* reset the interrupt from the DSP */
717*4882a593Smuzhiyun iowrite32(C6205_HSR_INTSRC, phw->prHSR);
718*4882a593Smuzhiyun return HPI_IRQ_MIXER;
719*4882a593Smuzhiyun }
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun return HPI_IRQ_NONE;
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun /*****************************************************************************/
725*4882a593Smuzhiyun /* OutStream Host buffer functions */
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun /** Allocate or attach buffer for busmastering
728*4882a593Smuzhiyun */
outstream_host_buffer_allocate(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)729*4882a593Smuzhiyun static void outstream_host_buffer_allocate(struct hpi_adapter_obj *pao,
730*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun u16 err = 0;
733*4882a593Smuzhiyun u32 command = phm->u.d.u.buffer.command;
734*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
735*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function, 0);
738*4882a593Smuzhiyun
739*4882a593Smuzhiyun if (command == HPI_BUFFER_CMD_EXTERNAL
740*4882a593Smuzhiyun || command == HPI_BUFFER_CMD_INTERNAL_ALLOC) {
741*4882a593Smuzhiyun /* ALLOC phase, allocate a buffer with power of 2 size,
742*4882a593Smuzhiyun get its bus address for PCI bus mastering
743*4882a593Smuzhiyun */
744*4882a593Smuzhiyun phm->u.d.u.buffer.buffer_size =
745*4882a593Smuzhiyun roundup_pow_of_two(phm->u.d.u.buffer.buffer_size);
746*4882a593Smuzhiyun /* return old size and allocated size,
747*4882a593Smuzhiyun so caller can detect change */
748*4882a593Smuzhiyun phr->u.d.u.stream_info.data_available =
749*4882a593Smuzhiyun phw->outstream_host_buffer_size[phm->obj_index];
750*4882a593Smuzhiyun phr->u.d.u.stream_info.buffer_size =
751*4882a593Smuzhiyun phm->u.d.u.buffer.buffer_size;
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun if (phw->outstream_host_buffer_size[phm->obj_index] ==
754*4882a593Smuzhiyun phm->u.d.u.buffer.buffer_size) {
755*4882a593Smuzhiyun /* Same size, no action required */
756*4882a593Smuzhiyun return;
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun if (hpios_locked_mem_valid(&phw->outstream_host_buffers[phm->
760*4882a593Smuzhiyun obj_index]))
761*4882a593Smuzhiyun hpios_locked_mem_free(&phw->outstream_host_buffers
762*4882a593Smuzhiyun [phm->obj_index]);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun err = hpios_locked_mem_alloc(&phw->outstream_host_buffers
765*4882a593Smuzhiyun [phm->obj_index], phm->u.d.u.buffer.buffer_size,
766*4882a593Smuzhiyun pao->pci.pci_dev);
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (err) {
769*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_DATASIZE;
770*4882a593Smuzhiyun phw->outstream_host_buffer_size[phm->obj_index] = 0;
771*4882a593Smuzhiyun return;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun
774*4882a593Smuzhiyun err = hpios_locked_mem_get_phys_addr
775*4882a593Smuzhiyun (&phw->outstream_host_buffers[phm->obj_index],
776*4882a593Smuzhiyun &phm->u.d.u.buffer.pci_address);
777*4882a593Smuzhiyun /* get the phys addr into msg for single call alloc caller
778*4882a593Smuzhiyun * needs to do this for split alloc (or use the same message)
779*4882a593Smuzhiyun * return the phy address for split alloc in the respose too
780*4882a593Smuzhiyun */
781*4882a593Smuzhiyun phr->u.d.u.stream_info.auxiliary_data_available =
782*4882a593Smuzhiyun phm->u.d.u.buffer.pci_address;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (err) {
785*4882a593Smuzhiyun hpios_locked_mem_free(&phw->outstream_host_buffers
786*4882a593Smuzhiyun [phm->obj_index]);
787*4882a593Smuzhiyun phw->outstream_host_buffer_size[phm->obj_index] = 0;
788*4882a593Smuzhiyun phr->error = HPI_ERROR_MEMORY_ALLOC;
789*4882a593Smuzhiyun return;
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun if (command == HPI_BUFFER_CMD_EXTERNAL
794*4882a593Smuzhiyun || command == HPI_BUFFER_CMD_INTERNAL_GRANTADAPTER) {
795*4882a593Smuzhiyun /* GRANT phase. Set up the BBM status, tell the DSP about
796*4882a593Smuzhiyun the buffer so it can start using BBM.
797*4882a593Smuzhiyun */
798*4882a593Smuzhiyun struct hpi_hostbuffer_status *status;
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun if (phm->u.d.u.buffer.buffer_size & (phm->u.d.u.buffer.
801*4882a593Smuzhiyun buffer_size - 1)) {
802*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR,
803*4882a593Smuzhiyun "Buffer size must be 2^N not %d\n",
804*4882a593Smuzhiyun phm->u.d.u.buffer.buffer_size);
805*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_DATASIZE;
806*4882a593Smuzhiyun return;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun phw->outstream_host_buffer_size[phm->obj_index] =
809*4882a593Smuzhiyun phm->u.d.u.buffer.buffer_size;
810*4882a593Smuzhiyun status = &interface->outstream_host_buffer_status[phm->
811*4882a593Smuzhiyun obj_index];
812*4882a593Smuzhiyun status->samples_processed = 0;
813*4882a593Smuzhiyun status->stream_state = HPI_STATE_STOPPED;
814*4882a593Smuzhiyun status->dsp_index = 0;
815*4882a593Smuzhiyun status->host_index = status->dsp_index;
816*4882a593Smuzhiyun status->size_in_bytes = phm->u.d.u.buffer.buffer_size;
817*4882a593Smuzhiyun status->auxiliary_data_available = 0;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun hw_message(pao, phm, phr);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (phr->error
822*4882a593Smuzhiyun && hpios_locked_mem_valid(&phw->
823*4882a593Smuzhiyun outstream_host_buffers[phm->obj_index])) {
824*4882a593Smuzhiyun hpios_locked_mem_free(&phw->outstream_host_buffers
825*4882a593Smuzhiyun [phm->obj_index]);
826*4882a593Smuzhiyun phw->outstream_host_buffer_size[phm->obj_index] = 0;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
outstream_host_buffer_get_info(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)831*4882a593Smuzhiyun static void outstream_host_buffer_get_info(struct hpi_adapter_obj *pao,
832*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
833*4882a593Smuzhiyun {
834*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
835*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
836*4882a593Smuzhiyun struct hpi_hostbuffer_status *status;
837*4882a593Smuzhiyun u8 *p_bbm_data;
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun if (hpios_locked_mem_valid(&phw->outstream_host_buffers[phm->
840*4882a593Smuzhiyun obj_index])) {
841*4882a593Smuzhiyun if (hpios_locked_mem_get_virt_addr(&phw->
842*4882a593Smuzhiyun outstream_host_buffers[phm->obj_index],
843*4882a593Smuzhiyun (void *)&p_bbm_data)) {
844*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_OPERATION;
845*4882a593Smuzhiyun return;
846*4882a593Smuzhiyun }
847*4882a593Smuzhiyun status = &interface->outstream_host_buffer_status[phm->
848*4882a593Smuzhiyun obj_index];
849*4882a593Smuzhiyun hpi_init_response(phr, HPI_OBJ_OSTREAM,
850*4882a593Smuzhiyun HPI_OSTREAM_HOSTBUFFER_GET_INFO, 0);
851*4882a593Smuzhiyun phr->u.d.u.hostbuffer_info.p_buffer = p_bbm_data;
852*4882a593Smuzhiyun phr->u.d.u.hostbuffer_info.p_status = status;
853*4882a593Smuzhiyun } else {
854*4882a593Smuzhiyun hpi_init_response(phr, HPI_OBJ_OSTREAM,
855*4882a593Smuzhiyun HPI_OSTREAM_HOSTBUFFER_GET_INFO,
856*4882a593Smuzhiyun HPI_ERROR_INVALID_OPERATION);
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun
outstream_host_buffer_free(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)860*4882a593Smuzhiyun static void outstream_host_buffer_free(struct hpi_adapter_obj *pao,
861*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
862*4882a593Smuzhiyun {
863*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
864*4882a593Smuzhiyun u32 command = phm->u.d.u.buffer.command;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun if (phw->outstream_host_buffer_size[phm->obj_index]) {
867*4882a593Smuzhiyun if (command == HPI_BUFFER_CMD_EXTERNAL
868*4882a593Smuzhiyun || command == HPI_BUFFER_CMD_INTERNAL_REVOKEADAPTER) {
869*4882a593Smuzhiyun phw->outstream_host_buffer_size[phm->obj_index] = 0;
870*4882a593Smuzhiyun hw_message(pao, phm, phr);
871*4882a593Smuzhiyun /* Tell adapter to stop using the host buffer. */
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun if (command == HPI_BUFFER_CMD_EXTERNAL
874*4882a593Smuzhiyun || command == HPI_BUFFER_CMD_INTERNAL_FREE)
875*4882a593Smuzhiyun hpios_locked_mem_free(&phw->outstream_host_buffers
876*4882a593Smuzhiyun [phm->obj_index]);
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun /* Should HPI_ERROR_INVALID_OPERATION be returned
879*4882a593Smuzhiyun if no host buffer is allocated? */
880*4882a593Smuzhiyun else
881*4882a593Smuzhiyun hpi_init_response(phr, HPI_OBJ_OSTREAM,
882*4882a593Smuzhiyun HPI_OSTREAM_HOSTBUFFER_FREE, 0);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun }
885*4882a593Smuzhiyun
outstream_get_space_available(struct hpi_hostbuffer_status * status)886*4882a593Smuzhiyun static u32 outstream_get_space_available(struct hpi_hostbuffer_status *status)
887*4882a593Smuzhiyun {
888*4882a593Smuzhiyun return status->size_in_bytes - (status->host_index -
889*4882a593Smuzhiyun status->dsp_index);
890*4882a593Smuzhiyun }
891*4882a593Smuzhiyun
outstream_write(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)892*4882a593Smuzhiyun static void outstream_write(struct hpi_adapter_obj *pao,
893*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
894*4882a593Smuzhiyun {
895*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
896*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
897*4882a593Smuzhiyun struct hpi_hostbuffer_status *status;
898*4882a593Smuzhiyun u32 space_available;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun if (!phw->outstream_host_buffer_size[phm->obj_index]) {
901*4882a593Smuzhiyun /* there is no BBM buffer, write via message */
902*4882a593Smuzhiyun hw_message(pao, phm, phr);
903*4882a593Smuzhiyun return;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function, 0);
907*4882a593Smuzhiyun status = &interface->outstream_host_buffer_status[phm->obj_index];
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun space_available = outstream_get_space_available(status);
910*4882a593Smuzhiyun if (space_available < phm->u.d.u.data.data_size) {
911*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_DATASIZE;
912*4882a593Smuzhiyun return;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
915*4882a593Smuzhiyun /* HostBuffers is used to indicate host buffer is internally allocated.
916*4882a593Smuzhiyun otherwise, assumed external, data written externally */
917*4882a593Smuzhiyun if (phm->u.d.u.data.pb_data
918*4882a593Smuzhiyun && hpios_locked_mem_valid(&phw->outstream_host_buffers[phm->
919*4882a593Smuzhiyun obj_index])) {
920*4882a593Smuzhiyun u8 *p_bbm_data;
921*4882a593Smuzhiyun u32 l_first_write;
922*4882a593Smuzhiyun u8 *p_app_data = (u8 *)phm->u.d.u.data.pb_data;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun if (hpios_locked_mem_get_virt_addr(&phw->
925*4882a593Smuzhiyun outstream_host_buffers[phm->obj_index],
926*4882a593Smuzhiyun (void *)&p_bbm_data)) {
927*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_OPERATION;
928*4882a593Smuzhiyun return;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun /* either all data,
932*4882a593Smuzhiyun or enough to fit from current to end of BBM buffer */
933*4882a593Smuzhiyun l_first_write =
934*4882a593Smuzhiyun min(phm->u.d.u.data.data_size,
935*4882a593Smuzhiyun status->size_in_bytes -
936*4882a593Smuzhiyun (status->host_index & (status->size_in_bytes - 1)));
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun memcpy(p_bbm_data +
939*4882a593Smuzhiyun (status->host_index & (status->size_in_bytes - 1)),
940*4882a593Smuzhiyun p_app_data, l_first_write);
941*4882a593Smuzhiyun /* remaining data if any */
942*4882a593Smuzhiyun memcpy(p_bbm_data, p_app_data + l_first_write,
943*4882a593Smuzhiyun phm->u.d.u.data.data_size - l_first_write);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /*
947*4882a593Smuzhiyun * This version relies on the DSP code triggering an OStream buffer
948*4882a593Smuzhiyun * update immediately following a SET_FORMAT call. The host has
949*4882a593Smuzhiyun * already written data into the BBM buffer, but the DSP won't know
950*4882a593Smuzhiyun * about it until dwHostIndex is adjusted.
951*4882a593Smuzhiyun */
952*4882a593Smuzhiyun if (phw->flag_outstream_just_reset[phm->obj_index]) {
953*4882a593Smuzhiyun /* Format can only change after reset. Must tell DSP. */
954*4882a593Smuzhiyun u16 function = phm->function;
955*4882a593Smuzhiyun phw->flag_outstream_just_reset[phm->obj_index] = 0;
956*4882a593Smuzhiyun phm->function = HPI_OSTREAM_SET_FORMAT;
957*4882a593Smuzhiyun hw_message(pao, phm, phr); /* send the format to the DSP */
958*4882a593Smuzhiyun phm->function = function;
959*4882a593Smuzhiyun if (phr->error)
960*4882a593Smuzhiyun return;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun status->host_index += phm->u.d.u.data.data_size;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun
outstream_get_info(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)966*4882a593Smuzhiyun static void outstream_get_info(struct hpi_adapter_obj *pao,
967*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
968*4882a593Smuzhiyun {
969*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
970*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
971*4882a593Smuzhiyun struct hpi_hostbuffer_status *status;
972*4882a593Smuzhiyun
973*4882a593Smuzhiyun if (!phw->outstream_host_buffer_size[phm->obj_index]) {
974*4882a593Smuzhiyun hw_message(pao, phm, phr);
975*4882a593Smuzhiyun return;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function, 0);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun status = &interface->outstream_host_buffer_status[phm->obj_index];
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun phr->u.d.u.stream_info.state = (u16)status->stream_state;
983*4882a593Smuzhiyun phr->u.d.u.stream_info.samples_transferred =
984*4882a593Smuzhiyun status->samples_processed;
985*4882a593Smuzhiyun phr->u.d.u.stream_info.buffer_size = status->size_in_bytes;
986*4882a593Smuzhiyun phr->u.d.u.stream_info.data_available =
987*4882a593Smuzhiyun status->size_in_bytes - outstream_get_space_available(status);
988*4882a593Smuzhiyun phr->u.d.u.stream_info.auxiliary_data_available =
989*4882a593Smuzhiyun status->auxiliary_data_available;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun
outstream_start(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)992*4882a593Smuzhiyun static void outstream_start(struct hpi_adapter_obj *pao,
993*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun hw_message(pao, phm, phr);
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
outstream_reset(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)998*4882a593Smuzhiyun static void outstream_reset(struct hpi_adapter_obj *pao,
999*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1002*4882a593Smuzhiyun phw->flag_outstream_just_reset[phm->obj_index] = 1;
1003*4882a593Smuzhiyun hw_message(pao, phm, phr);
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun
outstream_open(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)1006*4882a593Smuzhiyun static void outstream_open(struct hpi_adapter_obj *pao,
1007*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
1008*4882a593Smuzhiyun {
1009*4882a593Smuzhiyun outstream_reset(pao, phm, phr);
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun
1012*4882a593Smuzhiyun /*****************************************************************************/
1013*4882a593Smuzhiyun /* InStream Host buffer functions */
1014*4882a593Smuzhiyun
instream_host_buffer_allocate(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)1015*4882a593Smuzhiyun static void instream_host_buffer_allocate(struct hpi_adapter_obj *pao,
1016*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun u16 err = 0;
1019*4882a593Smuzhiyun u32 command = phm->u.d.u.buffer.command;
1020*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1021*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function, 0);
1024*4882a593Smuzhiyun
1025*4882a593Smuzhiyun if (command == HPI_BUFFER_CMD_EXTERNAL
1026*4882a593Smuzhiyun || command == HPI_BUFFER_CMD_INTERNAL_ALLOC) {
1027*4882a593Smuzhiyun
1028*4882a593Smuzhiyun phm->u.d.u.buffer.buffer_size =
1029*4882a593Smuzhiyun roundup_pow_of_two(phm->u.d.u.buffer.buffer_size);
1030*4882a593Smuzhiyun phr->u.d.u.stream_info.data_available =
1031*4882a593Smuzhiyun phw->instream_host_buffer_size[phm->obj_index];
1032*4882a593Smuzhiyun phr->u.d.u.stream_info.buffer_size =
1033*4882a593Smuzhiyun phm->u.d.u.buffer.buffer_size;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun if (phw->instream_host_buffer_size[phm->obj_index] ==
1036*4882a593Smuzhiyun phm->u.d.u.buffer.buffer_size) {
1037*4882a593Smuzhiyun /* Same size, no action required */
1038*4882a593Smuzhiyun return;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun if (hpios_locked_mem_valid(&phw->instream_host_buffers[phm->
1042*4882a593Smuzhiyun obj_index]))
1043*4882a593Smuzhiyun hpios_locked_mem_free(&phw->instream_host_buffers
1044*4882a593Smuzhiyun [phm->obj_index]);
1045*4882a593Smuzhiyun
1046*4882a593Smuzhiyun err = hpios_locked_mem_alloc(&phw->instream_host_buffers[phm->
1047*4882a593Smuzhiyun obj_index], phm->u.d.u.buffer.buffer_size,
1048*4882a593Smuzhiyun pao->pci.pci_dev);
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun if (err) {
1051*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_DATASIZE;
1052*4882a593Smuzhiyun phw->instream_host_buffer_size[phm->obj_index] = 0;
1053*4882a593Smuzhiyun return;
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun
1056*4882a593Smuzhiyun err = hpios_locked_mem_get_phys_addr
1057*4882a593Smuzhiyun (&phw->instream_host_buffers[phm->obj_index],
1058*4882a593Smuzhiyun &phm->u.d.u.buffer.pci_address);
1059*4882a593Smuzhiyun /* get the phys addr into msg for single call alloc. Caller
1060*4882a593Smuzhiyun needs to do this for split alloc so return the phy address */
1061*4882a593Smuzhiyun phr->u.d.u.stream_info.auxiliary_data_available =
1062*4882a593Smuzhiyun phm->u.d.u.buffer.pci_address;
1063*4882a593Smuzhiyun if (err) {
1064*4882a593Smuzhiyun hpios_locked_mem_free(&phw->instream_host_buffers
1065*4882a593Smuzhiyun [phm->obj_index]);
1066*4882a593Smuzhiyun phw->instream_host_buffer_size[phm->obj_index] = 0;
1067*4882a593Smuzhiyun phr->error = HPI_ERROR_MEMORY_ALLOC;
1068*4882a593Smuzhiyun return;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun if (command == HPI_BUFFER_CMD_EXTERNAL
1073*4882a593Smuzhiyun || command == HPI_BUFFER_CMD_INTERNAL_GRANTADAPTER) {
1074*4882a593Smuzhiyun struct hpi_hostbuffer_status *status;
1075*4882a593Smuzhiyun
1076*4882a593Smuzhiyun if (phm->u.d.u.buffer.buffer_size & (phm->u.d.u.buffer.
1077*4882a593Smuzhiyun buffer_size - 1)) {
1078*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR,
1079*4882a593Smuzhiyun "Buffer size must be 2^N not %d\n",
1080*4882a593Smuzhiyun phm->u.d.u.buffer.buffer_size);
1081*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_DATASIZE;
1082*4882a593Smuzhiyun return;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun phw->instream_host_buffer_size[phm->obj_index] =
1086*4882a593Smuzhiyun phm->u.d.u.buffer.buffer_size;
1087*4882a593Smuzhiyun status = &interface->instream_host_buffer_status[phm->
1088*4882a593Smuzhiyun obj_index];
1089*4882a593Smuzhiyun status->samples_processed = 0;
1090*4882a593Smuzhiyun status->stream_state = HPI_STATE_STOPPED;
1091*4882a593Smuzhiyun status->dsp_index = 0;
1092*4882a593Smuzhiyun status->host_index = status->dsp_index;
1093*4882a593Smuzhiyun status->size_in_bytes = phm->u.d.u.buffer.buffer_size;
1094*4882a593Smuzhiyun status->auxiliary_data_available = 0;
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun hw_message(pao, phm, phr);
1097*4882a593Smuzhiyun
1098*4882a593Smuzhiyun if (phr->error
1099*4882a593Smuzhiyun && hpios_locked_mem_valid(&phw->
1100*4882a593Smuzhiyun instream_host_buffers[phm->obj_index])) {
1101*4882a593Smuzhiyun hpios_locked_mem_free(&phw->instream_host_buffers
1102*4882a593Smuzhiyun [phm->obj_index]);
1103*4882a593Smuzhiyun phw->instream_host_buffer_size[phm->obj_index] = 0;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun }
1107*4882a593Smuzhiyun
instream_host_buffer_get_info(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)1108*4882a593Smuzhiyun static void instream_host_buffer_get_info(struct hpi_adapter_obj *pao,
1109*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
1110*4882a593Smuzhiyun {
1111*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1112*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
1113*4882a593Smuzhiyun struct hpi_hostbuffer_status *status;
1114*4882a593Smuzhiyun u8 *p_bbm_data;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if (hpios_locked_mem_valid(&phw->instream_host_buffers[phm->
1117*4882a593Smuzhiyun obj_index])) {
1118*4882a593Smuzhiyun if (hpios_locked_mem_get_virt_addr(&phw->
1119*4882a593Smuzhiyun instream_host_buffers[phm->obj_index],
1120*4882a593Smuzhiyun (void *)&p_bbm_data)) {
1121*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_OPERATION;
1122*4882a593Smuzhiyun return;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun status = &interface->instream_host_buffer_status[phm->
1125*4882a593Smuzhiyun obj_index];
1126*4882a593Smuzhiyun hpi_init_response(phr, HPI_OBJ_ISTREAM,
1127*4882a593Smuzhiyun HPI_ISTREAM_HOSTBUFFER_GET_INFO, 0);
1128*4882a593Smuzhiyun phr->u.d.u.hostbuffer_info.p_buffer = p_bbm_data;
1129*4882a593Smuzhiyun phr->u.d.u.hostbuffer_info.p_status = status;
1130*4882a593Smuzhiyun } else {
1131*4882a593Smuzhiyun hpi_init_response(phr, HPI_OBJ_ISTREAM,
1132*4882a593Smuzhiyun HPI_ISTREAM_HOSTBUFFER_GET_INFO,
1133*4882a593Smuzhiyun HPI_ERROR_INVALID_OPERATION);
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun }
1136*4882a593Smuzhiyun
instream_host_buffer_free(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)1137*4882a593Smuzhiyun static void instream_host_buffer_free(struct hpi_adapter_obj *pao,
1138*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
1139*4882a593Smuzhiyun {
1140*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1141*4882a593Smuzhiyun u32 command = phm->u.d.u.buffer.command;
1142*4882a593Smuzhiyun
1143*4882a593Smuzhiyun if (phw->instream_host_buffer_size[phm->obj_index]) {
1144*4882a593Smuzhiyun if (command == HPI_BUFFER_CMD_EXTERNAL
1145*4882a593Smuzhiyun || command == HPI_BUFFER_CMD_INTERNAL_REVOKEADAPTER) {
1146*4882a593Smuzhiyun phw->instream_host_buffer_size[phm->obj_index] = 0;
1147*4882a593Smuzhiyun hw_message(pao, phm, phr);
1148*4882a593Smuzhiyun }
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun if (command == HPI_BUFFER_CMD_EXTERNAL
1151*4882a593Smuzhiyun || command == HPI_BUFFER_CMD_INTERNAL_FREE)
1152*4882a593Smuzhiyun hpios_locked_mem_free(&phw->instream_host_buffers
1153*4882a593Smuzhiyun [phm->obj_index]);
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun } else {
1156*4882a593Smuzhiyun /* Should HPI_ERROR_INVALID_OPERATION be returned
1157*4882a593Smuzhiyun if no host buffer is allocated? */
1158*4882a593Smuzhiyun hpi_init_response(phr, HPI_OBJ_ISTREAM,
1159*4882a593Smuzhiyun HPI_ISTREAM_HOSTBUFFER_FREE, 0);
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun }
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
instream_start(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)1165*4882a593Smuzhiyun static void instream_start(struct hpi_adapter_obj *pao,
1166*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
1167*4882a593Smuzhiyun {
1168*4882a593Smuzhiyun hw_message(pao, phm, phr);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
instream_get_bytes_available(struct hpi_hostbuffer_status * status)1171*4882a593Smuzhiyun static u32 instream_get_bytes_available(struct hpi_hostbuffer_status *status)
1172*4882a593Smuzhiyun {
1173*4882a593Smuzhiyun return status->dsp_index - status->host_index;
1174*4882a593Smuzhiyun }
1175*4882a593Smuzhiyun
instream_read(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)1176*4882a593Smuzhiyun static void instream_read(struct hpi_adapter_obj *pao,
1177*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
1178*4882a593Smuzhiyun {
1179*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1180*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
1181*4882a593Smuzhiyun struct hpi_hostbuffer_status *status;
1182*4882a593Smuzhiyun u32 data_available;
1183*4882a593Smuzhiyun u8 *p_bbm_data;
1184*4882a593Smuzhiyun u32 l_first_read;
1185*4882a593Smuzhiyun u8 *p_app_data = (u8 *)phm->u.d.u.data.pb_data;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun if (!phw->instream_host_buffer_size[phm->obj_index]) {
1188*4882a593Smuzhiyun hw_message(pao, phm, phr);
1189*4882a593Smuzhiyun return;
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function, 0);
1192*4882a593Smuzhiyun
1193*4882a593Smuzhiyun status = &interface->instream_host_buffer_status[phm->obj_index];
1194*4882a593Smuzhiyun data_available = instream_get_bytes_available(status);
1195*4882a593Smuzhiyun if (data_available < phm->u.d.u.data.data_size) {
1196*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_DATASIZE;
1197*4882a593Smuzhiyun return;
1198*4882a593Smuzhiyun }
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun if (hpios_locked_mem_valid(&phw->instream_host_buffers[phm->
1201*4882a593Smuzhiyun obj_index])) {
1202*4882a593Smuzhiyun if (hpios_locked_mem_get_virt_addr(&phw->
1203*4882a593Smuzhiyun instream_host_buffers[phm->obj_index],
1204*4882a593Smuzhiyun (void *)&p_bbm_data)) {
1205*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_OPERATION;
1206*4882a593Smuzhiyun return;
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /* either all data,
1210*4882a593Smuzhiyun or enough to fit from current to end of BBM buffer */
1211*4882a593Smuzhiyun l_first_read =
1212*4882a593Smuzhiyun min(phm->u.d.u.data.data_size,
1213*4882a593Smuzhiyun status->size_in_bytes -
1214*4882a593Smuzhiyun (status->host_index & (status->size_in_bytes - 1)));
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun memcpy(p_app_data,
1217*4882a593Smuzhiyun p_bbm_data +
1218*4882a593Smuzhiyun (status->host_index & (status->size_in_bytes - 1)),
1219*4882a593Smuzhiyun l_first_read);
1220*4882a593Smuzhiyun /* remaining data if any */
1221*4882a593Smuzhiyun memcpy(p_app_data + l_first_read, p_bbm_data,
1222*4882a593Smuzhiyun phm->u.d.u.data.data_size - l_first_read);
1223*4882a593Smuzhiyun }
1224*4882a593Smuzhiyun status->host_index += phm->u.d.u.data.data_size;
1225*4882a593Smuzhiyun }
1226*4882a593Smuzhiyun
instream_get_info(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)1227*4882a593Smuzhiyun static void instream_get_info(struct hpi_adapter_obj *pao,
1228*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1231*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
1232*4882a593Smuzhiyun struct hpi_hostbuffer_status *status;
1233*4882a593Smuzhiyun if (!phw->instream_host_buffer_size[phm->obj_index]) {
1234*4882a593Smuzhiyun hw_message(pao, phm, phr);
1235*4882a593Smuzhiyun return;
1236*4882a593Smuzhiyun }
1237*4882a593Smuzhiyun
1238*4882a593Smuzhiyun status = &interface->instream_host_buffer_status[phm->obj_index];
1239*4882a593Smuzhiyun
1240*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function, 0);
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun phr->u.d.u.stream_info.state = (u16)status->stream_state;
1243*4882a593Smuzhiyun phr->u.d.u.stream_info.samples_transferred =
1244*4882a593Smuzhiyun status->samples_processed;
1245*4882a593Smuzhiyun phr->u.d.u.stream_info.buffer_size = status->size_in_bytes;
1246*4882a593Smuzhiyun phr->u.d.u.stream_info.data_available =
1247*4882a593Smuzhiyun instream_get_bytes_available(status);
1248*4882a593Smuzhiyun phr->u.d.u.stream_info.auxiliary_data_available =
1249*4882a593Smuzhiyun status->auxiliary_data_available;
1250*4882a593Smuzhiyun }
1251*4882a593Smuzhiyun
1252*4882a593Smuzhiyun /*****************************************************************************/
1253*4882a593Smuzhiyun /* LOW-LEVEL */
1254*4882a593Smuzhiyun #define HPI6205_MAX_FILES_TO_LOAD 2
1255*4882a593Smuzhiyun
adapter_boot_load_dsp(struct hpi_adapter_obj * pao,u32 * pos_error_code)1256*4882a593Smuzhiyun static u16 adapter_boot_load_dsp(struct hpi_adapter_obj *pao,
1257*4882a593Smuzhiyun u32 *pos_error_code)
1258*4882a593Smuzhiyun {
1259*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1260*4882a593Smuzhiyun struct dsp_code dsp_code;
1261*4882a593Smuzhiyun u16 boot_code_id[HPI6205_MAX_FILES_TO_LOAD];
1262*4882a593Smuzhiyun u32 temp;
1263*4882a593Smuzhiyun int dsp = 0, i = 0;
1264*4882a593Smuzhiyun u16 err = 0;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun boot_code_id[0] = HPI_ADAPTER_ASI(0x6205);
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun boot_code_id[1] = pao->pci.pci_dev->subsystem_device;
1269*4882a593Smuzhiyun boot_code_id[1] = HPI_ADAPTER_FAMILY_ASI(boot_code_id[1]);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun /* fix up cases where bootcode id[1] != subsys id */
1272*4882a593Smuzhiyun switch (boot_code_id[1]) {
1273*4882a593Smuzhiyun case HPI_ADAPTER_FAMILY_ASI(0x5000):
1274*4882a593Smuzhiyun boot_code_id[0] = boot_code_id[1];
1275*4882a593Smuzhiyun boot_code_id[1] = 0;
1276*4882a593Smuzhiyun break;
1277*4882a593Smuzhiyun case HPI_ADAPTER_FAMILY_ASI(0x5300):
1278*4882a593Smuzhiyun case HPI_ADAPTER_FAMILY_ASI(0x5400):
1279*4882a593Smuzhiyun case HPI_ADAPTER_FAMILY_ASI(0x6300):
1280*4882a593Smuzhiyun boot_code_id[1] = HPI_ADAPTER_FAMILY_ASI(0x6400);
1281*4882a593Smuzhiyun break;
1282*4882a593Smuzhiyun case HPI_ADAPTER_FAMILY_ASI(0x5500):
1283*4882a593Smuzhiyun case HPI_ADAPTER_FAMILY_ASI(0x5600):
1284*4882a593Smuzhiyun case HPI_ADAPTER_FAMILY_ASI(0x6500):
1285*4882a593Smuzhiyun boot_code_id[1] = HPI_ADAPTER_FAMILY_ASI(0x6600);
1286*4882a593Smuzhiyun break;
1287*4882a593Smuzhiyun case HPI_ADAPTER_FAMILY_ASI(0x8800):
1288*4882a593Smuzhiyun boot_code_id[1] = HPI_ADAPTER_FAMILY_ASI(0x8900);
1289*4882a593Smuzhiyun break;
1290*4882a593Smuzhiyun default:
1291*4882a593Smuzhiyun break;
1292*4882a593Smuzhiyun }
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun /* reset DSP by writing a 1 to the WARMRESET bit */
1295*4882a593Smuzhiyun temp = C6205_HDCR_WARMRESET;
1296*4882a593Smuzhiyun iowrite32(temp, phw->prHDCR);
1297*4882a593Smuzhiyun hpios_delay_micro_seconds(1000);
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* check that PCI i/f was configured by EEPROM */
1300*4882a593Smuzhiyun temp = ioread32(phw->prHSR);
1301*4882a593Smuzhiyun if ((temp & (C6205_HSR_CFGERR | C6205_HSR_EEREAD)) !=
1302*4882a593Smuzhiyun C6205_HSR_EEREAD)
1303*4882a593Smuzhiyun return HPI6205_ERROR_6205_EEPROM;
1304*4882a593Smuzhiyun temp |= 0x04;
1305*4882a593Smuzhiyun /* disable PINTA interrupt */
1306*4882a593Smuzhiyun iowrite32(temp, phw->prHSR);
1307*4882a593Smuzhiyun
1308*4882a593Smuzhiyun /* check control register reports PCI boot mode */
1309*4882a593Smuzhiyun temp = ioread32(phw->prHDCR);
1310*4882a593Smuzhiyun if (!(temp & C6205_HDCR_PCIBOOT))
1311*4882a593Smuzhiyun return HPI6205_ERROR_6205_REG;
1312*4882a593Smuzhiyun
1313*4882a593Smuzhiyun /* try writing a few numbers to the DSP page register */
1314*4882a593Smuzhiyun /* and reading them back. */
1315*4882a593Smuzhiyun temp = 3;
1316*4882a593Smuzhiyun iowrite32(temp, phw->prDSPP);
1317*4882a593Smuzhiyun if ((temp | C6205_DSPP_MAP1) != ioread32(phw->prDSPP))
1318*4882a593Smuzhiyun return HPI6205_ERROR_6205_DSPPAGE;
1319*4882a593Smuzhiyun temp = 2;
1320*4882a593Smuzhiyun iowrite32(temp, phw->prDSPP);
1321*4882a593Smuzhiyun if ((temp | C6205_DSPP_MAP1) != ioread32(phw->prDSPP))
1322*4882a593Smuzhiyun return HPI6205_ERROR_6205_DSPPAGE;
1323*4882a593Smuzhiyun temp = 1;
1324*4882a593Smuzhiyun iowrite32(temp, phw->prDSPP);
1325*4882a593Smuzhiyun if ((temp | C6205_DSPP_MAP1) != ioread32(phw->prDSPP))
1326*4882a593Smuzhiyun return HPI6205_ERROR_6205_DSPPAGE;
1327*4882a593Smuzhiyun /* reset DSP page to the correct number */
1328*4882a593Smuzhiyun temp = 0;
1329*4882a593Smuzhiyun iowrite32(temp, phw->prDSPP);
1330*4882a593Smuzhiyun if ((temp | C6205_DSPP_MAP1) != ioread32(phw->prDSPP))
1331*4882a593Smuzhiyun return HPI6205_ERROR_6205_DSPPAGE;
1332*4882a593Smuzhiyun phw->dsp_page = 0;
1333*4882a593Smuzhiyun
1334*4882a593Smuzhiyun /* release 6713 from reset before 6205 is bootloaded.
1335*4882a593Smuzhiyun This ensures that the EMIF is inactive,
1336*4882a593Smuzhiyun and the 6713 HPI gets the correct bootmode etc
1337*4882a593Smuzhiyun */
1338*4882a593Smuzhiyun if (boot_code_id[1] != 0) {
1339*4882a593Smuzhiyun /* DSP 1 is a C6713 */
1340*4882a593Smuzhiyun /* CLKX0 <- '1' release the C6205 bootmode pulldowns */
1341*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, 0x018C0024, 0x00002202);
1342*4882a593Smuzhiyun hpios_delay_micro_seconds(100);
1343*4882a593Smuzhiyun /* Reset the 6713 #1 - revB */
1344*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, C6205_BAR0_TIMER1_CTL, 0);
1345*4882a593Smuzhiyun /* value of bit 3 is unknown after DSP reset, other bits shoudl be 0 */
1346*4882a593Smuzhiyun if (0 != (boot_loader_read_mem32(pao, 0,
1347*4882a593Smuzhiyun (C6205_BAR0_TIMER1_CTL)) & ~8))
1348*4882a593Smuzhiyun return HPI6205_ERROR_6205_REG;
1349*4882a593Smuzhiyun hpios_delay_micro_seconds(100);
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun /* Release C6713 from reset - revB */
1352*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, C6205_BAR0_TIMER1_CTL, 4);
1353*4882a593Smuzhiyun if (4 != (boot_loader_read_mem32(pao, 0,
1354*4882a593Smuzhiyun (C6205_BAR0_TIMER1_CTL)) & ~8))
1355*4882a593Smuzhiyun return HPI6205_ERROR_6205_REG;
1356*4882a593Smuzhiyun hpios_delay_micro_seconds(100);
1357*4882a593Smuzhiyun }
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun for (dsp = 0; dsp < HPI6205_MAX_FILES_TO_LOAD; dsp++) {
1360*4882a593Smuzhiyun /* is there a DSP to load? */
1361*4882a593Smuzhiyun if (boot_code_id[dsp] == 0)
1362*4882a593Smuzhiyun continue;
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun err = boot_loader_config_emif(pao, dsp);
1365*4882a593Smuzhiyun if (err)
1366*4882a593Smuzhiyun return err;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun err = boot_loader_test_internal_memory(pao, dsp);
1369*4882a593Smuzhiyun if (err)
1370*4882a593Smuzhiyun return err;
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun err = boot_loader_test_external_memory(pao, dsp);
1373*4882a593Smuzhiyun if (err)
1374*4882a593Smuzhiyun return err;
1375*4882a593Smuzhiyun
1376*4882a593Smuzhiyun err = boot_loader_test_pld(pao, dsp);
1377*4882a593Smuzhiyun if (err)
1378*4882a593Smuzhiyun return err;
1379*4882a593Smuzhiyun
1380*4882a593Smuzhiyun /* write the DSP code down into the DSPs memory */
1381*4882a593Smuzhiyun err = hpi_dsp_code_open(boot_code_id[dsp], pao->pci.pci_dev,
1382*4882a593Smuzhiyun &dsp_code, pos_error_code);
1383*4882a593Smuzhiyun if (err)
1384*4882a593Smuzhiyun return err;
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun while (1) {
1387*4882a593Smuzhiyun u32 length;
1388*4882a593Smuzhiyun u32 address;
1389*4882a593Smuzhiyun u32 type;
1390*4882a593Smuzhiyun u32 *pcode;
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun err = hpi_dsp_code_read_word(&dsp_code, &length);
1393*4882a593Smuzhiyun if (err)
1394*4882a593Smuzhiyun break;
1395*4882a593Smuzhiyun if (length == 0xFFFFFFFF)
1396*4882a593Smuzhiyun break; /* end of code */
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun err = hpi_dsp_code_read_word(&dsp_code, &address);
1399*4882a593Smuzhiyun if (err)
1400*4882a593Smuzhiyun break;
1401*4882a593Smuzhiyun err = hpi_dsp_code_read_word(&dsp_code, &type);
1402*4882a593Smuzhiyun if (err)
1403*4882a593Smuzhiyun break;
1404*4882a593Smuzhiyun err = hpi_dsp_code_read_block(length, &dsp_code,
1405*4882a593Smuzhiyun &pcode);
1406*4882a593Smuzhiyun if (err)
1407*4882a593Smuzhiyun break;
1408*4882a593Smuzhiyun for (i = 0; i < (int)length; i++) {
1409*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp, address,
1410*4882a593Smuzhiyun *pcode);
1411*4882a593Smuzhiyun /* dummy read every 4 words */
1412*4882a593Smuzhiyun /* for 6205 advisory 1.4.4 */
1413*4882a593Smuzhiyun if (i % 4 == 0)
1414*4882a593Smuzhiyun boot_loader_read_mem32(pao, dsp,
1415*4882a593Smuzhiyun address);
1416*4882a593Smuzhiyun pcode++;
1417*4882a593Smuzhiyun address += 4;
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun if (err) {
1422*4882a593Smuzhiyun hpi_dsp_code_close(&dsp_code);
1423*4882a593Smuzhiyun return err;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
1426*4882a593Smuzhiyun /* verify code */
1427*4882a593Smuzhiyun hpi_dsp_code_rewind(&dsp_code);
1428*4882a593Smuzhiyun while (1) {
1429*4882a593Smuzhiyun u32 length = 0;
1430*4882a593Smuzhiyun u32 address = 0;
1431*4882a593Smuzhiyun u32 type = 0;
1432*4882a593Smuzhiyun u32 *pcode = NULL;
1433*4882a593Smuzhiyun u32 data = 0;
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun hpi_dsp_code_read_word(&dsp_code, &length);
1436*4882a593Smuzhiyun if (length == 0xFFFFFFFF)
1437*4882a593Smuzhiyun break; /* end of code */
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun hpi_dsp_code_read_word(&dsp_code, &address);
1440*4882a593Smuzhiyun hpi_dsp_code_read_word(&dsp_code, &type);
1441*4882a593Smuzhiyun hpi_dsp_code_read_block(length, &dsp_code, &pcode);
1442*4882a593Smuzhiyun
1443*4882a593Smuzhiyun for (i = 0; i < (int)length; i++) {
1444*4882a593Smuzhiyun data = boot_loader_read_mem32(pao, dsp,
1445*4882a593Smuzhiyun address);
1446*4882a593Smuzhiyun if (data != *pcode) {
1447*4882a593Smuzhiyun err = 0;
1448*4882a593Smuzhiyun break;
1449*4882a593Smuzhiyun }
1450*4882a593Smuzhiyun pcode++;
1451*4882a593Smuzhiyun address += 4;
1452*4882a593Smuzhiyun }
1453*4882a593Smuzhiyun if (err)
1454*4882a593Smuzhiyun break;
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun hpi_dsp_code_close(&dsp_code);
1457*4882a593Smuzhiyun if (err)
1458*4882a593Smuzhiyun return err;
1459*4882a593Smuzhiyun }
1460*4882a593Smuzhiyun
1461*4882a593Smuzhiyun /* After bootloading all DSPs, start DSP0 running
1462*4882a593Smuzhiyun * The DSP0 code will handle starting and synchronizing with its slaves
1463*4882a593Smuzhiyun */
1464*4882a593Smuzhiyun if (phw->p_interface_buffer) {
1465*4882a593Smuzhiyun /* we need to tell the card the physical PCI address */
1466*4882a593Smuzhiyun u32 physicalPC_iaddress;
1467*4882a593Smuzhiyun struct bus_master_interface *interface =
1468*4882a593Smuzhiyun phw->p_interface_buffer;
1469*4882a593Smuzhiyun u32 host_mailbox_address_on_dsp;
1470*4882a593Smuzhiyun u32 physicalPC_iaddress_verify = 0;
1471*4882a593Smuzhiyun int time_out = 10;
1472*4882a593Smuzhiyun /* set ack so we know when DSP is ready to go */
1473*4882a593Smuzhiyun /* (dwDspAck will be changed to HIF_RESET) */
1474*4882a593Smuzhiyun interface->dsp_ack = H620_HIF_UNKNOWN;
1475*4882a593Smuzhiyun wmb(); /* ensure ack is written before dsp writes back */
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun err = hpios_locked_mem_get_phys_addr(&phw->h_locked_mem,
1478*4882a593Smuzhiyun &physicalPC_iaddress);
1479*4882a593Smuzhiyun
1480*4882a593Smuzhiyun /* locate the host mailbox on the DSP. */
1481*4882a593Smuzhiyun host_mailbox_address_on_dsp = 0x80000000;
1482*4882a593Smuzhiyun while ((physicalPC_iaddress != physicalPC_iaddress_verify)
1483*4882a593Smuzhiyun && time_out--) {
1484*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0,
1485*4882a593Smuzhiyun host_mailbox_address_on_dsp,
1486*4882a593Smuzhiyun physicalPC_iaddress);
1487*4882a593Smuzhiyun physicalPC_iaddress_verify =
1488*4882a593Smuzhiyun boot_loader_read_mem32(pao, 0,
1489*4882a593Smuzhiyun host_mailbox_address_on_dsp);
1490*4882a593Smuzhiyun }
1491*4882a593Smuzhiyun }
1492*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, "starting DS_ps running\n");
1493*4882a593Smuzhiyun /* enable interrupts */
1494*4882a593Smuzhiyun temp = ioread32(phw->prHSR);
1495*4882a593Smuzhiyun temp &= ~(u32)C6205_HSR_INTAM;
1496*4882a593Smuzhiyun iowrite32(temp, phw->prHSR);
1497*4882a593Smuzhiyun
1498*4882a593Smuzhiyun /* start code running... */
1499*4882a593Smuzhiyun temp = ioread32(phw->prHDCR);
1500*4882a593Smuzhiyun temp |= (u32)C6205_HDCR_DSPINT;
1501*4882a593Smuzhiyun iowrite32(temp, phw->prHDCR);
1502*4882a593Smuzhiyun
1503*4882a593Smuzhiyun /* give the DSP 10ms to start up */
1504*4882a593Smuzhiyun hpios_delay_micro_seconds(10000);
1505*4882a593Smuzhiyun return err;
1506*4882a593Smuzhiyun
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun /*****************************************************************************/
1510*4882a593Smuzhiyun /* Bootloader utility functions */
1511*4882a593Smuzhiyun
boot_loader_read_mem32(struct hpi_adapter_obj * pao,int dsp_index,u32 address)1512*4882a593Smuzhiyun static u32 boot_loader_read_mem32(struct hpi_adapter_obj *pao, int dsp_index,
1513*4882a593Smuzhiyun u32 address)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1516*4882a593Smuzhiyun u32 data = 0;
1517*4882a593Smuzhiyun __iomem u32 *p_data;
1518*4882a593Smuzhiyun
1519*4882a593Smuzhiyun if (dsp_index == 0) {
1520*4882a593Smuzhiyun /* DSP 0 is always C6205 */
1521*4882a593Smuzhiyun if ((address >= 0x01800000) & (address < 0x02000000)) {
1522*4882a593Smuzhiyun /* BAR1 register access */
1523*4882a593Smuzhiyun p_data = pao->pci.ap_mem_base[1] +
1524*4882a593Smuzhiyun (address & 0x007fffff) /
1525*4882a593Smuzhiyun sizeof(*pao->pci.ap_mem_base[1]);
1526*4882a593Smuzhiyun /* HPI_DEBUG_LOG(WARNING,
1527*4882a593Smuzhiyun "BAR1 access %08x\n", dwAddress); */
1528*4882a593Smuzhiyun } else {
1529*4882a593Smuzhiyun u32 dw4M_page = address >> 22L;
1530*4882a593Smuzhiyun if (dw4M_page != phw->dsp_page) {
1531*4882a593Smuzhiyun phw->dsp_page = dw4M_page;
1532*4882a593Smuzhiyun /* *INDENT OFF* */
1533*4882a593Smuzhiyun iowrite32(phw->dsp_page, phw->prDSPP);
1534*4882a593Smuzhiyun /* *INDENT-ON* */
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun address &= 0x3fffff; /* address within 4M page */
1537*4882a593Smuzhiyun /* BAR0 memory access */
1538*4882a593Smuzhiyun p_data = pao->pci.ap_mem_base[0] +
1539*4882a593Smuzhiyun address / sizeof(u32);
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun data = ioread32(p_data);
1542*4882a593Smuzhiyun } else if (dsp_index == 1) {
1543*4882a593Smuzhiyun /* DSP 1 is a C6713 */
1544*4882a593Smuzhiyun u32 lsb;
1545*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, HPIAL_ADDR, address);
1546*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, HPIAH_ADDR, address >> 16);
1547*4882a593Smuzhiyun lsb = boot_loader_read_mem32(pao, 0, HPIDL_ADDR);
1548*4882a593Smuzhiyun data = boot_loader_read_mem32(pao, 0, HPIDH_ADDR);
1549*4882a593Smuzhiyun data = (data << 16) | (lsb & 0xFFFF);
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun return data;
1552*4882a593Smuzhiyun }
1553*4882a593Smuzhiyun
boot_loader_write_mem32(struct hpi_adapter_obj * pao,int dsp_index,u32 address,u32 data)1554*4882a593Smuzhiyun static void boot_loader_write_mem32(struct hpi_adapter_obj *pao,
1555*4882a593Smuzhiyun int dsp_index, u32 address, u32 data)
1556*4882a593Smuzhiyun {
1557*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1558*4882a593Smuzhiyun __iomem u32 *p_data;
1559*4882a593Smuzhiyun /* u32 dwVerifyData=0; */
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun if (dsp_index == 0) {
1562*4882a593Smuzhiyun /* DSP 0 is always C6205 */
1563*4882a593Smuzhiyun if ((address >= 0x01800000) & (address < 0x02000000)) {
1564*4882a593Smuzhiyun /* BAR1 - DSP register access using */
1565*4882a593Smuzhiyun /* Non-prefetchable PCI access */
1566*4882a593Smuzhiyun p_data = pao->pci.ap_mem_base[1] +
1567*4882a593Smuzhiyun (address & 0x007fffff) /
1568*4882a593Smuzhiyun sizeof(*pao->pci.ap_mem_base[1]);
1569*4882a593Smuzhiyun } else {
1570*4882a593Smuzhiyun /* BAR0 access - all of DSP memory using */
1571*4882a593Smuzhiyun /* pre-fetchable PCI access */
1572*4882a593Smuzhiyun u32 dw4M_page = address >> 22L;
1573*4882a593Smuzhiyun if (dw4M_page != phw->dsp_page) {
1574*4882a593Smuzhiyun phw->dsp_page = dw4M_page;
1575*4882a593Smuzhiyun /* *INDENT-OFF* */
1576*4882a593Smuzhiyun iowrite32(phw->dsp_page, phw->prDSPP);
1577*4882a593Smuzhiyun /* *INDENT-ON* */
1578*4882a593Smuzhiyun }
1579*4882a593Smuzhiyun address &= 0x3fffff; /* address within 4M page */
1580*4882a593Smuzhiyun p_data = pao->pci.ap_mem_base[0] +
1581*4882a593Smuzhiyun address / sizeof(u32);
1582*4882a593Smuzhiyun }
1583*4882a593Smuzhiyun iowrite32(data, p_data);
1584*4882a593Smuzhiyun } else if (dsp_index == 1) {
1585*4882a593Smuzhiyun /* DSP 1 is a C6713 */
1586*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, HPIAL_ADDR, address);
1587*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, HPIAH_ADDR, address >> 16);
1588*4882a593Smuzhiyun
1589*4882a593Smuzhiyun /* dummy read every 4 words for 6205 advisory 1.4.4 */
1590*4882a593Smuzhiyun boot_loader_read_mem32(pao, 0, 0);
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, HPIDL_ADDR, data);
1593*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, HPIDH_ADDR, data >> 16);
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun /* dummy read every 4 words for 6205 advisory 1.4.4 */
1596*4882a593Smuzhiyun boot_loader_read_mem32(pao, 0, 0);
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun
boot_loader_config_emif(struct hpi_adapter_obj * pao,int dsp_index)1600*4882a593Smuzhiyun static u16 boot_loader_config_emif(struct hpi_adapter_obj *pao, int dsp_index)
1601*4882a593Smuzhiyun {
1602*4882a593Smuzhiyun if (dsp_index == 0) {
1603*4882a593Smuzhiyun u32 setting;
1604*4882a593Smuzhiyun
1605*4882a593Smuzhiyun /* DSP 0 is always C6205 */
1606*4882a593Smuzhiyun
1607*4882a593Smuzhiyun /* Set the EMIF */
1608*4882a593Smuzhiyun /* memory map of C6205 */
1609*4882a593Smuzhiyun /* 00000000-0000FFFF 16Kx32 internal program */
1610*4882a593Smuzhiyun /* 00400000-00BFFFFF CE0 2Mx32 SDRAM running @ 100MHz */
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun /* EMIF config */
1613*4882a593Smuzhiyun /*------------ */
1614*4882a593Smuzhiyun /* Global EMIF control */
1615*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01800000, 0x3779);
1616*4882a593Smuzhiyun #define WS_OFS 28
1617*4882a593Smuzhiyun #define WST_OFS 22
1618*4882a593Smuzhiyun #define WH_OFS 20
1619*4882a593Smuzhiyun #define RS_OFS 16
1620*4882a593Smuzhiyun #define RST_OFS 8
1621*4882a593Smuzhiyun #define MTYPE_OFS 4
1622*4882a593Smuzhiyun #define RH_OFS 0
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun /* EMIF CE0 setup - 2Mx32 Sync DRAM on ASI5000 cards only */
1625*4882a593Smuzhiyun setting = 0x00000030;
1626*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01800008, setting);
1627*4882a593Smuzhiyun if (setting != boot_loader_read_mem32(pao, dsp_index,
1628*4882a593Smuzhiyun 0x01800008))
1629*4882a593Smuzhiyun return HPI6205_ERROR_DSP_EMIF1;
1630*4882a593Smuzhiyun
1631*4882a593Smuzhiyun /* EMIF CE1 setup - 32 bit async. This is 6713 #1 HPI, */
1632*4882a593Smuzhiyun /* which occupies D15..0. 6713 starts at 27MHz, so need */
1633*4882a593Smuzhiyun /* plenty of wait states. See dsn8701.rtf, and 6713 errata. */
1634*4882a593Smuzhiyun /* WST should be 71, but 63 is max possible */
1635*4882a593Smuzhiyun setting =
1636*4882a593Smuzhiyun (1L << WS_OFS) | (63L << WST_OFS) | (1L << WH_OFS) |
1637*4882a593Smuzhiyun (1L << RS_OFS) | (63L << RST_OFS) | (1L << RH_OFS) |
1638*4882a593Smuzhiyun (2L << MTYPE_OFS);
1639*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01800004, setting);
1640*4882a593Smuzhiyun if (setting != boot_loader_read_mem32(pao, dsp_index,
1641*4882a593Smuzhiyun 0x01800004))
1642*4882a593Smuzhiyun return HPI6205_ERROR_DSP_EMIF2;
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun /* EMIF CE2 setup - 32 bit async. This is 6713 #2 HPI, */
1645*4882a593Smuzhiyun /* which occupies D15..0. 6713 starts at 27MHz, so need */
1646*4882a593Smuzhiyun /* plenty of wait states */
1647*4882a593Smuzhiyun setting =
1648*4882a593Smuzhiyun (1L << WS_OFS) | (28L << WST_OFS) | (1L << WH_OFS) |
1649*4882a593Smuzhiyun (1L << RS_OFS) | (63L << RST_OFS) | (1L << RH_OFS) |
1650*4882a593Smuzhiyun (2L << MTYPE_OFS);
1651*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01800010, setting);
1652*4882a593Smuzhiyun if (setting != boot_loader_read_mem32(pao, dsp_index,
1653*4882a593Smuzhiyun 0x01800010))
1654*4882a593Smuzhiyun return HPI6205_ERROR_DSP_EMIF3;
1655*4882a593Smuzhiyun
1656*4882a593Smuzhiyun /* EMIF CE3 setup - 32 bit async. */
1657*4882a593Smuzhiyun /* This is the PLD on the ASI5000 cards only */
1658*4882a593Smuzhiyun setting =
1659*4882a593Smuzhiyun (1L << WS_OFS) | (10L << WST_OFS) | (1L << WH_OFS) |
1660*4882a593Smuzhiyun (1L << RS_OFS) | (10L << RST_OFS) | (1L << RH_OFS) |
1661*4882a593Smuzhiyun (2L << MTYPE_OFS);
1662*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01800014, setting);
1663*4882a593Smuzhiyun if (setting != boot_loader_read_mem32(pao, dsp_index,
1664*4882a593Smuzhiyun 0x01800014))
1665*4882a593Smuzhiyun return HPI6205_ERROR_DSP_EMIF4;
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun /* set EMIF SDRAM control for 2Mx32 SDRAM (512x32x4 bank) */
1668*4882a593Smuzhiyun /* need to use this else DSP code crashes? */
1669*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01800018,
1670*4882a593Smuzhiyun 0x07117000);
1671*4882a593Smuzhiyun
1672*4882a593Smuzhiyun /* EMIF SDRAM Refresh Timing */
1673*4882a593Smuzhiyun /* EMIF SDRAM timing (orig = 0x410, emulator = 0x61a) */
1674*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x0180001C,
1675*4882a593Smuzhiyun 0x00000410);
1676*4882a593Smuzhiyun
1677*4882a593Smuzhiyun } else if (dsp_index == 1) {
1678*4882a593Smuzhiyun /* test access to the C6713s HPI registers */
1679*4882a593Smuzhiyun u32 write_data = 0, read_data = 0, i = 0;
1680*4882a593Smuzhiyun
1681*4882a593Smuzhiyun /* Set up HPIC for little endian, by setiing HPIC:HWOB=1 */
1682*4882a593Smuzhiyun write_data = 1;
1683*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, HPICL_ADDR, write_data);
1684*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, HPICH_ADDR, write_data);
1685*4882a593Smuzhiyun /* C67 HPI is on lower 16bits of 32bit EMIF */
1686*4882a593Smuzhiyun read_data =
1687*4882a593Smuzhiyun 0xFFF7 & boot_loader_read_mem32(pao, 0, HPICL_ADDR);
1688*4882a593Smuzhiyun if (write_data != read_data) {
1689*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "HPICL %x %x\n", write_data,
1690*4882a593Smuzhiyun read_data);
1691*4882a593Smuzhiyun return HPI6205_ERROR_C6713_HPIC;
1692*4882a593Smuzhiyun }
1693*4882a593Smuzhiyun /* HPIA - walking ones test */
1694*4882a593Smuzhiyun write_data = 1;
1695*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
1696*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, HPIAL_ADDR,
1697*4882a593Smuzhiyun write_data);
1698*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, HPIAH_ADDR,
1699*4882a593Smuzhiyun (write_data >> 16));
1700*4882a593Smuzhiyun read_data =
1701*4882a593Smuzhiyun 0xFFFF & boot_loader_read_mem32(pao, 0,
1702*4882a593Smuzhiyun HPIAL_ADDR);
1703*4882a593Smuzhiyun read_data =
1704*4882a593Smuzhiyun read_data | ((0xFFFF &
1705*4882a593Smuzhiyun boot_loader_read_mem32(pao, 0,
1706*4882a593Smuzhiyun HPIAH_ADDR))
1707*4882a593Smuzhiyun << 16);
1708*4882a593Smuzhiyun if (read_data != write_data) {
1709*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "HPIA %x %x\n",
1710*4882a593Smuzhiyun write_data, read_data);
1711*4882a593Smuzhiyun return HPI6205_ERROR_C6713_HPIA;
1712*4882a593Smuzhiyun }
1713*4882a593Smuzhiyun write_data = write_data << 1;
1714*4882a593Smuzhiyun }
1715*4882a593Smuzhiyun
1716*4882a593Smuzhiyun /* setup C67x PLL
1717*4882a593Smuzhiyun * ** C6713 datasheet says we cannot program PLL from HPI,
1718*4882a593Smuzhiyun * and indeed if we try to set the PLL multiply from the HPI,
1719*4882a593Smuzhiyun * the PLL does not seem to lock, so we enable the PLL and
1720*4882a593Smuzhiyun * use the default multiply of x 7, which for a 27MHz clock
1721*4882a593Smuzhiyun * gives a DSP speed of 189MHz
1722*4882a593Smuzhiyun */
1723*4882a593Smuzhiyun /* bypass PLL */
1724*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01B7C100, 0x0000);
1725*4882a593Smuzhiyun hpios_delay_micro_seconds(1000);
1726*4882a593Smuzhiyun /* EMIF = 189/3=63MHz */
1727*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01B7C120, 0x8002);
1728*4882a593Smuzhiyun /* peri = 189/2 */
1729*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01B7C11C, 0x8001);
1730*4882a593Smuzhiyun /* cpu = 189/1 */
1731*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01B7C118, 0x8000);
1732*4882a593Smuzhiyun hpios_delay_micro_seconds(1000);
1733*4882a593Smuzhiyun /* ** SGT test to take GPO3 high when we start the PLL */
1734*4882a593Smuzhiyun /* and low when the delay is completed */
1735*4882a593Smuzhiyun /* FSX0 <- '1' (GPO3) */
1736*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, (0x018C0024L), 0x00002A0A);
1737*4882a593Smuzhiyun /* PLL not bypassed */
1738*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x01B7C100, 0x0001);
1739*4882a593Smuzhiyun hpios_delay_micro_seconds(1000);
1740*4882a593Smuzhiyun /* FSX0 <- '0' (GPO3) */
1741*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, (0x018C0024L), 0x00002A02);
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun /* 6205 EMIF CE1 resetup - 32 bit async. */
1744*4882a593Smuzhiyun /* Now 6713 #1 is running at 189MHz can reduce waitstates */
1745*4882a593Smuzhiyun boot_loader_write_mem32(pao, 0, 0x01800004, /* CE1 */
1746*4882a593Smuzhiyun (1L << WS_OFS) | (8L << WST_OFS) | (1L << WH_OFS) |
1747*4882a593Smuzhiyun (1L << RS_OFS) | (12L << RST_OFS) | (1L << RH_OFS) |
1748*4882a593Smuzhiyun (2L << MTYPE_OFS));
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun hpios_delay_micro_seconds(1000);
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun /* check that we can read one of the PLL registers */
1753*4882a593Smuzhiyun /* PLL should not be bypassed! */
1754*4882a593Smuzhiyun if ((boot_loader_read_mem32(pao, dsp_index, 0x01B7C100) & 0xF)
1755*4882a593Smuzhiyun != 0x0001) {
1756*4882a593Smuzhiyun return HPI6205_ERROR_C6713_PLL;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun /* setup C67x EMIF (note this is the only use of
1759*4882a593Smuzhiyun BAR1 via BootLoader_WriteMem32) */
1760*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, C6713_EMIF_GCTL,
1761*4882a593Smuzhiyun 0x000034A8);
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun /* EMIF CE0 setup - 2Mx32 Sync DRAM
1764*4882a593Smuzhiyun 31..28 Wr setup
1765*4882a593Smuzhiyun 27..22 Wr strobe
1766*4882a593Smuzhiyun 21..20 Wr hold
1767*4882a593Smuzhiyun 19..16 Rd setup
1768*4882a593Smuzhiyun 15..14 -
1769*4882a593Smuzhiyun 13..8 Rd strobe
1770*4882a593Smuzhiyun 7..4 MTYPE 0011 Sync DRAM 32bits
1771*4882a593Smuzhiyun 3 Wr hold MSB
1772*4882a593Smuzhiyun 2..0 Rd hold
1773*4882a593Smuzhiyun */
1774*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, C6713_EMIF_CE0,
1775*4882a593Smuzhiyun 0x00000030);
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun /* EMIF SDRAM Extension
1778*4882a593Smuzhiyun 0x00
1779*4882a593Smuzhiyun 31-21 0000b 0000b 000b
1780*4882a593Smuzhiyun 20 WR2RD = 2cycles-1 = 1b
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun 19-18 WR2DEAC = 3cycle-1 = 10b
1783*4882a593Smuzhiyun 17 WR2WR = 2cycle-1 = 1b
1784*4882a593Smuzhiyun 16-15 R2WDQM = 4cycle-1 = 11b
1785*4882a593Smuzhiyun 14-12 RD2WR = 6cycles-1 = 101b
1786*4882a593Smuzhiyun
1787*4882a593Smuzhiyun 11-10 RD2DEAC = 4cycle-1 = 11b
1788*4882a593Smuzhiyun 9 RD2RD = 2cycle-1 = 1b
1789*4882a593Smuzhiyun 8-7 THZP = 3cycle-1 = 10b
1790*4882a593Smuzhiyun 6-5 TWR = 2cycle-1 = 01b (tWR = 17ns)
1791*4882a593Smuzhiyun 4 TRRD = 2cycle = 0b (tRRD = 14ns)
1792*4882a593Smuzhiyun 3-1 TRAS = 5cycle-1 = 100b (Tras=42ns)
1793*4882a593Smuzhiyun 1 CAS latency = 3cyc = 1b
1794*4882a593Smuzhiyun (for Micron 2M32-7 operating at 100MHz)
1795*4882a593Smuzhiyun */
1796*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, C6713_EMIF_SDRAMEXT,
1797*4882a593Smuzhiyun 0x001BDF29);
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun /* EMIF SDRAM control - set up for a 2Mx32 SDRAM (512x32x4 bank)
1800*4882a593Smuzhiyun 31 - 0b -
1801*4882a593Smuzhiyun 30 SDBSZ 1b 4 bank
1802*4882a593Smuzhiyun 29..28 SDRSZ 00b 11 row address pins
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun 27..26 SDCSZ 01b 8 column address pins
1805*4882a593Smuzhiyun 25 RFEN 1b refersh enabled
1806*4882a593Smuzhiyun 24 INIT 1b init SDRAM!
1807*4882a593Smuzhiyun
1808*4882a593Smuzhiyun 23..20 TRCD 0001b (Trcd/Tcyc)-1 = (20/10)-1 = 1
1809*4882a593Smuzhiyun
1810*4882a593Smuzhiyun 19..16 TRP 0001b (Trp/Tcyc)-1 = (20/10)-1 = 1
1811*4882a593Smuzhiyun
1812*4882a593Smuzhiyun 15..12 TRC 0110b (Trc/Tcyc)-1 = (70/10)-1 = 6
1813*4882a593Smuzhiyun
1814*4882a593Smuzhiyun 11..0 - 0000b 0000b 0000b
1815*4882a593Smuzhiyun */
1816*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, C6713_EMIF_SDRAMCTL,
1817*4882a593Smuzhiyun 0x47116000);
1818*4882a593Smuzhiyun
1819*4882a593Smuzhiyun /* SDRAM refresh timing
1820*4882a593Smuzhiyun Need 4,096 refresh cycles every 64ms = 15.625us = 1562cycles of 100MHz = 0x61A
1821*4882a593Smuzhiyun */
1822*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index,
1823*4882a593Smuzhiyun C6713_EMIF_SDRAMTIMING, 0x00000410);
1824*4882a593Smuzhiyun
1825*4882a593Smuzhiyun hpios_delay_micro_seconds(1000);
1826*4882a593Smuzhiyun } else if (dsp_index == 2) {
1827*4882a593Smuzhiyun /* DSP 2 is a C6713 */
1828*4882a593Smuzhiyun }
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun return 0;
1831*4882a593Smuzhiyun }
1832*4882a593Smuzhiyun
boot_loader_test_memory(struct hpi_adapter_obj * pao,int dsp_index,u32 start_address,u32 length)1833*4882a593Smuzhiyun static u16 boot_loader_test_memory(struct hpi_adapter_obj *pao, int dsp_index,
1834*4882a593Smuzhiyun u32 start_address, u32 length)
1835*4882a593Smuzhiyun {
1836*4882a593Smuzhiyun u32 i = 0, j = 0;
1837*4882a593Smuzhiyun u32 test_addr = 0;
1838*4882a593Smuzhiyun u32 test_data = 0, data = 0;
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun length = 1000;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun /* for 1st word, test each bit in the 32bit word, */
1843*4882a593Smuzhiyun /* dwLength specifies number of 32bit words to test */
1844*4882a593Smuzhiyun /*for(i=0; i<dwLength; i++) */
1845*4882a593Smuzhiyun i = 0;
1846*4882a593Smuzhiyun {
1847*4882a593Smuzhiyun test_addr = start_address + i * 4;
1848*4882a593Smuzhiyun test_data = 0x00000001;
1849*4882a593Smuzhiyun for (j = 0; j < 32; j++) {
1850*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, test_addr,
1851*4882a593Smuzhiyun test_data);
1852*4882a593Smuzhiyun data = boot_loader_read_mem32(pao, dsp_index,
1853*4882a593Smuzhiyun test_addr);
1854*4882a593Smuzhiyun if (data != test_data) {
1855*4882a593Smuzhiyun HPI_DEBUG_LOG(VERBOSE,
1856*4882a593Smuzhiyun "Memtest error details "
1857*4882a593Smuzhiyun "%08x %08x %08x %i\n", test_addr,
1858*4882a593Smuzhiyun test_data, data, dsp_index);
1859*4882a593Smuzhiyun return 1; /* error */
1860*4882a593Smuzhiyun }
1861*4882a593Smuzhiyun test_data = test_data << 1;
1862*4882a593Smuzhiyun } /* for(j) */
1863*4882a593Smuzhiyun } /* for(i) */
1864*4882a593Smuzhiyun
1865*4882a593Smuzhiyun /* for the next 100 locations test each location, leaving it as zero */
1866*4882a593Smuzhiyun /* write a zero to the next word in memory before we read */
1867*4882a593Smuzhiyun /* the previous write to make sure every memory location is unique */
1868*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
1869*4882a593Smuzhiyun test_addr = start_address + i * 4;
1870*4882a593Smuzhiyun test_data = 0xA5A55A5A;
1871*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, test_addr, test_data);
1872*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, test_addr + 4, 0);
1873*4882a593Smuzhiyun data = boot_loader_read_mem32(pao, dsp_index, test_addr);
1874*4882a593Smuzhiyun if (data != test_data) {
1875*4882a593Smuzhiyun HPI_DEBUG_LOG(VERBOSE,
1876*4882a593Smuzhiyun "Memtest error details "
1877*4882a593Smuzhiyun "%08x %08x %08x %i\n", test_addr, test_data,
1878*4882a593Smuzhiyun data, dsp_index);
1879*4882a593Smuzhiyun return 1; /* error */
1880*4882a593Smuzhiyun }
1881*4882a593Smuzhiyun /* leave location as zero */
1882*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, test_addr, 0x0);
1883*4882a593Smuzhiyun }
1884*4882a593Smuzhiyun
1885*4882a593Smuzhiyun /* zero out entire memory block */
1886*4882a593Smuzhiyun for (i = 0; i < length; i++) {
1887*4882a593Smuzhiyun test_addr = start_address + i * 4;
1888*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, test_addr, 0x0);
1889*4882a593Smuzhiyun }
1890*4882a593Smuzhiyun return 0;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun
boot_loader_test_internal_memory(struct hpi_adapter_obj * pao,int dsp_index)1893*4882a593Smuzhiyun static u16 boot_loader_test_internal_memory(struct hpi_adapter_obj *pao,
1894*4882a593Smuzhiyun int dsp_index)
1895*4882a593Smuzhiyun {
1896*4882a593Smuzhiyun int err = 0;
1897*4882a593Smuzhiyun if (dsp_index == 0) {
1898*4882a593Smuzhiyun /* DSP 0 is a C6205 */
1899*4882a593Smuzhiyun /* 64K prog mem */
1900*4882a593Smuzhiyun err = boot_loader_test_memory(pao, dsp_index, 0x00000000,
1901*4882a593Smuzhiyun 0x10000);
1902*4882a593Smuzhiyun if (!err)
1903*4882a593Smuzhiyun /* 64K data mem */
1904*4882a593Smuzhiyun err = boot_loader_test_memory(pao, dsp_index,
1905*4882a593Smuzhiyun 0x80000000, 0x10000);
1906*4882a593Smuzhiyun } else if (dsp_index == 1) {
1907*4882a593Smuzhiyun /* DSP 1 is a C6713 */
1908*4882a593Smuzhiyun /* 192K internal mem */
1909*4882a593Smuzhiyun err = boot_loader_test_memory(pao, dsp_index, 0x00000000,
1910*4882a593Smuzhiyun 0x30000);
1911*4882a593Smuzhiyun if (!err)
1912*4882a593Smuzhiyun /* 64K internal mem / L2 cache */
1913*4882a593Smuzhiyun err = boot_loader_test_memory(pao, dsp_index,
1914*4882a593Smuzhiyun 0x00030000, 0x10000);
1915*4882a593Smuzhiyun }
1916*4882a593Smuzhiyun
1917*4882a593Smuzhiyun if (err)
1918*4882a593Smuzhiyun return HPI6205_ERROR_DSP_INTMEM;
1919*4882a593Smuzhiyun else
1920*4882a593Smuzhiyun return 0;
1921*4882a593Smuzhiyun }
1922*4882a593Smuzhiyun
boot_loader_test_external_memory(struct hpi_adapter_obj * pao,int dsp_index)1923*4882a593Smuzhiyun static u16 boot_loader_test_external_memory(struct hpi_adapter_obj *pao,
1924*4882a593Smuzhiyun int dsp_index)
1925*4882a593Smuzhiyun {
1926*4882a593Smuzhiyun u32 dRAM_start_address = 0;
1927*4882a593Smuzhiyun u32 dRAM_size = 0;
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun if (dsp_index == 0) {
1930*4882a593Smuzhiyun /* only test for SDRAM if an ASI5000 card */
1931*4882a593Smuzhiyun if (pao->pci.pci_dev->subsystem_device == 0x5000) {
1932*4882a593Smuzhiyun /* DSP 0 is always C6205 */
1933*4882a593Smuzhiyun dRAM_start_address = 0x00400000;
1934*4882a593Smuzhiyun dRAM_size = 0x200000;
1935*4882a593Smuzhiyun /*dwDRAMinc=1024; */
1936*4882a593Smuzhiyun } else
1937*4882a593Smuzhiyun return 0;
1938*4882a593Smuzhiyun } else if (dsp_index == 1) {
1939*4882a593Smuzhiyun /* DSP 1 is a C6713 */
1940*4882a593Smuzhiyun dRAM_start_address = 0x80000000;
1941*4882a593Smuzhiyun dRAM_size = 0x200000;
1942*4882a593Smuzhiyun /*dwDRAMinc=1024; */
1943*4882a593Smuzhiyun }
1944*4882a593Smuzhiyun
1945*4882a593Smuzhiyun if (boot_loader_test_memory(pao, dsp_index, dRAM_start_address,
1946*4882a593Smuzhiyun dRAM_size))
1947*4882a593Smuzhiyun return HPI6205_ERROR_DSP_EXTMEM;
1948*4882a593Smuzhiyun return 0;
1949*4882a593Smuzhiyun }
1950*4882a593Smuzhiyun
boot_loader_test_pld(struct hpi_adapter_obj * pao,int dsp_index)1951*4882a593Smuzhiyun static u16 boot_loader_test_pld(struct hpi_adapter_obj *pao, int dsp_index)
1952*4882a593Smuzhiyun {
1953*4882a593Smuzhiyun u32 data = 0;
1954*4882a593Smuzhiyun if (dsp_index == 0) {
1955*4882a593Smuzhiyun /* only test for DSP0 PLD on ASI5000 card */
1956*4882a593Smuzhiyun if (pao->pci.pci_dev->subsystem_device == 0x5000) {
1957*4882a593Smuzhiyun /* PLD is located at CE3=0x03000000 */
1958*4882a593Smuzhiyun data = boot_loader_read_mem32(pao, dsp_index,
1959*4882a593Smuzhiyun 0x03000008);
1960*4882a593Smuzhiyun if ((data & 0xF) != 0x5)
1961*4882a593Smuzhiyun return HPI6205_ERROR_DSP_PLD;
1962*4882a593Smuzhiyun data = boot_loader_read_mem32(pao, dsp_index,
1963*4882a593Smuzhiyun 0x0300000C);
1964*4882a593Smuzhiyun if ((data & 0xF) != 0xA)
1965*4882a593Smuzhiyun return HPI6205_ERROR_DSP_PLD;
1966*4882a593Smuzhiyun }
1967*4882a593Smuzhiyun } else if (dsp_index == 1) {
1968*4882a593Smuzhiyun /* DSP 1 is a C6713 */
1969*4882a593Smuzhiyun if (pao->pci.pci_dev->subsystem_device == 0x8700) {
1970*4882a593Smuzhiyun /* PLD is located at CE1=0x90000000 */
1971*4882a593Smuzhiyun data = boot_loader_read_mem32(pao, dsp_index,
1972*4882a593Smuzhiyun 0x90000010);
1973*4882a593Smuzhiyun if ((data & 0xFF) != 0xAA)
1974*4882a593Smuzhiyun return HPI6205_ERROR_DSP_PLD;
1975*4882a593Smuzhiyun /* 8713 - LED on */
1976*4882a593Smuzhiyun boot_loader_write_mem32(pao, dsp_index, 0x90000000,
1977*4882a593Smuzhiyun 0x02);
1978*4882a593Smuzhiyun }
1979*4882a593Smuzhiyun }
1980*4882a593Smuzhiyun return 0;
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun
1983*4882a593Smuzhiyun /** Transfer data to or from DSP
1984*4882a593Smuzhiyun nOperation = H620_H620_HIF_SEND_DATA or H620_HIF_GET_DATA
1985*4882a593Smuzhiyun */
hpi6205_transfer_data(struct hpi_adapter_obj * pao,u8 * p_data,u32 data_size,int operation)1986*4882a593Smuzhiyun static short hpi6205_transfer_data(struct hpi_adapter_obj *pao, u8 *p_data,
1987*4882a593Smuzhiyun u32 data_size, int operation)
1988*4882a593Smuzhiyun {
1989*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1990*4882a593Smuzhiyun u32 data_transferred = 0;
1991*4882a593Smuzhiyun u16 err = 0;
1992*4882a593Smuzhiyun u32 temp2;
1993*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun if (!p_data)
1996*4882a593Smuzhiyun return HPI_ERROR_INVALID_DATA_POINTER;
1997*4882a593Smuzhiyun
1998*4882a593Smuzhiyun data_size &= ~3L; /* round data_size down to nearest 4 bytes */
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun /* make sure state is IDLE */
2001*4882a593Smuzhiyun if (!wait_dsp_ack(phw, H620_HIF_IDLE, HPI6205_TIMEOUT))
2002*4882a593Smuzhiyun return HPI_ERROR_DSP_HARDWARE;
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun while (data_transferred < data_size) {
2005*4882a593Smuzhiyun u32 this_copy = data_size - data_transferred;
2006*4882a593Smuzhiyun
2007*4882a593Smuzhiyun if (this_copy > HPI6205_SIZEOF_DATA)
2008*4882a593Smuzhiyun this_copy = HPI6205_SIZEOF_DATA;
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun if (operation == H620_HIF_SEND_DATA)
2011*4882a593Smuzhiyun memcpy((void *)&interface->u.b_data[0],
2012*4882a593Smuzhiyun &p_data[data_transferred], this_copy);
2013*4882a593Smuzhiyun
2014*4882a593Smuzhiyun interface->transfer_size_in_bytes = this_copy;
2015*4882a593Smuzhiyun
2016*4882a593Smuzhiyun /* DSP must change this back to nOperation */
2017*4882a593Smuzhiyun interface->dsp_ack = H620_HIF_IDLE;
2018*4882a593Smuzhiyun send_dsp_command(phw, operation);
2019*4882a593Smuzhiyun
2020*4882a593Smuzhiyun temp2 = wait_dsp_ack(phw, operation, HPI6205_TIMEOUT);
2021*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, "spun %d times for data xfer of %d\n",
2022*4882a593Smuzhiyun HPI6205_TIMEOUT - temp2, this_copy);
2023*4882a593Smuzhiyun
2024*4882a593Smuzhiyun if (!temp2) {
2025*4882a593Smuzhiyun /* timed out */
2026*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR,
2027*4882a593Smuzhiyun "Timed out waiting for " "state %d got %d\n",
2028*4882a593Smuzhiyun operation, interface->dsp_ack);
2029*4882a593Smuzhiyun
2030*4882a593Smuzhiyun break;
2031*4882a593Smuzhiyun }
2032*4882a593Smuzhiyun if (operation == H620_HIF_GET_DATA)
2033*4882a593Smuzhiyun memcpy(&p_data[data_transferred],
2034*4882a593Smuzhiyun (void *)&interface->u.b_data[0], this_copy);
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun data_transferred += this_copy;
2037*4882a593Smuzhiyun }
2038*4882a593Smuzhiyun if (interface->dsp_ack != operation)
2039*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, "interface->dsp_ack=%d, expected %d\n",
2040*4882a593Smuzhiyun interface->dsp_ack, operation);
2041*4882a593Smuzhiyun /* err=HPI_ERROR_DSP_HARDWARE; */
2042*4882a593Smuzhiyun
2043*4882a593Smuzhiyun send_dsp_command(phw, H620_HIF_IDLE);
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun return err;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun
2048*4882a593Smuzhiyun /* wait for up to timeout_us microseconds for the DSP
2049*4882a593Smuzhiyun to signal state by DMA into dwDspAck
2050*4882a593Smuzhiyun */
wait_dsp_ack(struct hpi_hw_obj * phw,int state,int timeout_us)2051*4882a593Smuzhiyun static int wait_dsp_ack(struct hpi_hw_obj *phw, int state, int timeout_us)
2052*4882a593Smuzhiyun {
2053*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
2054*4882a593Smuzhiyun int t = timeout_us / 4;
2055*4882a593Smuzhiyun
2056*4882a593Smuzhiyun rmb(); /* ensure interface->dsp_ack is up to date */
2057*4882a593Smuzhiyun while ((interface->dsp_ack != state) && --t) {
2058*4882a593Smuzhiyun hpios_delay_micro_seconds(4);
2059*4882a593Smuzhiyun rmb(); /* DSP changes dsp_ack by DMA */
2060*4882a593Smuzhiyun }
2061*4882a593Smuzhiyun
2062*4882a593Smuzhiyun /*HPI_DEBUG_LOG(VERBOSE, "Spun %d for %d\n", timeout_us/4-t, state); */
2063*4882a593Smuzhiyun return t * 4;
2064*4882a593Smuzhiyun }
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun /* set the busmaster interface to cmd, then interrupt the DSP */
send_dsp_command(struct hpi_hw_obj * phw,int cmd)2067*4882a593Smuzhiyun static void send_dsp_command(struct hpi_hw_obj *phw, int cmd)
2068*4882a593Smuzhiyun {
2069*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
2070*4882a593Smuzhiyun u32 r;
2071*4882a593Smuzhiyun
2072*4882a593Smuzhiyun interface->host_cmd = cmd;
2073*4882a593Smuzhiyun wmb(); /* DSP gets state by DMA, make sure it is written to memory */
2074*4882a593Smuzhiyun /* before we interrupt the DSP */
2075*4882a593Smuzhiyun r = ioread32(phw->prHDCR);
2076*4882a593Smuzhiyun r |= (u32)C6205_HDCR_DSPINT;
2077*4882a593Smuzhiyun iowrite32(r, phw->prHDCR);
2078*4882a593Smuzhiyun r &= ~(u32)C6205_HDCR_DSPINT;
2079*4882a593Smuzhiyun iowrite32(r, phw->prHDCR);
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun
2082*4882a593Smuzhiyun static unsigned int message_count;
2083*4882a593Smuzhiyun
message_response_sequence(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)2084*4882a593Smuzhiyun static u16 message_response_sequence(struct hpi_adapter_obj *pao,
2085*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
2086*4882a593Smuzhiyun {
2087*4882a593Smuzhiyun u32 time_out, time_out2;
2088*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
2089*4882a593Smuzhiyun struct bus_master_interface *interface = phw->p_interface_buffer;
2090*4882a593Smuzhiyun u16 err = 0;
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun message_count++;
2093*4882a593Smuzhiyun if (phm->size > sizeof(interface->u.message_buffer)) {
2094*4882a593Smuzhiyun phr->error = HPI_ERROR_MESSAGE_BUFFER_TOO_SMALL;
2095*4882a593Smuzhiyun phr->specific_error = sizeof(interface->u.message_buffer);
2096*4882a593Smuzhiyun phr->size = sizeof(struct hpi_response_header);
2097*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR,
2098*4882a593Smuzhiyun "message len %d too big for buffer %zd \n", phm->size,
2099*4882a593Smuzhiyun sizeof(interface->u.message_buffer));
2100*4882a593Smuzhiyun return 0;
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun /* Assume buffer of type struct bus_master_interface_62
2104*4882a593Smuzhiyun is allocated "noncacheable" */
2105*4882a593Smuzhiyun
2106*4882a593Smuzhiyun if (!wait_dsp_ack(phw, H620_HIF_IDLE, HPI6205_TIMEOUT)) {
2107*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, "timeout waiting for idle\n");
2108*4882a593Smuzhiyun return HPI6205_ERROR_MSG_RESP_IDLE_TIMEOUT;
2109*4882a593Smuzhiyun }
2110*4882a593Smuzhiyun
2111*4882a593Smuzhiyun memcpy(&interface->u.message_buffer, phm, phm->size);
2112*4882a593Smuzhiyun /* signal we want a response */
2113*4882a593Smuzhiyun send_dsp_command(phw, H620_HIF_GET_RESP);
2114*4882a593Smuzhiyun
2115*4882a593Smuzhiyun time_out2 = wait_dsp_ack(phw, H620_HIF_GET_RESP, HPI6205_TIMEOUT);
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun if (!time_out2) {
2118*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR,
2119*4882a593Smuzhiyun "(%u) Timed out waiting for " "GET_RESP state [%x]\n",
2120*4882a593Smuzhiyun message_count, interface->dsp_ack);
2121*4882a593Smuzhiyun } else {
2122*4882a593Smuzhiyun HPI_DEBUG_LOG(VERBOSE,
2123*4882a593Smuzhiyun "(%u) transition to GET_RESP after %u\n",
2124*4882a593Smuzhiyun message_count, HPI6205_TIMEOUT - time_out2);
2125*4882a593Smuzhiyun }
2126*4882a593Smuzhiyun /* spin waiting on HIF interrupt flag (end of msg process) */
2127*4882a593Smuzhiyun time_out = HPI6205_TIMEOUT;
2128*4882a593Smuzhiyun
2129*4882a593Smuzhiyun /* read the result */
2130*4882a593Smuzhiyun if (time_out) {
2131*4882a593Smuzhiyun if (interface->u.response_buffer.response.size <= phr->size)
2132*4882a593Smuzhiyun memcpy(phr, &interface->u.response_buffer,
2133*4882a593Smuzhiyun interface->u.response_buffer.response.size);
2134*4882a593Smuzhiyun else {
2135*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR,
2136*4882a593Smuzhiyun "response len %d too big for buffer %d\n",
2137*4882a593Smuzhiyun interface->u.response_buffer.response.size,
2138*4882a593Smuzhiyun phr->size);
2139*4882a593Smuzhiyun memcpy(phr, &interface->u.response_buffer,
2140*4882a593Smuzhiyun sizeof(struct hpi_response_header));
2141*4882a593Smuzhiyun phr->error = HPI_ERROR_RESPONSE_BUFFER_TOO_SMALL;
2142*4882a593Smuzhiyun phr->specific_error =
2143*4882a593Smuzhiyun interface->u.response_buffer.response.size;
2144*4882a593Smuzhiyun phr->size = sizeof(struct hpi_response_header);
2145*4882a593Smuzhiyun }
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun /* set interface back to idle */
2148*4882a593Smuzhiyun send_dsp_command(phw, H620_HIF_IDLE);
2149*4882a593Smuzhiyun
2150*4882a593Smuzhiyun if (!time_out || !time_out2) {
2151*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, "something timed out!\n");
2152*4882a593Smuzhiyun return HPI6205_ERROR_MSG_RESP_TIMEOUT;
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun /* special case for adapter close - */
2155*4882a593Smuzhiyun /* wait for the DSP to indicate it is idle */
2156*4882a593Smuzhiyun if (phm->function == HPI_ADAPTER_CLOSE) {
2157*4882a593Smuzhiyun if (!wait_dsp_ack(phw, H620_HIF_IDLE, HPI6205_TIMEOUT)) {
2158*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG,
2159*4882a593Smuzhiyun "Timeout waiting for idle "
2160*4882a593Smuzhiyun "(on adapter_close)\n");
2161*4882a593Smuzhiyun return HPI6205_ERROR_MSG_RESP_IDLE_TIMEOUT;
2162*4882a593Smuzhiyun }
2163*4882a593Smuzhiyun }
2164*4882a593Smuzhiyun err = hpi_validate_response(phm, phr);
2165*4882a593Smuzhiyun return err;
2166*4882a593Smuzhiyun }
2167*4882a593Smuzhiyun
hw_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)2168*4882a593Smuzhiyun static void hw_message(struct hpi_adapter_obj *pao, struct hpi_message *phm,
2169*4882a593Smuzhiyun struct hpi_response *phr)
2170*4882a593Smuzhiyun {
2171*4882a593Smuzhiyun
2172*4882a593Smuzhiyun u16 err = 0;
2173*4882a593Smuzhiyun
2174*4882a593Smuzhiyun hpios_dsplock_lock(pao);
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun err = message_response_sequence(pao, phm, phr);
2177*4882a593Smuzhiyun
2178*4882a593Smuzhiyun /* maybe an error response */
2179*4882a593Smuzhiyun if (err) {
2180*4882a593Smuzhiyun /* something failed in the HPI/DSP interface */
2181*4882a593Smuzhiyun if (err >= HPI_ERROR_BACKEND_BASE) {
2182*4882a593Smuzhiyun phr->error = HPI_ERROR_DSP_COMMUNICATION;
2183*4882a593Smuzhiyun phr->specific_error = err;
2184*4882a593Smuzhiyun } else {
2185*4882a593Smuzhiyun phr->error = err;
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun
2188*4882a593Smuzhiyun pao->dsp_crashed++;
2189*4882a593Smuzhiyun
2190*4882a593Smuzhiyun /* just the header of the response is valid */
2191*4882a593Smuzhiyun phr->size = sizeof(struct hpi_response_header);
2192*4882a593Smuzhiyun goto err;
2193*4882a593Smuzhiyun } else
2194*4882a593Smuzhiyun pao->dsp_crashed = 0;
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun if (phr->error != 0) /* something failed in the DSP */
2197*4882a593Smuzhiyun goto err;
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun switch (phm->function) {
2200*4882a593Smuzhiyun case HPI_OSTREAM_WRITE:
2201*4882a593Smuzhiyun case HPI_ISTREAM_ANC_WRITE:
2202*4882a593Smuzhiyun err = hpi6205_transfer_data(pao, phm->u.d.u.data.pb_data,
2203*4882a593Smuzhiyun phm->u.d.u.data.data_size, H620_HIF_SEND_DATA);
2204*4882a593Smuzhiyun break;
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun case HPI_ISTREAM_READ:
2207*4882a593Smuzhiyun case HPI_OSTREAM_ANC_READ:
2208*4882a593Smuzhiyun err = hpi6205_transfer_data(pao, phm->u.d.u.data.pb_data,
2209*4882a593Smuzhiyun phm->u.d.u.data.data_size, H620_HIF_GET_DATA);
2210*4882a593Smuzhiyun break;
2211*4882a593Smuzhiyun
2212*4882a593Smuzhiyun }
2213*4882a593Smuzhiyun phr->error = err;
2214*4882a593Smuzhiyun
2215*4882a593Smuzhiyun err:
2216*4882a593Smuzhiyun hpios_dsplock_unlock(pao);
2217*4882a593Smuzhiyun
2218*4882a593Smuzhiyun return;
2219*4882a593Smuzhiyun }
2220