1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /******************************************************************************
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun AudioScience HPI driver
5*4882a593Smuzhiyun Copyright (C) 1997-2011 AudioScience Inc. <support@audioscience.com>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun Hardware Programming Interface (HPI) for AudioScience ASI6200 series adapters.
9*4882a593Smuzhiyun These PCI bus adapters are based on the TI C6711 DSP.
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun Exported functions:
12*4882a593Smuzhiyun void HPI_6000(struct hpi_message *phm, struct hpi_response *phr)
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #defines
15*4882a593Smuzhiyun HIDE_PCI_ASSERTS to show the PCI asserts
16*4882a593Smuzhiyun PROFILE_DSP2 get profile data from DSP2 if present (instead of DSP 1)
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun (C) Copyright AudioScience Inc. 1998-2003
19*4882a593Smuzhiyun *******************************************************************************/
20*4882a593Smuzhiyun #define SOURCEFILE_NAME "hpi6000.c"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "hpi_internal.h"
23*4882a593Smuzhiyun #include "hpimsginit.h"
24*4882a593Smuzhiyun #include "hpidebug.h"
25*4882a593Smuzhiyun #include "hpi6000.h"
26*4882a593Smuzhiyun #include "hpidspcd.h"
27*4882a593Smuzhiyun #include "hpicmn.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define HPI_HIF_BASE (0x00000200) /* start of C67xx internal RAM */
30*4882a593Smuzhiyun #define HPI_HIF_ADDR(member) \
31*4882a593Smuzhiyun (HPI_HIF_BASE + offsetof(struct hpi_hif_6000, member))
32*4882a593Smuzhiyun #define HPI_HIF_ERROR_MASK 0x4000
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* HPI6000 specific error codes */
35*4882a593Smuzhiyun #define HPI6000_ERROR_BASE 900 /* not actually used anywhere */
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* operational/messaging errors */
38*4882a593Smuzhiyun #define HPI6000_ERROR_MSG_RESP_IDLE_TIMEOUT 901
39*4882a593Smuzhiyun #define HPI6000_ERROR_RESP_GET_LEN 902
40*4882a593Smuzhiyun #define HPI6000_ERROR_MSG_RESP_GET_RESP_ACK 903
41*4882a593Smuzhiyun #define HPI6000_ERROR_MSG_GET_ADR 904
42*4882a593Smuzhiyun #define HPI6000_ERROR_RESP_GET_ADR 905
43*4882a593Smuzhiyun #define HPI6000_ERROR_MSG_RESP_BLOCKWRITE32 906
44*4882a593Smuzhiyun #define HPI6000_ERROR_MSG_RESP_BLOCKREAD32 907
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define HPI6000_ERROR_CONTROL_CACHE_PARAMS 909
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define HPI6000_ERROR_SEND_DATA_IDLE_TIMEOUT 911
49*4882a593Smuzhiyun #define HPI6000_ERROR_SEND_DATA_ACK 912
50*4882a593Smuzhiyun #define HPI6000_ERROR_SEND_DATA_ADR 913
51*4882a593Smuzhiyun #define HPI6000_ERROR_SEND_DATA_TIMEOUT 914
52*4882a593Smuzhiyun #define HPI6000_ERROR_SEND_DATA_CMD 915
53*4882a593Smuzhiyun #define HPI6000_ERROR_SEND_DATA_WRITE 916
54*4882a593Smuzhiyun #define HPI6000_ERROR_SEND_DATA_IDLECMD 917
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define HPI6000_ERROR_GET_DATA_IDLE_TIMEOUT 921
57*4882a593Smuzhiyun #define HPI6000_ERROR_GET_DATA_ACK 922
58*4882a593Smuzhiyun #define HPI6000_ERROR_GET_DATA_CMD 923
59*4882a593Smuzhiyun #define HPI6000_ERROR_GET_DATA_READ 924
60*4882a593Smuzhiyun #define HPI6000_ERROR_GET_DATA_IDLECMD 925
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define HPI6000_ERROR_CONTROL_CACHE_ADDRLEN 951
63*4882a593Smuzhiyun #define HPI6000_ERROR_CONTROL_CACHE_READ 952
64*4882a593Smuzhiyun #define HPI6000_ERROR_CONTROL_CACHE_FLUSH 953
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define HPI6000_ERROR_MSG_RESP_GETRESPCMD 961
67*4882a593Smuzhiyun #define HPI6000_ERROR_MSG_RESP_IDLECMD 962
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Initialisation/bootload errors */
70*4882a593Smuzhiyun #define HPI6000_ERROR_UNHANDLED_SUBSYS_ID 930
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* can't access PCI2040 */
73*4882a593Smuzhiyun #define HPI6000_ERROR_INIT_PCI2040 931
74*4882a593Smuzhiyun /* can't access DSP HPI i/f */
75*4882a593Smuzhiyun #define HPI6000_ERROR_INIT_DSPHPI 932
76*4882a593Smuzhiyun /* can't access internal DSP memory */
77*4882a593Smuzhiyun #define HPI6000_ERROR_INIT_DSPINTMEM 933
78*4882a593Smuzhiyun /* can't access SDRAM - test#1 */
79*4882a593Smuzhiyun #define HPI6000_ERROR_INIT_SDRAM1 934
80*4882a593Smuzhiyun /* can't access SDRAM - test#2 */
81*4882a593Smuzhiyun #define HPI6000_ERROR_INIT_SDRAM2 935
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun #define HPI6000_ERROR_INIT_VERIFY 938
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define HPI6000_ERROR_INIT_NOACK 939
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun #define HPI6000_ERROR_INIT_PLDTEST1 941
88*4882a593Smuzhiyun #define HPI6000_ERROR_INIT_PLDTEST2 942
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* local defines */
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun #define HIDE_PCI_ASSERTS
93*4882a593Smuzhiyun #define PROFILE_DSP2
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* for PCI2040 i/f chip */
96*4882a593Smuzhiyun /* HPI CSR registers */
97*4882a593Smuzhiyun /* word offsets from CSR base */
98*4882a593Smuzhiyun /* use when io addresses defined as u32 * */
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #define INTERRUPT_EVENT_SET 0
101*4882a593Smuzhiyun #define INTERRUPT_EVENT_CLEAR 1
102*4882a593Smuzhiyun #define INTERRUPT_MASK_SET 2
103*4882a593Smuzhiyun #define INTERRUPT_MASK_CLEAR 3
104*4882a593Smuzhiyun #define HPI_ERROR_REPORT 4
105*4882a593Smuzhiyun #define HPI_RESET 5
106*4882a593Smuzhiyun #define HPI_DATA_WIDTH 6
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define MAX_DSPS 2
109*4882a593Smuzhiyun /* HPI registers, spaced 8K bytes = 2K words apart */
110*4882a593Smuzhiyun #define DSP_SPACING 0x800
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #define CONTROL 0x0000
113*4882a593Smuzhiyun #define ADDRESS 0x0200
114*4882a593Smuzhiyun #define DATA_AUTOINC 0x0400
115*4882a593Smuzhiyun #define DATA 0x0600
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define TIMEOUT 500000
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct dsp_obj {
120*4882a593Smuzhiyun __iomem u32 *prHPI_control;
121*4882a593Smuzhiyun __iomem u32 *prHPI_address;
122*4882a593Smuzhiyun __iomem u32 *prHPI_data;
123*4882a593Smuzhiyun __iomem u32 *prHPI_data_auto_inc;
124*4882a593Smuzhiyun char c_dsp_rev; /*A, B */
125*4882a593Smuzhiyun u32 control_cache_address_on_dsp;
126*4882a593Smuzhiyun u32 control_cache_length_on_dsp;
127*4882a593Smuzhiyun struct hpi_adapter_obj *pa_parent_adapter;
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun struct hpi_hw_obj {
131*4882a593Smuzhiyun __iomem u32 *dw2040_HPICSR;
132*4882a593Smuzhiyun __iomem u32 *dw2040_HPIDSP;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun u16 num_dsp;
135*4882a593Smuzhiyun struct dsp_obj ado[MAX_DSPS];
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun u32 message_buffer_address_on_dsp;
138*4882a593Smuzhiyun u32 response_buffer_address_on_dsp;
139*4882a593Smuzhiyun u32 pCI2040HPI_error_count;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun struct hpi_control_cache_single control_cache[HPI_NMIXER_CONTROLS];
142*4882a593Smuzhiyun struct hpi_control_cache *p_cache;
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun static u16 hpi6000_dsp_block_write32(struct hpi_adapter_obj *pao,
146*4882a593Smuzhiyun u16 dsp_index, u32 hpi_address, u32 *source, u32 count);
147*4882a593Smuzhiyun static u16 hpi6000_dsp_block_read32(struct hpi_adapter_obj *pao,
148*4882a593Smuzhiyun u16 dsp_index, u32 hpi_address, u32 *dest, u32 count);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static short hpi6000_adapter_boot_load_dsp(struct hpi_adapter_obj *pao,
151*4882a593Smuzhiyun u32 *pos_error_code);
152*4882a593Smuzhiyun static short hpi6000_check_PCI2040_error_flag(struct hpi_adapter_obj *pao,
153*4882a593Smuzhiyun u16 read_or_write);
154*4882a593Smuzhiyun #define H6READ 1
155*4882a593Smuzhiyun #define H6WRITE 0
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static short hpi6000_update_control_cache(struct hpi_adapter_obj *pao,
158*4882a593Smuzhiyun struct hpi_message *phm);
159*4882a593Smuzhiyun static short hpi6000_message_response_sequence(struct hpi_adapter_obj *pao,
160*4882a593Smuzhiyun u16 dsp_index, struct hpi_message *phm, struct hpi_response *phr);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun static void hw_message(struct hpi_adapter_obj *pao, struct hpi_message *phm,
163*4882a593Smuzhiyun struct hpi_response *phr);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static short hpi6000_wait_dsp_ack(struct hpi_adapter_obj *pao, u16 dsp_index,
166*4882a593Smuzhiyun u32 ack_value);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static short hpi6000_send_host_command(struct hpi_adapter_obj *pao,
169*4882a593Smuzhiyun u16 dsp_index, u32 host_cmd);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static void hpi6000_send_dsp_interrupt(struct dsp_obj *pdo);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static short hpi6000_send_data(struct hpi_adapter_obj *pao, u16 dsp_index,
174*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun static short hpi6000_get_data(struct hpi_adapter_obj *pao, u16 dsp_index,
177*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static void hpi_write_word(struct dsp_obj *pdo, u32 address, u32 data);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static u32 hpi_read_word(struct dsp_obj *pdo, u32 address);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static void hpi_write_block(struct dsp_obj *pdo, u32 address, u32 *pdata,
184*4882a593Smuzhiyun u32 length);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun static void hpi_read_block(struct dsp_obj *pdo, u32 address, u32 *pdata,
187*4882a593Smuzhiyun u32 length);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static void subsys_create_adapter(struct hpi_message *phm,
190*4882a593Smuzhiyun struct hpi_response *phr);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static void adapter_delete(struct hpi_adapter_obj *pao,
193*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static void adapter_get_asserts(struct hpi_adapter_obj *pao,
196*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static short create_adapter_obj(struct hpi_adapter_obj *pao,
199*4882a593Smuzhiyun u32 *pos_error_code);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun static void delete_adapter_obj(struct hpi_adapter_obj *pao);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* local globals */
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static u16 gw_pci_read_asserts; /* used to count PCI2040 errors */
206*4882a593Smuzhiyun static u16 gw_pci_write_asserts; /* used to count PCI2040 errors */
207*4882a593Smuzhiyun
subsys_message(struct hpi_message * phm,struct hpi_response * phr)208*4882a593Smuzhiyun static void subsys_message(struct hpi_message *phm, struct hpi_response *phr)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun switch (phm->function) {
211*4882a593Smuzhiyun case HPI_SUBSYS_CREATE_ADAPTER:
212*4882a593Smuzhiyun subsys_create_adapter(phm, phr);
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun default:
215*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_FUNC;
216*4882a593Smuzhiyun break;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
control_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)220*4882a593Smuzhiyun static void control_message(struct hpi_adapter_obj *pao,
221*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun switch (phm->function) {
226*4882a593Smuzhiyun case HPI_CONTROL_GET_STATE:
227*4882a593Smuzhiyun if (pao->has_control_cache) {
228*4882a593Smuzhiyun u16 err;
229*4882a593Smuzhiyun err = hpi6000_update_control_cache(pao, phm);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (err) {
232*4882a593Smuzhiyun if (err >= HPI_ERROR_BACKEND_BASE) {
233*4882a593Smuzhiyun phr->error =
234*4882a593Smuzhiyun HPI_ERROR_CONTROL_CACHING;
235*4882a593Smuzhiyun phr->specific_error = err;
236*4882a593Smuzhiyun } else {
237*4882a593Smuzhiyun phr->error = err;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (hpi_check_control_cache(phw->p_cache, phm, phr))
243*4882a593Smuzhiyun break;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun hw_message(pao, phm, phr);
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun case HPI_CONTROL_SET_STATE:
248*4882a593Smuzhiyun hw_message(pao, phm, phr);
249*4882a593Smuzhiyun hpi_cmn_control_cache_sync_to_msg(phw->p_cache, phm, phr);
250*4882a593Smuzhiyun break;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun case HPI_CONTROL_GET_INFO:
253*4882a593Smuzhiyun default:
254*4882a593Smuzhiyun hw_message(pao, phm, phr);
255*4882a593Smuzhiyun break;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
adapter_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)259*4882a593Smuzhiyun static void adapter_message(struct hpi_adapter_obj *pao,
260*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun switch (phm->function) {
263*4882a593Smuzhiyun case HPI_ADAPTER_GET_ASSERT:
264*4882a593Smuzhiyun adapter_get_asserts(pao, phm, phr);
265*4882a593Smuzhiyun break;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun case HPI_ADAPTER_DELETE:
268*4882a593Smuzhiyun adapter_delete(pao, phm, phr);
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun default:
272*4882a593Smuzhiyun hw_message(pao, phm, phr);
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
outstream_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)277*4882a593Smuzhiyun static void outstream_message(struct hpi_adapter_obj *pao,
278*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun switch (phm->function) {
281*4882a593Smuzhiyun case HPI_OSTREAM_HOSTBUFFER_ALLOC:
282*4882a593Smuzhiyun case HPI_OSTREAM_HOSTBUFFER_FREE:
283*4882a593Smuzhiyun /* Don't let these messages go to the HW function because
284*4882a593Smuzhiyun * they're called without locking the spinlock.
285*4882a593Smuzhiyun * For the HPI6000 adapters the HW would return
286*4882a593Smuzhiyun * HPI_ERROR_INVALID_FUNC anyway.
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_FUNC;
289*4882a593Smuzhiyun break;
290*4882a593Smuzhiyun default:
291*4882a593Smuzhiyun hw_message(pao, phm, phr);
292*4882a593Smuzhiyun return;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
instream_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)296*4882a593Smuzhiyun static void instream_message(struct hpi_adapter_obj *pao,
297*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun switch (phm->function) {
301*4882a593Smuzhiyun case HPI_ISTREAM_HOSTBUFFER_ALLOC:
302*4882a593Smuzhiyun case HPI_ISTREAM_HOSTBUFFER_FREE:
303*4882a593Smuzhiyun /* Don't let these messages go to the HW function because
304*4882a593Smuzhiyun * they're called without locking the spinlock.
305*4882a593Smuzhiyun * For the HPI6000 adapters the HW would return
306*4882a593Smuzhiyun * HPI_ERROR_INVALID_FUNC anyway.
307*4882a593Smuzhiyun */
308*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_FUNC;
309*4882a593Smuzhiyun break;
310*4882a593Smuzhiyun default:
311*4882a593Smuzhiyun hw_message(pao, phm, phr);
312*4882a593Smuzhiyun return;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /************************************************************************/
317*4882a593Smuzhiyun /** HPI_6000()
318*4882a593Smuzhiyun * Entry point from HPIMAN
319*4882a593Smuzhiyun * All calls to the HPI start here
320*4882a593Smuzhiyun */
HPI_6000(struct hpi_message * phm,struct hpi_response * phr)321*4882a593Smuzhiyun void HPI_6000(struct hpi_message *phm, struct hpi_response *phr)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct hpi_adapter_obj *pao = NULL;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (phm->object != HPI_OBJ_SUBSYSTEM) {
326*4882a593Smuzhiyun pao = hpi_find_adapter(phm->adapter_index);
327*4882a593Smuzhiyun if (!pao) {
328*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function,
329*4882a593Smuzhiyun HPI_ERROR_BAD_ADAPTER_NUMBER);
330*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, "invalid adapter index: %d \n",
331*4882a593Smuzhiyun phm->adapter_index);
332*4882a593Smuzhiyun return;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Don't even try to communicate with crashed DSP */
336*4882a593Smuzhiyun if (pao->dsp_crashed >= 10) {
337*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function,
338*4882a593Smuzhiyun HPI_ERROR_DSP_HARDWARE);
339*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, "adapter %d dsp crashed\n",
340*4882a593Smuzhiyun phm->adapter_index);
341*4882a593Smuzhiyun return;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun /* Init default response including the size field */
345*4882a593Smuzhiyun if (phm->function != HPI_SUBSYS_CREATE_ADAPTER)
346*4882a593Smuzhiyun hpi_init_response(phr, phm->object, phm->function,
347*4882a593Smuzhiyun HPI_ERROR_PROCESSING_MESSAGE);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun switch (phm->type) {
350*4882a593Smuzhiyun case HPI_TYPE_REQUEST:
351*4882a593Smuzhiyun switch (phm->object) {
352*4882a593Smuzhiyun case HPI_OBJ_SUBSYSTEM:
353*4882a593Smuzhiyun subsys_message(phm, phr);
354*4882a593Smuzhiyun break;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun case HPI_OBJ_ADAPTER:
357*4882a593Smuzhiyun phr->size =
358*4882a593Smuzhiyun sizeof(struct hpi_response_header) +
359*4882a593Smuzhiyun sizeof(struct hpi_adapter_res);
360*4882a593Smuzhiyun adapter_message(pao, phm, phr);
361*4882a593Smuzhiyun break;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun case HPI_OBJ_CONTROL:
364*4882a593Smuzhiyun control_message(pao, phm, phr);
365*4882a593Smuzhiyun break;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun case HPI_OBJ_OSTREAM:
368*4882a593Smuzhiyun outstream_message(pao, phm, phr);
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun case HPI_OBJ_ISTREAM:
372*4882a593Smuzhiyun instream_message(pao, phm, phr);
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun default:
376*4882a593Smuzhiyun hw_message(pao, phm, phr);
377*4882a593Smuzhiyun break;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun break;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun default:
382*4882a593Smuzhiyun phr->error = HPI_ERROR_INVALID_TYPE;
383*4882a593Smuzhiyun break;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /************************************************************************/
388*4882a593Smuzhiyun /* SUBSYSTEM */
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* create an adapter object and initialise it based on resource information
391*4882a593Smuzhiyun * passed in in the message
392*4882a593Smuzhiyun * NOTE - you cannot use this function AND the FindAdapters function at the
393*4882a593Smuzhiyun * same time, the application must use only one of them to get the adapters
394*4882a593Smuzhiyun */
subsys_create_adapter(struct hpi_message * phm,struct hpi_response * phr)395*4882a593Smuzhiyun static void subsys_create_adapter(struct hpi_message *phm,
396*4882a593Smuzhiyun struct hpi_response *phr)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun /* create temp adapter obj, because we don't know what index yet */
399*4882a593Smuzhiyun struct hpi_adapter_obj ao;
400*4882a593Smuzhiyun struct hpi_adapter_obj *pao;
401*4882a593Smuzhiyun u32 os_error_code;
402*4882a593Smuzhiyun u16 err = 0;
403*4882a593Smuzhiyun u32 dsp_index = 0;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun HPI_DEBUG_LOG(VERBOSE, "subsys_create_adapter\n");
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun memset(&ao, 0, sizeof(ao));
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun ao.priv = kzalloc(sizeof(struct hpi_hw_obj), GFP_KERNEL);
410*4882a593Smuzhiyun if (!ao.priv) {
411*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "can't get mem for adapter object\n");
412*4882a593Smuzhiyun phr->error = HPI_ERROR_MEMORY_ALLOC;
413*4882a593Smuzhiyun return;
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* create the adapter object based on the resource information */
417*4882a593Smuzhiyun ao.pci = *phm->u.s.resource.r.pci;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun err = create_adapter_obj(&ao, &os_error_code);
420*4882a593Smuzhiyun if (err) {
421*4882a593Smuzhiyun delete_adapter_obj(&ao);
422*4882a593Smuzhiyun if (err >= HPI_ERROR_BACKEND_BASE) {
423*4882a593Smuzhiyun phr->error = HPI_ERROR_DSP_BOOTLOAD;
424*4882a593Smuzhiyun phr->specific_error = err;
425*4882a593Smuzhiyun } else {
426*4882a593Smuzhiyun phr->error = err;
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun phr->u.s.data = os_error_code;
430*4882a593Smuzhiyun return;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun /* need to update paParentAdapter */
433*4882a593Smuzhiyun pao = hpi_find_adapter(ao.index);
434*4882a593Smuzhiyun if (!pao) {
435*4882a593Smuzhiyun /* We just added this adapter, why can't we find it!? */
436*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "lost adapter after boot\n");
437*4882a593Smuzhiyun phr->error = HPI_ERROR_BAD_ADAPTER;
438*4882a593Smuzhiyun return;
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun for (dsp_index = 0; dsp_index < MAX_DSPS; dsp_index++) {
442*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
443*4882a593Smuzhiyun phw->ado[dsp_index].pa_parent_adapter = pao;
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun phr->u.s.adapter_type = ao.type;
447*4882a593Smuzhiyun phr->u.s.adapter_index = ao.index;
448*4882a593Smuzhiyun phr->error = 0;
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
adapter_delete(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)451*4882a593Smuzhiyun static void adapter_delete(struct hpi_adapter_obj *pao,
452*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun delete_adapter_obj(pao);
455*4882a593Smuzhiyun hpi_delete_adapter(pao);
456*4882a593Smuzhiyun phr->error = 0;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun /* this routine is called from SubSysFindAdapter and SubSysCreateAdapter */
create_adapter_obj(struct hpi_adapter_obj * pao,u32 * pos_error_code)460*4882a593Smuzhiyun static short create_adapter_obj(struct hpi_adapter_obj *pao,
461*4882a593Smuzhiyun u32 *pos_error_code)
462*4882a593Smuzhiyun {
463*4882a593Smuzhiyun short boot_error = 0;
464*4882a593Smuzhiyun u32 dsp_index = 0;
465*4882a593Smuzhiyun u32 control_cache_size = 0;
466*4882a593Smuzhiyun u32 control_cache_count = 0;
467*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun /* The PCI2040 has the following address map */
470*4882a593Smuzhiyun /* BAR0 - 4K = HPI control and status registers on PCI2040 (HPI CSR) */
471*4882a593Smuzhiyun /* BAR1 - 32K = HPI registers on DSP */
472*4882a593Smuzhiyun phw->dw2040_HPICSR = pao->pci.ap_mem_base[0];
473*4882a593Smuzhiyun phw->dw2040_HPIDSP = pao->pci.ap_mem_base[1];
474*4882a593Smuzhiyun HPI_DEBUG_LOG(VERBOSE, "csr %p, dsp %p\n", phw->dw2040_HPICSR,
475*4882a593Smuzhiyun phw->dw2040_HPIDSP);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* set addresses for the possible DSP HPI interfaces */
478*4882a593Smuzhiyun for (dsp_index = 0; dsp_index < MAX_DSPS; dsp_index++) {
479*4882a593Smuzhiyun phw->ado[dsp_index].prHPI_control =
480*4882a593Smuzhiyun phw->dw2040_HPIDSP + (CONTROL +
481*4882a593Smuzhiyun DSP_SPACING * dsp_index);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun phw->ado[dsp_index].prHPI_address =
484*4882a593Smuzhiyun phw->dw2040_HPIDSP + (ADDRESS +
485*4882a593Smuzhiyun DSP_SPACING * dsp_index);
486*4882a593Smuzhiyun phw->ado[dsp_index].prHPI_data =
487*4882a593Smuzhiyun phw->dw2040_HPIDSP + (DATA + DSP_SPACING * dsp_index);
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun phw->ado[dsp_index].prHPI_data_auto_inc =
490*4882a593Smuzhiyun phw->dw2040_HPIDSP + (DATA_AUTOINC +
491*4882a593Smuzhiyun DSP_SPACING * dsp_index);
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun HPI_DEBUG_LOG(VERBOSE, "ctl %p, adr %p, dat %p, dat++ %p\n",
494*4882a593Smuzhiyun phw->ado[dsp_index].prHPI_control,
495*4882a593Smuzhiyun phw->ado[dsp_index].prHPI_address,
496*4882a593Smuzhiyun phw->ado[dsp_index].prHPI_data,
497*4882a593Smuzhiyun phw->ado[dsp_index].prHPI_data_auto_inc);
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun phw->ado[dsp_index].pa_parent_adapter = pao;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun phw->pCI2040HPI_error_count = 0;
503*4882a593Smuzhiyun pao->has_control_cache = 0;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /* Set the default number of DSPs on this card */
506*4882a593Smuzhiyun /* This is (conditionally) adjusted after bootloading */
507*4882a593Smuzhiyun /* of the first DSP in the bootload section. */
508*4882a593Smuzhiyun phw->num_dsp = 1;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun boot_error = hpi6000_adapter_boot_load_dsp(pao, pos_error_code);
511*4882a593Smuzhiyun if (boot_error)
512*4882a593Smuzhiyun return boot_error;
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun HPI_DEBUG_LOG(INFO, "bootload DSP OK\n");
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun phw->message_buffer_address_on_dsp = 0L;
517*4882a593Smuzhiyun phw->response_buffer_address_on_dsp = 0L;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /* get info about the adapter by asking the adapter */
520*4882a593Smuzhiyun /* send a HPI_ADAPTER_GET_INFO message */
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun struct hpi_message hm;
523*4882a593Smuzhiyun struct hpi_response hr0; /* response from DSP 0 */
524*4882a593Smuzhiyun struct hpi_response hr1; /* response from DSP 1 */
525*4882a593Smuzhiyun u16 error = 0;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun HPI_DEBUG_LOG(VERBOSE, "send ADAPTER_GET_INFO\n");
528*4882a593Smuzhiyun memset(&hm, 0, sizeof(hm));
529*4882a593Smuzhiyun hm.type = HPI_TYPE_REQUEST;
530*4882a593Smuzhiyun hm.size = sizeof(struct hpi_message);
531*4882a593Smuzhiyun hm.object = HPI_OBJ_ADAPTER;
532*4882a593Smuzhiyun hm.function = HPI_ADAPTER_GET_INFO;
533*4882a593Smuzhiyun hm.adapter_index = 0;
534*4882a593Smuzhiyun memset(&hr0, 0, sizeof(hr0));
535*4882a593Smuzhiyun memset(&hr1, 0, sizeof(hr1));
536*4882a593Smuzhiyun hr0.size = sizeof(hr0);
537*4882a593Smuzhiyun hr1.size = sizeof(hr1);
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun error = hpi6000_message_response_sequence(pao, 0, &hm, &hr0);
540*4882a593Smuzhiyun if (hr0.error) {
541*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, "message error %d\n", hr0.error);
542*4882a593Smuzhiyun return hr0.error;
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun if (phw->num_dsp == 2) {
545*4882a593Smuzhiyun error = hpi6000_message_response_sequence(pao, 1, &hm,
546*4882a593Smuzhiyun &hr1);
547*4882a593Smuzhiyun if (error)
548*4882a593Smuzhiyun return error;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun pao->type = hr0.u.ax.info.adapter_type;
551*4882a593Smuzhiyun pao->index = hr0.u.ax.info.adapter_index;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun memset(&phw->control_cache[0], 0,
555*4882a593Smuzhiyun sizeof(struct hpi_control_cache_single) *
556*4882a593Smuzhiyun HPI_NMIXER_CONTROLS);
557*4882a593Smuzhiyun /* Read the control cache length to figure out if it is turned on */
558*4882a593Smuzhiyun control_cache_size =
559*4882a593Smuzhiyun hpi_read_word(&phw->ado[0],
560*4882a593Smuzhiyun HPI_HIF_ADDR(control_cache_size_in_bytes));
561*4882a593Smuzhiyun if (control_cache_size) {
562*4882a593Smuzhiyun control_cache_count =
563*4882a593Smuzhiyun hpi_read_word(&phw->ado[0],
564*4882a593Smuzhiyun HPI_HIF_ADDR(control_cache_count));
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun phw->p_cache =
567*4882a593Smuzhiyun hpi_alloc_control_cache(control_cache_count,
568*4882a593Smuzhiyun control_cache_size, (unsigned char *)
569*4882a593Smuzhiyun &phw->control_cache[0]
570*4882a593Smuzhiyun );
571*4882a593Smuzhiyun if (phw->p_cache)
572*4882a593Smuzhiyun pao->has_control_cache = 1;
573*4882a593Smuzhiyun }
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun HPI_DEBUG_LOG(DEBUG, "get adapter info ASI%04X index %d\n", pao->type,
576*4882a593Smuzhiyun pao->index);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun if (phw->p_cache)
579*4882a593Smuzhiyun phw->p_cache->adap_idx = pao->index;
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun return hpi_add_adapter(pao);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
delete_adapter_obj(struct hpi_adapter_obj * pao)584*4882a593Smuzhiyun static void delete_adapter_obj(struct hpi_adapter_obj *pao)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun if (pao->has_control_cache)
589*4882a593Smuzhiyun hpi_free_control_cache(phw->p_cache);
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /* reset DSPs on adapter */
592*4882a593Smuzhiyun iowrite32(0x0003000F, phw->dw2040_HPICSR + HPI_RESET);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun kfree(phw);
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun /************************************************************************/
598*4882a593Smuzhiyun /* ADAPTER */
599*4882a593Smuzhiyun
adapter_get_asserts(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)600*4882a593Smuzhiyun static void adapter_get_asserts(struct hpi_adapter_obj *pao,
601*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun #ifndef HIDE_PCI_ASSERTS
604*4882a593Smuzhiyun /* if we have PCI2040 asserts then collect them */
605*4882a593Smuzhiyun if ((gw_pci_read_asserts > 0) || (gw_pci_write_asserts > 0)) {
606*4882a593Smuzhiyun phr->u.ax.assert.p1 =
607*4882a593Smuzhiyun gw_pci_read_asserts * 100 + gw_pci_write_asserts;
608*4882a593Smuzhiyun phr->u.ax.assert.p2 = 0;
609*4882a593Smuzhiyun phr->u.ax.assert.count = 1; /* assert count */
610*4882a593Smuzhiyun phr->u.ax.assert.dsp_index = -1; /* "dsp index" */
611*4882a593Smuzhiyun strcpy(phr->u.ax.assert.sz_message, "PCI2040 error");
612*4882a593Smuzhiyun phr->u.ax.assert.dsp_msg_addr = 0;
613*4882a593Smuzhiyun gw_pci_read_asserts = 0;
614*4882a593Smuzhiyun gw_pci_write_asserts = 0;
615*4882a593Smuzhiyun phr->error = 0;
616*4882a593Smuzhiyun } else
617*4882a593Smuzhiyun #endif
618*4882a593Smuzhiyun hw_message(pao, phm, phr); /*get DSP asserts */
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun return;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun /************************************************************************/
624*4882a593Smuzhiyun /* LOW-LEVEL */
625*4882a593Smuzhiyun
hpi6000_adapter_boot_load_dsp(struct hpi_adapter_obj * pao,u32 * pos_error_code)626*4882a593Smuzhiyun static short hpi6000_adapter_boot_load_dsp(struct hpi_adapter_obj *pao,
627*4882a593Smuzhiyun u32 *pos_error_code)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
630*4882a593Smuzhiyun short error;
631*4882a593Smuzhiyun u32 timeout;
632*4882a593Smuzhiyun u32 read = 0;
633*4882a593Smuzhiyun u32 i = 0;
634*4882a593Smuzhiyun u32 data = 0;
635*4882a593Smuzhiyun u32 j = 0;
636*4882a593Smuzhiyun u32 test_addr = 0x80000000;
637*4882a593Smuzhiyun u32 test_data = 0x00000001;
638*4882a593Smuzhiyun u32 dw2040_reset = 0;
639*4882a593Smuzhiyun u32 dsp_index = 0;
640*4882a593Smuzhiyun u32 endian = 0;
641*4882a593Smuzhiyun u32 adapter_info = 0;
642*4882a593Smuzhiyun u32 delay = 0;
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun struct dsp_code dsp_code;
645*4882a593Smuzhiyun u16 boot_load_family = 0;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun /* NOTE don't use wAdapterType in this routine. It is not setup yet */
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun switch (pao->pci.pci_dev->subsystem_device) {
650*4882a593Smuzhiyun case 0x5100:
651*4882a593Smuzhiyun case 0x5110: /* ASI5100 revB or higher with C6711D */
652*4882a593Smuzhiyun case 0x5200: /* ASI5200 PCIe version of ASI5100 */
653*4882a593Smuzhiyun case 0x6100:
654*4882a593Smuzhiyun case 0x6200:
655*4882a593Smuzhiyun boot_load_family = HPI_ADAPTER_FAMILY_ASI(0x6200);
656*4882a593Smuzhiyun break;
657*4882a593Smuzhiyun default:
658*4882a593Smuzhiyun return HPI6000_ERROR_UNHANDLED_SUBSYS_ID;
659*4882a593Smuzhiyun }
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun /* reset all DSPs, indicate two DSPs are present
662*4882a593Smuzhiyun * set RST3-=1 to disconnect HAD8 to set DSP in little endian mode
663*4882a593Smuzhiyun */
664*4882a593Smuzhiyun endian = 0;
665*4882a593Smuzhiyun dw2040_reset = 0x0003000F;
666*4882a593Smuzhiyun iowrite32(dw2040_reset, phw->dw2040_HPICSR + HPI_RESET);
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /* read back register to make sure PCI2040 chip is functioning
669*4882a593Smuzhiyun * note that bits 4..15 are read-only and so should always return zero,
670*4882a593Smuzhiyun * even though we wrote 1 to them
671*4882a593Smuzhiyun */
672*4882a593Smuzhiyun hpios_delay_micro_seconds(1000);
673*4882a593Smuzhiyun delay = ioread32(phw->dw2040_HPICSR + HPI_RESET);
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (delay != dw2040_reset) {
676*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "INIT_PCI2040 %x %x\n", dw2040_reset,
677*4882a593Smuzhiyun delay);
678*4882a593Smuzhiyun return HPI6000_ERROR_INIT_PCI2040;
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
681*4882a593Smuzhiyun /* Indicate that DSP#0,1 is a C6X */
682*4882a593Smuzhiyun iowrite32(0x00000003, phw->dw2040_HPICSR + HPI_DATA_WIDTH);
683*4882a593Smuzhiyun /* set Bit30 and 29 - which will prevent Target aborts from being
684*4882a593Smuzhiyun * issued upon HPI or GP error
685*4882a593Smuzhiyun */
686*4882a593Smuzhiyun iowrite32(0x60000000, phw->dw2040_HPICSR + INTERRUPT_MASK_SET);
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun /* isolate DSP HAD8 line from PCI2040 so that
689*4882a593Smuzhiyun * Little endian can be set by pullup
690*4882a593Smuzhiyun */
691*4882a593Smuzhiyun dw2040_reset = dw2040_reset & (~(endian << 3));
692*4882a593Smuzhiyun iowrite32(dw2040_reset, phw->dw2040_HPICSR + HPI_RESET);
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun phw->ado[0].c_dsp_rev = 'B'; /* revB */
695*4882a593Smuzhiyun phw->ado[1].c_dsp_rev = 'B'; /* revB */
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun /*Take both DSPs out of reset, setting HAD8 to the correct Endian */
698*4882a593Smuzhiyun dw2040_reset = dw2040_reset & (~0x00000001); /* start DSP 0 */
699*4882a593Smuzhiyun iowrite32(dw2040_reset, phw->dw2040_HPICSR + HPI_RESET);
700*4882a593Smuzhiyun dw2040_reset = dw2040_reset & (~0x00000002); /* start DSP 1 */
701*4882a593Smuzhiyun iowrite32(dw2040_reset, phw->dw2040_HPICSR + HPI_RESET);
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun /* set HAD8 back to PCI2040, now that DSP set to little endian mode */
704*4882a593Smuzhiyun dw2040_reset = dw2040_reset & (~0x00000008);
705*4882a593Smuzhiyun iowrite32(dw2040_reset, phw->dw2040_HPICSR + HPI_RESET);
706*4882a593Smuzhiyun /*delay to allow DSP to get going */
707*4882a593Smuzhiyun hpios_delay_micro_seconds(100);
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun /* loop through all DSPs, downloading DSP code */
710*4882a593Smuzhiyun for (dsp_index = 0; dsp_index < phw->num_dsp; dsp_index++) {
711*4882a593Smuzhiyun struct dsp_obj *pdo = &phw->ado[dsp_index];
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun /* configure DSP so that we download code into the SRAM */
714*4882a593Smuzhiyun /* set control reg for little endian, HWOB=1 */
715*4882a593Smuzhiyun iowrite32(0x00010001, pdo->prHPI_control);
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* test access to the HPI address register (HPIA) */
718*4882a593Smuzhiyun test_data = 0x00000001;
719*4882a593Smuzhiyun for (j = 0; j < 32; j++) {
720*4882a593Smuzhiyun iowrite32(test_data, pdo->prHPI_address);
721*4882a593Smuzhiyun data = ioread32(pdo->prHPI_address);
722*4882a593Smuzhiyun if (data != test_data) {
723*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "INIT_DSPHPI %x %x %x\n",
724*4882a593Smuzhiyun test_data, data, dsp_index);
725*4882a593Smuzhiyun return HPI6000_ERROR_INIT_DSPHPI;
726*4882a593Smuzhiyun }
727*4882a593Smuzhiyun test_data = test_data << 1;
728*4882a593Smuzhiyun }
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun /* if C6713 the setup PLL to generate 225MHz from 25MHz.
731*4882a593Smuzhiyun * Since the PLLDIV1 read is sometimes wrong, even on a C6713,
732*4882a593Smuzhiyun * we're going to do this unconditionally
733*4882a593Smuzhiyun */
734*4882a593Smuzhiyun /* PLLDIV1 should have a value of 8000 after reset */
735*4882a593Smuzhiyun /*
736*4882a593Smuzhiyun if (HpiReadWord(pdo,0x01B7C118) == 0x8000)
737*4882a593Smuzhiyun */
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun /* C6713 datasheet says we cannot program PLL from HPI,
740*4882a593Smuzhiyun * and indeed if we try to set the PLL multiply from the
741*4882a593Smuzhiyun * HPI, the PLL does not seem to lock,
742*4882a593Smuzhiyun * so we enable the PLL and use the default of x 7
743*4882a593Smuzhiyun */
744*4882a593Smuzhiyun /* bypass PLL */
745*4882a593Smuzhiyun hpi_write_word(pdo, 0x01B7C100, 0x0000);
746*4882a593Smuzhiyun hpios_delay_micro_seconds(100);
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun /* ** use default of PLL x7 ** */
749*4882a593Smuzhiyun /* EMIF = 225/3=75MHz */
750*4882a593Smuzhiyun hpi_write_word(pdo, 0x01B7C120, 0x8002);
751*4882a593Smuzhiyun hpios_delay_micro_seconds(100);
752*4882a593Smuzhiyun
753*4882a593Smuzhiyun /* peri = 225/2 */
754*4882a593Smuzhiyun hpi_write_word(pdo, 0x01B7C11C, 0x8001);
755*4882a593Smuzhiyun hpios_delay_micro_seconds(100);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun /* cpu = 225/1 */
758*4882a593Smuzhiyun hpi_write_word(pdo, 0x01B7C118, 0x8000);
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* ~2ms delay */
761*4882a593Smuzhiyun hpios_delay_micro_seconds(2000);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun /* PLL not bypassed */
764*4882a593Smuzhiyun hpi_write_word(pdo, 0x01B7C100, 0x0001);
765*4882a593Smuzhiyun /* ~2ms delay */
766*4882a593Smuzhiyun hpios_delay_micro_seconds(2000);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* test r/w to internal DSP memory
770*4882a593Smuzhiyun * C6711 has L2 cache mapped to 0x0 when reset
771*4882a593Smuzhiyun *
772*4882a593Smuzhiyun * revB - because of bug 3.0.1 last HPI read
773*4882a593Smuzhiyun * (before HPI address issued) must be non-autoinc
774*4882a593Smuzhiyun */
775*4882a593Smuzhiyun /* test each bit in the 32bit word */
776*4882a593Smuzhiyun for (i = 0; i < 100; i++) {
777*4882a593Smuzhiyun test_addr = 0x00000000;
778*4882a593Smuzhiyun test_data = 0x00000001;
779*4882a593Smuzhiyun for (j = 0; j < 32; j++) {
780*4882a593Smuzhiyun hpi_write_word(pdo, test_addr + i, test_data);
781*4882a593Smuzhiyun data = hpi_read_word(pdo, test_addr + i);
782*4882a593Smuzhiyun if (data != test_data) {
783*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR,
784*4882a593Smuzhiyun "DSP mem %x %x %x %x\n",
785*4882a593Smuzhiyun test_addr + i, test_data,
786*4882a593Smuzhiyun data, dsp_index);
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun return HPI6000_ERROR_INIT_DSPINTMEM;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun test_data = test_data << 1;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun }
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun /* memory map of ASI6200
795*4882a593Smuzhiyun 00000000-0000FFFF 16Kx32 internal program
796*4882a593Smuzhiyun 01800000-019FFFFF Internal peripheral
797*4882a593Smuzhiyun 80000000-807FFFFF CE0 2Mx32 SDRAM running @ 100MHz
798*4882a593Smuzhiyun 90000000-9000FFFF CE1 Async peripherals:
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun EMIF config
801*4882a593Smuzhiyun ------------
802*4882a593Smuzhiyun Global EMIF control
803*4882a593Smuzhiyun 0 -
804*4882a593Smuzhiyun 1 -
805*4882a593Smuzhiyun 2 -
806*4882a593Smuzhiyun 3 CLK2EN = 1 CLKOUT2 enabled
807*4882a593Smuzhiyun 4 CLK1EN = 0 CLKOUT1 disabled
808*4882a593Smuzhiyun 5 EKEN = 1 <--!! C6713 specific, enables ECLKOUT
809*4882a593Smuzhiyun 6 -
810*4882a593Smuzhiyun 7 NOHOLD = 1 external HOLD disabled
811*4882a593Smuzhiyun 8 HOLDA = 0 HOLDA output is low
812*4882a593Smuzhiyun 9 HOLD = 0 HOLD input is low
813*4882a593Smuzhiyun 10 ARDY = 1 ARDY input is high
814*4882a593Smuzhiyun 11 BUSREQ = 0 BUSREQ output is low
815*4882a593Smuzhiyun 12,13 Reserved = 1
816*4882a593Smuzhiyun */
817*4882a593Smuzhiyun hpi_write_word(pdo, 0x01800000, 0x34A8);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* EMIF CE0 setup - 2Mx32 Sync DRAM
820*4882a593Smuzhiyun 31..28 Wr setup
821*4882a593Smuzhiyun 27..22 Wr strobe
822*4882a593Smuzhiyun 21..20 Wr hold
823*4882a593Smuzhiyun 19..16 Rd setup
824*4882a593Smuzhiyun 15..14 -
825*4882a593Smuzhiyun 13..8 Rd strobe
826*4882a593Smuzhiyun 7..4 MTYPE 0011 Sync DRAM 32bits
827*4882a593Smuzhiyun 3 Wr hold MSB
828*4882a593Smuzhiyun 2..0 Rd hold
829*4882a593Smuzhiyun */
830*4882a593Smuzhiyun hpi_write_word(pdo, 0x01800008, 0x00000030);
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun /* EMIF SDRAM Extension
833*4882a593Smuzhiyun 31-21 0
834*4882a593Smuzhiyun 20 WR2RD = 0
835*4882a593Smuzhiyun 19-18 WR2DEAC = 1
836*4882a593Smuzhiyun 17 WR2WR = 0
837*4882a593Smuzhiyun 16-15 R2WDQM = 2
838*4882a593Smuzhiyun 14-12 RD2WR = 4
839*4882a593Smuzhiyun 11-10 RD2DEAC = 1
840*4882a593Smuzhiyun 9 RD2RD = 1
841*4882a593Smuzhiyun 8-7 THZP = 10b
842*4882a593Smuzhiyun 6-5 TWR = 2-1 = 01b (tWR = 10ns)
843*4882a593Smuzhiyun 4 TRRD = 0b = 2 ECLK (tRRD = 14ns)
844*4882a593Smuzhiyun 3-1 TRAS = 5-1 = 100b (Tras=42ns = 5 ECLK)
845*4882a593Smuzhiyun 1 CAS latency = 3 ECLK
846*4882a593Smuzhiyun (for Micron 2M32-7 operating at 100Mhz)
847*4882a593Smuzhiyun */
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun /* need to use this else DSP code crashes */
850*4882a593Smuzhiyun hpi_write_word(pdo, 0x01800020, 0x001BDF29);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun /* EMIF SDRAM control - set up for a 2Mx32 SDRAM (512x32x4 bank)
853*4882a593Smuzhiyun 31 - -
854*4882a593Smuzhiyun 30 SDBSZ 1 4 bank
855*4882a593Smuzhiyun 29..28 SDRSZ 00 11 row address pins
856*4882a593Smuzhiyun 27..26 SDCSZ 01 8 column address pins
857*4882a593Smuzhiyun 25 RFEN 1 refersh enabled
858*4882a593Smuzhiyun 24 INIT 1 init SDRAM
859*4882a593Smuzhiyun 23..20 TRCD 0001
860*4882a593Smuzhiyun 19..16 TRP 0001
861*4882a593Smuzhiyun 15..12 TRC 0110
862*4882a593Smuzhiyun 11..0 - -
863*4882a593Smuzhiyun */
864*4882a593Smuzhiyun /* need to use this else DSP code crashes */
865*4882a593Smuzhiyun hpi_write_word(pdo, 0x01800018, 0x47117000);
866*4882a593Smuzhiyun
867*4882a593Smuzhiyun /* EMIF SDRAM Refresh Timing */
868*4882a593Smuzhiyun hpi_write_word(pdo, 0x0180001C, 0x00000410);
869*4882a593Smuzhiyun
870*4882a593Smuzhiyun /*MIF CE1 setup - Async peripherals
871*4882a593Smuzhiyun @100MHz bus speed, each cycle is 10ns,
872*4882a593Smuzhiyun 31..28 Wr setup = 1
873*4882a593Smuzhiyun 27..22 Wr strobe = 3 30ns
874*4882a593Smuzhiyun 21..20 Wr hold = 1
875*4882a593Smuzhiyun 19..16 Rd setup =1
876*4882a593Smuzhiyun 15..14 Ta = 2
877*4882a593Smuzhiyun 13..8 Rd strobe = 3 30ns
878*4882a593Smuzhiyun 7..4 MTYPE 0010 Async 32bits
879*4882a593Smuzhiyun 3 Wr hold MSB =0
880*4882a593Smuzhiyun 2..0 Rd hold = 1
881*4882a593Smuzhiyun */
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun u32 cE1 =
884*4882a593Smuzhiyun (1L << 28) | (3L << 22) | (1L << 20) | (1L <<
885*4882a593Smuzhiyun 16) | (2L << 14) | (3L << 8) | (2L << 4) | 1L;
886*4882a593Smuzhiyun hpi_write_word(pdo, 0x01800004, cE1);
887*4882a593Smuzhiyun }
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun /* delay a little to allow SDRAM and DSP to "get going" */
890*4882a593Smuzhiyun hpios_delay_micro_seconds(1000);
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* test access to SDRAM */
893*4882a593Smuzhiyun {
894*4882a593Smuzhiyun test_addr = 0x80000000;
895*4882a593Smuzhiyun test_data = 0x00000001;
896*4882a593Smuzhiyun /* test each bit in the 32bit word */
897*4882a593Smuzhiyun for (j = 0; j < 32; j++) {
898*4882a593Smuzhiyun hpi_write_word(pdo, test_addr, test_data);
899*4882a593Smuzhiyun data = hpi_read_word(pdo, test_addr);
900*4882a593Smuzhiyun if (data != test_data) {
901*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR,
902*4882a593Smuzhiyun "DSP dram %x %x %x %x\n",
903*4882a593Smuzhiyun test_addr, test_data, data,
904*4882a593Smuzhiyun dsp_index);
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun return HPI6000_ERROR_INIT_SDRAM1;
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun test_data = test_data << 1;
909*4882a593Smuzhiyun }
910*4882a593Smuzhiyun /* test every Nth address in the DRAM */
911*4882a593Smuzhiyun #define DRAM_SIZE_WORDS 0x200000 /*2_mx32 */
912*4882a593Smuzhiyun #define DRAM_INC 1024
913*4882a593Smuzhiyun test_addr = 0x80000000;
914*4882a593Smuzhiyun test_data = 0x0;
915*4882a593Smuzhiyun for (i = 0; i < DRAM_SIZE_WORDS; i = i + DRAM_INC) {
916*4882a593Smuzhiyun hpi_write_word(pdo, test_addr + i, test_data);
917*4882a593Smuzhiyun test_data++;
918*4882a593Smuzhiyun }
919*4882a593Smuzhiyun test_addr = 0x80000000;
920*4882a593Smuzhiyun test_data = 0x0;
921*4882a593Smuzhiyun for (i = 0; i < DRAM_SIZE_WORDS; i = i + DRAM_INC) {
922*4882a593Smuzhiyun data = hpi_read_word(pdo, test_addr + i);
923*4882a593Smuzhiyun if (data != test_data) {
924*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR,
925*4882a593Smuzhiyun "DSP dram %x %x %x %x\n",
926*4882a593Smuzhiyun test_addr + i, test_data,
927*4882a593Smuzhiyun data, dsp_index);
928*4882a593Smuzhiyun return HPI6000_ERROR_INIT_SDRAM2;
929*4882a593Smuzhiyun }
930*4882a593Smuzhiyun test_data++;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /* write the DSP code down into the DSPs memory */
936*4882a593Smuzhiyun error = hpi_dsp_code_open(boot_load_family, pao->pci.pci_dev,
937*4882a593Smuzhiyun &dsp_code, pos_error_code);
938*4882a593Smuzhiyun
939*4882a593Smuzhiyun if (error)
940*4882a593Smuzhiyun return error;
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun while (1) {
943*4882a593Smuzhiyun u32 length;
944*4882a593Smuzhiyun u32 address;
945*4882a593Smuzhiyun u32 type;
946*4882a593Smuzhiyun u32 *pcode;
947*4882a593Smuzhiyun
948*4882a593Smuzhiyun error = hpi_dsp_code_read_word(&dsp_code, &length);
949*4882a593Smuzhiyun if (error)
950*4882a593Smuzhiyun break;
951*4882a593Smuzhiyun if (length == 0xFFFFFFFF)
952*4882a593Smuzhiyun break; /* end of code */
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun error = hpi_dsp_code_read_word(&dsp_code, &address);
955*4882a593Smuzhiyun if (error)
956*4882a593Smuzhiyun break;
957*4882a593Smuzhiyun error = hpi_dsp_code_read_word(&dsp_code, &type);
958*4882a593Smuzhiyun if (error)
959*4882a593Smuzhiyun break;
960*4882a593Smuzhiyun error = hpi_dsp_code_read_block(length, &dsp_code,
961*4882a593Smuzhiyun &pcode);
962*4882a593Smuzhiyun if (error)
963*4882a593Smuzhiyun break;
964*4882a593Smuzhiyun error = hpi6000_dsp_block_write32(pao, (u16)dsp_index,
965*4882a593Smuzhiyun address, pcode, length);
966*4882a593Smuzhiyun if (error)
967*4882a593Smuzhiyun break;
968*4882a593Smuzhiyun }
969*4882a593Smuzhiyun
970*4882a593Smuzhiyun if (error) {
971*4882a593Smuzhiyun hpi_dsp_code_close(&dsp_code);
972*4882a593Smuzhiyun return error;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun /* verify that code was written correctly */
975*4882a593Smuzhiyun /* this time through, assume no errors in DSP code file/array */
976*4882a593Smuzhiyun hpi_dsp_code_rewind(&dsp_code);
977*4882a593Smuzhiyun while (1) {
978*4882a593Smuzhiyun u32 length;
979*4882a593Smuzhiyun u32 address;
980*4882a593Smuzhiyun u32 type;
981*4882a593Smuzhiyun u32 *pcode;
982*4882a593Smuzhiyun
983*4882a593Smuzhiyun hpi_dsp_code_read_word(&dsp_code, &length);
984*4882a593Smuzhiyun if (length == 0xFFFFFFFF)
985*4882a593Smuzhiyun break; /* end of code */
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun hpi_dsp_code_read_word(&dsp_code, &address);
988*4882a593Smuzhiyun hpi_dsp_code_read_word(&dsp_code, &type);
989*4882a593Smuzhiyun hpi_dsp_code_read_block(length, &dsp_code, &pcode);
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun for (i = 0; i < length; i++) {
992*4882a593Smuzhiyun data = hpi_read_word(pdo, address);
993*4882a593Smuzhiyun if (data != *pcode) {
994*4882a593Smuzhiyun error = HPI6000_ERROR_INIT_VERIFY;
995*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR,
996*4882a593Smuzhiyun "DSP verify %x %x %x %x\n",
997*4882a593Smuzhiyun address, *pcode, data,
998*4882a593Smuzhiyun dsp_index);
999*4882a593Smuzhiyun break;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun pcode++;
1002*4882a593Smuzhiyun address += 4;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun if (error)
1005*4882a593Smuzhiyun break;
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun hpi_dsp_code_close(&dsp_code);
1008*4882a593Smuzhiyun if (error)
1009*4882a593Smuzhiyun return error;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun /* zero out the hostmailbox */
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun u32 address = HPI_HIF_ADDR(host_cmd);
1014*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1015*4882a593Smuzhiyun hpi_write_word(pdo, address, 0);
1016*4882a593Smuzhiyun address += 4;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun }
1019*4882a593Smuzhiyun /* write the DSP number into the hostmailbox */
1020*4882a593Smuzhiyun /* structure before starting the DSP */
1021*4882a593Smuzhiyun hpi_write_word(pdo, HPI_HIF_ADDR(dsp_number), dsp_index);
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun /* write the DSP adapter Info into the */
1024*4882a593Smuzhiyun /* hostmailbox before starting the DSP */
1025*4882a593Smuzhiyun if (dsp_index > 0)
1026*4882a593Smuzhiyun hpi_write_word(pdo, HPI_HIF_ADDR(adapter_info),
1027*4882a593Smuzhiyun adapter_info);
1028*4882a593Smuzhiyun
1029*4882a593Smuzhiyun /* step 3. Start code by sending interrupt */
1030*4882a593Smuzhiyun iowrite32(0x00030003, pdo->prHPI_control);
1031*4882a593Smuzhiyun hpios_delay_micro_seconds(10000);
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /* wait for a non-zero value in hostcmd -
1034*4882a593Smuzhiyun * indicating initialization is complete
1035*4882a593Smuzhiyun *
1036*4882a593Smuzhiyun * Init could take a while if DSP checks SDRAM memory
1037*4882a593Smuzhiyun * Was 200000. Increased to 2000000 for ASI8801 so we
1038*4882a593Smuzhiyun * don't get 938 errors.
1039*4882a593Smuzhiyun */
1040*4882a593Smuzhiyun timeout = 2000000;
1041*4882a593Smuzhiyun while (timeout) {
1042*4882a593Smuzhiyun do {
1043*4882a593Smuzhiyun read = hpi_read_word(pdo,
1044*4882a593Smuzhiyun HPI_HIF_ADDR(host_cmd));
1045*4882a593Smuzhiyun } while (--timeout
1046*4882a593Smuzhiyun && hpi6000_check_PCI2040_error_flag(pao,
1047*4882a593Smuzhiyun H6READ));
1048*4882a593Smuzhiyun
1049*4882a593Smuzhiyun if (read)
1050*4882a593Smuzhiyun break;
1051*4882a593Smuzhiyun /* The following is a workaround for bug #94:
1052*4882a593Smuzhiyun * Bluescreen on install and subsequent boots on a
1053*4882a593Smuzhiyun * DELL PowerEdge 600SC PC with 1.8GHz P4 and
1054*4882a593Smuzhiyun * ServerWorks chipset. Without this delay the system
1055*4882a593Smuzhiyun * locks up with a bluescreen (NOT GPF or pagefault).
1056*4882a593Smuzhiyun */
1057*4882a593Smuzhiyun else
1058*4882a593Smuzhiyun hpios_delay_micro_seconds(10000);
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun if (timeout == 0)
1061*4882a593Smuzhiyun return HPI6000_ERROR_INIT_NOACK;
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun /* read the DSP adapter Info from the */
1064*4882a593Smuzhiyun /* hostmailbox structure after starting the DSP */
1065*4882a593Smuzhiyun if (dsp_index == 0) {
1066*4882a593Smuzhiyun /*u32 dwTestData=0; */
1067*4882a593Smuzhiyun u32 mask = 0;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun adapter_info =
1070*4882a593Smuzhiyun hpi_read_word(pdo,
1071*4882a593Smuzhiyun HPI_HIF_ADDR(adapter_info));
1072*4882a593Smuzhiyun if (HPI_ADAPTER_FAMILY_ASI
1073*4882a593Smuzhiyun (HPI_HIF_ADAPTER_INFO_EXTRACT_ADAPTER
1074*4882a593Smuzhiyun (adapter_info)) ==
1075*4882a593Smuzhiyun HPI_ADAPTER_FAMILY_ASI(0x6200))
1076*4882a593Smuzhiyun /* all 6200 cards have this many DSPs */
1077*4882a593Smuzhiyun phw->num_dsp = 2;
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /* test that the PLD is programmed */
1080*4882a593Smuzhiyun /* and we can read/write 24bits */
1081*4882a593Smuzhiyun #define PLD_BASE_ADDRESS 0x90000000L /*for ASI6100/6200/8800 */
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun switch (boot_load_family) {
1084*4882a593Smuzhiyun case HPI_ADAPTER_FAMILY_ASI(0x6200):
1085*4882a593Smuzhiyun /* ASI6100/6200 has 24bit path to FPGA */
1086*4882a593Smuzhiyun mask = 0xFFFFFF00L;
1087*4882a593Smuzhiyun /* ASI5100 uses AX6 code, */
1088*4882a593Smuzhiyun /* but has no PLD r/w register to test */
1089*4882a593Smuzhiyun if (HPI_ADAPTER_FAMILY_ASI(pao->pci.pci_dev->
1090*4882a593Smuzhiyun subsystem_device) ==
1091*4882a593Smuzhiyun HPI_ADAPTER_FAMILY_ASI(0x5100))
1092*4882a593Smuzhiyun mask = 0x00000000L;
1093*4882a593Smuzhiyun /* ASI5200 uses AX6 code, */
1094*4882a593Smuzhiyun /* but has no PLD r/w register to test */
1095*4882a593Smuzhiyun if (HPI_ADAPTER_FAMILY_ASI(pao->pci.pci_dev->
1096*4882a593Smuzhiyun subsystem_device) ==
1097*4882a593Smuzhiyun HPI_ADAPTER_FAMILY_ASI(0x5200))
1098*4882a593Smuzhiyun mask = 0x00000000L;
1099*4882a593Smuzhiyun break;
1100*4882a593Smuzhiyun case HPI_ADAPTER_FAMILY_ASI(0x8800):
1101*4882a593Smuzhiyun /* ASI8800 has 16bit path to FPGA */
1102*4882a593Smuzhiyun mask = 0xFFFF0000L;
1103*4882a593Smuzhiyun break;
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun test_data = 0xAAAAAA00L & mask;
1106*4882a593Smuzhiyun /* write to 24 bit Debug register (D31-D8) */
1107*4882a593Smuzhiyun hpi_write_word(pdo, PLD_BASE_ADDRESS + 4L, test_data);
1108*4882a593Smuzhiyun read = hpi_read_word(pdo,
1109*4882a593Smuzhiyun PLD_BASE_ADDRESS + 4L) & mask;
1110*4882a593Smuzhiyun if (read != test_data) {
1111*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "PLD %x %x\n", test_data,
1112*4882a593Smuzhiyun read);
1113*4882a593Smuzhiyun return HPI6000_ERROR_INIT_PLDTEST1;
1114*4882a593Smuzhiyun }
1115*4882a593Smuzhiyun test_data = 0x55555500L & mask;
1116*4882a593Smuzhiyun hpi_write_word(pdo, PLD_BASE_ADDRESS + 4L, test_data);
1117*4882a593Smuzhiyun read = hpi_read_word(pdo,
1118*4882a593Smuzhiyun PLD_BASE_ADDRESS + 4L) & mask;
1119*4882a593Smuzhiyun if (read != test_data) {
1120*4882a593Smuzhiyun HPI_DEBUG_LOG(ERROR, "PLD %x %x\n", test_data,
1121*4882a593Smuzhiyun read);
1122*4882a593Smuzhiyun return HPI6000_ERROR_INIT_PLDTEST2;
1123*4882a593Smuzhiyun }
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun } /* for numDSP */
1126*4882a593Smuzhiyun return 0;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun #define PCI_TIMEOUT 100
1130*4882a593Smuzhiyun
hpi_set_address(struct dsp_obj * pdo,u32 address)1131*4882a593Smuzhiyun static int hpi_set_address(struct dsp_obj *pdo, u32 address)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun u32 timeout = PCI_TIMEOUT;
1134*4882a593Smuzhiyun
1135*4882a593Smuzhiyun do {
1136*4882a593Smuzhiyun iowrite32(address, pdo->prHPI_address);
1137*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pdo->pa_parent_adapter,
1138*4882a593Smuzhiyun H6WRITE)
1139*4882a593Smuzhiyun && --timeout);
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun if (timeout)
1142*4882a593Smuzhiyun return 0;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun return 1;
1145*4882a593Smuzhiyun }
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun /* write one word to the HPI port */
hpi_write_word(struct dsp_obj * pdo,u32 address,u32 data)1148*4882a593Smuzhiyun static void hpi_write_word(struct dsp_obj *pdo, u32 address, u32 data)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun if (hpi_set_address(pdo, address))
1151*4882a593Smuzhiyun return;
1152*4882a593Smuzhiyun iowrite32(data, pdo->prHPI_data);
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun /* read one word from the HPI port */
hpi_read_word(struct dsp_obj * pdo,u32 address)1156*4882a593Smuzhiyun static u32 hpi_read_word(struct dsp_obj *pdo, u32 address)
1157*4882a593Smuzhiyun {
1158*4882a593Smuzhiyun u32 data = 0;
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun if (hpi_set_address(pdo, address))
1161*4882a593Smuzhiyun return 0; /*? No way to return error */
1162*4882a593Smuzhiyun
1163*4882a593Smuzhiyun /* take care of errata in revB DSP (2.0.1) */
1164*4882a593Smuzhiyun data = ioread32(pdo->prHPI_data);
1165*4882a593Smuzhiyun return data;
1166*4882a593Smuzhiyun }
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun /* write a block of 32bit words to the DSP HPI port using auto-inc mode */
hpi_write_block(struct dsp_obj * pdo,u32 address,u32 * pdata,u32 length)1169*4882a593Smuzhiyun static void hpi_write_block(struct dsp_obj *pdo, u32 address, u32 *pdata,
1170*4882a593Smuzhiyun u32 length)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun u16 length16 = length - 1;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun if (length == 0)
1175*4882a593Smuzhiyun return;
1176*4882a593Smuzhiyun
1177*4882a593Smuzhiyun if (hpi_set_address(pdo, address))
1178*4882a593Smuzhiyun return;
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun iowrite32_rep(pdo->prHPI_data_auto_inc, pdata, length16);
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun /* take care of errata in revB DSP (2.0.1) */
1183*4882a593Smuzhiyun /* must end with non auto-inc */
1184*4882a593Smuzhiyun iowrite32(*(pdata + length - 1), pdo->prHPI_data);
1185*4882a593Smuzhiyun }
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun /** read a block of 32bit words from the DSP HPI port using auto-inc mode
1188*4882a593Smuzhiyun */
hpi_read_block(struct dsp_obj * pdo,u32 address,u32 * pdata,u32 length)1189*4882a593Smuzhiyun static void hpi_read_block(struct dsp_obj *pdo, u32 address, u32 *pdata,
1190*4882a593Smuzhiyun u32 length)
1191*4882a593Smuzhiyun {
1192*4882a593Smuzhiyun u16 length16 = length - 1;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (length == 0)
1195*4882a593Smuzhiyun return;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun if (hpi_set_address(pdo, address))
1198*4882a593Smuzhiyun return;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun ioread32_rep(pdo->prHPI_data_auto_inc, pdata, length16);
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun /* take care of errata in revB DSP (2.0.1) */
1203*4882a593Smuzhiyun /* must end with non auto-inc */
1204*4882a593Smuzhiyun *(pdata + length - 1) = ioread32(pdo->prHPI_data);
1205*4882a593Smuzhiyun }
1206*4882a593Smuzhiyun
hpi6000_dsp_block_write32(struct hpi_adapter_obj * pao,u16 dsp_index,u32 hpi_address,u32 * source,u32 count)1207*4882a593Smuzhiyun static u16 hpi6000_dsp_block_write32(struct hpi_adapter_obj *pao,
1208*4882a593Smuzhiyun u16 dsp_index, u32 hpi_address, u32 *source, u32 count)
1209*4882a593Smuzhiyun {
1210*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1211*4882a593Smuzhiyun struct dsp_obj *pdo = &phw->ado[dsp_index];
1212*4882a593Smuzhiyun u32 time_out = PCI_TIMEOUT;
1213*4882a593Smuzhiyun int c6711_burst_size = 128;
1214*4882a593Smuzhiyun u32 local_hpi_address = hpi_address;
1215*4882a593Smuzhiyun int local_count = count;
1216*4882a593Smuzhiyun int xfer_size;
1217*4882a593Smuzhiyun u32 *pdata = source;
1218*4882a593Smuzhiyun
1219*4882a593Smuzhiyun while (local_count) {
1220*4882a593Smuzhiyun if (local_count > c6711_burst_size)
1221*4882a593Smuzhiyun xfer_size = c6711_burst_size;
1222*4882a593Smuzhiyun else
1223*4882a593Smuzhiyun xfer_size = local_count;
1224*4882a593Smuzhiyun
1225*4882a593Smuzhiyun time_out = PCI_TIMEOUT;
1226*4882a593Smuzhiyun do {
1227*4882a593Smuzhiyun hpi_write_block(pdo, local_hpi_address, pdata,
1228*4882a593Smuzhiyun xfer_size);
1229*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6WRITE)
1230*4882a593Smuzhiyun && --time_out);
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun if (!time_out)
1233*4882a593Smuzhiyun break;
1234*4882a593Smuzhiyun pdata += xfer_size;
1235*4882a593Smuzhiyun local_hpi_address += sizeof(u32) * xfer_size;
1236*4882a593Smuzhiyun local_count -= xfer_size;
1237*4882a593Smuzhiyun }
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun if (time_out)
1240*4882a593Smuzhiyun return 0;
1241*4882a593Smuzhiyun else
1242*4882a593Smuzhiyun return 1;
1243*4882a593Smuzhiyun }
1244*4882a593Smuzhiyun
hpi6000_dsp_block_read32(struct hpi_adapter_obj * pao,u16 dsp_index,u32 hpi_address,u32 * dest,u32 count)1245*4882a593Smuzhiyun static u16 hpi6000_dsp_block_read32(struct hpi_adapter_obj *pao,
1246*4882a593Smuzhiyun u16 dsp_index, u32 hpi_address, u32 *dest, u32 count)
1247*4882a593Smuzhiyun {
1248*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1249*4882a593Smuzhiyun struct dsp_obj *pdo = &phw->ado[dsp_index];
1250*4882a593Smuzhiyun u32 time_out = PCI_TIMEOUT;
1251*4882a593Smuzhiyun int c6711_burst_size = 16;
1252*4882a593Smuzhiyun u32 local_hpi_address = hpi_address;
1253*4882a593Smuzhiyun int local_count = count;
1254*4882a593Smuzhiyun int xfer_size;
1255*4882a593Smuzhiyun u32 *pdata = dest;
1256*4882a593Smuzhiyun u32 loop_count = 0;
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun while (local_count) {
1259*4882a593Smuzhiyun if (local_count > c6711_burst_size)
1260*4882a593Smuzhiyun xfer_size = c6711_burst_size;
1261*4882a593Smuzhiyun else
1262*4882a593Smuzhiyun xfer_size = local_count;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun time_out = PCI_TIMEOUT;
1265*4882a593Smuzhiyun do {
1266*4882a593Smuzhiyun hpi_read_block(pdo, local_hpi_address, pdata,
1267*4882a593Smuzhiyun xfer_size);
1268*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6READ)
1269*4882a593Smuzhiyun && --time_out);
1270*4882a593Smuzhiyun if (!time_out)
1271*4882a593Smuzhiyun break;
1272*4882a593Smuzhiyun
1273*4882a593Smuzhiyun pdata += xfer_size;
1274*4882a593Smuzhiyun local_hpi_address += sizeof(u32) * xfer_size;
1275*4882a593Smuzhiyun local_count -= xfer_size;
1276*4882a593Smuzhiyun loop_count++;
1277*4882a593Smuzhiyun }
1278*4882a593Smuzhiyun
1279*4882a593Smuzhiyun if (time_out)
1280*4882a593Smuzhiyun return 0;
1281*4882a593Smuzhiyun else
1282*4882a593Smuzhiyun return 1;
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun
hpi6000_message_response_sequence(struct hpi_adapter_obj * pao,u16 dsp_index,struct hpi_message * phm,struct hpi_response * phr)1285*4882a593Smuzhiyun static short hpi6000_message_response_sequence(struct hpi_adapter_obj *pao,
1286*4882a593Smuzhiyun u16 dsp_index, struct hpi_message *phm, struct hpi_response *phr)
1287*4882a593Smuzhiyun {
1288*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1289*4882a593Smuzhiyun struct dsp_obj *pdo = &phw->ado[dsp_index];
1290*4882a593Smuzhiyun u32 timeout;
1291*4882a593Smuzhiyun u16 ack;
1292*4882a593Smuzhiyun u32 address;
1293*4882a593Smuzhiyun u32 length;
1294*4882a593Smuzhiyun u32 *p_data;
1295*4882a593Smuzhiyun u16 error = 0;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun ack = hpi6000_wait_dsp_ack(pao, dsp_index, HPI_HIF_IDLE);
1298*4882a593Smuzhiyun if (ack & HPI_HIF_ERROR_MASK) {
1299*4882a593Smuzhiyun pao->dsp_crashed++;
1300*4882a593Smuzhiyun return HPI6000_ERROR_MSG_RESP_IDLE_TIMEOUT;
1301*4882a593Smuzhiyun }
1302*4882a593Smuzhiyun pao->dsp_crashed = 0;
1303*4882a593Smuzhiyun
1304*4882a593Smuzhiyun /* get the message address and size */
1305*4882a593Smuzhiyun if (phw->message_buffer_address_on_dsp == 0) {
1306*4882a593Smuzhiyun timeout = TIMEOUT;
1307*4882a593Smuzhiyun do {
1308*4882a593Smuzhiyun address =
1309*4882a593Smuzhiyun hpi_read_word(pdo,
1310*4882a593Smuzhiyun HPI_HIF_ADDR(message_buffer_address));
1311*4882a593Smuzhiyun phw->message_buffer_address_on_dsp = address;
1312*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6READ)
1313*4882a593Smuzhiyun && --timeout);
1314*4882a593Smuzhiyun if (!timeout)
1315*4882a593Smuzhiyun return HPI6000_ERROR_MSG_GET_ADR;
1316*4882a593Smuzhiyun } else
1317*4882a593Smuzhiyun address = phw->message_buffer_address_on_dsp;
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun length = phm->size;
1320*4882a593Smuzhiyun
1321*4882a593Smuzhiyun /* send the message */
1322*4882a593Smuzhiyun p_data = (u32 *)phm;
1323*4882a593Smuzhiyun if (hpi6000_dsp_block_write32(pao, dsp_index, address, p_data,
1324*4882a593Smuzhiyun (u16)length / 4))
1325*4882a593Smuzhiyun return HPI6000_ERROR_MSG_RESP_BLOCKWRITE32;
1326*4882a593Smuzhiyun
1327*4882a593Smuzhiyun if (hpi6000_send_host_command(pao, dsp_index, HPI_HIF_GET_RESP))
1328*4882a593Smuzhiyun return HPI6000_ERROR_MSG_RESP_GETRESPCMD;
1329*4882a593Smuzhiyun hpi6000_send_dsp_interrupt(pdo);
1330*4882a593Smuzhiyun
1331*4882a593Smuzhiyun ack = hpi6000_wait_dsp_ack(pao, dsp_index, HPI_HIF_GET_RESP);
1332*4882a593Smuzhiyun if (ack & HPI_HIF_ERROR_MASK)
1333*4882a593Smuzhiyun return HPI6000_ERROR_MSG_RESP_GET_RESP_ACK;
1334*4882a593Smuzhiyun
1335*4882a593Smuzhiyun /* get the response address */
1336*4882a593Smuzhiyun if (phw->response_buffer_address_on_dsp == 0) {
1337*4882a593Smuzhiyun timeout = TIMEOUT;
1338*4882a593Smuzhiyun do {
1339*4882a593Smuzhiyun address =
1340*4882a593Smuzhiyun hpi_read_word(pdo,
1341*4882a593Smuzhiyun HPI_HIF_ADDR(response_buffer_address));
1342*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6READ)
1343*4882a593Smuzhiyun && --timeout);
1344*4882a593Smuzhiyun phw->response_buffer_address_on_dsp = address;
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun if (!timeout)
1347*4882a593Smuzhiyun return HPI6000_ERROR_RESP_GET_ADR;
1348*4882a593Smuzhiyun } else
1349*4882a593Smuzhiyun address = phw->response_buffer_address_on_dsp;
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun /* read the length of the response back from the DSP */
1352*4882a593Smuzhiyun timeout = TIMEOUT;
1353*4882a593Smuzhiyun do {
1354*4882a593Smuzhiyun length = hpi_read_word(pdo, HPI_HIF_ADDR(length));
1355*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6READ) && --timeout);
1356*4882a593Smuzhiyun if (!timeout)
1357*4882a593Smuzhiyun return HPI6000_ERROR_RESP_GET_LEN;
1358*4882a593Smuzhiyun
1359*4882a593Smuzhiyun if (length > phr->size)
1360*4882a593Smuzhiyun return HPI_ERROR_RESPONSE_BUFFER_TOO_SMALL;
1361*4882a593Smuzhiyun
1362*4882a593Smuzhiyun /* get the response */
1363*4882a593Smuzhiyun p_data = (u32 *)phr;
1364*4882a593Smuzhiyun if (hpi6000_dsp_block_read32(pao, dsp_index, address, p_data,
1365*4882a593Smuzhiyun (u16)length / 4))
1366*4882a593Smuzhiyun return HPI6000_ERROR_MSG_RESP_BLOCKREAD32;
1367*4882a593Smuzhiyun
1368*4882a593Smuzhiyun /* set i/f back to idle */
1369*4882a593Smuzhiyun if (hpi6000_send_host_command(pao, dsp_index, HPI_HIF_IDLE))
1370*4882a593Smuzhiyun return HPI6000_ERROR_MSG_RESP_IDLECMD;
1371*4882a593Smuzhiyun hpi6000_send_dsp_interrupt(pdo);
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun error = hpi_validate_response(phm, phr);
1374*4882a593Smuzhiyun return error;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun
1377*4882a593Smuzhiyun /* have to set up the below defines to match stuff in the MAP file */
1378*4882a593Smuzhiyun
1379*4882a593Smuzhiyun #define MSG_ADDRESS (HPI_HIF_BASE+0x18)
1380*4882a593Smuzhiyun #define MSG_LENGTH 11
1381*4882a593Smuzhiyun #define RESP_ADDRESS (HPI_HIF_BASE+0x44)
1382*4882a593Smuzhiyun #define RESP_LENGTH 16
1383*4882a593Smuzhiyun #define QUEUE_START (HPI_HIF_BASE+0x88)
1384*4882a593Smuzhiyun #define QUEUE_SIZE 0x8000
1385*4882a593Smuzhiyun
hpi6000_send_data_check_adr(u32 address,u32 length_in_dwords)1386*4882a593Smuzhiyun static short hpi6000_send_data_check_adr(u32 address, u32 length_in_dwords)
1387*4882a593Smuzhiyun {
1388*4882a593Smuzhiyun /*#define CHECKING // comment this line in to enable checking */
1389*4882a593Smuzhiyun #ifdef CHECKING
1390*4882a593Smuzhiyun if (address < (u32)MSG_ADDRESS)
1391*4882a593Smuzhiyun return 0;
1392*4882a593Smuzhiyun if (address > (u32)(QUEUE_START + QUEUE_SIZE))
1393*4882a593Smuzhiyun return 0;
1394*4882a593Smuzhiyun if ((address + (length_in_dwords << 2)) >
1395*4882a593Smuzhiyun (u32)(QUEUE_START + QUEUE_SIZE))
1396*4882a593Smuzhiyun return 0;
1397*4882a593Smuzhiyun #else
1398*4882a593Smuzhiyun (void)address;
1399*4882a593Smuzhiyun (void)length_in_dwords;
1400*4882a593Smuzhiyun return 1;
1401*4882a593Smuzhiyun #endif
1402*4882a593Smuzhiyun }
1403*4882a593Smuzhiyun
hpi6000_send_data(struct hpi_adapter_obj * pao,u16 dsp_index,struct hpi_message * phm,struct hpi_response * phr)1404*4882a593Smuzhiyun static short hpi6000_send_data(struct hpi_adapter_obj *pao, u16 dsp_index,
1405*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
1406*4882a593Smuzhiyun {
1407*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1408*4882a593Smuzhiyun struct dsp_obj *pdo = &phw->ado[dsp_index];
1409*4882a593Smuzhiyun u32 data_sent = 0;
1410*4882a593Smuzhiyun u16 ack;
1411*4882a593Smuzhiyun u32 length, address;
1412*4882a593Smuzhiyun u32 *p_data = (u32 *)phm->u.d.u.data.pb_data;
1413*4882a593Smuzhiyun u16 time_out = 8;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun (void)phr;
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* round dwDataSize down to nearest 4 bytes */
1418*4882a593Smuzhiyun while ((data_sent < (phm->u.d.u.data.data_size & ~3L))
1419*4882a593Smuzhiyun && --time_out) {
1420*4882a593Smuzhiyun ack = hpi6000_wait_dsp_ack(pao, dsp_index, HPI_HIF_IDLE);
1421*4882a593Smuzhiyun if (ack & HPI_HIF_ERROR_MASK)
1422*4882a593Smuzhiyun return HPI6000_ERROR_SEND_DATA_IDLE_TIMEOUT;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun if (hpi6000_send_host_command(pao, dsp_index,
1425*4882a593Smuzhiyun HPI_HIF_SEND_DATA))
1426*4882a593Smuzhiyun return HPI6000_ERROR_SEND_DATA_CMD;
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun hpi6000_send_dsp_interrupt(pdo);
1429*4882a593Smuzhiyun
1430*4882a593Smuzhiyun ack = hpi6000_wait_dsp_ack(pao, dsp_index, HPI_HIF_SEND_DATA);
1431*4882a593Smuzhiyun
1432*4882a593Smuzhiyun if (ack & HPI_HIF_ERROR_MASK)
1433*4882a593Smuzhiyun return HPI6000_ERROR_SEND_DATA_ACK;
1434*4882a593Smuzhiyun
1435*4882a593Smuzhiyun do {
1436*4882a593Smuzhiyun /* get the address and size */
1437*4882a593Smuzhiyun address = hpi_read_word(pdo, HPI_HIF_ADDR(address));
1438*4882a593Smuzhiyun /* DSP returns number of DWORDS */
1439*4882a593Smuzhiyun length = hpi_read_word(pdo, HPI_HIF_ADDR(length));
1440*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6READ));
1441*4882a593Smuzhiyun
1442*4882a593Smuzhiyun if (!hpi6000_send_data_check_adr(address, length))
1443*4882a593Smuzhiyun return HPI6000_ERROR_SEND_DATA_ADR;
1444*4882a593Smuzhiyun
1445*4882a593Smuzhiyun /* send the data. break data into 512 DWORD blocks (2K bytes)
1446*4882a593Smuzhiyun * and send using block write. 2Kbytes is the max as this is the
1447*4882a593Smuzhiyun * memory window given to the HPI data register by the PCI2040
1448*4882a593Smuzhiyun */
1449*4882a593Smuzhiyun
1450*4882a593Smuzhiyun {
1451*4882a593Smuzhiyun u32 len = length;
1452*4882a593Smuzhiyun u32 blk_len = 512;
1453*4882a593Smuzhiyun while (len) {
1454*4882a593Smuzhiyun if (len < blk_len)
1455*4882a593Smuzhiyun blk_len = len;
1456*4882a593Smuzhiyun if (hpi6000_dsp_block_write32(pao, dsp_index,
1457*4882a593Smuzhiyun address, p_data, blk_len))
1458*4882a593Smuzhiyun return HPI6000_ERROR_SEND_DATA_WRITE;
1459*4882a593Smuzhiyun address += blk_len * 4;
1460*4882a593Smuzhiyun p_data += blk_len;
1461*4882a593Smuzhiyun len -= blk_len;
1462*4882a593Smuzhiyun }
1463*4882a593Smuzhiyun }
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun if (hpi6000_send_host_command(pao, dsp_index, HPI_HIF_IDLE))
1466*4882a593Smuzhiyun return HPI6000_ERROR_SEND_DATA_IDLECMD;
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun hpi6000_send_dsp_interrupt(pdo);
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun data_sent += length * 4;
1471*4882a593Smuzhiyun }
1472*4882a593Smuzhiyun if (!time_out)
1473*4882a593Smuzhiyun return HPI6000_ERROR_SEND_DATA_TIMEOUT;
1474*4882a593Smuzhiyun return 0;
1475*4882a593Smuzhiyun }
1476*4882a593Smuzhiyun
hpi6000_get_data(struct hpi_adapter_obj * pao,u16 dsp_index,struct hpi_message * phm,struct hpi_response * phr)1477*4882a593Smuzhiyun static short hpi6000_get_data(struct hpi_adapter_obj *pao, u16 dsp_index,
1478*4882a593Smuzhiyun struct hpi_message *phm, struct hpi_response *phr)
1479*4882a593Smuzhiyun {
1480*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1481*4882a593Smuzhiyun struct dsp_obj *pdo = &phw->ado[dsp_index];
1482*4882a593Smuzhiyun u32 data_got = 0;
1483*4882a593Smuzhiyun u16 ack;
1484*4882a593Smuzhiyun u32 length, address;
1485*4882a593Smuzhiyun u32 *p_data = (u32 *)phm->u.d.u.data.pb_data;
1486*4882a593Smuzhiyun
1487*4882a593Smuzhiyun (void)phr; /* this parameter not used! */
1488*4882a593Smuzhiyun
1489*4882a593Smuzhiyun /* round dwDataSize down to nearest 4 bytes */
1490*4882a593Smuzhiyun while (data_got < (phm->u.d.u.data.data_size & ~3L)) {
1491*4882a593Smuzhiyun ack = hpi6000_wait_dsp_ack(pao, dsp_index, HPI_HIF_IDLE);
1492*4882a593Smuzhiyun if (ack & HPI_HIF_ERROR_MASK)
1493*4882a593Smuzhiyun return HPI6000_ERROR_GET_DATA_IDLE_TIMEOUT;
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun if (hpi6000_send_host_command(pao, dsp_index,
1496*4882a593Smuzhiyun HPI_HIF_GET_DATA))
1497*4882a593Smuzhiyun return HPI6000_ERROR_GET_DATA_CMD;
1498*4882a593Smuzhiyun hpi6000_send_dsp_interrupt(pdo);
1499*4882a593Smuzhiyun
1500*4882a593Smuzhiyun ack = hpi6000_wait_dsp_ack(pao, dsp_index, HPI_HIF_GET_DATA);
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun if (ack & HPI_HIF_ERROR_MASK)
1503*4882a593Smuzhiyun return HPI6000_ERROR_GET_DATA_ACK;
1504*4882a593Smuzhiyun
1505*4882a593Smuzhiyun /* get the address and size */
1506*4882a593Smuzhiyun do {
1507*4882a593Smuzhiyun address = hpi_read_word(pdo, HPI_HIF_ADDR(address));
1508*4882a593Smuzhiyun length = hpi_read_word(pdo, HPI_HIF_ADDR(length));
1509*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6READ));
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun /* read the data */
1512*4882a593Smuzhiyun {
1513*4882a593Smuzhiyun u32 len = length;
1514*4882a593Smuzhiyun u32 blk_len = 512;
1515*4882a593Smuzhiyun while (len) {
1516*4882a593Smuzhiyun if (len < blk_len)
1517*4882a593Smuzhiyun blk_len = len;
1518*4882a593Smuzhiyun if (hpi6000_dsp_block_read32(pao, dsp_index,
1519*4882a593Smuzhiyun address, p_data, blk_len))
1520*4882a593Smuzhiyun return HPI6000_ERROR_GET_DATA_READ;
1521*4882a593Smuzhiyun address += blk_len * 4;
1522*4882a593Smuzhiyun p_data += blk_len;
1523*4882a593Smuzhiyun len -= blk_len;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun }
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun if (hpi6000_send_host_command(pao, dsp_index, HPI_HIF_IDLE))
1528*4882a593Smuzhiyun return HPI6000_ERROR_GET_DATA_IDLECMD;
1529*4882a593Smuzhiyun hpi6000_send_dsp_interrupt(pdo);
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun data_got += length * 4;
1532*4882a593Smuzhiyun }
1533*4882a593Smuzhiyun return 0;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun
hpi6000_send_dsp_interrupt(struct dsp_obj * pdo)1536*4882a593Smuzhiyun static void hpi6000_send_dsp_interrupt(struct dsp_obj *pdo)
1537*4882a593Smuzhiyun {
1538*4882a593Smuzhiyun iowrite32(0x00030003, pdo->prHPI_control); /* DSPINT */
1539*4882a593Smuzhiyun }
1540*4882a593Smuzhiyun
hpi6000_send_host_command(struct hpi_adapter_obj * pao,u16 dsp_index,u32 host_cmd)1541*4882a593Smuzhiyun static short hpi6000_send_host_command(struct hpi_adapter_obj *pao,
1542*4882a593Smuzhiyun u16 dsp_index, u32 host_cmd)
1543*4882a593Smuzhiyun {
1544*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1545*4882a593Smuzhiyun struct dsp_obj *pdo = &phw->ado[dsp_index];
1546*4882a593Smuzhiyun u32 timeout = TIMEOUT;
1547*4882a593Smuzhiyun
1548*4882a593Smuzhiyun /* set command */
1549*4882a593Smuzhiyun do {
1550*4882a593Smuzhiyun hpi_write_word(pdo, HPI_HIF_ADDR(host_cmd), host_cmd);
1551*4882a593Smuzhiyun /* flush the FIFO */
1552*4882a593Smuzhiyun hpi_set_address(pdo, HPI_HIF_ADDR(host_cmd));
1553*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6WRITE) && --timeout);
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun /* reset the interrupt bit */
1556*4882a593Smuzhiyun iowrite32(0x00040004, pdo->prHPI_control);
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun if (timeout)
1559*4882a593Smuzhiyun return 0;
1560*4882a593Smuzhiyun else
1561*4882a593Smuzhiyun return 1;
1562*4882a593Smuzhiyun }
1563*4882a593Smuzhiyun
1564*4882a593Smuzhiyun /* if the PCI2040 has recorded an HPI timeout, reset the error and return 1 */
hpi6000_check_PCI2040_error_flag(struct hpi_adapter_obj * pao,u16 read_or_write)1565*4882a593Smuzhiyun static short hpi6000_check_PCI2040_error_flag(struct hpi_adapter_obj *pao,
1566*4882a593Smuzhiyun u16 read_or_write)
1567*4882a593Smuzhiyun {
1568*4882a593Smuzhiyun u32 hPI_error;
1569*4882a593Smuzhiyun
1570*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1571*4882a593Smuzhiyun
1572*4882a593Smuzhiyun /* read the error bits from the PCI2040 */
1573*4882a593Smuzhiyun hPI_error = ioread32(phw->dw2040_HPICSR + HPI_ERROR_REPORT);
1574*4882a593Smuzhiyun if (hPI_error) {
1575*4882a593Smuzhiyun /* reset the error flag */
1576*4882a593Smuzhiyun iowrite32(0L, phw->dw2040_HPICSR + HPI_ERROR_REPORT);
1577*4882a593Smuzhiyun phw->pCI2040HPI_error_count++;
1578*4882a593Smuzhiyun if (read_or_write == 1)
1579*4882a593Smuzhiyun gw_pci_read_asserts++; /************* inc global */
1580*4882a593Smuzhiyun else
1581*4882a593Smuzhiyun gw_pci_write_asserts++;
1582*4882a593Smuzhiyun return 1;
1583*4882a593Smuzhiyun } else
1584*4882a593Smuzhiyun return 0;
1585*4882a593Smuzhiyun }
1586*4882a593Smuzhiyun
hpi6000_wait_dsp_ack(struct hpi_adapter_obj * pao,u16 dsp_index,u32 ack_value)1587*4882a593Smuzhiyun static short hpi6000_wait_dsp_ack(struct hpi_adapter_obj *pao, u16 dsp_index,
1588*4882a593Smuzhiyun u32 ack_value)
1589*4882a593Smuzhiyun {
1590*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1591*4882a593Smuzhiyun struct dsp_obj *pdo = &phw->ado[dsp_index];
1592*4882a593Smuzhiyun u32 ack = 0L;
1593*4882a593Smuzhiyun u32 timeout;
1594*4882a593Smuzhiyun u32 hPIC = 0L;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun /* wait for host interrupt to signal ack is ready */
1597*4882a593Smuzhiyun timeout = TIMEOUT;
1598*4882a593Smuzhiyun while (--timeout) {
1599*4882a593Smuzhiyun hPIC = ioread32(pdo->prHPI_control);
1600*4882a593Smuzhiyun if (hPIC & 0x04) /* 0x04 = HINT from DSP */
1601*4882a593Smuzhiyun break;
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun if (timeout == 0)
1604*4882a593Smuzhiyun return HPI_HIF_ERROR_MASK;
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun /* wait for dwAckValue */
1607*4882a593Smuzhiyun timeout = TIMEOUT;
1608*4882a593Smuzhiyun while (--timeout) {
1609*4882a593Smuzhiyun /* read the ack mailbox */
1610*4882a593Smuzhiyun ack = hpi_read_word(pdo, HPI_HIF_ADDR(dsp_ack));
1611*4882a593Smuzhiyun if (ack == ack_value)
1612*4882a593Smuzhiyun break;
1613*4882a593Smuzhiyun if ((ack & HPI_HIF_ERROR_MASK)
1614*4882a593Smuzhiyun && !hpi6000_check_PCI2040_error_flag(pao, H6READ))
1615*4882a593Smuzhiyun break;
1616*4882a593Smuzhiyun /*for (i=0;i<1000;i++) */
1617*4882a593Smuzhiyun /* dwPause=i+1; */
1618*4882a593Smuzhiyun }
1619*4882a593Smuzhiyun if (ack & HPI_HIF_ERROR_MASK)
1620*4882a593Smuzhiyun /* indicates bad read from DSP -
1621*4882a593Smuzhiyun typically 0xffffff is read for some reason */
1622*4882a593Smuzhiyun ack = HPI_HIF_ERROR_MASK;
1623*4882a593Smuzhiyun
1624*4882a593Smuzhiyun if (timeout == 0)
1625*4882a593Smuzhiyun ack = HPI_HIF_ERROR_MASK;
1626*4882a593Smuzhiyun return (short)ack;
1627*4882a593Smuzhiyun }
1628*4882a593Smuzhiyun
hpi6000_update_control_cache(struct hpi_adapter_obj * pao,struct hpi_message * phm)1629*4882a593Smuzhiyun static short hpi6000_update_control_cache(struct hpi_adapter_obj *pao,
1630*4882a593Smuzhiyun struct hpi_message *phm)
1631*4882a593Smuzhiyun {
1632*4882a593Smuzhiyun const u16 dsp_index = 0;
1633*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1634*4882a593Smuzhiyun struct dsp_obj *pdo = &phw->ado[dsp_index];
1635*4882a593Smuzhiyun u32 timeout;
1636*4882a593Smuzhiyun u32 cache_dirty_flag;
1637*4882a593Smuzhiyun u16 err;
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun hpios_dsplock_lock(pao);
1640*4882a593Smuzhiyun
1641*4882a593Smuzhiyun timeout = TIMEOUT;
1642*4882a593Smuzhiyun do {
1643*4882a593Smuzhiyun cache_dirty_flag =
1644*4882a593Smuzhiyun hpi_read_word((struct dsp_obj *)pdo,
1645*4882a593Smuzhiyun HPI_HIF_ADDR(control_cache_is_dirty));
1646*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6READ) && --timeout);
1647*4882a593Smuzhiyun if (!timeout) {
1648*4882a593Smuzhiyun err = HPI6000_ERROR_CONTROL_CACHE_PARAMS;
1649*4882a593Smuzhiyun goto unlock;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun if (cache_dirty_flag) {
1653*4882a593Smuzhiyun /* read the cached controls */
1654*4882a593Smuzhiyun u32 address;
1655*4882a593Smuzhiyun u32 length;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun timeout = TIMEOUT;
1658*4882a593Smuzhiyun if (pdo->control_cache_address_on_dsp == 0) {
1659*4882a593Smuzhiyun do {
1660*4882a593Smuzhiyun address =
1661*4882a593Smuzhiyun hpi_read_word((struct dsp_obj *)pdo,
1662*4882a593Smuzhiyun HPI_HIF_ADDR(control_cache_address));
1663*4882a593Smuzhiyun
1664*4882a593Smuzhiyun length = hpi_read_word((struct dsp_obj *)pdo,
1665*4882a593Smuzhiyun HPI_HIF_ADDR
1666*4882a593Smuzhiyun (control_cache_size_in_bytes));
1667*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6READ)
1668*4882a593Smuzhiyun && --timeout);
1669*4882a593Smuzhiyun if (!timeout) {
1670*4882a593Smuzhiyun err = HPI6000_ERROR_CONTROL_CACHE_ADDRLEN;
1671*4882a593Smuzhiyun goto unlock;
1672*4882a593Smuzhiyun }
1673*4882a593Smuzhiyun pdo->control_cache_address_on_dsp = address;
1674*4882a593Smuzhiyun pdo->control_cache_length_on_dsp = length;
1675*4882a593Smuzhiyun } else {
1676*4882a593Smuzhiyun address = pdo->control_cache_address_on_dsp;
1677*4882a593Smuzhiyun length = pdo->control_cache_length_on_dsp;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun
1680*4882a593Smuzhiyun if (hpi6000_dsp_block_read32(pao, dsp_index, address,
1681*4882a593Smuzhiyun (u32 *)&phw->control_cache[0],
1682*4882a593Smuzhiyun length / sizeof(u32))) {
1683*4882a593Smuzhiyun err = HPI6000_ERROR_CONTROL_CACHE_READ;
1684*4882a593Smuzhiyun goto unlock;
1685*4882a593Smuzhiyun }
1686*4882a593Smuzhiyun do {
1687*4882a593Smuzhiyun hpi_write_word((struct dsp_obj *)pdo,
1688*4882a593Smuzhiyun HPI_HIF_ADDR(control_cache_is_dirty), 0);
1689*4882a593Smuzhiyun /* flush the FIFO */
1690*4882a593Smuzhiyun hpi_set_address(pdo, HPI_HIF_ADDR(host_cmd));
1691*4882a593Smuzhiyun } while (hpi6000_check_PCI2040_error_flag(pao, H6WRITE)
1692*4882a593Smuzhiyun && --timeout);
1693*4882a593Smuzhiyun if (!timeout) {
1694*4882a593Smuzhiyun err = HPI6000_ERROR_CONTROL_CACHE_FLUSH;
1695*4882a593Smuzhiyun goto unlock;
1696*4882a593Smuzhiyun }
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun }
1699*4882a593Smuzhiyun err = 0;
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun unlock:
1702*4882a593Smuzhiyun hpios_dsplock_unlock(pao);
1703*4882a593Smuzhiyun return err;
1704*4882a593Smuzhiyun }
1705*4882a593Smuzhiyun
1706*4882a593Smuzhiyun /** Get dsp index for multi DSP adapters only */
get_dsp_index(struct hpi_adapter_obj * pao,struct hpi_message * phm)1707*4882a593Smuzhiyun static u16 get_dsp_index(struct hpi_adapter_obj *pao, struct hpi_message *phm)
1708*4882a593Smuzhiyun {
1709*4882a593Smuzhiyun u16 ret = 0;
1710*4882a593Smuzhiyun switch (phm->object) {
1711*4882a593Smuzhiyun case HPI_OBJ_ISTREAM:
1712*4882a593Smuzhiyun if (phm->obj_index < 2)
1713*4882a593Smuzhiyun ret = 1;
1714*4882a593Smuzhiyun break;
1715*4882a593Smuzhiyun case HPI_OBJ_PROFILE:
1716*4882a593Smuzhiyun ret = phm->obj_index;
1717*4882a593Smuzhiyun break;
1718*4882a593Smuzhiyun default:
1719*4882a593Smuzhiyun break;
1720*4882a593Smuzhiyun }
1721*4882a593Smuzhiyun return ret;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
1724*4882a593Smuzhiyun /** Complete transaction with DSP
1725*4882a593Smuzhiyun
1726*4882a593Smuzhiyun Send message, get response, send or get stream data if any.
1727*4882a593Smuzhiyun */
hw_message(struct hpi_adapter_obj * pao,struct hpi_message * phm,struct hpi_response * phr)1728*4882a593Smuzhiyun static void hw_message(struct hpi_adapter_obj *pao, struct hpi_message *phm,
1729*4882a593Smuzhiyun struct hpi_response *phr)
1730*4882a593Smuzhiyun {
1731*4882a593Smuzhiyun u16 error = 0;
1732*4882a593Smuzhiyun u16 dsp_index = 0;
1733*4882a593Smuzhiyun struct hpi_hw_obj *phw = pao->priv;
1734*4882a593Smuzhiyun u16 num_dsp = phw->num_dsp;
1735*4882a593Smuzhiyun
1736*4882a593Smuzhiyun if (num_dsp < 2)
1737*4882a593Smuzhiyun dsp_index = 0;
1738*4882a593Smuzhiyun else {
1739*4882a593Smuzhiyun dsp_index = get_dsp_index(pao, phm);
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun /* is this checked on the DSP anyway? */
1742*4882a593Smuzhiyun if ((phm->function == HPI_ISTREAM_GROUP_ADD)
1743*4882a593Smuzhiyun || (phm->function == HPI_OSTREAM_GROUP_ADD)) {
1744*4882a593Smuzhiyun struct hpi_message hm;
1745*4882a593Smuzhiyun u16 add_index;
1746*4882a593Smuzhiyun hm.obj_index = phm->u.d.u.stream.stream_index;
1747*4882a593Smuzhiyun hm.object = phm->u.d.u.stream.object_type;
1748*4882a593Smuzhiyun add_index = get_dsp_index(pao, &hm);
1749*4882a593Smuzhiyun if (add_index != dsp_index) {
1750*4882a593Smuzhiyun phr->error = HPI_ERROR_NO_INTERDSP_GROUPS;
1751*4882a593Smuzhiyun return;
1752*4882a593Smuzhiyun }
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun hpios_dsplock_lock(pao);
1757*4882a593Smuzhiyun error = hpi6000_message_response_sequence(pao, dsp_index, phm, phr);
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun if (error) /* something failed in the HPI/DSP interface */
1760*4882a593Smuzhiyun goto err;
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun if (phr->error) /* something failed in the DSP */
1763*4882a593Smuzhiyun goto out;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun switch (phm->function) {
1766*4882a593Smuzhiyun case HPI_OSTREAM_WRITE:
1767*4882a593Smuzhiyun case HPI_ISTREAM_ANC_WRITE:
1768*4882a593Smuzhiyun error = hpi6000_send_data(pao, dsp_index, phm, phr);
1769*4882a593Smuzhiyun break;
1770*4882a593Smuzhiyun case HPI_ISTREAM_READ:
1771*4882a593Smuzhiyun case HPI_OSTREAM_ANC_READ:
1772*4882a593Smuzhiyun error = hpi6000_get_data(pao, dsp_index, phm, phr);
1773*4882a593Smuzhiyun break;
1774*4882a593Smuzhiyun case HPI_ADAPTER_GET_ASSERT:
1775*4882a593Smuzhiyun phr->u.ax.assert.dsp_index = 0; /* dsp 0 default */
1776*4882a593Smuzhiyun if (num_dsp == 2) {
1777*4882a593Smuzhiyun if (!phr->u.ax.assert.count) {
1778*4882a593Smuzhiyun /* no assert from dsp 0, check dsp 1 */
1779*4882a593Smuzhiyun error = hpi6000_message_response_sequence(pao,
1780*4882a593Smuzhiyun 1, phm, phr);
1781*4882a593Smuzhiyun phr->u.ax.assert.dsp_index = 1;
1782*4882a593Smuzhiyun }
1783*4882a593Smuzhiyun }
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun
1786*4882a593Smuzhiyun err:
1787*4882a593Smuzhiyun if (error) {
1788*4882a593Smuzhiyun if (error >= HPI_ERROR_BACKEND_BASE) {
1789*4882a593Smuzhiyun phr->error = HPI_ERROR_DSP_COMMUNICATION;
1790*4882a593Smuzhiyun phr->specific_error = error;
1791*4882a593Smuzhiyun } else {
1792*4882a593Smuzhiyun phr->error = error;
1793*4882a593Smuzhiyun }
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun /* just the header of the response is valid */
1796*4882a593Smuzhiyun phr->size = sizeof(struct hpi_response_header);
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun out:
1799*4882a593Smuzhiyun hpios_dsplock_unlock(pao);
1800*4882a593Smuzhiyun return;
1801*4882a593Smuzhiyun }
1802