xref: /OK3568_Linux_fs/kernel/sound/pci/ad1889.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /* Analog Devices 1889 audio driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * This is a driver for the AD1889 PCI audio chipset found
5*4882a593Smuzhiyun  * on the HP PA-RISC [BCJ]-xxx0 workstations.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2004-2005, Kyle McMartin <kyle@parisc-linux.org>
8*4882a593Smuzhiyun  * Copyright (C) 2005, Thibaut Varene <varenet@parisc-linux.org>
9*4882a593Smuzhiyun  *   Based on the OSS AD1889 driver by Randolph Chung <tausq@debian.org>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * TODO:
12*4882a593Smuzhiyun  *	Do we need to take care of CCS register?
13*4882a593Smuzhiyun  *	Maybe we could use finer grained locking (separate locks for pb/cap)?
14*4882a593Smuzhiyun  * Wishlist:
15*4882a593Smuzhiyun  *	Control Interface (mixer) support
16*4882a593Smuzhiyun  *	Better AC97 support (VSR...)?
17*4882a593Smuzhiyun  *	PM support
18*4882a593Smuzhiyun  *	MIDI support
19*4882a593Smuzhiyun  *	Game Port support
20*4882a593Smuzhiyun  *	SG DMA support (this will need *a lot* of work)
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/pci.h>
25*4882a593Smuzhiyun #include <linux/dma-mapping.h>
26*4882a593Smuzhiyun #include <linux/slab.h>
27*4882a593Smuzhiyun #include <linux/interrupt.h>
28*4882a593Smuzhiyun #include <linux/compiler.h>
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <linux/module.h>
31*4882a593Smuzhiyun #include <linux/io.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <sound/core.h>
34*4882a593Smuzhiyun #include <sound/pcm.h>
35*4882a593Smuzhiyun #include <sound/initval.h>
36*4882a593Smuzhiyun #include <sound/ac97_codec.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include "ad1889.h"
39*4882a593Smuzhiyun #include "ac97/ac97_id.h"
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define	AD1889_DRVVER	"Version: 1.7"
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun MODULE_AUTHOR("Kyle McMartin <kyle@parisc-linux.org>, Thibaut Varene <t-bone@parisc-linux.org>");
44*4882a593Smuzhiyun MODULE_DESCRIPTION("Analog Devices AD1889 ALSA sound driver");
45*4882a593Smuzhiyun MODULE_LICENSE("GPL");
46*4882a593Smuzhiyun MODULE_SUPPORTED_DEVICE("{{Analog Devices,AD1889}}");
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
49*4882a593Smuzhiyun module_param_array(index, int, NULL, 0444);
50*4882a593Smuzhiyun MODULE_PARM_DESC(index, "Index value for the AD1889 soundcard.");
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
53*4882a593Smuzhiyun module_param_array(id, charp, NULL, 0444);
54*4882a593Smuzhiyun MODULE_PARM_DESC(id, "ID string for the AD1889 soundcard.");
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57*4882a593Smuzhiyun module_param_array(enable, bool, NULL, 0444);
58*4882a593Smuzhiyun MODULE_PARM_DESC(enable, "Enable AD1889 soundcard.");
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun static char *ac97_quirk[SNDRV_CARDS];
61*4882a593Smuzhiyun module_param_array(ac97_quirk, charp, NULL, 0444);
62*4882a593Smuzhiyun MODULE_PARM_DESC(ac97_quirk, "AC'97 workaround for strange hardware.");
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define DEVNAME "ad1889"
65*4882a593Smuzhiyun #define PFX	DEVNAME ": "
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun /* keep track of some hw registers */
68*4882a593Smuzhiyun struct ad1889_register_state {
69*4882a593Smuzhiyun 	u16 reg;	/* reg setup */
70*4882a593Smuzhiyun 	u32 addr;	/* dma base address */
71*4882a593Smuzhiyun 	unsigned long size;	/* DMA buffer size */
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun struct snd_ad1889 {
75*4882a593Smuzhiyun 	struct snd_card *card;
76*4882a593Smuzhiyun 	struct pci_dev *pci;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	int irq;
79*4882a593Smuzhiyun 	unsigned long bar;
80*4882a593Smuzhiyun 	void __iomem *iobase;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	struct snd_ac97 *ac97;
83*4882a593Smuzhiyun 	struct snd_ac97_bus *ac97_bus;
84*4882a593Smuzhiyun 	struct snd_pcm *pcm;
85*4882a593Smuzhiyun 	struct snd_info_entry *proc;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	struct snd_pcm_substream *psubs;
88*4882a593Smuzhiyun 	struct snd_pcm_substream *csubs;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* playback register state */
91*4882a593Smuzhiyun 	struct ad1889_register_state wave;
92*4882a593Smuzhiyun 	struct ad1889_register_state ramc;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	spinlock_t lock;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun static inline u16
ad1889_readw(struct snd_ad1889 * chip,unsigned reg)98*4882a593Smuzhiyun ad1889_readw(struct snd_ad1889 *chip, unsigned reg)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	return readw(chip->iobase + reg);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static inline void
ad1889_writew(struct snd_ad1889 * chip,unsigned reg,u16 val)104*4882a593Smuzhiyun ad1889_writew(struct snd_ad1889 *chip, unsigned reg, u16 val)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	writew(val, chip->iobase + reg);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static inline u32
ad1889_readl(struct snd_ad1889 * chip,unsigned reg)110*4882a593Smuzhiyun ad1889_readl(struct snd_ad1889 *chip, unsigned reg)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	return readl(chip->iobase + reg);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static inline void
ad1889_writel(struct snd_ad1889 * chip,unsigned reg,u32 val)116*4882a593Smuzhiyun ad1889_writel(struct snd_ad1889 *chip, unsigned reg, u32 val)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	writel(val, chip->iobase + reg);
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static inline void
ad1889_unmute(struct snd_ad1889 * chip)122*4882a593Smuzhiyun ad1889_unmute(struct snd_ad1889 *chip)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	u16 st;
125*4882a593Smuzhiyun 	st = ad1889_readw(chip, AD_DS_WADA) &
126*4882a593Smuzhiyun 		~(AD_DS_WADA_RWAM | AD_DS_WADA_LWAM);
127*4882a593Smuzhiyun 	ad1889_writew(chip, AD_DS_WADA, st);
128*4882a593Smuzhiyun 	ad1889_readw(chip, AD_DS_WADA);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static inline void
ad1889_mute(struct snd_ad1889 * chip)132*4882a593Smuzhiyun ad1889_mute(struct snd_ad1889 *chip)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun 	u16 st;
135*4882a593Smuzhiyun 	st = ad1889_readw(chip, AD_DS_WADA) | AD_DS_WADA_RWAM | AD_DS_WADA_LWAM;
136*4882a593Smuzhiyun 	ad1889_writew(chip, AD_DS_WADA, st);
137*4882a593Smuzhiyun 	ad1889_readw(chip, AD_DS_WADA);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static inline void
ad1889_load_adc_buffer_address(struct snd_ad1889 * chip,u32 address)141*4882a593Smuzhiyun ad1889_load_adc_buffer_address(struct snd_ad1889 *chip, u32 address)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_ADCBA, address);
144*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_ADCCA, address);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun static inline void
ad1889_load_adc_buffer_count(struct snd_ad1889 * chip,u32 count)148*4882a593Smuzhiyun ad1889_load_adc_buffer_count(struct snd_ad1889 *chip, u32 count)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_ADCBC, count);
151*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_ADCCC, count);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static inline void
ad1889_load_adc_interrupt_count(struct snd_ad1889 * chip,u32 count)155*4882a593Smuzhiyun ad1889_load_adc_interrupt_count(struct snd_ad1889 *chip, u32 count)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_ADCIB, count);
158*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_ADCIC, count);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun static inline void
ad1889_load_wave_buffer_address(struct snd_ad1889 * chip,u32 address)162*4882a593Smuzhiyun ad1889_load_wave_buffer_address(struct snd_ad1889 *chip, u32 address)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_WAVBA, address);
165*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_WAVCA, address);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun static inline void
ad1889_load_wave_buffer_count(struct snd_ad1889 * chip,u32 count)169*4882a593Smuzhiyun ad1889_load_wave_buffer_count(struct snd_ad1889 *chip, u32 count)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_WAVBC, count);
172*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_WAVCC, count);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun static inline void
ad1889_load_wave_interrupt_count(struct snd_ad1889 * chip,u32 count)176*4882a593Smuzhiyun ad1889_load_wave_interrupt_count(struct snd_ad1889 *chip, u32 count)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_WAVIB, count);
179*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_WAVIC, count);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun static void
ad1889_channel_reset(struct snd_ad1889 * chip,unsigned int channel)183*4882a593Smuzhiyun ad1889_channel_reset(struct snd_ad1889 *chip, unsigned int channel)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	u16 reg;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (channel & AD_CHAN_WAV) {
188*4882a593Smuzhiyun 		/* Disable wave channel */
189*4882a593Smuzhiyun 		reg = ad1889_readw(chip, AD_DS_WSMC) & ~AD_DS_WSMC_WAEN;
190*4882a593Smuzhiyun 		ad1889_writew(chip, AD_DS_WSMC, reg);
191*4882a593Smuzhiyun 		chip->wave.reg = reg;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 		/* disable IRQs */
194*4882a593Smuzhiyun 		reg = ad1889_readw(chip, AD_DMA_WAV);
195*4882a593Smuzhiyun 		reg &= AD_DMA_IM_DIS;
196*4882a593Smuzhiyun 		reg &= ~AD_DMA_LOOP;
197*4882a593Smuzhiyun 		ad1889_writew(chip, AD_DMA_WAV, reg);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		/* clear IRQ and address counters and pointers */
200*4882a593Smuzhiyun 		ad1889_load_wave_buffer_address(chip, 0x0);
201*4882a593Smuzhiyun 		ad1889_load_wave_buffer_count(chip, 0x0);
202*4882a593Smuzhiyun 		ad1889_load_wave_interrupt_count(chip, 0x0);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		/* flush */
205*4882a593Smuzhiyun 		ad1889_readw(chip, AD_DMA_WAV);
206*4882a593Smuzhiyun 	}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (channel & AD_CHAN_ADC) {
209*4882a593Smuzhiyun 		/* Disable ADC channel */
210*4882a593Smuzhiyun 		reg = ad1889_readw(chip, AD_DS_RAMC) & ~AD_DS_RAMC_ADEN;
211*4882a593Smuzhiyun 		ad1889_writew(chip, AD_DS_RAMC, reg);
212*4882a593Smuzhiyun 		chip->ramc.reg = reg;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		reg = ad1889_readw(chip, AD_DMA_ADC);
215*4882a593Smuzhiyun 		reg &= AD_DMA_IM_DIS;
216*4882a593Smuzhiyun 		reg &= ~AD_DMA_LOOP;
217*4882a593Smuzhiyun 		ad1889_writew(chip, AD_DMA_ADC, reg);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		ad1889_load_adc_buffer_address(chip, 0x0);
220*4882a593Smuzhiyun 		ad1889_load_adc_buffer_count(chip, 0x0);
221*4882a593Smuzhiyun 		ad1889_load_adc_interrupt_count(chip, 0x0);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		/* flush */
224*4882a593Smuzhiyun 		ad1889_readw(chip, AD_DMA_ADC);
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static u16
snd_ad1889_ac97_read(struct snd_ac97 * ac97,unsigned short reg)229*4882a593Smuzhiyun snd_ad1889_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct snd_ad1889 *chip = ac97->private_data;
232*4882a593Smuzhiyun 	return ad1889_readw(chip, AD_AC97_BASE + reg);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun static void
snd_ad1889_ac97_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)236*4882a593Smuzhiyun snd_ad1889_ac97_write(struct snd_ac97 *ac97, unsigned short reg, unsigned short val)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	struct snd_ad1889 *chip = ac97->private_data;
239*4882a593Smuzhiyun 	ad1889_writew(chip, AD_AC97_BASE + reg, val);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static int
snd_ad1889_ac97_ready(struct snd_ad1889 * chip)243*4882a593Smuzhiyun snd_ad1889_ac97_ready(struct snd_ad1889 *chip)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun 	int retry = 400; /* average needs 352 msec */
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	while (!(ad1889_readw(chip, AD_AC97_ACIC) & AD_AC97_ACIC_ACRDY)
248*4882a593Smuzhiyun 			&& --retry)
249*4882a593Smuzhiyun 		usleep_range(1000, 2000);
250*4882a593Smuzhiyun 	if (!retry) {
251*4882a593Smuzhiyun 		dev_err(chip->card->dev, "[%s] Link is not ready.\n",
252*4882a593Smuzhiyun 			__func__);
253*4882a593Smuzhiyun 		return -EIO;
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 	dev_dbg(chip->card->dev, "[%s] ready after %d ms\n", __func__, 400 - retry);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_ad1889_playback_hw = {
261*4882a593Smuzhiyun 	.info = SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
262*4882a593Smuzhiyun 		SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BLOCK_TRANSFER,
263*4882a593Smuzhiyun 	.formats = SNDRV_PCM_FMTBIT_S16_LE,
264*4882a593Smuzhiyun 	.rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
265*4882a593Smuzhiyun 	.rate_min = 8000,	/* docs say 7000, but we're lazy */
266*4882a593Smuzhiyun 	.rate_max = 48000,
267*4882a593Smuzhiyun 	.channels_min = 1,
268*4882a593Smuzhiyun 	.channels_max = 2,
269*4882a593Smuzhiyun 	.buffer_bytes_max = BUFFER_BYTES_MAX,
270*4882a593Smuzhiyun 	.period_bytes_min = PERIOD_BYTES_MIN,
271*4882a593Smuzhiyun 	.period_bytes_max = PERIOD_BYTES_MAX,
272*4882a593Smuzhiyun 	.periods_min = PERIODS_MIN,
273*4882a593Smuzhiyun 	.periods_max = PERIODS_MAX,
274*4882a593Smuzhiyun 	/*.fifo_size = 0,*/
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_ad1889_capture_hw = {
278*4882a593Smuzhiyun 	.info = SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
279*4882a593Smuzhiyun 		SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_BLOCK_TRANSFER,
280*4882a593Smuzhiyun 	.formats = SNDRV_PCM_FMTBIT_S16_LE,
281*4882a593Smuzhiyun 	.rates = SNDRV_PCM_RATE_48000,
282*4882a593Smuzhiyun 	.rate_min = 48000,	/* docs say we could to VSR, but we're lazy */
283*4882a593Smuzhiyun 	.rate_max = 48000,
284*4882a593Smuzhiyun 	.channels_min = 1,
285*4882a593Smuzhiyun 	.channels_max = 2,
286*4882a593Smuzhiyun 	.buffer_bytes_max = BUFFER_BYTES_MAX,
287*4882a593Smuzhiyun 	.period_bytes_min = PERIOD_BYTES_MIN,
288*4882a593Smuzhiyun 	.period_bytes_max = PERIOD_BYTES_MAX,
289*4882a593Smuzhiyun 	.periods_min = PERIODS_MIN,
290*4882a593Smuzhiyun 	.periods_max = PERIODS_MAX,
291*4882a593Smuzhiyun 	/*.fifo_size = 0,*/
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static int
snd_ad1889_playback_open(struct snd_pcm_substream * ss)295*4882a593Smuzhiyun snd_ad1889_playback_open(struct snd_pcm_substream *ss)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	struct snd_ad1889 *chip = snd_pcm_substream_chip(ss);
298*4882a593Smuzhiyun 	struct snd_pcm_runtime *rt = ss->runtime;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	chip->psubs = ss;
301*4882a593Smuzhiyun 	rt->hw = snd_ad1889_playback_hw;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	return 0;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun static int
snd_ad1889_capture_open(struct snd_pcm_substream * ss)307*4882a593Smuzhiyun snd_ad1889_capture_open(struct snd_pcm_substream *ss)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	struct snd_ad1889 *chip = snd_pcm_substream_chip(ss);
310*4882a593Smuzhiyun 	struct snd_pcm_runtime *rt = ss->runtime;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	chip->csubs = ss;
313*4882a593Smuzhiyun 	rt->hw = snd_ad1889_capture_hw;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	return 0;
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun static int
snd_ad1889_playback_close(struct snd_pcm_substream * ss)319*4882a593Smuzhiyun snd_ad1889_playback_close(struct snd_pcm_substream *ss)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	struct snd_ad1889 *chip = snd_pcm_substream_chip(ss);
322*4882a593Smuzhiyun 	chip->psubs = NULL;
323*4882a593Smuzhiyun 	return 0;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun static int
snd_ad1889_capture_close(struct snd_pcm_substream * ss)327*4882a593Smuzhiyun snd_ad1889_capture_close(struct snd_pcm_substream *ss)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun 	struct snd_ad1889 *chip = snd_pcm_substream_chip(ss);
330*4882a593Smuzhiyun 	chip->csubs = NULL;
331*4882a593Smuzhiyun 	return 0;
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static int
snd_ad1889_playback_prepare(struct snd_pcm_substream * ss)335*4882a593Smuzhiyun snd_ad1889_playback_prepare(struct snd_pcm_substream *ss)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	struct snd_ad1889 *chip = snd_pcm_substream_chip(ss);
338*4882a593Smuzhiyun 	struct snd_pcm_runtime *rt = ss->runtime;
339*4882a593Smuzhiyun 	unsigned int size = snd_pcm_lib_buffer_bytes(ss);
340*4882a593Smuzhiyun 	unsigned int count = snd_pcm_lib_period_bytes(ss);
341*4882a593Smuzhiyun 	u16 reg;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	ad1889_channel_reset(chip, AD_CHAN_WAV);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	reg = ad1889_readw(chip, AD_DS_WSMC);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	/* Mask out 16-bit / Stereo */
348*4882a593Smuzhiyun 	reg &= ~(AD_DS_WSMC_WA16 | AD_DS_WSMC_WAST);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (snd_pcm_format_width(rt->format) == 16)
351*4882a593Smuzhiyun 		reg |= AD_DS_WSMC_WA16;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (rt->channels > 1)
354*4882a593Smuzhiyun 		reg |= AD_DS_WSMC_WAST;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* let's make sure we don't clobber ourselves */
357*4882a593Smuzhiyun 	spin_lock_irq(&chip->lock);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	chip->wave.size = size;
360*4882a593Smuzhiyun 	chip->wave.reg = reg;
361*4882a593Smuzhiyun 	chip->wave.addr = rt->dma_addr;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	ad1889_writew(chip, AD_DS_WSMC, chip->wave.reg);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	/* Set sample rates on the codec */
366*4882a593Smuzhiyun 	ad1889_writew(chip, AD_DS_WAS, rt->rate);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	/* Set up DMA */
369*4882a593Smuzhiyun 	ad1889_load_wave_buffer_address(chip, chip->wave.addr);
370*4882a593Smuzhiyun 	ad1889_load_wave_buffer_count(chip, size);
371*4882a593Smuzhiyun 	ad1889_load_wave_interrupt_count(chip, count);
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	/* writes flush */
374*4882a593Smuzhiyun 	ad1889_readw(chip, AD_DS_WSMC);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	spin_unlock_irq(&chip->lock);
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	dev_dbg(chip->card->dev,
379*4882a593Smuzhiyun 		"prepare playback: addr = 0x%x, count = %u, size = %u, reg = 0x%x, rate = %u\n",
380*4882a593Smuzhiyun 		chip->wave.addr, count, size, reg, rt->rate);
381*4882a593Smuzhiyun 	return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun static int
snd_ad1889_capture_prepare(struct snd_pcm_substream * ss)385*4882a593Smuzhiyun snd_ad1889_capture_prepare(struct snd_pcm_substream *ss)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	struct snd_ad1889 *chip = snd_pcm_substream_chip(ss);
388*4882a593Smuzhiyun 	struct snd_pcm_runtime *rt = ss->runtime;
389*4882a593Smuzhiyun 	unsigned int size = snd_pcm_lib_buffer_bytes(ss);
390*4882a593Smuzhiyun 	unsigned int count = snd_pcm_lib_period_bytes(ss);
391*4882a593Smuzhiyun 	u16 reg;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	ad1889_channel_reset(chip, AD_CHAN_ADC);
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	reg = ad1889_readw(chip, AD_DS_RAMC);
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	/* Mask out 16-bit / Stereo */
398*4882a593Smuzhiyun 	reg &= ~(AD_DS_RAMC_AD16 | AD_DS_RAMC_ADST);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	if (snd_pcm_format_width(rt->format) == 16)
401*4882a593Smuzhiyun 		reg |= AD_DS_RAMC_AD16;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (rt->channels > 1)
404*4882a593Smuzhiyun 		reg |= AD_DS_RAMC_ADST;
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* let's make sure we don't clobber ourselves */
407*4882a593Smuzhiyun 	spin_lock_irq(&chip->lock);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	chip->ramc.size = size;
410*4882a593Smuzhiyun 	chip->ramc.reg = reg;
411*4882a593Smuzhiyun 	chip->ramc.addr = rt->dma_addr;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	ad1889_writew(chip, AD_DS_RAMC, chip->ramc.reg);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* Set up DMA */
416*4882a593Smuzhiyun 	ad1889_load_adc_buffer_address(chip, chip->ramc.addr);
417*4882a593Smuzhiyun 	ad1889_load_adc_buffer_count(chip, size);
418*4882a593Smuzhiyun 	ad1889_load_adc_interrupt_count(chip, count);
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	/* writes flush */
421*4882a593Smuzhiyun 	ad1889_readw(chip, AD_DS_RAMC);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	spin_unlock_irq(&chip->lock);
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	dev_dbg(chip->card->dev,
426*4882a593Smuzhiyun 		"prepare capture: addr = 0x%x, count = %u, size = %u, reg = 0x%x, rate = %u\n",
427*4882a593Smuzhiyun 		chip->ramc.addr, count, size, reg, rt->rate);
428*4882a593Smuzhiyun 	return 0;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun /* this is called in atomic context with IRQ disabled.
432*4882a593Smuzhiyun    Must be as fast as possible and not sleep.
433*4882a593Smuzhiyun    DMA should be *triggered* by this call.
434*4882a593Smuzhiyun    The WSMC "WAEN" bit triggers DMA Wave On/Off */
435*4882a593Smuzhiyun static int
snd_ad1889_playback_trigger(struct snd_pcm_substream * ss,int cmd)436*4882a593Smuzhiyun snd_ad1889_playback_trigger(struct snd_pcm_substream *ss, int cmd)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	u16 wsmc;
439*4882a593Smuzhiyun 	struct snd_ad1889 *chip = snd_pcm_substream_chip(ss);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	wsmc = ad1889_readw(chip, AD_DS_WSMC);
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	switch (cmd) {
444*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
445*4882a593Smuzhiyun 		/* enable DMA loop & interrupts */
446*4882a593Smuzhiyun 		ad1889_writew(chip, AD_DMA_WAV, AD_DMA_LOOP | AD_DMA_IM_CNT);
447*4882a593Smuzhiyun 		wsmc |= AD_DS_WSMC_WAEN;
448*4882a593Smuzhiyun 		/* 1 to clear CHSS bit */
449*4882a593Smuzhiyun 		ad1889_writel(chip, AD_DMA_CHSS, AD_DMA_CHSS_WAVS);
450*4882a593Smuzhiyun 		ad1889_unmute(chip);
451*4882a593Smuzhiyun 		break;
452*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
453*4882a593Smuzhiyun 		ad1889_mute(chip);
454*4882a593Smuzhiyun 		wsmc &= ~AD_DS_WSMC_WAEN;
455*4882a593Smuzhiyun 		break;
456*4882a593Smuzhiyun 	default:
457*4882a593Smuzhiyun 		snd_BUG();
458*4882a593Smuzhiyun 		return -EINVAL;
459*4882a593Smuzhiyun 	}
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	chip->wave.reg = wsmc;
462*4882a593Smuzhiyun 	ad1889_writew(chip, AD_DS_WSMC, wsmc);
463*4882a593Smuzhiyun 	ad1889_readw(chip, AD_DS_WSMC);	/* flush */
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* reset the chip when STOP - will disable IRQs */
466*4882a593Smuzhiyun 	if (cmd == SNDRV_PCM_TRIGGER_STOP)
467*4882a593Smuzhiyun 		ad1889_channel_reset(chip, AD_CHAN_WAV);
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	return 0;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun /* this is called in atomic context with IRQ disabled.
473*4882a593Smuzhiyun    Must be as fast as possible and not sleep.
474*4882a593Smuzhiyun    DMA should be *triggered* by this call.
475*4882a593Smuzhiyun    The RAMC "ADEN" bit triggers DMA ADC On/Off */
476*4882a593Smuzhiyun static int
snd_ad1889_capture_trigger(struct snd_pcm_substream * ss,int cmd)477*4882a593Smuzhiyun snd_ad1889_capture_trigger(struct snd_pcm_substream *ss, int cmd)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	u16 ramc;
480*4882a593Smuzhiyun 	struct snd_ad1889 *chip = snd_pcm_substream_chip(ss);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	ramc = ad1889_readw(chip, AD_DS_RAMC);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	switch (cmd) {
485*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
486*4882a593Smuzhiyun 		/* enable DMA loop & interrupts */
487*4882a593Smuzhiyun 		ad1889_writew(chip, AD_DMA_ADC, AD_DMA_LOOP | AD_DMA_IM_CNT);
488*4882a593Smuzhiyun 		ramc |= AD_DS_RAMC_ADEN;
489*4882a593Smuzhiyun 		/* 1 to clear CHSS bit */
490*4882a593Smuzhiyun 		ad1889_writel(chip, AD_DMA_CHSS, AD_DMA_CHSS_ADCS);
491*4882a593Smuzhiyun 		break;
492*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
493*4882a593Smuzhiyun 		ramc &= ~AD_DS_RAMC_ADEN;
494*4882a593Smuzhiyun 		break;
495*4882a593Smuzhiyun 	default:
496*4882a593Smuzhiyun 		return -EINVAL;
497*4882a593Smuzhiyun 	}
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	chip->ramc.reg = ramc;
500*4882a593Smuzhiyun 	ad1889_writew(chip, AD_DS_RAMC, ramc);
501*4882a593Smuzhiyun 	ad1889_readw(chip, AD_DS_RAMC);	/* flush */
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* reset the chip when STOP - will disable IRQs */
504*4882a593Smuzhiyun 	if (cmd == SNDRV_PCM_TRIGGER_STOP)
505*4882a593Smuzhiyun 		ad1889_channel_reset(chip, AD_CHAN_ADC);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	return 0;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun /* Called in atomic context with IRQ disabled */
511*4882a593Smuzhiyun static snd_pcm_uframes_t
snd_ad1889_playback_pointer(struct snd_pcm_substream * ss)512*4882a593Smuzhiyun snd_ad1889_playback_pointer(struct snd_pcm_substream *ss)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun 	size_t ptr = 0;
515*4882a593Smuzhiyun 	struct snd_ad1889 *chip = snd_pcm_substream_chip(ss);
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	if (unlikely(!(chip->wave.reg & AD_DS_WSMC_WAEN)))
518*4882a593Smuzhiyun 		return 0;
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 	ptr = ad1889_readl(chip, AD_DMA_WAVCA);
521*4882a593Smuzhiyun 	ptr -= chip->wave.addr;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	if (snd_BUG_ON(ptr >= chip->wave.size))
524*4882a593Smuzhiyun 		return 0;
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	return bytes_to_frames(ss->runtime, ptr);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun /* Called in atomic context with IRQ disabled */
530*4882a593Smuzhiyun static snd_pcm_uframes_t
snd_ad1889_capture_pointer(struct snd_pcm_substream * ss)531*4882a593Smuzhiyun snd_ad1889_capture_pointer(struct snd_pcm_substream *ss)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	size_t ptr = 0;
534*4882a593Smuzhiyun 	struct snd_ad1889 *chip = snd_pcm_substream_chip(ss);
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	if (unlikely(!(chip->ramc.reg & AD_DS_RAMC_ADEN)))
537*4882a593Smuzhiyun 		return 0;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	ptr = ad1889_readl(chip, AD_DMA_ADCCA);
540*4882a593Smuzhiyun 	ptr -= chip->ramc.addr;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (snd_BUG_ON(ptr >= chip->ramc.size))
543*4882a593Smuzhiyun 		return 0;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	return bytes_to_frames(ss->runtime, ptr);
546*4882a593Smuzhiyun }
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun static const struct snd_pcm_ops snd_ad1889_playback_ops = {
549*4882a593Smuzhiyun 	.open = snd_ad1889_playback_open,
550*4882a593Smuzhiyun 	.close = snd_ad1889_playback_close,
551*4882a593Smuzhiyun 	.prepare = snd_ad1889_playback_prepare,
552*4882a593Smuzhiyun 	.trigger = snd_ad1889_playback_trigger,
553*4882a593Smuzhiyun 	.pointer = snd_ad1889_playback_pointer,
554*4882a593Smuzhiyun };
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun static const struct snd_pcm_ops snd_ad1889_capture_ops = {
557*4882a593Smuzhiyun 	.open = snd_ad1889_capture_open,
558*4882a593Smuzhiyun 	.close = snd_ad1889_capture_close,
559*4882a593Smuzhiyun 	.prepare = snd_ad1889_capture_prepare,
560*4882a593Smuzhiyun 	.trigger = snd_ad1889_capture_trigger,
561*4882a593Smuzhiyun 	.pointer = snd_ad1889_capture_pointer,
562*4882a593Smuzhiyun };
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun static irqreturn_t
snd_ad1889_interrupt(int irq,void * dev_id)565*4882a593Smuzhiyun snd_ad1889_interrupt(int irq, void *dev_id)
566*4882a593Smuzhiyun {
567*4882a593Smuzhiyun 	unsigned long st;
568*4882a593Smuzhiyun 	struct snd_ad1889 *chip = dev_id;
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun 	st = ad1889_readl(chip, AD_DMA_DISR);
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun 	/* clear ISR */
573*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_DISR, st);
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	st &= AD_INTR_MASK;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	if (unlikely(!st))
578*4882a593Smuzhiyun 		return IRQ_NONE;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	if (st & (AD_DMA_DISR_PMAI|AD_DMA_DISR_PTAI))
581*4882a593Smuzhiyun 		dev_dbg(chip->card->dev,
582*4882a593Smuzhiyun 			"Unexpected master or target abort interrupt!\n");
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	if ((st & AD_DMA_DISR_WAVI) && chip->psubs)
585*4882a593Smuzhiyun 		snd_pcm_period_elapsed(chip->psubs);
586*4882a593Smuzhiyun 	if ((st & AD_DMA_DISR_ADCI) && chip->csubs)
587*4882a593Smuzhiyun 		snd_pcm_period_elapsed(chip->csubs);
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	return IRQ_HANDLED;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun static int
snd_ad1889_pcm_init(struct snd_ad1889 * chip,int device)593*4882a593Smuzhiyun snd_ad1889_pcm_init(struct snd_ad1889 *chip, int device)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun 	int err;
596*4882a593Smuzhiyun 	struct snd_pcm *pcm;
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun 	err = snd_pcm_new(chip->card, chip->card->driver, device, 1, 1, &pcm);
599*4882a593Smuzhiyun 	if (err < 0)
600*4882a593Smuzhiyun 		return err;
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
603*4882a593Smuzhiyun 			&snd_ad1889_playback_ops);
604*4882a593Smuzhiyun 	snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
605*4882a593Smuzhiyun 			&snd_ad1889_capture_ops);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	pcm->private_data = chip;
608*4882a593Smuzhiyun 	pcm->info_flags = 0;
609*4882a593Smuzhiyun 	strcpy(pcm->name, chip->card->shortname);
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun 	chip->pcm = pcm;
612*4882a593Smuzhiyun 	chip->psubs = NULL;
613*4882a593Smuzhiyun 	chip->csubs = NULL;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV, &chip->pci->dev,
616*4882a593Smuzhiyun 				       BUFFER_BYTES_MAX / 2, BUFFER_BYTES_MAX);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	return 0;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun static void
snd_ad1889_proc_read(struct snd_info_entry * entry,struct snd_info_buffer * buffer)622*4882a593Smuzhiyun snd_ad1889_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
623*4882a593Smuzhiyun {
624*4882a593Smuzhiyun 	struct snd_ad1889 *chip = entry->private_data;
625*4882a593Smuzhiyun 	u16 reg;
626*4882a593Smuzhiyun 	int tmp;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	reg = ad1889_readw(chip, AD_DS_WSMC);
629*4882a593Smuzhiyun 	snd_iprintf(buffer, "Wave output: %s\n",
630*4882a593Smuzhiyun 			(reg & AD_DS_WSMC_WAEN) ? "enabled" : "disabled");
631*4882a593Smuzhiyun 	snd_iprintf(buffer, "Wave Channels: %s\n",
632*4882a593Smuzhiyun 			(reg & AD_DS_WSMC_WAST) ? "stereo" : "mono");
633*4882a593Smuzhiyun 	snd_iprintf(buffer, "Wave Quality: %d-bit linear\n",
634*4882a593Smuzhiyun 			(reg & AD_DS_WSMC_WA16) ? 16 : 8);
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	/* WARQ is at offset 12 */
637*4882a593Smuzhiyun 	tmp = (reg & AD_DS_WSMC_WARQ) ?
638*4882a593Smuzhiyun 		((((reg & AD_DS_WSMC_WARQ) >> 12) & 0x01) ? 12 : 18) : 4;
639*4882a593Smuzhiyun 	tmp /= (reg & AD_DS_WSMC_WAST) ? 2 : 1;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	snd_iprintf(buffer, "Wave FIFO: %d %s words\n\n", tmp,
642*4882a593Smuzhiyun 			(reg & AD_DS_WSMC_WAST) ? "stereo" : "mono");
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	snd_iprintf(buffer, "Synthesis output: %s\n",
646*4882a593Smuzhiyun 			reg & AD_DS_WSMC_SYEN ? "enabled" : "disabled");
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	/* SYRQ is at offset 4 */
649*4882a593Smuzhiyun 	tmp = (reg & AD_DS_WSMC_SYRQ) ?
650*4882a593Smuzhiyun 		((((reg & AD_DS_WSMC_SYRQ) >> 4) & 0x01) ? 12 : 18) : 4;
651*4882a593Smuzhiyun 	tmp /= (reg & AD_DS_WSMC_WAST) ? 2 : 1;
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	snd_iprintf(buffer, "Synthesis FIFO: %d %s words\n\n", tmp,
654*4882a593Smuzhiyun 			(reg & AD_DS_WSMC_WAST) ? "stereo" : "mono");
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	reg = ad1889_readw(chip, AD_DS_RAMC);
657*4882a593Smuzhiyun 	snd_iprintf(buffer, "ADC input: %s\n",
658*4882a593Smuzhiyun 			(reg & AD_DS_RAMC_ADEN) ? "enabled" : "disabled");
659*4882a593Smuzhiyun 	snd_iprintf(buffer, "ADC Channels: %s\n",
660*4882a593Smuzhiyun 			(reg & AD_DS_RAMC_ADST) ? "stereo" : "mono");
661*4882a593Smuzhiyun 	snd_iprintf(buffer, "ADC Quality: %d-bit linear\n",
662*4882a593Smuzhiyun 			(reg & AD_DS_RAMC_AD16) ? 16 : 8);
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	/* ACRQ is at offset 4 */
665*4882a593Smuzhiyun 	tmp = (reg & AD_DS_RAMC_ACRQ) ?
666*4882a593Smuzhiyun 		((((reg & AD_DS_RAMC_ACRQ) >> 4) & 0x01) ? 12 : 18) : 4;
667*4882a593Smuzhiyun 	tmp /= (reg & AD_DS_RAMC_ADST) ? 2 : 1;
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	snd_iprintf(buffer, "ADC FIFO: %d %s words\n\n", tmp,
670*4882a593Smuzhiyun 			(reg & AD_DS_RAMC_ADST) ? "stereo" : "mono");
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	snd_iprintf(buffer, "Resampler input: %s\n",
673*4882a593Smuzhiyun 			reg & AD_DS_RAMC_REEN ? "enabled" : "disabled");
674*4882a593Smuzhiyun 
675*4882a593Smuzhiyun 	/* RERQ is at offset 12 */
676*4882a593Smuzhiyun 	tmp = (reg & AD_DS_RAMC_RERQ) ?
677*4882a593Smuzhiyun 		((((reg & AD_DS_RAMC_RERQ) >> 12) & 0x01) ? 12 : 18) : 4;
678*4882a593Smuzhiyun 	tmp /= (reg & AD_DS_RAMC_ADST) ? 2 : 1;
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun 	snd_iprintf(buffer, "Resampler FIFO: %d %s words\n\n", tmp,
681*4882a593Smuzhiyun 			(reg & AD_DS_WSMC_WAST) ? "stereo" : "mono");
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 
684*4882a593Smuzhiyun 	/* doc says LSB represents -1.5dB, but the max value (-94.5dB)
685*4882a593Smuzhiyun 	suggests that LSB is -3dB, which is more coherent with the logarithmic
686*4882a593Smuzhiyun 	nature of the dB scale */
687*4882a593Smuzhiyun 	reg = ad1889_readw(chip, AD_DS_WADA);
688*4882a593Smuzhiyun 	snd_iprintf(buffer, "Left: %s, -%d dB\n",
689*4882a593Smuzhiyun 			(reg & AD_DS_WADA_LWAM) ? "mute" : "unmute",
690*4882a593Smuzhiyun 			((reg & AD_DS_WADA_LWAA) >> 8) * 3);
691*4882a593Smuzhiyun 	reg = ad1889_readw(chip, AD_DS_WADA);
692*4882a593Smuzhiyun 	snd_iprintf(buffer, "Right: %s, -%d dB\n",
693*4882a593Smuzhiyun 			(reg & AD_DS_WADA_RWAM) ? "mute" : "unmute",
694*4882a593Smuzhiyun 			(reg & AD_DS_WADA_RWAA) * 3);
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	reg = ad1889_readw(chip, AD_DS_WAS);
697*4882a593Smuzhiyun 	snd_iprintf(buffer, "Wave samplerate: %u Hz\n", reg);
698*4882a593Smuzhiyun 	reg = ad1889_readw(chip, AD_DS_RES);
699*4882a593Smuzhiyun 	snd_iprintf(buffer, "Resampler samplerate: %u Hz\n", reg);
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun static void
snd_ad1889_proc_init(struct snd_ad1889 * chip)703*4882a593Smuzhiyun snd_ad1889_proc_init(struct snd_ad1889 *chip)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	snd_card_ro_proc_new(chip->card, chip->card->driver,
706*4882a593Smuzhiyun 			     chip, snd_ad1889_proc_read);
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun static const struct ac97_quirk ac97_quirks[] = {
710*4882a593Smuzhiyun 	{
711*4882a593Smuzhiyun 		.subvendor = 0x11d4,	/* AD */
712*4882a593Smuzhiyun 		.subdevice = 0x1889,	/* AD1889 */
713*4882a593Smuzhiyun 		.codec_id = AC97_ID_AD1819,
714*4882a593Smuzhiyun 		.name = "AD1889",
715*4882a593Smuzhiyun 		.type = AC97_TUNE_HP_ONLY
716*4882a593Smuzhiyun 	},
717*4882a593Smuzhiyun 	{ } /* terminator */
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun static void
snd_ad1889_ac97_xinit(struct snd_ad1889 * chip)721*4882a593Smuzhiyun snd_ad1889_ac97_xinit(struct snd_ad1889 *chip)
722*4882a593Smuzhiyun {
723*4882a593Smuzhiyun 	u16 reg;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	reg = ad1889_readw(chip, AD_AC97_ACIC);
726*4882a593Smuzhiyun 	reg |= AD_AC97_ACIC_ACRD;		/* Reset Disable */
727*4882a593Smuzhiyun 	ad1889_writew(chip, AD_AC97_ACIC, reg);
728*4882a593Smuzhiyun 	ad1889_readw(chip, AD_AC97_ACIC);	/* flush posted write */
729*4882a593Smuzhiyun 	udelay(10);
730*4882a593Smuzhiyun 	/* Interface Enable */
731*4882a593Smuzhiyun 	reg |= AD_AC97_ACIC_ACIE;
732*4882a593Smuzhiyun 	ad1889_writew(chip, AD_AC97_ACIC, reg);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	snd_ad1889_ac97_ready(chip);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	/* Audio Stream Output | Variable Sample Rate Mode */
737*4882a593Smuzhiyun 	reg = ad1889_readw(chip, AD_AC97_ACIC);
738*4882a593Smuzhiyun 	reg |= AD_AC97_ACIC_ASOE | AD_AC97_ACIC_VSRM;
739*4882a593Smuzhiyun 	ad1889_writew(chip, AD_AC97_ACIC, reg);
740*4882a593Smuzhiyun 	ad1889_readw(chip, AD_AC97_ACIC); /* flush posted write */
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun static void
snd_ad1889_ac97_bus_free(struct snd_ac97_bus * bus)745*4882a593Smuzhiyun snd_ad1889_ac97_bus_free(struct snd_ac97_bus *bus)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	struct snd_ad1889 *chip = bus->private_data;
748*4882a593Smuzhiyun 	chip->ac97_bus = NULL;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
751*4882a593Smuzhiyun static void
snd_ad1889_ac97_free(struct snd_ac97 * ac97)752*4882a593Smuzhiyun snd_ad1889_ac97_free(struct snd_ac97 *ac97)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	struct snd_ad1889 *chip = ac97->private_data;
755*4882a593Smuzhiyun 	chip->ac97 = NULL;
756*4882a593Smuzhiyun }
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun static int
snd_ad1889_ac97_init(struct snd_ad1889 * chip,const char * quirk_override)759*4882a593Smuzhiyun snd_ad1889_ac97_init(struct snd_ad1889 *chip, const char *quirk_override)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	int err;
762*4882a593Smuzhiyun 	struct snd_ac97_template ac97;
763*4882a593Smuzhiyun 	static const struct snd_ac97_bus_ops ops = {
764*4882a593Smuzhiyun 		.write = snd_ad1889_ac97_write,
765*4882a593Smuzhiyun 		.read = snd_ad1889_ac97_read,
766*4882a593Smuzhiyun 	};
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	/* doing that here, it works. */
769*4882a593Smuzhiyun 	snd_ad1889_ac97_xinit(chip);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	err = snd_ac97_bus(chip->card, 0, &ops, chip, &chip->ac97_bus);
772*4882a593Smuzhiyun 	if (err < 0)
773*4882a593Smuzhiyun 		return err;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	chip->ac97_bus->private_free = snd_ad1889_ac97_bus_free;
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun 	memset(&ac97, 0, sizeof(ac97));
778*4882a593Smuzhiyun 	ac97.private_data = chip;
779*4882a593Smuzhiyun 	ac97.private_free = snd_ad1889_ac97_free;
780*4882a593Smuzhiyun 	ac97.pci = chip->pci;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97);
783*4882a593Smuzhiyun 	if (err < 0)
784*4882a593Smuzhiyun 		return err;
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun 	snd_ac97_tune_hardware(chip->ac97, ac97_quirks, quirk_override);
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun 	return 0;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun 
791*4882a593Smuzhiyun static int
snd_ad1889_free(struct snd_ad1889 * chip)792*4882a593Smuzhiyun snd_ad1889_free(struct snd_ad1889 *chip)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun 	if (chip->irq < 0)
795*4882a593Smuzhiyun 		goto skip_hw;
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	spin_lock_irq(&chip->lock);
798*4882a593Smuzhiyun 
799*4882a593Smuzhiyun 	ad1889_mute(chip);
800*4882a593Smuzhiyun 
801*4882a593Smuzhiyun 	/* Turn off interrupt on count and zero DMA registers */
802*4882a593Smuzhiyun 	ad1889_channel_reset(chip, AD_CHAN_WAV | AD_CHAN_ADC);
803*4882a593Smuzhiyun 
804*4882a593Smuzhiyun 	/* clear DISR. If we don't, we'd better jump off the Eiffel Tower */
805*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_DISR, AD_DMA_DISR_PTAI | AD_DMA_DISR_PMAI);
806*4882a593Smuzhiyun 	ad1889_readl(chip, AD_DMA_DISR);	/* flush, dammit! */
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun 	spin_unlock_irq(&chip->lock);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun 	if (chip->irq >= 0)
811*4882a593Smuzhiyun 		free_irq(chip->irq, chip);
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun skip_hw:
814*4882a593Smuzhiyun 	iounmap(chip->iobase);
815*4882a593Smuzhiyun 	pci_release_regions(chip->pci);
816*4882a593Smuzhiyun 	pci_disable_device(chip->pci);
817*4882a593Smuzhiyun 	kfree(chip);
818*4882a593Smuzhiyun 	return 0;
819*4882a593Smuzhiyun }
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun static int
snd_ad1889_dev_free(struct snd_device * device)822*4882a593Smuzhiyun snd_ad1889_dev_free(struct snd_device *device)
823*4882a593Smuzhiyun {
824*4882a593Smuzhiyun 	struct snd_ad1889 *chip = device->device_data;
825*4882a593Smuzhiyun 	return snd_ad1889_free(chip);
826*4882a593Smuzhiyun }
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun static int
snd_ad1889_init(struct snd_ad1889 * chip)829*4882a593Smuzhiyun snd_ad1889_init(struct snd_ad1889 *chip)
830*4882a593Smuzhiyun {
831*4882a593Smuzhiyun 	ad1889_writew(chip, AD_DS_CCS, AD_DS_CCS_CLKEN); /* turn on clock */
832*4882a593Smuzhiyun 	ad1889_readw(chip, AD_DS_CCS);	/* flush posted write */
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	usleep_range(10000, 11000);
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	/* enable Master and Target abort interrupts */
837*4882a593Smuzhiyun 	ad1889_writel(chip, AD_DMA_DISR, AD_DMA_DISR_PMAE | AD_DMA_DISR_PTAE);
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun static int
snd_ad1889_create(struct snd_card * card,struct pci_dev * pci,struct snd_ad1889 ** rchip)843*4882a593Smuzhiyun snd_ad1889_create(struct snd_card *card,
844*4882a593Smuzhiyun 		  struct pci_dev *pci,
845*4882a593Smuzhiyun 		  struct snd_ad1889 **rchip)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun 	int err;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	struct snd_ad1889 *chip;
850*4882a593Smuzhiyun 	static const struct snd_device_ops ops = {
851*4882a593Smuzhiyun 		.dev_free = snd_ad1889_dev_free,
852*4882a593Smuzhiyun 	};
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	*rchip = NULL;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	if ((err = pci_enable_device(pci)) < 0)
857*4882a593Smuzhiyun 		return err;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun 	/* check PCI availability (32bit DMA) */
860*4882a593Smuzhiyun 	if (dma_set_mask(&pci->dev, DMA_BIT_MASK(32)) < 0 ||
861*4882a593Smuzhiyun 	    dma_set_coherent_mask(&pci->dev, DMA_BIT_MASK(32)) < 0) {
862*4882a593Smuzhiyun 		dev_err(card->dev, "error setting 32-bit DMA mask.\n");
863*4882a593Smuzhiyun 		pci_disable_device(pci);
864*4882a593Smuzhiyun 		return -ENXIO;
865*4882a593Smuzhiyun 	}
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	/* allocate chip specific data with zero-filled memory */
868*4882a593Smuzhiyun 	if ((chip = kzalloc(sizeof(*chip), GFP_KERNEL)) == NULL) {
869*4882a593Smuzhiyun 		pci_disable_device(pci);
870*4882a593Smuzhiyun 		return -ENOMEM;
871*4882a593Smuzhiyun 	}
872*4882a593Smuzhiyun 
873*4882a593Smuzhiyun 	chip->card = card;
874*4882a593Smuzhiyun 	card->private_data = chip;
875*4882a593Smuzhiyun 	chip->pci = pci;
876*4882a593Smuzhiyun 	chip->irq = -1;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* (1) PCI resource allocation */
879*4882a593Smuzhiyun 	if ((err = pci_request_regions(pci, card->driver)) < 0)
880*4882a593Smuzhiyun 		goto free_and_ret;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	chip->bar = pci_resource_start(pci, 0);
883*4882a593Smuzhiyun 	chip->iobase = pci_ioremap_bar(pci, 0);
884*4882a593Smuzhiyun 	if (chip->iobase == NULL) {
885*4882a593Smuzhiyun 		dev_err(card->dev, "unable to reserve region.\n");
886*4882a593Smuzhiyun 		err = -EBUSY;
887*4882a593Smuzhiyun 		goto free_and_ret;
888*4882a593Smuzhiyun 	}
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	pci_set_master(pci);
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	spin_lock_init(&chip->lock);	/* only now can we call ad1889_free */
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 	if (request_irq(pci->irq, snd_ad1889_interrupt,
895*4882a593Smuzhiyun 			IRQF_SHARED, KBUILD_MODNAME, chip)) {
896*4882a593Smuzhiyun 		dev_err(card->dev, "cannot obtain IRQ %d\n", pci->irq);
897*4882a593Smuzhiyun 		snd_ad1889_free(chip);
898*4882a593Smuzhiyun 		return -EBUSY;
899*4882a593Smuzhiyun 	}
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun 	chip->irq = pci->irq;
902*4882a593Smuzhiyun 	card->sync_irq = chip->irq;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	/* (2) initialization of the chip hardware */
905*4882a593Smuzhiyun 	if ((err = snd_ad1889_init(chip)) < 0) {
906*4882a593Smuzhiyun 		snd_ad1889_free(chip);
907*4882a593Smuzhiyun 		return err;
908*4882a593Smuzhiyun 	}
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
911*4882a593Smuzhiyun 		snd_ad1889_free(chip);
912*4882a593Smuzhiyun 		return err;
913*4882a593Smuzhiyun 	}
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 	*rchip = chip;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	return 0;
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun free_and_ret:
920*4882a593Smuzhiyun 	kfree(chip);
921*4882a593Smuzhiyun 	pci_disable_device(pci);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 	return err;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun static int
snd_ad1889_probe(struct pci_dev * pci,const struct pci_device_id * pci_id)927*4882a593Smuzhiyun snd_ad1889_probe(struct pci_dev *pci,
928*4882a593Smuzhiyun 		 const struct pci_device_id *pci_id)
929*4882a593Smuzhiyun {
930*4882a593Smuzhiyun 	int err;
931*4882a593Smuzhiyun 	static int devno;
932*4882a593Smuzhiyun 	struct snd_card *card;
933*4882a593Smuzhiyun 	struct snd_ad1889 *chip;
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/* (1) */
936*4882a593Smuzhiyun 	if (devno >= SNDRV_CARDS)
937*4882a593Smuzhiyun 		return -ENODEV;
938*4882a593Smuzhiyun 	if (!enable[devno]) {
939*4882a593Smuzhiyun 		devno++;
940*4882a593Smuzhiyun 		return -ENOENT;
941*4882a593Smuzhiyun 	}
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 	/* (2) */
944*4882a593Smuzhiyun 	err = snd_card_new(&pci->dev, index[devno], id[devno], THIS_MODULE,
945*4882a593Smuzhiyun 			   0, &card);
946*4882a593Smuzhiyun 	/* XXX REVISIT: we can probably allocate chip in this call */
947*4882a593Smuzhiyun 	if (err < 0)
948*4882a593Smuzhiyun 		return err;
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun 	strcpy(card->driver, "AD1889");
951*4882a593Smuzhiyun 	strcpy(card->shortname, "Analog Devices AD1889");
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun 	/* (3) */
954*4882a593Smuzhiyun 	err = snd_ad1889_create(card, pci, &chip);
955*4882a593Smuzhiyun 	if (err < 0)
956*4882a593Smuzhiyun 		goto free_and_ret;
957*4882a593Smuzhiyun 
958*4882a593Smuzhiyun 	/* (4) */
959*4882a593Smuzhiyun 	sprintf(card->longname, "%s at 0x%lx irq %i",
960*4882a593Smuzhiyun 		card->shortname, chip->bar, chip->irq);
961*4882a593Smuzhiyun 
962*4882a593Smuzhiyun 	/* (5) */
963*4882a593Smuzhiyun 	/* register AC97 mixer */
964*4882a593Smuzhiyun 	err = snd_ad1889_ac97_init(chip, ac97_quirk[devno]);
965*4882a593Smuzhiyun 	if (err < 0)
966*4882a593Smuzhiyun 		goto free_and_ret;
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun 	err = snd_ad1889_pcm_init(chip, 0);
969*4882a593Smuzhiyun 	if (err < 0)
970*4882a593Smuzhiyun 		goto free_and_ret;
971*4882a593Smuzhiyun 
972*4882a593Smuzhiyun 	/* register proc interface */
973*4882a593Smuzhiyun 	snd_ad1889_proc_init(chip);
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	/* (6) */
976*4882a593Smuzhiyun 	err = snd_card_register(card);
977*4882a593Smuzhiyun 	if (err < 0)
978*4882a593Smuzhiyun 		goto free_and_ret;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 	/* (7) */
981*4882a593Smuzhiyun 	pci_set_drvdata(pci, card);
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 	devno++;
984*4882a593Smuzhiyun 	return 0;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun free_and_ret:
987*4882a593Smuzhiyun 	snd_card_free(card);
988*4882a593Smuzhiyun 	return err;
989*4882a593Smuzhiyun }
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun static void
snd_ad1889_remove(struct pci_dev * pci)992*4882a593Smuzhiyun snd_ad1889_remove(struct pci_dev *pci)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	snd_card_free(pci_get_drvdata(pci));
995*4882a593Smuzhiyun }
996*4882a593Smuzhiyun 
997*4882a593Smuzhiyun static const struct pci_device_id snd_ad1889_ids[] = {
998*4882a593Smuzhiyun 	{ PCI_DEVICE(PCI_VENDOR_ID_ANALOG_DEVICES, PCI_DEVICE_ID_AD1889JS) },
999*4882a593Smuzhiyun 	{ 0, },
1000*4882a593Smuzhiyun };
1001*4882a593Smuzhiyun MODULE_DEVICE_TABLE(pci, snd_ad1889_ids);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun static struct pci_driver ad1889_pci_driver = {
1004*4882a593Smuzhiyun 	.name = KBUILD_MODNAME,
1005*4882a593Smuzhiyun 	.id_table = snd_ad1889_ids,
1006*4882a593Smuzhiyun 	.probe = snd_ad1889_probe,
1007*4882a593Smuzhiyun 	.remove = snd_ad1889_remove,
1008*4882a593Smuzhiyun };
1009*4882a593Smuzhiyun 
1010*4882a593Smuzhiyun module_pci_driver(ad1889_pci_driver);
1011