xref: /OK3568_Linux_fs/kernel/sound/isa/wss/wss_lib.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (c) by Jaroslav Kysela <perex@perex.cz>
4*4882a593Smuzhiyun  *  Routines for control of CS4231(A)/CS4232/InterWave & compatible chips
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *  Bugs:
7*4882a593Smuzhiyun  *     - sometimes record brokes playback with WSS portion of
8*4882a593Smuzhiyun  *       Yamaha OPL3-SA3 chip
9*4882a593Smuzhiyun  *     - CS4231 (GUS MAX) - still trouble with occasional noises
10*4882a593Smuzhiyun  *			  - broken initialization?
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include <linux/pm.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/ioport.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <sound/core.h>
22*4882a593Smuzhiyun #include <sound/wss.h>
23*4882a593Smuzhiyun #include <sound/pcm_params.h>
24*4882a593Smuzhiyun #include <sound/tlv.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <asm/dma.h>
27*4882a593Smuzhiyun #include <asm/irq.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>");
30*4882a593Smuzhiyun MODULE_DESCRIPTION("Routines for control of CS4231(A)/CS4232/InterWave & compatible chips");
31*4882a593Smuzhiyun MODULE_LICENSE("GPL");
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #if 0
34*4882a593Smuzhiyun #define SNDRV_DEBUG_MCE
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun  *  Some variables
39*4882a593Smuzhiyun  */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const unsigned char freq_bits[14] = {
42*4882a593Smuzhiyun 	/* 5510 */	0x00 | CS4231_XTAL2,
43*4882a593Smuzhiyun 	/* 6620 */	0x0E | CS4231_XTAL2,
44*4882a593Smuzhiyun 	/* 8000 */	0x00 | CS4231_XTAL1,
45*4882a593Smuzhiyun 	/* 9600 */	0x0E | CS4231_XTAL1,
46*4882a593Smuzhiyun 	/* 11025 */	0x02 | CS4231_XTAL2,
47*4882a593Smuzhiyun 	/* 16000 */	0x02 | CS4231_XTAL1,
48*4882a593Smuzhiyun 	/* 18900 */	0x04 | CS4231_XTAL2,
49*4882a593Smuzhiyun 	/* 22050 */	0x06 | CS4231_XTAL2,
50*4882a593Smuzhiyun 	/* 27042 */	0x04 | CS4231_XTAL1,
51*4882a593Smuzhiyun 	/* 32000 */	0x06 | CS4231_XTAL1,
52*4882a593Smuzhiyun 	/* 33075 */	0x0C | CS4231_XTAL2,
53*4882a593Smuzhiyun 	/* 37800 */	0x08 | CS4231_XTAL2,
54*4882a593Smuzhiyun 	/* 44100 */	0x0A | CS4231_XTAL2,
55*4882a593Smuzhiyun 	/* 48000 */	0x0C | CS4231_XTAL1
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static const unsigned int rates[14] = {
59*4882a593Smuzhiyun 	5510, 6620, 8000, 9600, 11025, 16000, 18900, 22050,
60*4882a593Smuzhiyun 	27042, 32000, 33075, 37800, 44100, 48000
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static const struct snd_pcm_hw_constraint_list hw_constraints_rates = {
64*4882a593Smuzhiyun 	.count = ARRAY_SIZE(rates),
65*4882a593Smuzhiyun 	.list = rates,
66*4882a593Smuzhiyun 	.mask = 0,
67*4882a593Smuzhiyun };
68*4882a593Smuzhiyun 
snd_wss_xrate(struct snd_pcm_runtime * runtime)69*4882a593Smuzhiyun static int snd_wss_xrate(struct snd_pcm_runtime *runtime)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	return snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
72*4882a593Smuzhiyun 					  &hw_constraints_rates);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun static const unsigned char snd_wss_original_image[32] =
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	0x00,			/* 00/00 - lic */
78*4882a593Smuzhiyun 	0x00,			/* 01/01 - ric */
79*4882a593Smuzhiyun 	0x9f,			/* 02/02 - la1ic */
80*4882a593Smuzhiyun 	0x9f,			/* 03/03 - ra1ic */
81*4882a593Smuzhiyun 	0x9f,			/* 04/04 - la2ic */
82*4882a593Smuzhiyun 	0x9f,			/* 05/05 - ra2ic */
83*4882a593Smuzhiyun 	0xbf,			/* 06/06 - loc */
84*4882a593Smuzhiyun 	0xbf,			/* 07/07 - roc */
85*4882a593Smuzhiyun 	0x20,			/* 08/08 - pdfr */
86*4882a593Smuzhiyun 	CS4231_AUTOCALIB,	/* 09/09 - ic */
87*4882a593Smuzhiyun 	0x00,			/* 0a/10 - pc */
88*4882a593Smuzhiyun 	0x00,			/* 0b/11 - ti */
89*4882a593Smuzhiyun 	CS4231_MODE2,		/* 0c/12 - mi */
90*4882a593Smuzhiyun 	0xfc,			/* 0d/13 - lbc */
91*4882a593Smuzhiyun 	0x00,			/* 0e/14 - pbru */
92*4882a593Smuzhiyun 	0x00,			/* 0f/15 - pbrl */
93*4882a593Smuzhiyun 	0x80,			/* 10/16 - afei */
94*4882a593Smuzhiyun 	0x01,			/* 11/17 - afeii */
95*4882a593Smuzhiyun 	0x9f,			/* 12/18 - llic */
96*4882a593Smuzhiyun 	0x9f,			/* 13/19 - rlic */
97*4882a593Smuzhiyun 	0x00,			/* 14/20 - tlb */
98*4882a593Smuzhiyun 	0x00,			/* 15/21 - thb */
99*4882a593Smuzhiyun 	0x00,			/* 16/22 - la3mic/reserved */
100*4882a593Smuzhiyun 	0x00,			/* 17/23 - ra3mic/reserved */
101*4882a593Smuzhiyun 	0x00,			/* 18/24 - afs */
102*4882a593Smuzhiyun 	0x00,			/* 19/25 - lamoc/version */
103*4882a593Smuzhiyun 	0xcf,			/* 1a/26 - mioc */
104*4882a593Smuzhiyun 	0x00,			/* 1b/27 - ramoc/reserved */
105*4882a593Smuzhiyun 	0x20,			/* 1c/28 - cdfr */
106*4882a593Smuzhiyun 	0x00,			/* 1d/29 - res4 */
107*4882a593Smuzhiyun 	0x00,			/* 1e/30 - cbru */
108*4882a593Smuzhiyun 	0x00,			/* 1f/31 - cbrl */
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static const unsigned char snd_opti93x_original_image[32] =
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	0x00,		/* 00/00 - l_mixout_outctrl */
114*4882a593Smuzhiyun 	0x00,		/* 01/01 - r_mixout_outctrl */
115*4882a593Smuzhiyun 	0x88,		/* 02/02 - l_cd_inctrl */
116*4882a593Smuzhiyun 	0x88,		/* 03/03 - r_cd_inctrl */
117*4882a593Smuzhiyun 	0x88,		/* 04/04 - l_a1/fm_inctrl */
118*4882a593Smuzhiyun 	0x88,		/* 05/05 - r_a1/fm_inctrl */
119*4882a593Smuzhiyun 	0x80,		/* 06/06 - l_dac_inctrl */
120*4882a593Smuzhiyun 	0x80,		/* 07/07 - r_dac_inctrl */
121*4882a593Smuzhiyun 	0x00,		/* 08/08 - ply_dataform_reg */
122*4882a593Smuzhiyun 	0x00,		/* 09/09 - if_conf */
123*4882a593Smuzhiyun 	0x00,		/* 0a/10 - pin_ctrl */
124*4882a593Smuzhiyun 	0x00,		/* 0b/11 - err_init_reg */
125*4882a593Smuzhiyun 	0x0a,		/* 0c/12 - id_reg */
126*4882a593Smuzhiyun 	0x00,		/* 0d/13 - reserved */
127*4882a593Smuzhiyun 	0x00,		/* 0e/14 - ply_upcount_reg */
128*4882a593Smuzhiyun 	0x00,		/* 0f/15 - ply_lowcount_reg */
129*4882a593Smuzhiyun 	0x88,		/* 10/16 - reserved/l_a1_inctrl */
130*4882a593Smuzhiyun 	0x88,		/* 11/17 - reserved/r_a1_inctrl */
131*4882a593Smuzhiyun 	0x88,		/* 12/18 - l_line_inctrl */
132*4882a593Smuzhiyun 	0x88,		/* 13/19 - r_line_inctrl */
133*4882a593Smuzhiyun 	0x88,		/* 14/20 - l_mic_inctrl */
134*4882a593Smuzhiyun 	0x88,		/* 15/21 - r_mic_inctrl */
135*4882a593Smuzhiyun 	0x80,		/* 16/22 - l_out_outctrl */
136*4882a593Smuzhiyun 	0x80,		/* 17/23 - r_out_outctrl */
137*4882a593Smuzhiyun 	0x00,		/* 18/24 - reserved */
138*4882a593Smuzhiyun 	0x00,		/* 19/25 - reserved */
139*4882a593Smuzhiyun 	0x00,		/* 1a/26 - reserved */
140*4882a593Smuzhiyun 	0x00,		/* 1b/27 - reserved */
141*4882a593Smuzhiyun 	0x00,		/* 1c/28 - cap_dataform_reg */
142*4882a593Smuzhiyun 	0x00,		/* 1d/29 - reserved */
143*4882a593Smuzhiyun 	0x00,		/* 1e/30 - cap_upcount_reg */
144*4882a593Smuzhiyun 	0x00		/* 1f/31 - cap_lowcount_reg */
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun  *  Basic I/O functions
149*4882a593Smuzhiyun  */
150*4882a593Smuzhiyun 
wss_outb(struct snd_wss * chip,u8 offset,u8 val)151*4882a593Smuzhiyun static inline void wss_outb(struct snd_wss *chip, u8 offset, u8 val)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	outb(val, chip->port + offset);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
wss_inb(struct snd_wss * chip,u8 offset)156*4882a593Smuzhiyun static inline u8 wss_inb(struct snd_wss *chip, u8 offset)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	return inb(chip->port + offset);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
snd_wss_wait(struct snd_wss * chip)161*4882a593Smuzhiyun static void snd_wss_wait(struct snd_wss *chip)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	int timeout;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	for (timeout = 250;
166*4882a593Smuzhiyun 	     timeout > 0 && (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT);
167*4882a593Smuzhiyun 	     timeout--)
168*4882a593Smuzhiyun 		udelay(100);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun 
snd_wss_dout(struct snd_wss * chip,unsigned char reg,unsigned char value)171*4882a593Smuzhiyun static void snd_wss_dout(struct snd_wss *chip, unsigned char reg,
172*4882a593Smuzhiyun 			 unsigned char value)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	int timeout;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	for (timeout = 250;
177*4882a593Smuzhiyun 	     timeout > 0 && (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT);
178*4882a593Smuzhiyun 	     timeout--)
179*4882a593Smuzhiyun 		udelay(10);
180*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | reg);
181*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REG), value);
182*4882a593Smuzhiyun 	mb();
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun 
snd_wss_out(struct snd_wss * chip,unsigned char reg,unsigned char value)185*4882a593Smuzhiyun void snd_wss_out(struct snd_wss *chip, unsigned char reg, unsigned char value)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	snd_wss_wait(chip);
188*4882a593Smuzhiyun #ifdef CONFIG_SND_DEBUG
189*4882a593Smuzhiyun 	if (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT)
190*4882a593Smuzhiyun 		snd_printk(KERN_DEBUG "out: auto calibration time out "
191*4882a593Smuzhiyun 			   "- reg = 0x%x, value = 0x%x\n", reg, value);
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | reg);
194*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REG), value);
195*4882a593Smuzhiyun 	chip->image[reg] = value;
196*4882a593Smuzhiyun 	mb();
197*4882a593Smuzhiyun 	snd_printdd("codec out - reg 0x%x = 0x%x\n",
198*4882a593Smuzhiyun 			chip->mce_bit | reg, value);
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_out);
201*4882a593Smuzhiyun 
snd_wss_in(struct snd_wss * chip,unsigned char reg)202*4882a593Smuzhiyun unsigned char snd_wss_in(struct snd_wss *chip, unsigned char reg)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	snd_wss_wait(chip);
205*4882a593Smuzhiyun #ifdef CONFIG_SND_DEBUG
206*4882a593Smuzhiyun 	if (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT)
207*4882a593Smuzhiyun 		snd_printk(KERN_DEBUG "in: auto calibration time out "
208*4882a593Smuzhiyun 			   "- reg = 0x%x\n", reg);
209*4882a593Smuzhiyun #endif
210*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | reg);
211*4882a593Smuzhiyun 	mb();
212*4882a593Smuzhiyun 	return wss_inb(chip, CS4231P(REG));
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_in);
215*4882a593Smuzhiyun 
snd_cs4236_ext_out(struct snd_wss * chip,unsigned char reg,unsigned char val)216*4882a593Smuzhiyun void snd_cs4236_ext_out(struct snd_wss *chip, unsigned char reg,
217*4882a593Smuzhiyun 			unsigned char val)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | 0x17);
220*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REG),
221*4882a593Smuzhiyun 		 reg | (chip->image[CS4236_EXT_REG] & 0x01));
222*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REG), val);
223*4882a593Smuzhiyun 	chip->eimage[CS4236_REG(reg)] = val;
224*4882a593Smuzhiyun #if 0
225*4882a593Smuzhiyun 	printk(KERN_DEBUG "ext out : reg = 0x%x, val = 0x%x\n", reg, val);
226*4882a593Smuzhiyun #endif
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun EXPORT_SYMBOL(snd_cs4236_ext_out);
229*4882a593Smuzhiyun 
snd_cs4236_ext_in(struct snd_wss * chip,unsigned char reg)230*4882a593Smuzhiyun unsigned char snd_cs4236_ext_in(struct snd_wss *chip, unsigned char reg)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | 0x17);
233*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REG),
234*4882a593Smuzhiyun 		 reg | (chip->image[CS4236_EXT_REG] & 0x01));
235*4882a593Smuzhiyun #if 1
236*4882a593Smuzhiyun 	return wss_inb(chip, CS4231P(REG));
237*4882a593Smuzhiyun #else
238*4882a593Smuzhiyun 	{
239*4882a593Smuzhiyun 		unsigned char res;
240*4882a593Smuzhiyun 		res = wss_inb(chip, CS4231P(REG));
241*4882a593Smuzhiyun 		printk(KERN_DEBUG "ext in : reg = 0x%x, val = 0x%x\n",
242*4882a593Smuzhiyun 		       reg, res);
243*4882a593Smuzhiyun 		return res;
244*4882a593Smuzhiyun 	}
245*4882a593Smuzhiyun #endif
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun EXPORT_SYMBOL(snd_cs4236_ext_in);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun #if 0
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun static void snd_wss_debug(struct snd_wss *chip)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	printk(KERN_DEBUG
254*4882a593Smuzhiyun 		"CS4231 REGS:      INDEX = 0x%02x  "
255*4882a593Smuzhiyun 		"                 STATUS = 0x%02x\n",
256*4882a593Smuzhiyun 					wss_inb(chip, CS4231P(REGSEL)),
257*4882a593Smuzhiyun 					wss_inb(chip, CS4231P(STATUS)));
258*4882a593Smuzhiyun 	printk(KERN_DEBUG
259*4882a593Smuzhiyun 		"  0x00: left input      = 0x%02x  "
260*4882a593Smuzhiyun 		"  0x10: alt 1 (CFIG 2)  = 0x%02x\n",
261*4882a593Smuzhiyun 					snd_wss_in(chip, 0x00),
262*4882a593Smuzhiyun 					snd_wss_in(chip, 0x10));
263*4882a593Smuzhiyun 	printk(KERN_DEBUG
264*4882a593Smuzhiyun 		"  0x01: right input     = 0x%02x  "
265*4882a593Smuzhiyun 		"  0x11: alt 2 (CFIG 3)  = 0x%02x\n",
266*4882a593Smuzhiyun 					snd_wss_in(chip, 0x01),
267*4882a593Smuzhiyun 					snd_wss_in(chip, 0x11));
268*4882a593Smuzhiyun 	printk(KERN_DEBUG
269*4882a593Smuzhiyun 		"  0x02: GF1 left input  = 0x%02x  "
270*4882a593Smuzhiyun 		"  0x12: left line in    = 0x%02x\n",
271*4882a593Smuzhiyun 					snd_wss_in(chip, 0x02),
272*4882a593Smuzhiyun 					snd_wss_in(chip, 0x12));
273*4882a593Smuzhiyun 	printk(KERN_DEBUG
274*4882a593Smuzhiyun 		"  0x03: GF1 right input = 0x%02x  "
275*4882a593Smuzhiyun 		"  0x13: right line in   = 0x%02x\n",
276*4882a593Smuzhiyun 					snd_wss_in(chip, 0x03),
277*4882a593Smuzhiyun 					snd_wss_in(chip, 0x13));
278*4882a593Smuzhiyun 	printk(KERN_DEBUG
279*4882a593Smuzhiyun 		"  0x04: CD left input   = 0x%02x  "
280*4882a593Smuzhiyun 		"  0x14: timer low       = 0x%02x\n",
281*4882a593Smuzhiyun 					snd_wss_in(chip, 0x04),
282*4882a593Smuzhiyun 					snd_wss_in(chip, 0x14));
283*4882a593Smuzhiyun 	printk(KERN_DEBUG
284*4882a593Smuzhiyun 		"  0x05: CD right input  = 0x%02x  "
285*4882a593Smuzhiyun 		"  0x15: timer high      = 0x%02x\n",
286*4882a593Smuzhiyun 					snd_wss_in(chip, 0x05),
287*4882a593Smuzhiyun 					snd_wss_in(chip, 0x15));
288*4882a593Smuzhiyun 	printk(KERN_DEBUG
289*4882a593Smuzhiyun 		"  0x06: left output     = 0x%02x  "
290*4882a593Smuzhiyun 		"  0x16: left MIC (PnP)  = 0x%02x\n",
291*4882a593Smuzhiyun 					snd_wss_in(chip, 0x06),
292*4882a593Smuzhiyun 					snd_wss_in(chip, 0x16));
293*4882a593Smuzhiyun 	printk(KERN_DEBUG
294*4882a593Smuzhiyun 		"  0x07: right output    = 0x%02x  "
295*4882a593Smuzhiyun 		"  0x17: right MIC (PnP) = 0x%02x\n",
296*4882a593Smuzhiyun 					snd_wss_in(chip, 0x07),
297*4882a593Smuzhiyun 					snd_wss_in(chip, 0x17));
298*4882a593Smuzhiyun 	printk(KERN_DEBUG
299*4882a593Smuzhiyun 		"  0x08: playback format = 0x%02x  "
300*4882a593Smuzhiyun 		"  0x18: IRQ status      = 0x%02x\n",
301*4882a593Smuzhiyun 					snd_wss_in(chip, 0x08),
302*4882a593Smuzhiyun 					snd_wss_in(chip, 0x18));
303*4882a593Smuzhiyun 	printk(KERN_DEBUG
304*4882a593Smuzhiyun 		"  0x09: iface (CFIG 1)  = 0x%02x  "
305*4882a593Smuzhiyun 		"  0x19: left line out   = 0x%02x\n",
306*4882a593Smuzhiyun 					snd_wss_in(chip, 0x09),
307*4882a593Smuzhiyun 					snd_wss_in(chip, 0x19));
308*4882a593Smuzhiyun 	printk(KERN_DEBUG
309*4882a593Smuzhiyun 		"  0x0a: pin control     = 0x%02x  "
310*4882a593Smuzhiyun 		"  0x1a: mono control    = 0x%02x\n",
311*4882a593Smuzhiyun 					snd_wss_in(chip, 0x0a),
312*4882a593Smuzhiyun 					snd_wss_in(chip, 0x1a));
313*4882a593Smuzhiyun 	printk(KERN_DEBUG
314*4882a593Smuzhiyun 		"  0x0b: init & status   = 0x%02x  "
315*4882a593Smuzhiyun 		"  0x1b: right line out  = 0x%02x\n",
316*4882a593Smuzhiyun 					snd_wss_in(chip, 0x0b),
317*4882a593Smuzhiyun 					snd_wss_in(chip, 0x1b));
318*4882a593Smuzhiyun 	printk(KERN_DEBUG
319*4882a593Smuzhiyun 		"  0x0c: revision & mode = 0x%02x  "
320*4882a593Smuzhiyun 		"  0x1c: record format   = 0x%02x\n",
321*4882a593Smuzhiyun 					snd_wss_in(chip, 0x0c),
322*4882a593Smuzhiyun 					snd_wss_in(chip, 0x1c));
323*4882a593Smuzhiyun 	printk(KERN_DEBUG
324*4882a593Smuzhiyun 		"  0x0d: loopback        = 0x%02x  "
325*4882a593Smuzhiyun 		"  0x1d: var freq (PnP)  = 0x%02x\n",
326*4882a593Smuzhiyun 					snd_wss_in(chip, 0x0d),
327*4882a593Smuzhiyun 					snd_wss_in(chip, 0x1d));
328*4882a593Smuzhiyun 	printk(KERN_DEBUG
329*4882a593Smuzhiyun 		"  0x0e: ply upr count   = 0x%02x  "
330*4882a593Smuzhiyun 		"  0x1e: ply lwr count   = 0x%02x\n",
331*4882a593Smuzhiyun 					snd_wss_in(chip, 0x0e),
332*4882a593Smuzhiyun 					snd_wss_in(chip, 0x1e));
333*4882a593Smuzhiyun 	printk(KERN_DEBUG
334*4882a593Smuzhiyun 		"  0x0f: rec upr count   = 0x%02x  "
335*4882a593Smuzhiyun 		"  0x1f: rec lwr count   = 0x%02x\n",
336*4882a593Smuzhiyun 					snd_wss_in(chip, 0x0f),
337*4882a593Smuzhiyun 					snd_wss_in(chip, 0x1f));
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun #endif
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /*
343*4882a593Smuzhiyun  *  CS4231 detection / MCE routines
344*4882a593Smuzhiyun  */
345*4882a593Smuzhiyun 
snd_wss_busy_wait(struct snd_wss * chip)346*4882a593Smuzhiyun static void snd_wss_busy_wait(struct snd_wss *chip)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun 	int timeout;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* huh.. looks like this sequence is proper for CS4231A chip (GUS MAX) */
351*4882a593Smuzhiyun 	for (timeout = 5; timeout > 0; timeout--)
352*4882a593Smuzhiyun 		wss_inb(chip, CS4231P(REGSEL));
353*4882a593Smuzhiyun 	/* end of cleanup sequence */
354*4882a593Smuzhiyun 	for (timeout = 25000;
355*4882a593Smuzhiyun 	     timeout > 0 && (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT);
356*4882a593Smuzhiyun 	     timeout--)
357*4882a593Smuzhiyun 		udelay(10);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
snd_wss_mce_up(struct snd_wss * chip)360*4882a593Smuzhiyun void snd_wss_mce_up(struct snd_wss *chip)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	unsigned long flags;
363*4882a593Smuzhiyun 	int timeout;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	snd_wss_wait(chip);
366*4882a593Smuzhiyun #ifdef CONFIG_SND_DEBUG
367*4882a593Smuzhiyun 	if (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT)
368*4882a593Smuzhiyun 		snd_printk(KERN_DEBUG
369*4882a593Smuzhiyun 			   "mce_up - auto calibration time out (0)\n");
370*4882a593Smuzhiyun #endif
371*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
372*4882a593Smuzhiyun 	chip->mce_bit |= CS4231_MCE;
373*4882a593Smuzhiyun 	timeout = wss_inb(chip, CS4231P(REGSEL));
374*4882a593Smuzhiyun 	if (timeout == 0x80)
375*4882a593Smuzhiyun 		snd_printk(KERN_DEBUG "mce_up [0x%lx]: "
376*4882a593Smuzhiyun 			   "serious init problem - codec still busy\n",
377*4882a593Smuzhiyun 			   chip->port);
378*4882a593Smuzhiyun 	if (!(timeout & CS4231_MCE))
379*4882a593Smuzhiyun 		wss_outb(chip, CS4231P(REGSEL),
380*4882a593Smuzhiyun 			 chip->mce_bit | (timeout & 0x1f));
381*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_mce_up);
384*4882a593Smuzhiyun 
snd_wss_mce_down(struct snd_wss * chip)385*4882a593Smuzhiyun void snd_wss_mce_down(struct snd_wss *chip)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	unsigned long flags;
388*4882a593Smuzhiyun 	unsigned long end_time;
389*4882a593Smuzhiyun 	int timeout;
390*4882a593Smuzhiyun 	int hw_mask = WSS_HW_CS4231_MASK | WSS_HW_CS4232_MASK | WSS_HW_AD1848;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	snd_wss_busy_wait(chip);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun #ifdef CONFIG_SND_DEBUG
395*4882a593Smuzhiyun 	if (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT)
396*4882a593Smuzhiyun 		snd_printk(KERN_DEBUG "mce_down [0x%lx] - "
397*4882a593Smuzhiyun 			   "auto calibration time out (0)\n",
398*4882a593Smuzhiyun 			   (long)CS4231P(REGSEL));
399*4882a593Smuzhiyun #endif
400*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
401*4882a593Smuzhiyun 	chip->mce_bit &= ~CS4231_MCE;
402*4882a593Smuzhiyun 	timeout = wss_inb(chip, CS4231P(REGSEL));
403*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | (timeout & 0x1f));
404*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
405*4882a593Smuzhiyun 	if (timeout == 0x80)
406*4882a593Smuzhiyun 		snd_printk(KERN_DEBUG "mce_down [0x%lx]: "
407*4882a593Smuzhiyun 			   "serious init problem - codec still busy\n",
408*4882a593Smuzhiyun 			   chip->port);
409*4882a593Smuzhiyun 	if ((timeout & CS4231_MCE) == 0 || !(chip->hardware & hw_mask))
410*4882a593Smuzhiyun 		return;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	/*
413*4882a593Smuzhiyun 	 * Wait for (possible -- during init auto-calibration may not be set)
414*4882a593Smuzhiyun 	 * calibration process to start. Needs up to 5 sample periods on AD1848
415*4882a593Smuzhiyun 	 * which at the slowest possible rate of 5.5125 kHz means 907 us.
416*4882a593Smuzhiyun 	 */
417*4882a593Smuzhiyun 	msleep(1);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	snd_printdd("(1) jiffies = %lu\n", jiffies);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* check condition up to 250 ms */
422*4882a593Smuzhiyun 	end_time = jiffies + msecs_to_jiffies(250);
423*4882a593Smuzhiyun 	while (snd_wss_in(chip, CS4231_TEST_INIT) &
424*4882a593Smuzhiyun 		CS4231_CALIB_IN_PROGRESS) {
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 		if (time_after(jiffies, end_time)) {
427*4882a593Smuzhiyun 			snd_printk(KERN_ERR "mce_down - "
428*4882a593Smuzhiyun 					"auto calibration time out (2)\n");
429*4882a593Smuzhiyun 			return;
430*4882a593Smuzhiyun 		}
431*4882a593Smuzhiyun 		msleep(1);
432*4882a593Smuzhiyun 	}
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	snd_printdd("(2) jiffies = %lu\n", jiffies);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	/* check condition up to 100 ms */
437*4882a593Smuzhiyun 	end_time = jiffies + msecs_to_jiffies(100);
438*4882a593Smuzhiyun 	while (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT) {
439*4882a593Smuzhiyun 		if (time_after(jiffies, end_time)) {
440*4882a593Smuzhiyun 			snd_printk(KERN_ERR "mce_down - auto calibration time out (3)\n");
441*4882a593Smuzhiyun 			return;
442*4882a593Smuzhiyun 		}
443*4882a593Smuzhiyun 		msleep(1);
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	snd_printdd("(3) jiffies = %lu\n", jiffies);
447*4882a593Smuzhiyun 	snd_printd("mce_down - exit = 0x%x\n", wss_inb(chip, CS4231P(REGSEL)));
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_mce_down);
450*4882a593Smuzhiyun 
snd_wss_get_count(unsigned char format,unsigned int size)451*4882a593Smuzhiyun static unsigned int snd_wss_get_count(unsigned char format, unsigned int size)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	switch (format & 0xe0) {
454*4882a593Smuzhiyun 	case CS4231_LINEAR_16:
455*4882a593Smuzhiyun 	case CS4231_LINEAR_16_BIG:
456*4882a593Smuzhiyun 		size >>= 1;
457*4882a593Smuzhiyun 		break;
458*4882a593Smuzhiyun 	case CS4231_ADPCM_16:
459*4882a593Smuzhiyun 		return size >> 2;
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 	if (format & CS4231_STEREO)
462*4882a593Smuzhiyun 		size >>= 1;
463*4882a593Smuzhiyun 	return size;
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun 
snd_wss_trigger(struct snd_pcm_substream * substream,int cmd)466*4882a593Smuzhiyun static int snd_wss_trigger(struct snd_pcm_substream *substream,
467*4882a593Smuzhiyun 			   int cmd)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
470*4882a593Smuzhiyun 	int result = 0;
471*4882a593Smuzhiyun 	unsigned int what;
472*4882a593Smuzhiyun 	struct snd_pcm_substream *s;
473*4882a593Smuzhiyun 	int do_start;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	switch (cmd) {
476*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_START:
477*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_RESUME:
478*4882a593Smuzhiyun 		do_start = 1; break;
479*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_STOP:
480*4882a593Smuzhiyun 	case SNDRV_PCM_TRIGGER_SUSPEND:
481*4882a593Smuzhiyun 		do_start = 0; break;
482*4882a593Smuzhiyun 	default:
483*4882a593Smuzhiyun 		return -EINVAL;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	what = 0;
487*4882a593Smuzhiyun 	snd_pcm_group_for_each_entry(s, substream) {
488*4882a593Smuzhiyun 		if (s == chip->playback_substream) {
489*4882a593Smuzhiyun 			what |= CS4231_PLAYBACK_ENABLE;
490*4882a593Smuzhiyun 			snd_pcm_trigger_done(s, substream);
491*4882a593Smuzhiyun 		} else if (s == chip->capture_substream) {
492*4882a593Smuzhiyun 			what |= CS4231_RECORD_ENABLE;
493*4882a593Smuzhiyun 			snd_pcm_trigger_done(s, substream);
494*4882a593Smuzhiyun 		}
495*4882a593Smuzhiyun 	}
496*4882a593Smuzhiyun 	spin_lock(&chip->reg_lock);
497*4882a593Smuzhiyun 	if (do_start) {
498*4882a593Smuzhiyun 		chip->image[CS4231_IFACE_CTRL] |= what;
499*4882a593Smuzhiyun 		if (chip->trigger)
500*4882a593Smuzhiyun 			chip->trigger(chip, what, 1);
501*4882a593Smuzhiyun 	} else {
502*4882a593Smuzhiyun 		chip->image[CS4231_IFACE_CTRL] &= ~what;
503*4882a593Smuzhiyun 		if (chip->trigger)
504*4882a593Smuzhiyun 			chip->trigger(chip, what, 0);
505*4882a593Smuzhiyun 	}
506*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_IFACE_CTRL, chip->image[CS4231_IFACE_CTRL]);
507*4882a593Smuzhiyun 	spin_unlock(&chip->reg_lock);
508*4882a593Smuzhiyun #if 0
509*4882a593Smuzhiyun 	snd_wss_debug(chip);
510*4882a593Smuzhiyun #endif
511*4882a593Smuzhiyun 	return result;
512*4882a593Smuzhiyun }
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun /*
515*4882a593Smuzhiyun  *  CODEC I/O
516*4882a593Smuzhiyun  */
517*4882a593Smuzhiyun 
snd_wss_get_rate(unsigned int rate)518*4882a593Smuzhiyun static unsigned char snd_wss_get_rate(unsigned int rate)
519*4882a593Smuzhiyun {
520*4882a593Smuzhiyun 	int i;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(rates); i++)
523*4882a593Smuzhiyun 		if (rate == rates[i])
524*4882a593Smuzhiyun 			return freq_bits[i];
525*4882a593Smuzhiyun 	// snd_BUG();
526*4882a593Smuzhiyun 	return freq_bits[ARRAY_SIZE(rates) - 1];
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
snd_wss_get_format(struct snd_wss * chip,snd_pcm_format_t format,int channels)529*4882a593Smuzhiyun static unsigned char snd_wss_get_format(struct snd_wss *chip,
530*4882a593Smuzhiyun 					snd_pcm_format_t format,
531*4882a593Smuzhiyun 					int channels)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun 	unsigned char rformat;
534*4882a593Smuzhiyun 
535*4882a593Smuzhiyun 	rformat = CS4231_LINEAR_8;
536*4882a593Smuzhiyun 	switch (format) {
537*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_MU_LAW:	rformat = CS4231_ULAW_8; break;
538*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_A_LAW:	rformat = CS4231_ALAW_8; break;
539*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_LE:	rformat = CS4231_LINEAR_16; break;
540*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_S16_BE:	rformat = CS4231_LINEAR_16_BIG; break;
541*4882a593Smuzhiyun 	case SNDRV_PCM_FORMAT_IMA_ADPCM:	rformat = CS4231_ADPCM_16; break;
542*4882a593Smuzhiyun 	}
543*4882a593Smuzhiyun 	if (channels > 1)
544*4882a593Smuzhiyun 		rformat |= CS4231_STEREO;
545*4882a593Smuzhiyun #if 0
546*4882a593Smuzhiyun 	snd_printk(KERN_DEBUG "get_format: 0x%x (mode=0x%x)\n", format, mode);
547*4882a593Smuzhiyun #endif
548*4882a593Smuzhiyun 	return rformat;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun 
snd_wss_calibrate_mute(struct snd_wss * chip,int mute)551*4882a593Smuzhiyun static void snd_wss_calibrate_mute(struct snd_wss *chip, int mute)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun 	unsigned long flags;
554*4882a593Smuzhiyun 
555*4882a593Smuzhiyun 	mute = mute ? 0x80 : 0;
556*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
557*4882a593Smuzhiyun 	if (chip->calibrate_mute == mute) {
558*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chip->reg_lock, flags);
559*4882a593Smuzhiyun 		return;
560*4882a593Smuzhiyun 	}
561*4882a593Smuzhiyun 	if (!mute) {
562*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_LEFT_INPUT,
563*4882a593Smuzhiyun 			     chip->image[CS4231_LEFT_INPUT]);
564*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_RIGHT_INPUT,
565*4882a593Smuzhiyun 			     chip->image[CS4231_RIGHT_INPUT]);
566*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_LOOPBACK,
567*4882a593Smuzhiyun 			     chip->image[CS4231_LOOPBACK]);
568*4882a593Smuzhiyun 	} else {
569*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_LEFT_INPUT,
570*4882a593Smuzhiyun 			     0);
571*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_RIGHT_INPUT,
572*4882a593Smuzhiyun 			     0);
573*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_LOOPBACK,
574*4882a593Smuzhiyun 			     0xfd);
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	snd_wss_dout(chip, CS4231_AUX1_LEFT_INPUT,
578*4882a593Smuzhiyun 		     mute | chip->image[CS4231_AUX1_LEFT_INPUT]);
579*4882a593Smuzhiyun 	snd_wss_dout(chip, CS4231_AUX1_RIGHT_INPUT,
580*4882a593Smuzhiyun 		     mute | chip->image[CS4231_AUX1_RIGHT_INPUT]);
581*4882a593Smuzhiyun 	snd_wss_dout(chip, CS4231_AUX2_LEFT_INPUT,
582*4882a593Smuzhiyun 		     mute | chip->image[CS4231_AUX2_LEFT_INPUT]);
583*4882a593Smuzhiyun 	snd_wss_dout(chip, CS4231_AUX2_RIGHT_INPUT,
584*4882a593Smuzhiyun 		     mute | chip->image[CS4231_AUX2_RIGHT_INPUT]);
585*4882a593Smuzhiyun 	snd_wss_dout(chip, CS4231_LEFT_OUTPUT,
586*4882a593Smuzhiyun 		     mute | chip->image[CS4231_LEFT_OUTPUT]);
587*4882a593Smuzhiyun 	snd_wss_dout(chip, CS4231_RIGHT_OUTPUT,
588*4882a593Smuzhiyun 		     mute | chip->image[CS4231_RIGHT_OUTPUT]);
589*4882a593Smuzhiyun 	if (!(chip->hardware & WSS_HW_AD1848_MASK)) {
590*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_LEFT_LINE_IN,
591*4882a593Smuzhiyun 			     mute | chip->image[CS4231_LEFT_LINE_IN]);
592*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_RIGHT_LINE_IN,
593*4882a593Smuzhiyun 			     mute | chip->image[CS4231_RIGHT_LINE_IN]);
594*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_MONO_CTRL,
595*4882a593Smuzhiyun 			     mute ? 0xc0 : chip->image[CS4231_MONO_CTRL]);
596*4882a593Smuzhiyun 	}
597*4882a593Smuzhiyun 	if (chip->hardware == WSS_HW_INTERWAVE) {
598*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_LEFT_MIC_INPUT,
599*4882a593Smuzhiyun 			     mute | chip->image[CS4231_LEFT_MIC_INPUT]);
600*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_RIGHT_MIC_INPUT,
601*4882a593Smuzhiyun 			     mute | chip->image[CS4231_RIGHT_MIC_INPUT]);
602*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_LINE_LEFT_OUTPUT,
603*4882a593Smuzhiyun 			     mute | chip->image[CS4231_LINE_LEFT_OUTPUT]);
604*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_LINE_RIGHT_OUTPUT,
605*4882a593Smuzhiyun 			     mute | chip->image[CS4231_LINE_RIGHT_OUTPUT]);
606*4882a593Smuzhiyun 	}
607*4882a593Smuzhiyun 	chip->calibrate_mute = mute;
608*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun 
snd_wss_playback_format(struct snd_wss * chip,struct snd_pcm_hw_params * params,unsigned char pdfr)611*4882a593Smuzhiyun static void snd_wss_playback_format(struct snd_wss *chip,
612*4882a593Smuzhiyun 				       struct snd_pcm_hw_params *params,
613*4882a593Smuzhiyun 				       unsigned char pdfr)
614*4882a593Smuzhiyun {
615*4882a593Smuzhiyun 	unsigned long flags;
616*4882a593Smuzhiyun 	int full_calib = 1;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	mutex_lock(&chip->mce_mutex);
619*4882a593Smuzhiyun 	if (chip->hardware == WSS_HW_CS4231A ||
620*4882a593Smuzhiyun 	    (chip->hardware & WSS_HW_CS4232_MASK)) {
621*4882a593Smuzhiyun 		spin_lock_irqsave(&chip->reg_lock, flags);
622*4882a593Smuzhiyun 		if ((chip->image[CS4231_PLAYBK_FORMAT] & 0x0f) == (pdfr & 0x0f)) {	/* rate is same? */
623*4882a593Smuzhiyun 			snd_wss_out(chip, CS4231_ALT_FEATURE_1,
624*4882a593Smuzhiyun 				    chip->image[CS4231_ALT_FEATURE_1] | 0x10);
625*4882a593Smuzhiyun 			chip->image[CS4231_PLAYBK_FORMAT] = pdfr;
626*4882a593Smuzhiyun 			snd_wss_out(chip, CS4231_PLAYBK_FORMAT,
627*4882a593Smuzhiyun 				    chip->image[CS4231_PLAYBK_FORMAT]);
628*4882a593Smuzhiyun 			snd_wss_out(chip, CS4231_ALT_FEATURE_1,
629*4882a593Smuzhiyun 				    chip->image[CS4231_ALT_FEATURE_1] &= ~0x10);
630*4882a593Smuzhiyun 			udelay(100); /* Fixes audible clicks at least on GUS MAX */
631*4882a593Smuzhiyun 			full_calib = 0;
632*4882a593Smuzhiyun 		}
633*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chip->reg_lock, flags);
634*4882a593Smuzhiyun 	} else if (chip->hardware == WSS_HW_AD1845) {
635*4882a593Smuzhiyun 		unsigned rate = params_rate(params);
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		/*
638*4882a593Smuzhiyun 		 * Program the AD1845 correctly for the playback stream.
639*4882a593Smuzhiyun 		 * Note that we do NOT need to toggle the MCE bit because
640*4882a593Smuzhiyun 		 * the PLAYBACK_ENABLE bit of the Interface Configuration
641*4882a593Smuzhiyun 		 * register is set.
642*4882a593Smuzhiyun 		 *
643*4882a593Smuzhiyun 		 * NOTE: We seem to need to write to the MSB before the LSB
644*4882a593Smuzhiyun 		 *       to get the correct sample frequency.
645*4882a593Smuzhiyun 		 */
646*4882a593Smuzhiyun 		spin_lock_irqsave(&chip->reg_lock, flags);
647*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_PLAYBK_FORMAT, (pdfr & 0xf0));
648*4882a593Smuzhiyun 		snd_wss_out(chip, AD1845_UPR_FREQ_SEL, (rate >> 8) & 0xff);
649*4882a593Smuzhiyun 		snd_wss_out(chip, AD1845_LWR_FREQ_SEL, rate & 0xff);
650*4882a593Smuzhiyun 		full_calib = 0;
651*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chip->reg_lock, flags);
652*4882a593Smuzhiyun 	}
653*4882a593Smuzhiyun 	if (full_calib) {
654*4882a593Smuzhiyun 		snd_wss_mce_up(chip);
655*4882a593Smuzhiyun 		spin_lock_irqsave(&chip->reg_lock, flags);
656*4882a593Smuzhiyun 		if (chip->hardware != WSS_HW_INTERWAVE && !chip->single_dma) {
657*4882a593Smuzhiyun 			if (chip->image[CS4231_IFACE_CTRL] & CS4231_RECORD_ENABLE)
658*4882a593Smuzhiyun 				pdfr = (pdfr & 0xf0) |
659*4882a593Smuzhiyun 				       (chip->image[CS4231_REC_FORMAT] & 0x0f);
660*4882a593Smuzhiyun 		} else {
661*4882a593Smuzhiyun 			chip->image[CS4231_PLAYBK_FORMAT] = pdfr;
662*4882a593Smuzhiyun 		}
663*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_PLAYBK_FORMAT, pdfr);
664*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chip->reg_lock, flags);
665*4882a593Smuzhiyun 		if (chip->hardware == WSS_HW_OPL3SA2)
666*4882a593Smuzhiyun 			udelay(100);	/* this seems to help */
667*4882a593Smuzhiyun 		snd_wss_mce_down(chip);
668*4882a593Smuzhiyun 	}
669*4882a593Smuzhiyun 	mutex_unlock(&chip->mce_mutex);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
snd_wss_capture_format(struct snd_wss * chip,struct snd_pcm_hw_params * params,unsigned char cdfr)672*4882a593Smuzhiyun static void snd_wss_capture_format(struct snd_wss *chip,
673*4882a593Smuzhiyun 				   struct snd_pcm_hw_params *params,
674*4882a593Smuzhiyun 				   unsigned char cdfr)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun 	unsigned long flags;
677*4882a593Smuzhiyun 	int full_calib = 1;
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	mutex_lock(&chip->mce_mutex);
680*4882a593Smuzhiyun 	if (chip->hardware == WSS_HW_CS4231A ||
681*4882a593Smuzhiyun 	    (chip->hardware & WSS_HW_CS4232_MASK)) {
682*4882a593Smuzhiyun 		spin_lock_irqsave(&chip->reg_lock, flags);
683*4882a593Smuzhiyun 		if ((chip->image[CS4231_PLAYBK_FORMAT] & 0x0f) == (cdfr & 0x0f) ||	/* rate is same? */
684*4882a593Smuzhiyun 		    (chip->image[CS4231_IFACE_CTRL] & CS4231_PLAYBACK_ENABLE)) {
685*4882a593Smuzhiyun 			snd_wss_out(chip, CS4231_ALT_FEATURE_1,
686*4882a593Smuzhiyun 				chip->image[CS4231_ALT_FEATURE_1] | 0x20);
687*4882a593Smuzhiyun 			snd_wss_out(chip, CS4231_REC_FORMAT,
688*4882a593Smuzhiyun 				chip->image[CS4231_REC_FORMAT] = cdfr);
689*4882a593Smuzhiyun 			snd_wss_out(chip, CS4231_ALT_FEATURE_1,
690*4882a593Smuzhiyun 				chip->image[CS4231_ALT_FEATURE_1] &= ~0x20);
691*4882a593Smuzhiyun 			full_calib = 0;
692*4882a593Smuzhiyun 		}
693*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chip->reg_lock, flags);
694*4882a593Smuzhiyun 	} else if (chip->hardware == WSS_HW_AD1845) {
695*4882a593Smuzhiyun 		unsigned rate = params_rate(params);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 		/*
698*4882a593Smuzhiyun 		 * Program the AD1845 correctly for the capture stream.
699*4882a593Smuzhiyun 		 * Note that we do NOT need to toggle the MCE bit because
700*4882a593Smuzhiyun 		 * the PLAYBACK_ENABLE bit of the Interface Configuration
701*4882a593Smuzhiyun 		 * register is set.
702*4882a593Smuzhiyun 		 *
703*4882a593Smuzhiyun 		 * NOTE: We seem to need to write to the MSB before the LSB
704*4882a593Smuzhiyun 		 *       to get the correct sample frequency.
705*4882a593Smuzhiyun 		 */
706*4882a593Smuzhiyun 		spin_lock_irqsave(&chip->reg_lock, flags);
707*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_REC_FORMAT, (cdfr & 0xf0));
708*4882a593Smuzhiyun 		snd_wss_out(chip, AD1845_UPR_FREQ_SEL, (rate >> 8) & 0xff);
709*4882a593Smuzhiyun 		snd_wss_out(chip, AD1845_LWR_FREQ_SEL, rate & 0xff);
710*4882a593Smuzhiyun 		full_calib = 0;
711*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chip->reg_lock, flags);
712*4882a593Smuzhiyun 	}
713*4882a593Smuzhiyun 	if (full_calib) {
714*4882a593Smuzhiyun 		snd_wss_mce_up(chip);
715*4882a593Smuzhiyun 		spin_lock_irqsave(&chip->reg_lock, flags);
716*4882a593Smuzhiyun 		if (chip->hardware != WSS_HW_INTERWAVE &&
717*4882a593Smuzhiyun 		    !(chip->image[CS4231_IFACE_CTRL] & CS4231_PLAYBACK_ENABLE)) {
718*4882a593Smuzhiyun 			if (chip->single_dma)
719*4882a593Smuzhiyun 				snd_wss_out(chip, CS4231_PLAYBK_FORMAT, cdfr);
720*4882a593Smuzhiyun 			else
721*4882a593Smuzhiyun 				snd_wss_out(chip, CS4231_PLAYBK_FORMAT,
722*4882a593Smuzhiyun 				   (chip->image[CS4231_PLAYBK_FORMAT] & 0xf0) |
723*4882a593Smuzhiyun 				   (cdfr & 0x0f));
724*4882a593Smuzhiyun 			spin_unlock_irqrestore(&chip->reg_lock, flags);
725*4882a593Smuzhiyun 			snd_wss_mce_down(chip);
726*4882a593Smuzhiyun 			snd_wss_mce_up(chip);
727*4882a593Smuzhiyun 			spin_lock_irqsave(&chip->reg_lock, flags);
728*4882a593Smuzhiyun 		}
729*4882a593Smuzhiyun 		if (chip->hardware & WSS_HW_AD1848_MASK)
730*4882a593Smuzhiyun 			snd_wss_out(chip, CS4231_PLAYBK_FORMAT, cdfr);
731*4882a593Smuzhiyun 		else
732*4882a593Smuzhiyun 			snd_wss_out(chip, CS4231_REC_FORMAT, cdfr);
733*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chip->reg_lock, flags);
734*4882a593Smuzhiyun 		snd_wss_mce_down(chip);
735*4882a593Smuzhiyun 	}
736*4882a593Smuzhiyun 	mutex_unlock(&chip->mce_mutex);
737*4882a593Smuzhiyun }
738*4882a593Smuzhiyun 
739*4882a593Smuzhiyun /*
740*4882a593Smuzhiyun  *  Timer interface
741*4882a593Smuzhiyun  */
742*4882a593Smuzhiyun 
snd_wss_timer_resolution(struct snd_timer * timer)743*4882a593Smuzhiyun static unsigned long snd_wss_timer_resolution(struct snd_timer *timer)
744*4882a593Smuzhiyun {
745*4882a593Smuzhiyun 	struct snd_wss *chip = snd_timer_chip(timer);
746*4882a593Smuzhiyun 	if (chip->hardware & WSS_HW_CS4236B_MASK)
747*4882a593Smuzhiyun 		return 14467;
748*4882a593Smuzhiyun 	else
749*4882a593Smuzhiyun 		return chip->image[CS4231_PLAYBK_FORMAT] & 1 ? 9969 : 9920;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
snd_wss_timer_start(struct snd_timer * timer)752*4882a593Smuzhiyun static int snd_wss_timer_start(struct snd_timer *timer)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	unsigned long flags;
755*4882a593Smuzhiyun 	unsigned int ticks;
756*4882a593Smuzhiyun 	struct snd_wss *chip = snd_timer_chip(timer);
757*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
758*4882a593Smuzhiyun 	ticks = timer->sticks;
759*4882a593Smuzhiyun 	if ((chip->image[CS4231_ALT_FEATURE_1] & CS4231_TIMER_ENABLE) == 0 ||
760*4882a593Smuzhiyun 	    (unsigned char)(ticks >> 8) != chip->image[CS4231_TIMER_HIGH] ||
761*4882a593Smuzhiyun 	    (unsigned char)ticks != chip->image[CS4231_TIMER_LOW]) {
762*4882a593Smuzhiyun 		chip->image[CS4231_TIMER_HIGH] = (unsigned char) (ticks >> 8);
763*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_TIMER_HIGH,
764*4882a593Smuzhiyun 			    chip->image[CS4231_TIMER_HIGH]);
765*4882a593Smuzhiyun 		chip->image[CS4231_TIMER_LOW] = (unsigned char) ticks;
766*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_TIMER_LOW,
767*4882a593Smuzhiyun 			    chip->image[CS4231_TIMER_LOW]);
768*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_ALT_FEATURE_1,
769*4882a593Smuzhiyun 			    chip->image[CS4231_ALT_FEATURE_1] |
770*4882a593Smuzhiyun 			    CS4231_TIMER_ENABLE);
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
773*4882a593Smuzhiyun 	return 0;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
snd_wss_timer_stop(struct snd_timer * timer)776*4882a593Smuzhiyun static int snd_wss_timer_stop(struct snd_timer *timer)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	unsigned long flags;
779*4882a593Smuzhiyun 	struct snd_wss *chip = snd_timer_chip(timer);
780*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
781*4882a593Smuzhiyun 	chip->image[CS4231_ALT_FEATURE_1] &= ~CS4231_TIMER_ENABLE;
782*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_ALT_FEATURE_1,
783*4882a593Smuzhiyun 		    chip->image[CS4231_ALT_FEATURE_1]);
784*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
785*4882a593Smuzhiyun 	return 0;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun 
snd_wss_init(struct snd_wss * chip)788*4882a593Smuzhiyun static void snd_wss_init(struct snd_wss *chip)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	unsigned long flags;
791*4882a593Smuzhiyun 
792*4882a593Smuzhiyun 	snd_wss_calibrate_mute(chip, 1);
793*4882a593Smuzhiyun 	snd_wss_mce_down(chip);
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun #ifdef SNDRV_DEBUG_MCE
796*4882a593Smuzhiyun 	snd_printk(KERN_DEBUG "init: (1)\n");
797*4882a593Smuzhiyun #endif
798*4882a593Smuzhiyun 	snd_wss_mce_up(chip);
799*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
800*4882a593Smuzhiyun 	chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_PLAYBACK_ENABLE |
801*4882a593Smuzhiyun 					    CS4231_PLAYBACK_PIO |
802*4882a593Smuzhiyun 					    CS4231_RECORD_ENABLE |
803*4882a593Smuzhiyun 					    CS4231_RECORD_PIO |
804*4882a593Smuzhiyun 					    CS4231_CALIB_MODE);
805*4882a593Smuzhiyun 	chip->image[CS4231_IFACE_CTRL] |= CS4231_AUTOCALIB;
806*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_IFACE_CTRL, chip->image[CS4231_IFACE_CTRL]);
807*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
808*4882a593Smuzhiyun 	snd_wss_mce_down(chip);
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun #ifdef SNDRV_DEBUG_MCE
811*4882a593Smuzhiyun 	snd_printk(KERN_DEBUG "init: (2)\n");
812*4882a593Smuzhiyun #endif
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	snd_wss_mce_up(chip);
815*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
816*4882a593Smuzhiyun 	chip->image[CS4231_IFACE_CTRL] &= ~CS4231_AUTOCALIB;
817*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_IFACE_CTRL, chip->image[CS4231_IFACE_CTRL]);
818*4882a593Smuzhiyun 	snd_wss_out(chip,
819*4882a593Smuzhiyun 		    CS4231_ALT_FEATURE_1, chip->image[CS4231_ALT_FEATURE_1]);
820*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
821*4882a593Smuzhiyun 	snd_wss_mce_down(chip);
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun #ifdef SNDRV_DEBUG_MCE
824*4882a593Smuzhiyun 	snd_printk(KERN_DEBUG "init: (3) - afei = 0x%x\n",
825*4882a593Smuzhiyun 		   chip->image[CS4231_ALT_FEATURE_1]);
826*4882a593Smuzhiyun #endif
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
829*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_ALT_FEATURE_2,
830*4882a593Smuzhiyun 		    chip->image[CS4231_ALT_FEATURE_2]);
831*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	snd_wss_mce_up(chip);
834*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
835*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_PLAYBK_FORMAT,
836*4882a593Smuzhiyun 		    chip->image[CS4231_PLAYBK_FORMAT]);
837*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
838*4882a593Smuzhiyun 	snd_wss_mce_down(chip);
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun #ifdef SNDRV_DEBUG_MCE
841*4882a593Smuzhiyun 	snd_printk(KERN_DEBUG "init: (4)\n");
842*4882a593Smuzhiyun #endif
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	snd_wss_mce_up(chip);
845*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
846*4882a593Smuzhiyun 	if (!(chip->hardware & WSS_HW_AD1848_MASK))
847*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_REC_FORMAT,
848*4882a593Smuzhiyun 			    chip->image[CS4231_REC_FORMAT]);
849*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
850*4882a593Smuzhiyun 	snd_wss_mce_down(chip);
851*4882a593Smuzhiyun 	snd_wss_calibrate_mute(chip, 0);
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun #ifdef SNDRV_DEBUG_MCE
854*4882a593Smuzhiyun 	snd_printk(KERN_DEBUG "init: (5)\n");
855*4882a593Smuzhiyun #endif
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
snd_wss_open(struct snd_wss * chip,unsigned int mode)858*4882a593Smuzhiyun static int snd_wss_open(struct snd_wss *chip, unsigned int mode)
859*4882a593Smuzhiyun {
860*4882a593Smuzhiyun 	unsigned long flags;
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	mutex_lock(&chip->open_mutex);
863*4882a593Smuzhiyun 	if ((chip->mode & mode) ||
864*4882a593Smuzhiyun 	    ((chip->mode & WSS_MODE_OPEN) && chip->single_dma)) {
865*4882a593Smuzhiyun 		mutex_unlock(&chip->open_mutex);
866*4882a593Smuzhiyun 		return -EAGAIN;
867*4882a593Smuzhiyun 	}
868*4882a593Smuzhiyun 	if (chip->mode & WSS_MODE_OPEN) {
869*4882a593Smuzhiyun 		chip->mode |= mode;
870*4882a593Smuzhiyun 		mutex_unlock(&chip->open_mutex);
871*4882a593Smuzhiyun 		return 0;
872*4882a593Smuzhiyun 	}
873*4882a593Smuzhiyun 	/* ok. now enable and ack CODEC IRQ */
874*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
875*4882a593Smuzhiyun 	if (!(chip->hardware & WSS_HW_AD1848_MASK)) {
876*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_IRQ_STATUS,
877*4882a593Smuzhiyun 			    CS4231_PLAYBACK_IRQ |
878*4882a593Smuzhiyun 			    CS4231_RECORD_IRQ |
879*4882a593Smuzhiyun 			    CS4231_TIMER_IRQ);
880*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_IRQ_STATUS, 0);
881*4882a593Smuzhiyun 	}
882*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(STATUS), 0);	/* clear IRQ */
883*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(STATUS), 0);	/* clear IRQ */
884*4882a593Smuzhiyun 	chip->image[CS4231_PIN_CTRL] |= CS4231_IRQ_ENABLE;
885*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_PIN_CTRL, chip->image[CS4231_PIN_CTRL]);
886*4882a593Smuzhiyun 	if (!(chip->hardware & WSS_HW_AD1848_MASK)) {
887*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_IRQ_STATUS,
888*4882a593Smuzhiyun 			    CS4231_PLAYBACK_IRQ |
889*4882a593Smuzhiyun 			    CS4231_RECORD_IRQ |
890*4882a593Smuzhiyun 			    CS4231_TIMER_IRQ);
891*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_IRQ_STATUS, 0);
892*4882a593Smuzhiyun 	}
893*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	chip->mode = mode;
896*4882a593Smuzhiyun 	mutex_unlock(&chip->open_mutex);
897*4882a593Smuzhiyun 	return 0;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun 
snd_wss_close(struct snd_wss * chip,unsigned int mode)900*4882a593Smuzhiyun static void snd_wss_close(struct snd_wss *chip, unsigned int mode)
901*4882a593Smuzhiyun {
902*4882a593Smuzhiyun 	unsigned long flags;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	mutex_lock(&chip->open_mutex);
905*4882a593Smuzhiyun 	chip->mode &= ~mode;
906*4882a593Smuzhiyun 	if (chip->mode & WSS_MODE_OPEN) {
907*4882a593Smuzhiyun 		mutex_unlock(&chip->open_mutex);
908*4882a593Smuzhiyun 		return;
909*4882a593Smuzhiyun 	}
910*4882a593Smuzhiyun 	/* disable IRQ */
911*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
912*4882a593Smuzhiyun 	if (!(chip->hardware & WSS_HW_AD1848_MASK))
913*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_IRQ_STATUS, 0);
914*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(STATUS), 0);	/* clear IRQ */
915*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(STATUS), 0);	/* clear IRQ */
916*4882a593Smuzhiyun 	chip->image[CS4231_PIN_CTRL] &= ~CS4231_IRQ_ENABLE;
917*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_PIN_CTRL, chip->image[CS4231_PIN_CTRL]);
918*4882a593Smuzhiyun 
919*4882a593Smuzhiyun 	/* now disable record & playback */
920*4882a593Smuzhiyun 
921*4882a593Smuzhiyun 	if (chip->image[CS4231_IFACE_CTRL] & (CS4231_PLAYBACK_ENABLE | CS4231_PLAYBACK_PIO |
922*4882a593Smuzhiyun 					       CS4231_RECORD_ENABLE | CS4231_RECORD_PIO)) {
923*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chip->reg_lock, flags);
924*4882a593Smuzhiyun 		snd_wss_mce_up(chip);
925*4882a593Smuzhiyun 		spin_lock_irqsave(&chip->reg_lock, flags);
926*4882a593Smuzhiyun 		chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_PLAYBACK_ENABLE | CS4231_PLAYBACK_PIO |
927*4882a593Smuzhiyun 						     CS4231_RECORD_ENABLE | CS4231_RECORD_PIO);
928*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_IFACE_CTRL,
929*4882a593Smuzhiyun 			    chip->image[CS4231_IFACE_CTRL]);
930*4882a593Smuzhiyun 		spin_unlock_irqrestore(&chip->reg_lock, flags);
931*4882a593Smuzhiyun 		snd_wss_mce_down(chip);
932*4882a593Smuzhiyun 		spin_lock_irqsave(&chip->reg_lock, flags);
933*4882a593Smuzhiyun 	}
934*4882a593Smuzhiyun 
935*4882a593Smuzhiyun 	/* clear IRQ again */
936*4882a593Smuzhiyun 	if (!(chip->hardware & WSS_HW_AD1848_MASK))
937*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_IRQ_STATUS, 0);
938*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(STATUS), 0);	/* clear IRQ */
939*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(STATUS), 0);	/* clear IRQ */
940*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	chip->mode = 0;
943*4882a593Smuzhiyun 	mutex_unlock(&chip->open_mutex);
944*4882a593Smuzhiyun }
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun /*
947*4882a593Smuzhiyun  *  timer open/close
948*4882a593Smuzhiyun  */
949*4882a593Smuzhiyun 
snd_wss_timer_open(struct snd_timer * timer)950*4882a593Smuzhiyun static int snd_wss_timer_open(struct snd_timer *timer)
951*4882a593Smuzhiyun {
952*4882a593Smuzhiyun 	struct snd_wss *chip = snd_timer_chip(timer);
953*4882a593Smuzhiyun 	snd_wss_open(chip, WSS_MODE_TIMER);
954*4882a593Smuzhiyun 	return 0;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun 
snd_wss_timer_close(struct snd_timer * timer)957*4882a593Smuzhiyun static int snd_wss_timer_close(struct snd_timer *timer)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	struct snd_wss *chip = snd_timer_chip(timer);
960*4882a593Smuzhiyun 	snd_wss_close(chip, WSS_MODE_TIMER);
961*4882a593Smuzhiyun 	return 0;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun static const struct snd_timer_hardware snd_wss_timer_table =
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun 	.flags =	SNDRV_TIMER_HW_AUTO,
967*4882a593Smuzhiyun 	.resolution =	9945,
968*4882a593Smuzhiyun 	.ticks =	65535,
969*4882a593Smuzhiyun 	.open =		snd_wss_timer_open,
970*4882a593Smuzhiyun 	.close =	snd_wss_timer_close,
971*4882a593Smuzhiyun 	.c_resolution = snd_wss_timer_resolution,
972*4882a593Smuzhiyun 	.start =	snd_wss_timer_start,
973*4882a593Smuzhiyun 	.stop =		snd_wss_timer_stop,
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun 
976*4882a593Smuzhiyun /*
977*4882a593Smuzhiyun  *  ok.. exported functions..
978*4882a593Smuzhiyun  */
979*4882a593Smuzhiyun 
snd_wss_playback_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)980*4882a593Smuzhiyun static int snd_wss_playback_hw_params(struct snd_pcm_substream *substream,
981*4882a593Smuzhiyun 					 struct snd_pcm_hw_params *hw_params)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
984*4882a593Smuzhiyun 	unsigned char new_pdfr;
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun 	new_pdfr = snd_wss_get_format(chip, params_format(hw_params),
987*4882a593Smuzhiyun 				params_channels(hw_params)) |
988*4882a593Smuzhiyun 				snd_wss_get_rate(params_rate(hw_params));
989*4882a593Smuzhiyun 	chip->set_playback_format(chip, hw_params, new_pdfr);
990*4882a593Smuzhiyun 	return 0;
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun 
snd_wss_playback_prepare(struct snd_pcm_substream * substream)993*4882a593Smuzhiyun static int snd_wss_playback_prepare(struct snd_pcm_substream *substream)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
996*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
997*4882a593Smuzhiyun 	unsigned long flags;
998*4882a593Smuzhiyun 	unsigned int size = snd_pcm_lib_buffer_bytes(substream);
999*4882a593Smuzhiyun 	unsigned int count = snd_pcm_lib_period_bytes(substream);
1000*4882a593Smuzhiyun 
1001*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1002*4882a593Smuzhiyun 	chip->p_dma_size = size;
1003*4882a593Smuzhiyun 	chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_PLAYBACK_ENABLE | CS4231_PLAYBACK_PIO);
1004*4882a593Smuzhiyun 	snd_dma_program(chip->dma1, runtime->dma_addr, size, DMA_MODE_WRITE | DMA_AUTOINIT);
1005*4882a593Smuzhiyun 	count = snd_wss_get_count(chip->image[CS4231_PLAYBK_FORMAT], count) - 1;
1006*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_PLY_LWR_CNT, (unsigned char) count);
1007*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_PLY_UPR_CNT, (unsigned char) (count >> 8));
1008*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1009*4882a593Smuzhiyun #if 0
1010*4882a593Smuzhiyun 	snd_wss_debug(chip);
1011*4882a593Smuzhiyun #endif
1012*4882a593Smuzhiyun 	return 0;
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
snd_wss_capture_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)1015*4882a593Smuzhiyun static int snd_wss_capture_hw_params(struct snd_pcm_substream *substream,
1016*4882a593Smuzhiyun 					struct snd_pcm_hw_params *hw_params)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
1019*4882a593Smuzhiyun 	unsigned char new_cdfr;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	new_cdfr = snd_wss_get_format(chip, params_format(hw_params),
1022*4882a593Smuzhiyun 			   params_channels(hw_params)) |
1023*4882a593Smuzhiyun 			   snd_wss_get_rate(params_rate(hw_params));
1024*4882a593Smuzhiyun 	chip->set_capture_format(chip, hw_params, new_cdfr);
1025*4882a593Smuzhiyun 	return 0;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun 
snd_wss_capture_prepare(struct snd_pcm_substream * substream)1028*4882a593Smuzhiyun static int snd_wss_capture_prepare(struct snd_pcm_substream *substream)
1029*4882a593Smuzhiyun {
1030*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
1031*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
1032*4882a593Smuzhiyun 	unsigned long flags;
1033*4882a593Smuzhiyun 	unsigned int size = snd_pcm_lib_buffer_bytes(substream);
1034*4882a593Smuzhiyun 	unsigned int count = snd_pcm_lib_period_bytes(substream);
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1037*4882a593Smuzhiyun 	chip->c_dma_size = size;
1038*4882a593Smuzhiyun 	chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_RECORD_ENABLE | CS4231_RECORD_PIO);
1039*4882a593Smuzhiyun 	snd_dma_program(chip->dma2, runtime->dma_addr, size, DMA_MODE_READ | DMA_AUTOINIT);
1040*4882a593Smuzhiyun 	if (chip->hardware & WSS_HW_AD1848_MASK)
1041*4882a593Smuzhiyun 		count = snd_wss_get_count(chip->image[CS4231_PLAYBK_FORMAT],
1042*4882a593Smuzhiyun 					  count);
1043*4882a593Smuzhiyun 	else
1044*4882a593Smuzhiyun 		count = snd_wss_get_count(chip->image[CS4231_REC_FORMAT],
1045*4882a593Smuzhiyun 					  count);
1046*4882a593Smuzhiyun 	count--;
1047*4882a593Smuzhiyun 	if (chip->single_dma && chip->hardware != WSS_HW_INTERWAVE) {
1048*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_PLY_LWR_CNT, (unsigned char) count);
1049*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_PLY_UPR_CNT,
1050*4882a593Smuzhiyun 			    (unsigned char) (count >> 8));
1051*4882a593Smuzhiyun 	} else {
1052*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_REC_LWR_CNT, (unsigned char) count);
1053*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_REC_UPR_CNT,
1054*4882a593Smuzhiyun 			    (unsigned char) (count >> 8));
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1057*4882a593Smuzhiyun 	return 0;
1058*4882a593Smuzhiyun }
1059*4882a593Smuzhiyun 
snd_wss_overrange(struct snd_wss * chip)1060*4882a593Smuzhiyun void snd_wss_overrange(struct snd_wss *chip)
1061*4882a593Smuzhiyun {
1062*4882a593Smuzhiyun 	unsigned long flags;
1063*4882a593Smuzhiyun 	unsigned char res;
1064*4882a593Smuzhiyun 
1065*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1066*4882a593Smuzhiyun 	res = snd_wss_in(chip, CS4231_TEST_INIT);
1067*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1068*4882a593Smuzhiyun 	if (res & (0x08 | 0x02))	/* detect overrange only above 0dB; may be user selectable? */
1069*4882a593Smuzhiyun 		chip->capture_substream->runtime->overrange++;
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_overrange);
1072*4882a593Smuzhiyun 
snd_wss_interrupt(int irq,void * dev_id)1073*4882a593Smuzhiyun irqreturn_t snd_wss_interrupt(int irq, void *dev_id)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	struct snd_wss *chip = dev_id;
1076*4882a593Smuzhiyun 	unsigned char status;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	if (chip->hardware & WSS_HW_AD1848_MASK)
1079*4882a593Smuzhiyun 		/* pretend it was the only possible irq for AD1848 */
1080*4882a593Smuzhiyun 		status = CS4231_PLAYBACK_IRQ;
1081*4882a593Smuzhiyun 	else
1082*4882a593Smuzhiyun 		status = snd_wss_in(chip, CS4231_IRQ_STATUS);
1083*4882a593Smuzhiyun 	if (status & CS4231_TIMER_IRQ) {
1084*4882a593Smuzhiyun 		if (chip->timer)
1085*4882a593Smuzhiyun 			snd_timer_interrupt(chip->timer, chip->timer->sticks);
1086*4882a593Smuzhiyun 	}
1087*4882a593Smuzhiyun 	if (chip->single_dma && chip->hardware != WSS_HW_INTERWAVE) {
1088*4882a593Smuzhiyun 		if (status & CS4231_PLAYBACK_IRQ) {
1089*4882a593Smuzhiyun 			if (chip->mode & WSS_MODE_PLAY) {
1090*4882a593Smuzhiyun 				if (chip->playback_substream)
1091*4882a593Smuzhiyun 					snd_pcm_period_elapsed(chip->playback_substream);
1092*4882a593Smuzhiyun 			}
1093*4882a593Smuzhiyun 			if (chip->mode & WSS_MODE_RECORD) {
1094*4882a593Smuzhiyun 				if (chip->capture_substream) {
1095*4882a593Smuzhiyun 					snd_wss_overrange(chip);
1096*4882a593Smuzhiyun 					snd_pcm_period_elapsed(chip->capture_substream);
1097*4882a593Smuzhiyun 				}
1098*4882a593Smuzhiyun 			}
1099*4882a593Smuzhiyun 		}
1100*4882a593Smuzhiyun 	} else {
1101*4882a593Smuzhiyun 		if (status & CS4231_PLAYBACK_IRQ) {
1102*4882a593Smuzhiyun 			if (chip->playback_substream)
1103*4882a593Smuzhiyun 				snd_pcm_period_elapsed(chip->playback_substream);
1104*4882a593Smuzhiyun 		}
1105*4882a593Smuzhiyun 		if (status & CS4231_RECORD_IRQ) {
1106*4882a593Smuzhiyun 			if (chip->capture_substream) {
1107*4882a593Smuzhiyun 				snd_wss_overrange(chip);
1108*4882a593Smuzhiyun 				snd_pcm_period_elapsed(chip->capture_substream);
1109*4882a593Smuzhiyun 			}
1110*4882a593Smuzhiyun 		}
1111*4882a593Smuzhiyun 	}
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 	spin_lock(&chip->reg_lock);
1114*4882a593Smuzhiyun 	status = ~CS4231_ALL_IRQS | ~status;
1115*4882a593Smuzhiyun 	if (chip->hardware & WSS_HW_AD1848_MASK)
1116*4882a593Smuzhiyun 		wss_outb(chip, CS4231P(STATUS), 0);
1117*4882a593Smuzhiyun 	else
1118*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_IRQ_STATUS, status);
1119*4882a593Smuzhiyun 	spin_unlock(&chip->reg_lock);
1120*4882a593Smuzhiyun 	return IRQ_HANDLED;
1121*4882a593Smuzhiyun }
1122*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_interrupt);
1123*4882a593Smuzhiyun 
snd_wss_playback_pointer(struct snd_pcm_substream * substream)1124*4882a593Smuzhiyun static snd_pcm_uframes_t snd_wss_playback_pointer(struct snd_pcm_substream *substream)
1125*4882a593Smuzhiyun {
1126*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
1127*4882a593Smuzhiyun 	size_t ptr;
1128*4882a593Smuzhiyun 
1129*4882a593Smuzhiyun 	if (!(chip->image[CS4231_IFACE_CTRL] & CS4231_PLAYBACK_ENABLE))
1130*4882a593Smuzhiyun 		return 0;
1131*4882a593Smuzhiyun 	ptr = snd_dma_pointer(chip->dma1, chip->p_dma_size);
1132*4882a593Smuzhiyun 	return bytes_to_frames(substream->runtime, ptr);
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun 
snd_wss_capture_pointer(struct snd_pcm_substream * substream)1135*4882a593Smuzhiyun static snd_pcm_uframes_t snd_wss_capture_pointer(struct snd_pcm_substream *substream)
1136*4882a593Smuzhiyun {
1137*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
1138*4882a593Smuzhiyun 	size_t ptr;
1139*4882a593Smuzhiyun 
1140*4882a593Smuzhiyun 	if (!(chip->image[CS4231_IFACE_CTRL] & CS4231_RECORD_ENABLE))
1141*4882a593Smuzhiyun 		return 0;
1142*4882a593Smuzhiyun 	ptr = snd_dma_pointer(chip->dma2, chip->c_dma_size);
1143*4882a593Smuzhiyun 	return bytes_to_frames(substream->runtime, ptr);
1144*4882a593Smuzhiyun }
1145*4882a593Smuzhiyun 
1146*4882a593Smuzhiyun /*
1147*4882a593Smuzhiyun 
1148*4882a593Smuzhiyun  */
1149*4882a593Smuzhiyun 
snd_ad1848_probe(struct snd_wss * chip)1150*4882a593Smuzhiyun static int snd_ad1848_probe(struct snd_wss *chip)
1151*4882a593Smuzhiyun {
1152*4882a593Smuzhiyun 	unsigned long timeout = jiffies + msecs_to_jiffies(1000);
1153*4882a593Smuzhiyun 	unsigned long flags;
1154*4882a593Smuzhiyun 	unsigned char r;
1155*4882a593Smuzhiyun 	unsigned short hardware = 0;
1156*4882a593Smuzhiyun 	int err = 0;
1157*4882a593Smuzhiyun 	int i;
1158*4882a593Smuzhiyun 
1159*4882a593Smuzhiyun 	while (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT) {
1160*4882a593Smuzhiyun 		if (time_after(jiffies, timeout))
1161*4882a593Smuzhiyun 			return -ENODEV;
1162*4882a593Smuzhiyun 		cond_resched();
1163*4882a593Smuzhiyun 	}
1164*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1165*4882a593Smuzhiyun 
1166*4882a593Smuzhiyun 	/* set CS423x MODE 1 */
1167*4882a593Smuzhiyun 	snd_wss_dout(chip, CS4231_MISC_INFO, 0);
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	snd_wss_dout(chip, CS4231_RIGHT_INPUT, 0x45); /* 0x55 & ~0x10 */
1170*4882a593Smuzhiyun 	r = snd_wss_in(chip, CS4231_RIGHT_INPUT);
1171*4882a593Smuzhiyun 	if (r != 0x45) {
1172*4882a593Smuzhiyun 		/* RMGE always high on AD1847 */
1173*4882a593Smuzhiyun 		if ((r & ~CS4231_ENABLE_MIC_GAIN) != 0x45) {
1174*4882a593Smuzhiyun 			err = -ENODEV;
1175*4882a593Smuzhiyun 			goto out;
1176*4882a593Smuzhiyun 		}
1177*4882a593Smuzhiyun 		hardware = WSS_HW_AD1847;
1178*4882a593Smuzhiyun 	} else {
1179*4882a593Smuzhiyun 		snd_wss_dout(chip, CS4231_LEFT_INPUT,  0xaa);
1180*4882a593Smuzhiyun 		r = snd_wss_in(chip, CS4231_LEFT_INPUT);
1181*4882a593Smuzhiyun 		/* L/RMGE always low on AT2320 */
1182*4882a593Smuzhiyun 		if ((r | CS4231_ENABLE_MIC_GAIN) != 0xaa) {
1183*4882a593Smuzhiyun 			err = -ENODEV;
1184*4882a593Smuzhiyun 			goto out;
1185*4882a593Smuzhiyun 		}
1186*4882a593Smuzhiyun 	}
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	/* clear pending IRQ */
1189*4882a593Smuzhiyun 	wss_inb(chip, CS4231P(STATUS));
1190*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(STATUS), 0);
1191*4882a593Smuzhiyun 	mb();
1192*4882a593Smuzhiyun 
1193*4882a593Smuzhiyun 	if ((chip->hardware & WSS_HW_TYPE_MASK) != WSS_HW_DETECT)
1194*4882a593Smuzhiyun 		goto out;
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun 	if (hardware) {
1197*4882a593Smuzhiyun 		chip->hardware = hardware;
1198*4882a593Smuzhiyun 		goto out;
1199*4882a593Smuzhiyun 	}
1200*4882a593Smuzhiyun 
1201*4882a593Smuzhiyun 	r = snd_wss_in(chip, CS4231_MISC_INFO);
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	/* set CS423x MODE 2 */
1204*4882a593Smuzhiyun 	snd_wss_dout(chip, CS4231_MISC_INFO, CS4231_MODE2);
1205*4882a593Smuzhiyun 	for (i = 0; i < 16; i++) {
1206*4882a593Smuzhiyun 		if (snd_wss_in(chip, i) != snd_wss_in(chip, 16 + i)) {
1207*4882a593Smuzhiyun 			/* we have more than 16 registers: check ID */
1208*4882a593Smuzhiyun 			if ((r & 0xf) != 0xa)
1209*4882a593Smuzhiyun 				goto out_mode;
1210*4882a593Smuzhiyun 			/*
1211*4882a593Smuzhiyun 			 * on CMI8330, CS4231_VERSION is volume control and
1212*4882a593Smuzhiyun 			 * can be set to 0
1213*4882a593Smuzhiyun 			 */
1214*4882a593Smuzhiyun 			snd_wss_dout(chip, CS4231_VERSION, 0);
1215*4882a593Smuzhiyun 			r = snd_wss_in(chip, CS4231_VERSION) & 0xe7;
1216*4882a593Smuzhiyun 			if (!r)
1217*4882a593Smuzhiyun 				chip->hardware = WSS_HW_CMI8330;
1218*4882a593Smuzhiyun 			goto out_mode;
1219*4882a593Smuzhiyun 		}
1220*4882a593Smuzhiyun 	}
1221*4882a593Smuzhiyun 	if (r & 0x80)
1222*4882a593Smuzhiyun 		chip->hardware = WSS_HW_CS4248;
1223*4882a593Smuzhiyun 	else
1224*4882a593Smuzhiyun 		chip->hardware = WSS_HW_AD1848;
1225*4882a593Smuzhiyun out_mode:
1226*4882a593Smuzhiyun 	snd_wss_dout(chip, CS4231_MISC_INFO, 0);
1227*4882a593Smuzhiyun out:
1228*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1229*4882a593Smuzhiyun 	return err;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun 
snd_wss_probe(struct snd_wss * chip)1232*4882a593Smuzhiyun static int snd_wss_probe(struct snd_wss *chip)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun 	unsigned long flags;
1235*4882a593Smuzhiyun 	int i, id, rev, regnum;
1236*4882a593Smuzhiyun 	unsigned char *ptr;
1237*4882a593Smuzhiyun 	unsigned int hw;
1238*4882a593Smuzhiyun 
1239*4882a593Smuzhiyun 	id = snd_ad1848_probe(chip);
1240*4882a593Smuzhiyun 	if (id < 0)
1241*4882a593Smuzhiyun 		return id;
1242*4882a593Smuzhiyun 
1243*4882a593Smuzhiyun 	hw = chip->hardware;
1244*4882a593Smuzhiyun 	if ((hw & WSS_HW_TYPE_MASK) == WSS_HW_DETECT) {
1245*4882a593Smuzhiyun 		for (i = 0; i < 50; i++) {
1246*4882a593Smuzhiyun 			mb();
1247*4882a593Smuzhiyun 			if (wss_inb(chip, CS4231P(REGSEL)) & CS4231_INIT)
1248*4882a593Smuzhiyun 				msleep(2);
1249*4882a593Smuzhiyun 			else {
1250*4882a593Smuzhiyun 				spin_lock_irqsave(&chip->reg_lock, flags);
1251*4882a593Smuzhiyun 				snd_wss_out(chip, CS4231_MISC_INFO,
1252*4882a593Smuzhiyun 					    CS4231_MODE2);
1253*4882a593Smuzhiyun 				id = snd_wss_in(chip, CS4231_MISC_INFO) & 0x0f;
1254*4882a593Smuzhiyun 				spin_unlock_irqrestore(&chip->reg_lock, flags);
1255*4882a593Smuzhiyun 				if (id == 0x0a)
1256*4882a593Smuzhiyun 					break;	/* this is valid value */
1257*4882a593Smuzhiyun 			}
1258*4882a593Smuzhiyun 		}
1259*4882a593Smuzhiyun 		snd_printdd("wss: port = 0x%lx, id = 0x%x\n", chip->port, id);
1260*4882a593Smuzhiyun 		if (id != 0x0a)
1261*4882a593Smuzhiyun 			return -ENODEV;	/* no valid device found */
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 		rev = snd_wss_in(chip, CS4231_VERSION) & 0xe7;
1264*4882a593Smuzhiyun 		snd_printdd("CS4231: VERSION (I25) = 0x%x\n", rev);
1265*4882a593Smuzhiyun 		if (rev == 0x80) {
1266*4882a593Smuzhiyun 			unsigned char tmp = snd_wss_in(chip, 23);
1267*4882a593Smuzhiyun 			snd_wss_out(chip, 23, ~tmp);
1268*4882a593Smuzhiyun 			if (snd_wss_in(chip, 23) != tmp)
1269*4882a593Smuzhiyun 				chip->hardware = WSS_HW_AD1845;
1270*4882a593Smuzhiyun 			else
1271*4882a593Smuzhiyun 				chip->hardware = WSS_HW_CS4231;
1272*4882a593Smuzhiyun 		} else if (rev == 0xa0) {
1273*4882a593Smuzhiyun 			chip->hardware = WSS_HW_CS4231A;
1274*4882a593Smuzhiyun 		} else if (rev == 0xa2) {
1275*4882a593Smuzhiyun 			chip->hardware = WSS_HW_CS4232;
1276*4882a593Smuzhiyun 		} else if (rev == 0xb2) {
1277*4882a593Smuzhiyun 			chip->hardware = WSS_HW_CS4232A;
1278*4882a593Smuzhiyun 		} else if (rev == 0x83) {
1279*4882a593Smuzhiyun 			chip->hardware = WSS_HW_CS4236;
1280*4882a593Smuzhiyun 		} else if (rev == 0x03) {
1281*4882a593Smuzhiyun 			chip->hardware = WSS_HW_CS4236B;
1282*4882a593Smuzhiyun 		} else {
1283*4882a593Smuzhiyun 			snd_printk(KERN_ERR
1284*4882a593Smuzhiyun 				   "unknown CS chip with version 0x%x\n", rev);
1285*4882a593Smuzhiyun 			return -ENODEV;		/* unknown CS4231 chip? */
1286*4882a593Smuzhiyun 		}
1287*4882a593Smuzhiyun 	}
1288*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1289*4882a593Smuzhiyun 	wss_inb(chip, CS4231P(STATUS));	/* clear any pendings IRQ */
1290*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(STATUS), 0);
1291*4882a593Smuzhiyun 	mb();
1292*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1293*4882a593Smuzhiyun 
1294*4882a593Smuzhiyun 	if (!(chip->hardware & WSS_HW_AD1848_MASK))
1295*4882a593Smuzhiyun 		chip->image[CS4231_MISC_INFO] = CS4231_MODE2;
1296*4882a593Smuzhiyun 	switch (chip->hardware) {
1297*4882a593Smuzhiyun 	case WSS_HW_INTERWAVE:
1298*4882a593Smuzhiyun 		chip->image[CS4231_MISC_INFO] = CS4231_IW_MODE3;
1299*4882a593Smuzhiyun 		break;
1300*4882a593Smuzhiyun 	case WSS_HW_CS4235:
1301*4882a593Smuzhiyun 	case WSS_HW_CS4236B:
1302*4882a593Smuzhiyun 	case WSS_HW_CS4237B:
1303*4882a593Smuzhiyun 	case WSS_HW_CS4238B:
1304*4882a593Smuzhiyun 	case WSS_HW_CS4239:
1305*4882a593Smuzhiyun 		if (hw == WSS_HW_DETECT3)
1306*4882a593Smuzhiyun 			chip->image[CS4231_MISC_INFO] = CS4231_4236_MODE3;
1307*4882a593Smuzhiyun 		else
1308*4882a593Smuzhiyun 			chip->hardware = WSS_HW_CS4236;
1309*4882a593Smuzhiyun 		break;
1310*4882a593Smuzhiyun 	}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	chip->image[CS4231_IFACE_CTRL] =
1313*4882a593Smuzhiyun 	    (chip->image[CS4231_IFACE_CTRL] & ~CS4231_SINGLE_DMA) |
1314*4882a593Smuzhiyun 	    (chip->single_dma ? CS4231_SINGLE_DMA : 0);
1315*4882a593Smuzhiyun 	if (chip->hardware != WSS_HW_OPTI93X) {
1316*4882a593Smuzhiyun 		chip->image[CS4231_ALT_FEATURE_1] = 0x80;
1317*4882a593Smuzhiyun 		chip->image[CS4231_ALT_FEATURE_2] =
1318*4882a593Smuzhiyun 			chip->hardware == WSS_HW_INTERWAVE ? 0xc2 : 0x01;
1319*4882a593Smuzhiyun 	}
1320*4882a593Smuzhiyun 	/* enable fine grained frequency selection */
1321*4882a593Smuzhiyun 	if (chip->hardware == WSS_HW_AD1845)
1322*4882a593Smuzhiyun 		chip->image[AD1845_PWR_DOWN] = 8;
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	ptr = (unsigned char *) &chip->image;
1325*4882a593Smuzhiyun 	regnum = (chip->hardware & WSS_HW_AD1848_MASK) ? 16 : 32;
1326*4882a593Smuzhiyun 	snd_wss_mce_down(chip);
1327*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1328*4882a593Smuzhiyun 	for (i = 0; i < regnum; i++)	/* ok.. fill all registers */
1329*4882a593Smuzhiyun 		snd_wss_out(chip, i, *ptr++);
1330*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1331*4882a593Smuzhiyun 	snd_wss_mce_up(chip);
1332*4882a593Smuzhiyun 	snd_wss_mce_down(chip);
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	mdelay(2);
1335*4882a593Smuzhiyun 
1336*4882a593Smuzhiyun 	/* ok.. try check hardware version for CS4236+ chips */
1337*4882a593Smuzhiyun 	if ((hw & WSS_HW_TYPE_MASK) == WSS_HW_DETECT) {
1338*4882a593Smuzhiyun 		if (chip->hardware == WSS_HW_CS4236B) {
1339*4882a593Smuzhiyun 			rev = snd_cs4236_ext_in(chip, CS4236_VERSION);
1340*4882a593Smuzhiyun 			snd_cs4236_ext_out(chip, CS4236_VERSION, 0xff);
1341*4882a593Smuzhiyun 			id = snd_cs4236_ext_in(chip, CS4236_VERSION);
1342*4882a593Smuzhiyun 			snd_cs4236_ext_out(chip, CS4236_VERSION, rev);
1343*4882a593Smuzhiyun 			snd_printdd("CS4231: ext version; rev = 0x%x, id = 0x%x\n", rev, id);
1344*4882a593Smuzhiyun 			if ((id & 0x1f) == 0x1d) {	/* CS4235 */
1345*4882a593Smuzhiyun 				chip->hardware = WSS_HW_CS4235;
1346*4882a593Smuzhiyun 				switch (id >> 5) {
1347*4882a593Smuzhiyun 				case 4:
1348*4882a593Smuzhiyun 				case 5:
1349*4882a593Smuzhiyun 				case 6:
1350*4882a593Smuzhiyun 					break;
1351*4882a593Smuzhiyun 				default:
1352*4882a593Smuzhiyun 					snd_printk(KERN_WARNING
1353*4882a593Smuzhiyun 						"unknown CS4235 chip "
1354*4882a593Smuzhiyun 						"(enhanced version = 0x%x)\n",
1355*4882a593Smuzhiyun 						id);
1356*4882a593Smuzhiyun 				}
1357*4882a593Smuzhiyun 			} else if ((id & 0x1f) == 0x0b) {	/* CS4236/B */
1358*4882a593Smuzhiyun 				switch (id >> 5) {
1359*4882a593Smuzhiyun 				case 4:
1360*4882a593Smuzhiyun 				case 5:
1361*4882a593Smuzhiyun 				case 6:
1362*4882a593Smuzhiyun 				case 7:
1363*4882a593Smuzhiyun 					chip->hardware = WSS_HW_CS4236B;
1364*4882a593Smuzhiyun 					break;
1365*4882a593Smuzhiyun 				default:
1366*4882a593Smuzhiyun 					snd_printk(KERN_WARNING
1367*4882a593Smuzhiyun 						"unknown CS4236 chip "
1368*4882a593Smuzhiyun 						"(enhanced version = 0x%x)\n",
1369*4882a593Smuzhiyun 						id);
1370*4882a593Smuzhiyun 				}
1371*4882a593Smuzhiyun 			} else if ((id & 0x1f) == 0x08) {	/* CS4237B */
1372*4882a593Smuzhiyun 				chip->hardware = WSS_HW_CS4237B;
1373*4882a593Smuzhiyun 				switch (id >> 5) {
1374*4882a593Smuzhiyun 				case 4:
1375*4882a593Smuzhiyun 				case 5:
1376*4882a593Smuzhiyun 				case 6:
1377*4882a593Smuzhiyun 				case 7:
1378*4882a593Smuzhiyun 					break;
1379*4882a593Smuzhiyun 				default:
1380*4882a593Smuzhiyun 					snd_printk(KERN_WARNING
1381*4882a593Smuzhiyun 						"unknown CS4237B chip "
1382*4882a593Smuzhiyun 						"(enhanced version = 0x%x)\n",
1383*4882a593Smuzhiyun 						id);
1384*4882a593Smuzhiyun 				}
1385*4882a593Smuzhiyun 			} else if ((id & 0x1f) == 0x09) {	/* CS4238B */
1386*4882a593Smuzhiyun 				chip->hardware = WSS_HW_CS4238B;
1387*4882a593Smuzhiyun 				switch (id >> 5) {
1388*4882a593Smuzhiyun 				case 5:
1389*4882a593Smuzhiyun 				case 6:
1390*4882a593Smuzhiyun 				case 7:
1391*4882a593Smuzhiyun 					break;
1392*4882a593Smuzhiyun 				default:
1393*4882a593Smuzhiyun 					snd_printk(KERN_WARNING
1394*4882a593Smuzhiyun 						"unknown CS4238B chip "
1395*4882a593Smuzhiyun 						"(enhanced version = 0x%x)\n",
1396*4882a593Smuzhiyun 						id);
1397*4882a593Smuzhiyun 				}
1398*4882a593Smuzhiyun 			} else if ((id & 0x1f) == 0x1e) {	/* CS4239 */
1399*4882a593Smuzhiyun 				chip->hardware = WSS_HW_CS4239;
1400*4882a593Smuzhiyun 				switch (id >> 5) {
1401*4882a593Smuzhiyun 				case 4:
1402*4882a593Smuzhiyun 				case 5:
1403*4882a593Smuzhiyun 				case 6:
1404*4882a593Smuzhiyun 					break;
1405*4882a593Smuzhiyun 				default:
1406*4882a593Smuzhiyun 					snd_printk(KERN_WARNING
1407*4882a593Smuzhiyun 						"unknown CS4239 chip "
1408*4882a593Smuzhiyun 						"(enhanced version = 0x%x)\n",
1409*4882a593Smuzhiyun 						id);
1410*4882a593Smuzhiyun 				}
1411*4882a593Smuzhiyun 			} else {
1412*4882a593Smuzhiyun 				snd_printk(KERN_WARNING
1413*4882a593Smuzhiyun 					   "unknown CS4236/CS423xB chip "
1414*4882a593Smuzhiyun 					   "(enhanced version = 0x%x)\n", id);
1415*4882a593Smuzhiyun 			}
1416*4882a593Smuzhiyun 		}
1417*4882a593Smuzhiyun 	}
1418*4882a593Smuzhiyun 	return 0;		/* all things are ok.. */
1419*4882a593Smuzhiyun }
1420*4882a593Smuzhiyun 
1421*4882a593Smuzhiyun /*
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun  */
1424*4882a593Smuzhiyun 
1425*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_wss_playback =
1426*4882a593Smuzhiyun {
1427*4882a593Smuzhiyun 	.info =			(SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1428*4882a593Smuzhiyun 				 SNDRV_PCM_INFO_MMAP_VALID |
1429*4882a593Smuzhiyun 				 SNDRV_PCM_INFO_SYNC_START),
1430*4882a593Smuzhiyun 	.formats =		(SNDRV_PCM_FMTBIT_MU_LAW | SNDRV_PCM_FMTBIT_A_LAW | SNDRV_PCM_FMTBIT_IMA_ADPCM |
1431*4882a593Smuzhiyun 				 SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S16_BE),
1432*4882a593Smuzhiyun 	.rates =		SNDRV_PCM_RATE_KNOT | SNDRV_PCM_RATE_8000_48000,
1433*4882a593Smuzhiyun 	.rate_min =		5510,
1434*4882a593Smuzhiyun 	.rate_max =		48000,
1435*4882a593Smuzhiyun 	.channels_min =		1,
1436*4882a593Smuzhiyun 	.channels_max =		2,
1437*4882a593Smuzhiyun 	.buffer_bytes_max =	(128*1024),
1438*4882a593Smuzhiyun 	.period_bytes_min =	64,
1439*4882a593Smuzhiyun 	.period_bytes_max =	(128*1024),
1440*4882a593Smuzhiyun 	.periods_min =		1,
1441*4882a593Smuzhiyun 	.periods_max =		1024,
1442*4882a593Smuzhiyun 	.fifo_size =		0,
1443*4882a593Smuzhiyun };
1444*4882a593Smuzhiyun 
1445*4882a593Smuzhiyun static const struct snd_pcm_hardware snd_wss_capture =
1446*4882a593Smuzhiyun {
1447*4882a593Smuzhiyun 	.info =			(SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1448*4882a593Smuzhiyun 				 SNDRV_PCM_INFO_MMAP_VALID |
1449*4882a593Smuzhiyun 				 SNDRV_PCM_INFO_RESUME |
1450*4882a593Smuzhiyun 				 SNDRV_PCM_INFO_SYNC_START),
1451*4882a593Smuzhiyun 	.formats =		(SNDRV_PCM_FMTBIT_MU_LAW | SNDRV_PCM_FMTBIT_A_LAW | SNDRV_PCM_FMTBIT_IMA_ADPCM |
1452*4882a593Smuzhiyun 				 SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S16_BE),
1453*4882a593Smuzhiyun 	.rates =		SNDRV_PCM_RATE_KNOT | SNDRV_PCM_RATE_8000_48000,
1454*4882a593Smuzhiyun 	.rate_min =		5510,
1455*4882a593Smuzhiyun 	.rate_max =		48000,
1456*4882a593Smuzhiyun 	.channels_min =		1,
1457*4882a593Smuzhiyun 	.channels_max =		2,
1458*4882a593Smuzhiyun 	.buffer_bytes_max =	(128*1024),
1459*4882a593Smuzhiyun 	.period_bytes_min =	64,
1460*4882a593Smuzhiyun 	.period_bytes_max =	(128*1024),
1461*4882a593Smuzhiyun 	.periods_min =		1,
1462*4882a593Smuzhiyun 	.periods_max =		1024,
1463*4882a593Smuzhiyun 	.fifo_size =		0,
1464*4882a593Smuzhiyun };
1465*4882a593Smuzhiyun 
1466*4882a593Smuzhiyun /*
1467*4882a593Smuzhiyun 
1468*4882a593Smuzhiyun  */
1469*4882a593Smuzhiyun 
snd_wss_playback_open(struct snd_pcm_substream * substream)1470*4882a593Smuzhiyun static int snd_wss_playback_open(struct snd_pcm_substream *substream)
1471*4882a593Smuzhiyun {
1472*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
1473*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
1474*4882a593Smuzhiyun 	int err;
1475*4882a593Smuzhiyun 
1476*4882a593Smuzhiyun 	runtime->hw = snd_wss_playback;
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	/* hardware limitation of older chipsets */
1479*4882a593Smuzhiyun 	if (chip->hardware & WSS_HW_AD1848_MASK)
1480*4882a593Smuzhiyun 		runtime->hw.formats &= ~(SNDRV_PCM_FMTBIT_IMA_ADPCM |
1481*4882a593Smuzhiyun 					 SNDRV_PCM_FMTBIT_S16_BE);
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	/* hardware bug in InterWave chipset */
1484*4882a593Smuzhiyun 	if (chip->hardware == WSS_HW_INTERWAVE && chip->dma1 > 3)
1485*4882a593Smuzhiyun 		runtime->hw.formats &= ~SNDRV_PCM_FMTBIT_MU_LAW;
1486*4882a593Smuzhiyun 
1487*4882a593Smuzhiyun 	/* hardware limitation of cheap chips */
1488*4882a593Smuzhiyun 	if (chip->hardware == WSS_HW_CS4235 ||
1489*4882a593Smuzhiyun 	    chip->hardware == WSS_HW_CS4239)
1490*4882a593Smuzhiyun 		runtime->hw.formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE;
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	snd_pcm_limit_isa_dma_size(chip->dma1, &runtime->hw.buffer_bytes_max);
1493*4882a593Smuzhiyun 	snd_pcm_limit_isa_dma_size(chip->dma1, &runtime->hw.period_bytes_max);
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	if (chip->claim_dma) {
1496*4882a593Smuzhiyun 		if ((err = chip->claim_dma(chip, chip->dma_private_data, chip->dma1)) < 0)
1497*4882a593Smuzhiyun 			return err;
1498*4882a593Smuzhiyun 	}
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	err = snd_wss_open(chip, WSS_MODE_PLAY);
1501*4882a593Smuzhiyun 	if (err < 0) {
1502*4882a593Smuzhiyun 		if (chip->release_dma)
1503*4882a593Smuzhiyun 			chip->release_dma(chip, chip->dma_private_data, chip->dma1);
1504*4882a593Smuzhiyun 		return err;
1505*4882a593Smuzhiyun 	}
1506*4882a593Smuzhiyun 	chip->playback_substream = substream;
1507*4882a593Smuzhiyun 	snd_pcm_set_sync(substream);
1508*4882a593Smuzhiyun 	chip->rate_constraint(runtime);
1509*4882a593Smuzhiyun 	return 0;
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun 
snd_wss_capture_open(struct snd_pcm_substream * substream)1512*4882a593Smuzhiyun static int snd_wss_capture_open(struct snd_pcm_substream *substream)
1513*4882a593Smuzhiyun {
1514*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
1515*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
1516*4882a593Smuzhiyun 	int err;
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	runtime->hw = snd_wss_capture;
1519*4882a593Smuzhiyun 
1520*4882a593Smuzhiyun 	/* hardware limitation of older chipsets */
1521*4882a593Smuzhiyun 	if (chip->hardware & WSS_HW_AD1848_MASK)
1522*4882a593Smuzhiyun 		runtime->hw.formats &= ~(SNDRV_PCM_FMTBIT_IMA_ADPCM |
1523*4882a593Smuzhiyun 					 SNDRV_PCM_FMTBIT_S16_BE);
1524*4882a593Smuzhiyun 
1525*4882a593Smuzhiyun 	/* hardware limitation of cheap chips */
1526*4882a593Smuzhiyun 	if (chip->hardware == WSS_HW_CS4235 ||
1527*4882a593Smuzhiyun 	    chip->hardware == WSS_HW_CS4239 ||
1528*4882a593Smuzhiyun 	    chip->hardware == WSS_HW_OPTI93X)
1529*4882a593Smuzhiyun 		runtime->hw.formats = SNDRV_PCM_FMTBIT_U8 |
1530*4882a593Smuzhiyun 				      SNDRV_PCM_FMTBIT_S16_LE;
1531*4882a593Smuzhiyun 
1532*4882a593Smuzhiyun 	snd_pcm_limit_isa_dma_size(chip->dma2, &runtime->hw.buffer_bytes_max);
1533*4882a593Smuzhiyun 	snd_pcm_limit_isa_dma_size(chip->dma2, &runtime->hw.period_bytes_max);
1534*4882a593Smuzhiyun 
1535*4882a593Smuzhiyun 	if (chip->claim_dma) {
1536*4882a593Smuzhiyun 		if ((err = chip->claim_dma(chip, chip->dma_private_data, chip->dma2)) < 0)
1537*4882a593Smuzhiyun 			return err;
1538*4882a593Smuzhiyun 	}
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun 	err = snd_wss_open(chip, WSS_MODE_RECORD);
1541*4882a593Smuzhiyun 	if (err < 0) {
1542*4882a593Smuzhiyun 		if (chip->release_dma)
1543*4882a593Smuzhiyun 			chip->release_dma(chip, chip->dma_private_data, chip->dma2);
1544*4882a593Smuzhiyun 		return err;
1545*4882a593Smuzhiyun 	}
1546*4882a593Smuzhiyun 	chip->capture_substream = substream;
1547*4882a593Smuzhiyun 	snd_pcm_set_sync(substream);
1548*4882a593Smuzhiyun 	chip->rate_constraint(runtime);
1549*4882a593Smuzhiyun 	return 0;
1550*4882a593Smuzhiyun }
1551*4882a593Smuzhiyun 
snd_wss_playback_close(struct snd_pcm_substream * substream)1552*4882a593Smuzhiyun static int snd_wss_playback_close(struct snd_pcm_substream *substream)
1553*4882a593Smuzhiyun {
1554*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
1555*4882a593Smuzhiyun 
1556*4882a593Smuzhiyun 	chip->playback_substream = NULL;
1557*4882a593Smuzhiyun 	snd_wss_close(chip, WSS_MODE_PLAY);
1558*4882a593Smuzhiyun 	return 0;
1559*4882a593Smuzhiyun }
1560*4882a593Smuzhiyun 
snd_wss_capture_close(struct snd_pcm_substream * substream)1561*4882a593Smuzhiyun static int snd_wss_capture_close(struct snd_pcm_substream *substream)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun 	struct snd_wss *chip = snd_pcm_substream_chip(substream);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	chip->capture_substream = NULL;
1566*4882a593Smuzhiyun 	snd_wss_close(chip, WSS_MODE_RECORD);
1567*4882a593Smuzhiyun 	return 0;
1568*4882a593Smuzhiyun }
1569*4882a593Smuzhiyun 
snd_wss_thinkpad_twiddle(struct snd_wss * chip,int on)1570*4882a593Smuzhiyun static void snd_wss_thinkpad_twiddle(struct snd_wss *chip, int on)
1571*4882a593Smuzhiyun {
1572*4882a593Smuzhiyun 	int tmp;
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 	if (!chip->thinkpad_flag)
1575*4882a593Smuzhiyun 		return;
1576*4882a593Smuzhiyun 
1577*4882a593Smuzhiyun 	outb(0x1c, AD1848_THINKPAD_CTL_PORT1);
1578*4882a593Smuzhiyun 	tmp = inb(AD1848_THINKPAD_CTL_PORT2);
1579*4882a593Smuzhiyun 
1580*4882a593Smuzhiyun 	if (on)
1581*4882a593Smuzhiyun 		/* turn it on */
1582*4882a593Smuzhiyun 		tmp |= AD1848_THINKPAD_CS4248_ENABLE_BIT;
1583*4882a593Smuzhiyun 	else
1584*4882a593Smuzhiyun 		/* turn it off */
1585*4882a593Smuzhiyun 		tmp &= ~AD1848_THINKPAD_CS4248_ENABLE_BIT;
1586*4882a593Smuzhiyun 
1587*4882a593Smuzhiyun 	outb(tmp, AD1848_THINKPAD_CTL_PORT2);
1588*4882a593Smuzhiyun }
1589*4882a593Smuzhiyun 
1590*4882a593Smuzhiyun #ifdef CONFIG_PM
1591*4882a593Smuzhiyun 
1592*4882a593Smuzhiyun /* lowlevel suspend callback for CS4231 */
snd_wss_suspend(struct snd_wss * chip)1593*4882a593Smuzhiyun static void snd_wss_suspend(struct snd_wss *chip)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun 	int reg;
1596*4882a593Smuzhiyun 	unsigned long flags;
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1599*4882a593Smuzhiyun 	for (reg = 0; reg < 32; reg++)
1600*4882a593Smuzhiyun 		chip->image[reg] = snd_wss_in(chip, reg);
1601*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1602*4882a593Smuzhiyun 	if (chip->thinkpad_flag)
1603*4882a593Smuzhiyun 		snd_wss_thinkpad_twiddle(chip, 0);
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun /* lowlevel resume callback for CS4231 */
snd_wss_resume(struct snd_wss * chip)1607*4882a593Smuzhiyun static void snd_wss_resume(struct snd_wss *chip)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun 	int reg;
1610*4882a593Smuzhiyun 	unsigned long flags;
1611*4882a593Smuzhiyun 	/* int timeout; */
1612*4882a593Smuzhiyun 
1613*4882a593Smuzhiyun 	if (chip->thinkpad_flag)
1614*4882a593Smuzhiyun 		snd_wss_thinkpad_twiddle(chip, 1);
1615*4882a593Smuzhiyun 	snd_wss_mce_up(chip);
1616*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1617*4882a593Smuzhiyun 	for (reg = 0; reg < 32; reg++) {
1618*4882a593Smuzhiyun 		switch (reg) {
1619*4882a593Smuzhiyun 		case CS4231_VERSION:
1620*4882a593Smuzhiyun 			break;
1621*4882a593Smuzhiyun 		default:
1622*4882a593Smuzhiyun 			snd_wss_out(chip, reg, chip->image[reg]);
1623*4882a593Smuzhiyun 			break;
1624*4882a593Smuzhiyun 		}
1625*4882a593Smuzhiyun 	}
1626*4882a593Smuzhiyun 	/* Yamaha needs this to resume properly */
1627*4882a593Smuzhiyun 	if (chip->hardware == WSS_HW_OPL3SA2)
1628*4882a593Smuzhiyun 		snd_wss_out(chip, CS4231_PLAYBK_FORMAT,
1629*4882a593Smuzhiyun 			    chip->image[CS4231_PLAYBK_FORMAT]);
1630*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1631*4882a593Smuzhiyun #if 1
1632*4882a593Smuzhiyun 	snd_wss_mce_down(chip);
1633*4882a593Smuzhiyun #else
1634*4882a593Smuzhiyun 	/* The following is a workaround to avoid freeze after resume on TP600E.
1635*4882a593Smuzhiyun 	   This is the first half of copy of snd_wss_mce_down(), but doesn't
1636*4882a593Smuzhiyun 	   include rescheduling.  -- iwai
1637*4882a593Smuzhiyun 	   */
1638*4882a593Smuzhiyun 	snd_wss_busy_wait(chip);
1639*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1640*4882a593Smuzhiyun 	chip->mce_bit &= ~CS4231_MCE;
1641*4882a593Smuzhiyun 	timeout = wss_inb(chip, CS4231P(REGSEL));
1642*4882a593Smuzhiyun 	wss_outb(chip, CS4231P(REGSEL), chip->mce_bit | (timeout & 0x1f));
1643*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1644*4882a593Smuzhiyun 	if (timeout == 0x80)
1645*4882a593Smuzhiyun 		snd_printk(KERN_ERR "down [0x%lx]: serious init problem "
1646*4882a593Smuzhiyun 			   "- codec still busy\n", chip->port);
1647*4882a593Smuzhiyun 	if ((timeout & CS4231_MCE) == 0 ||
1648*4882a593Smuzhiyun 	    !(chip->hardware & (WSS_HW_CS4231_MASK | WSS_HW_CS4232_MASK))) {
1649*4882a593Smuzhiyun 		return;
1650*4882a593Smuzhiyun 	}
1651*4882a593Smuzhiyun 	snd_wss_busy_wait(chip);
1652*4882a593Smuzhiyun #endif
1653*4882a593Smuzhiyun }
1654*4882a593Smuzhiyun #endif /* CONFIG_PM */
1655*4882a593Smuzhiyun 
snd_wss_free(struct snd_wss * chip)1656*4882a593Smuzhiyun static int snd_wss_free(struct snd_wss *chip)
1657*4882a593Smuzhiyun {
1658*4882a593Smuzhiyun 	release_and_free_resource(chip->res_port);
1659*4882a593Smuzhiyun 	release_and_free_resource(chip->res_cport);
1660*4882a593Smuzhiyun 	if (chip->irq >= 0) {
1661*4882a593Smuzhiyun 		disable_irq(chip->irq);
1662*4882a593Smuzhiyun 		if (!(chip->hwshare & WSS_HWSHARE_IRQ))
1663*4882a593Smuzhiyun 			free_irq(chip->irq, (void *) chip);
1664*4882a593Smuzhiyun 	}
1665*4882a593Smuzhiyun 	if (!(chip->hwshare & WSS_HWSHARE_DMA1) && chip->dma1 >= 0) {
1666*4882a593Smuzhiyun 		snd_dma_disable(chip->dma1);
1667*4882a593Smuzhiyun 		free_dma(chip->dma1);
1668*4882a593Smuzhiyun 	}
1669*4882a593Smuzhiyun 	if (!(chip->hwshare & WSS_HWSHARE_DMA2) &&
1670*4882a593Smuzhiyun 	    chip->dma2 >= 0 && chip->dma2 != chip->dma1) {
1671*4882a593Smuzhiyun 		snd_dma_disable(chip->dma2);
1672*4882a593Smuzhiyun 		free_dma(chip->dma2);
1673*4882a593Smuzhiyun 	}
1674*4882a593Smuzhiyun 	if (chip->timer)
1675*4882a593Smuzhiyun 		snd_device_free(chip->card, chip->timer);
1676*4882a593Smuzhiyun 	kfree(chip);
1677*4882a593Smuzhiyun 	return 0;
1678*4882a593Smuzhiyun }
1679*4882a593Smuzhiyun 
snd_wss_dev_free(struct snd_device * device)1680*4882a593Smuzhiyun static int snd_wss_dev_free(struct snd_device *device)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun 	struct snd_wss *chip = device->device_data;
1683*4882a593Smuzhiyun 	return snd_wss_free(chip);
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun 
snd_wss_chip_id(struct snd_wss * chip)1686*4882a593Smuzhiyun const char *snd_wss_chip_id(struct snd_wss *chip)
1687*4882a593Smuzhiyun {
1688*4882a593Smuzhiyun 	switch (chip->hardware) {
1689*4882a593Smuzhiyun 	case WSS_HW_CS4231:
1690*4882a593Smuzhiyun 		return "CS4231";
1691*4882a593Smuzhiyun 	case WSS_HW_CS4231A:
1692*4882a593Smuzhiyun 		return "CS4231A";
1693*4882a593Smuzhiyun 	case WSS_HW_CS4232:
1694*4882a593Smuzhiyun 		return "CS4232";
1695*4882a593Smuzhiyun 	case WSS_HW_CS4232A:
1696*4882a593Smuzhiyun 		return "CS4232A";
1697*4882a593Smuzhiyun 	case WSS_HW_CS4235:
1698*4882a593Smuzhiyun 		return "CS4235";
1699*4882a593Smuzhiyun 	case WSS_HW_CS4236:
1700*4882a593Smuzhiyun 		return "CS4236";
1701*4882a593Smuzhiyun 	case WSS_HW_CS4236B:
1702*4882a593Smuzhiyun 		return "CS4236B";
1703*4882a593Smuzhiyun 	case WSS_HW_CS4237B:
1704*4882a593Smuzhiyun 		return "CS4237B";
1705*4882a593Smuzhiyun 	case WSS_HW_CS4238B:
1706*4882a593Smuzhiyun 		return "CS4238B";
1707*4882a593Smuzhiyun 	case WSS_HW_CS4239:
1708*4882a593Smuzhiyun 		return "CS4239";
1709*4882a593Smuzhiyun 	case WSS_HW_INTERWAVE:
1710*4882a593Smuzhiyun 		return "AMD InterWave";
1711*4882a593Smuzhiyun 	case WSS_HW_OPL3SA2:
1712*4882a593Smuzhiyun 		return chip->card->shortname;
1713*4882a593Smuzhiyun 	case WSS_HW_AD1845:
1714*4882a593Smuzhiyun 		return "AD1845";
1715*4882a593Smuzhiyun 	case WSS_HW_OPTI93X:
1716*4882a593Smuzhiyun 		return "OPTi 93x";
1717*4882a593Smuzhiyun 	case WSS_HW_AD1847:
1718*4882a593Smuzhiyun 		return "AD1847";
1719*4882a593Smuzhiyun 	case WSS_HW_AD1848:
1720*4882a593Smuzhiyun 		return "AD1848";
1721*4882a593Smuzhiyun 	case WSS_HW_CS4248:
1722*4882a593Smuzhiyun 		return "CS4248";
1723*4882a593Smuzhiyun 	case WSS_HW_CMI8330:
1724*4882a593Smuzhiyun 		return "CMI8330/C3D";
1725*4882a593Smuzhiyun 	default:
1726*4882a593Smuzhiyun 		return "???";
1727*4882a593Smuzhiyun 	}
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_chip_id);
1730*4882a593Smuzhiyun 
snd_wss_new(struct snd_card * card,unsigned short hardware,unsigned short hwshare,struct snd_wss ** rchip)1731*4882a593Smuzhiyun static int snd_wss_new(struct snd_card *card,
1732*4882a593Smuzhiyun 			  unsigned short hardware,
1733*4882a593Smuzhiyun 			  unsigned short hwshare,
1734*4882a593Smuzhiyun 			  struct snd_wss **rchip)
1735*4882a593Smuzhiyun {
1736*4882a593Smuzhiyun 	struct snd_wss *chip;
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun 	*rchip = NULL;
1739*4882a593Smuzhiyun 	chip = kzalloc(sizeof(*chip), GFP_KERNEL);
1740*4882a593Smuzhiyun 	if (chip == NULL)
1741*4882a593Smuzhiyun 		return -ENOMEM;
1742*4882a593Smuzhiyun 	chip->hardware = hardware;
1743*4882a593Smuzhiyun 	chip->hwshare = hwshare;
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	spin_lock_init(&chip->reg_lock);
1746*4882a593Smuzhiyun 	mutex_init(&chip->mce_mutex);
1747*4882a593Smuzhiyun 	mutex_init(&chip->open_mutex);
1748*4882a593Smuzhiyun 	chip->card = card;
1749*4882a593Smuzhiyun 	chip->rate_constraint = snd_wss_xrate;
1750*4882a593Smuzhiyun 	chip->set_playback_format = snd_wss_playback_format;
1751*4882a593Smuzhiyun 	chip->set_capture_format = snd_wss_capture_format;
1752*4882a593Smuzhiyun 	if (chip->hardware == WSS_HW_OPTI93X)
1753*4882a593Smuzhiyun 		memcpy(&chip->image, &snd_opti93x_original_image,
1754*4882a593Smuzhiyun 		       sizeof(snd_opti93x_original_image));
1755*4882a593Smuzhiyun 	else
1756*4882a593Smuzhiyun 		memcpy(&chip->image, &snd_wss_original_image,
1757*4882a593Smuzhiyun 		       sizeof(snd_wss_original_image));
1758*4882a593Smuzhiyun 	if (chip->hardware & WSS_HW_AD1848_MASK) {
1759*4882a593Smuzhiyun 		chip->image[CS4231_PIN_CTRL] = 0;
1760*4882a593Smuzhiyun 		chip->image[CS4231_TEST_INIT] = 0;
1761*4882a593Smuzhiyun 	}
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun 	*rchip = chip;
1764*4882a593Smuzhiyun 	return 0;
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun 
snd_wss_create(struct snd_card * card,unsigned long port,unsigned long cport,int irq,int dma1,int dma2,unsigned short hardware,unsigned short hwshare,struct snd_wss ** rchip)1767*4882a593Smuzhiyun int snd_wss_create(struct snd_card *card,
1768*4882a593Smuzhiyun 		      unsigned long port,
1769*4882a593Smuzhiyun 		      unsigned long cport,
1770*4882a593Smuzhiyun 		      int irq, int dma1, int dma2,
1771*4882a593Smuzhiyun 		      unsigned short hardware,
1772*4882a593Smuzhiyun 		      unsigned short hwshare,
1773*4882a593Smuzhiyun 		      struct snd_wss **rchip)
1774*4882a593Smuzhiyun {
1775*4882a593Smuzhiyun 	static const struct snd_device_ops ops = {
1776*4882a593Smuzhiyun 		.dev_free =	snd_wss_dev_free,
1777*4882a593Smuzhiyun 	};
1778*4882a593Smuzhiyun 	struct snd_wss *chip;
1779*4882a593Smuzhiyun 	int err;
1780*4882a593Smuzhiyun 
1781*4882a593Smuzhiyun 	err = snd_wss_new(card, hardware, hwshare, &chip);
1782*4882a593Smuzhiyun 	if (err < 0)
1783*4882a593Smuzhiyun 		return err;
1784*4882a593Smuzhiyun 
1785*4882a593Smuzhiyun 	chip->irq = -1;
1786*4882a593Smuzhiyun 	chip->dma1 = -1;
1787*4882a593Smuzhiyun 	chip->dma2 = -1;
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun 	chip->res_port = request_region(port, 4, "WSS");
1790*4882a593Smuzhiyun 	if (!chip->res_port) {
1791*4882a593Smuzhiyun 		snd_printk(KERN_ERR "wss: can't grab port 0x%lx\n", port);
1792*4882a593Smuzhiyun 		snd_wss_free(chip);
1793*4882a593Smuzhiyun 		return -EBUSY;
1794*4882a593Smuzhiyun 	}
1795*4882a593Smuzhiyun 	chip->port = port;
1796*4882a593Smuzhiyun 	if ((long)cport >= 0) {
1797*4882a593Smuzhiyun 		chip->res_cport = request_region(cport, 8, "CS4232 Control");
1798*4882a593Smuzhiyun 		if (!chip->res_cport) {
1799*4882a593Smuzhiyun 			snd_printk(KERN_ERR
1800*4882a593Smuzhiyun 				"wss: can't grab control port 0x%lx\n", cport);
1801*4882a593Smuzhiyun 			snd_wss_free(chip);
1802*4882a593Smuzhiyun 			return -ENODEV;
1803*4882a593Smuzhiyun 		}
1804*4882a593Smuzhiyun 	}
1805*4882a593Smuzhiyun 	chip->cport = cport;
1806*4882a593Smuzhiyun 	if (!(hwshare & WSS_HWSHARE_IRQ))
1807*4882a593Smuzhiyun 		if (request_irq(irq, snd_wss_interrupt, 0,
1808*4882a593Smuzhiyun 				"WSS", (void *) chip)) {
1809*4882a593Smuzhiyun 			snd_printk(KERN_ERR "wss: can't grab IRQ %d\n", irq);
1810*4882a593Smuzhiyun 			snd_wss_free(chip);
1811*4882a593Smuzhiyun 			return -EBUSY;
1812*4882a593Smuzhiyun 		}
1813*4882a593Smuzhiyun 	chip->irq = irq;
1814*4882a593Smuzhiyun 	card->sync_irq = chip->irq;
1815*4882a593Smuzhiyun 	if (!(hwshare & WSS_HWSHARE_DMA1) && request_dma(dma1, "WSS - 1")) {
1816*4882a593Smuzhiyun 		snd_printk(KERN_ERR "wss: can't grab DMA1 %d\n", dma1);
1817*4882a593Smuzhiyun 		snd_wss_free(chip);
1818*4882a593Smuzhiyun 		return -EBUSY;
1819*4882a593Smuzhiyun 	}
1820*4882a593Smuzhiyun 	chip->dma1 = dma1;
1821*4882a593Smuzhiyun 	if (!(hwshare & WSS_HWSHARE_DMA2) && dma1 != dma2 &&
1822*4882a593Smuzhiyun 	      dma2 >= 0 && request_dma(dma2, "WSS - 2")) {
1823*4882a593Smuzhiyun 		snd_printk(KERN_ERR "wss: can't grab DMA2 %d\n", dma2);
1824*4882a593Smuzhiyun 		snd_wss_free(chip);
1825*4882a593Smuzhiyun 		return -EBUSY;
1826*4882a593Smuzhiyun 	}
1827*4882a593Smuzhiyun 	if (dma1 == dma2 || dma2 < 0) {
1828*4882a593Smuzhiyun 		chip->single_dma = 1;
1829*4882a593Smuzhiyun 		chip->dma2 = chip->dma1;
1830*4882a593Smuzhiyun 	} else
1831*4882a593Smuzhiyun 		chip->dma2 = dma2;
1832*4882a593Smuzhiyun 
1833*4882a593Smuzhiyun 	if (hardware == WSS_HW_THINKPAD) {
1834*4882a593Smuzhiyun 		chip->thinkpad_flag = 1;
1835*4882a593Smuzhiyun 		chip->hardware = WSS_HW_DETECT; /* reset */
1836*4882a593Smuzhiyun 		snd_wss_thinkpad_twiddle(chip, 1);
1837*4882a593Smuzhiyun 	}
1838*4882a593Smuzhiyun 
1839*4882a593Smuzhiyun 	/* global setup */
1840*4882a593Smuzhiyun 	if (snd_wss_probe(chip) < 0) {
1841*4882a593Smuzhiyun 		snd_wss_free(chip);
1842*4882a593Smuzhiyun 		return -ENODEV;
1843*4882a593Smuzhiyun 	}
1844*4882a593Smuzhiyun 	snd_wss_init(chip);
1845*4882a593Smuzhiyun 
1846*4882a593Smuzhiyun #if 0
1847*4882a593Smuzhiyun 	if (chip->hardware & WSS_HW_CS4232_MASK) {
1848*4882a593Smuzhiyun 		if (chip->res_cport == NULL)
1849*4882a593Smuzhiyun 			snd_printk(KERN_ERR "CS4232 control port features are "
1850*4882a593Smuzhiyun 				   "not accessible\n");
1851*4882a593Smuzhiyun 	}
1852*4882a593Smuzhiyun #endif
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun 	/* Register device */
1855*4882a593Smuzhiyun 	err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1856*4882a593Smuzhiyun 	if (err < 0) {
1857*4882a593Smuzhiyun 		snd_wss_free(chip);
1858*4882a593Smuzhiyun 		return err;
1859*4882a593Smuzhiyun 	}
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun #ifdef CONFIG_PM
1862*4882a593Smuzhiyun 	/* Power Management */
1863*4882a593Smuzhiyun 	chip->suspend = snd_wss_suspend;
1864*4882a593Smuzhiyun 	chip->resume = snd_wss_resume;
1865*4882a593Smuzhiyun #endif
1866*4882a593Smuzhiyun 
1867*4882a593Smuzhiyun 	*rchip = chip;
1868*4882a593Smuzhiyun 	return 0;
1869*4882a593Smuzhiyun }
1870*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_create);
1871*4882a593Smuzhiyun 
1872*4882a593Smuzhiyun static const struct snd_pcm_ops snd_wss_playback_ops = {
1873*4882a593Smuzhiyun 	.open =		snd_wss_playback_open,
1874*4882a593Smuzhiyun 	.close =	snd_wss_playback_close,
1875*4882a593Smuzhiyun 	.hw_params =	snd_wss_playback_hw_params,
1876*4882a593Smuzhiyun 	.prepare =	snd_wss_playback_prepare,
1877*4882a593Smuzhiyun 	.trigger =	snd_wss_trigger,
1878*4882a593Smuzhiyun 	.pointer =	snd_wss_playback_pointer,
1879*4882a593Smuzhiyun };
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun static const struct snd_pcm_ops snd_wss_capture_ops = {
1882*4882a593Smuzhiyun 	.open =		snd_wss_capture_open,
1883*4882a593Smuzhiyun 	.close =	snd_wss_capture_close,
1884*4882a593Smuzhiyun 	.hw_params =	snd_wss_capture_hw_params,
1885*4882a593Smuzhiyun 	.prepare =	snd_wss_capture_prepare,
1886*4882a593Smuzhiyun 	.trigger =	snd_wss_trigger,
1887*4882a593Smuzhiyun 	.pointer =	snd_wss_capture_pointer,
1888*4882a593Smuzhiyun };
1889*4882a593Smuzhiyun 
snd_wss_pcm(struct snd_wss * chip,int device)1890*4882a593Smuzhiyun int snd_wss_pcm(struct snd_wss *chip, int device)
1891*4882a593Smuzhiyun {
1892*4882a593Smuzhiyun 	struct snd_pcm *pcm;
1893*4882a593Smuzhiyun 	int err;
1894*4882a593Smuzhiyun 
1895*4882a593Smuzhiyun 	err = snd_pcm_new(chip->card, "WSS", device, 1, 1, &pcm);
1896*4882a593Smuzhiyun 	if (err < 0)
1897*4882a593Smuzhiyun 		return err;
1898*4882a593Smuzhiyun 
1899*4882a593Smuzhiyun 	snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_wss_playback_ops);
1900*4882a593Smuzhiyun 	snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_wss_capture_ops);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	/* global setup */
1903*4882a593Smuzhiyun 	pcm->private_data = chip;
1904*4882a593Smuzhiyun 	pcm->info_flags = 0;
1905*4882a593Smuzhiyun 	if (chip->single_dma)
1906*4882a593Smuzhiyun 		pcm->info_flags |= SNDRV_PCM_INFO_HALF_DUPLEX;
1907*4882a593Smuzhiyun 	if (chip->hardware != WSS_HW_INTERWAVE)
1908*4882a593Smuzhiyun 		pcm->info_flags |= SNDRV_PCM_INFO_JOINT_DUPLEX;
1909*4882a593Smuzhiyun 	strcpy(pcm->name, snd_wss_chip_id(chip));
1910*4882a593Smuzhiyun 
1911*4882a593Smuzhiyun 	snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV, chip->card->dev,
1912*4882a593Smuzhiyun 				       64*1024, chip->dma1 > 3 || chip->dma2 > 3 ? 128*1024 : 64*1024);
1913*4882a593Smuzhiyun 
1914*4882a593Smuzhiyun 	chip->pcm = pcm;
1915*4882a593Smuzhiyun 	return 0;
1916*4882a593Smuzhiyun }
1917*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_pcm);
1918*4882a593Smuzhiyun 
snd_wss_timer_free(struct snd_timer * timer)1919*4882a593Smuzhiyun static void snd_wss_timer_free(struct snd_timer *timer)
1920*4882a593Smuzhiyun {
1921*4882a593Smuzhiyun 	struct snd_wss *chip = timer->private_data;
1922*4882a593Smuzhiyun 	chip->timer = NULL;
1923*4882a593Smuzhiyun }
1924*4882a593Smuzhiyun 
snd_wss_timer(struct snd_wss * chip,int device)1925*4882a593Smuzhiyun int snd_wss_timer(struct snd_wss *chip, int device)
1926*4882a593Smuzhiyun {
1927*4882a593Smuzhiyun 	struct snd_timer *timer;
1928*4882a593Smuzhiyun 	struct snd_timer_id tid;
1929*4882a593Smuzhiyun 	int err;
1930*4882a593Smuzhiyun 
1931*4882a593Smuzhiyun 	/* Timer initialization */
1932*4882a593Smuzhiyun 	tid.dev_class = SNDRV_TIMER_CLASS_CARD;
1933*4882a593Smuzhiyun 	tid.dev_sclass = SNDRV_TIMER_SCLASS_NONE;
1934*4882a593Smuzhiyun 	tid.card = chip->card->number;
1935*4882a593Smuzhiyun 	tid.device = device;
1936*4882a593Smuzhiyun 	tid.subdevice = 0;
1937*4882a593Smuzhiyun 	if ((err = snd_timer_new(chip->card, "CS4231", &tid, &timer)) < 0)
1938*4882a593Smuzhiyun 		return err;
1939*4882a593Smuzhiyun 	strcpy(timer->name, snd_wss_chip_id(chip));
1940*4882a593Smuzhiyun 	timer->private_data = chip;
1941*4882a593Smuzhiyun 	timer->private_free = snd_wss_timer_free;
1942*4882a593Smuzhiyun 	timer->hw = snd_wss_timer_table;
1943*4882a593Smuzhiyun 	chip->timer = timer;
1944*4882a593Smuzhiyun 	return 0;
1945*4882a593Smuzhiyun }
1946*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_timer);
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun /*
1949*4882a593Smuzhiyun  *  MIXER part
1950*4882a593Smuzhiyun  */
1951*4882a593Smuzhiyun 
snd_wss_info_mux(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)1952*4882a593Smuzhiyun static int snd_wss_info_mux(struct snd_kcontrol *kcontrol,
1953*4882a593Smuzhiyun 			    struct snd_ctl_elem_info *uinfo)
1954*4882a593Smuzhiyun {
1955*4882a593Smuzhiyun 	static const char * const texts[4] = {
1956*4882a593Smuzhiyun 		"Line", "Aux", "Mic", "Mix"
1957*4882a593Smuzhiyun 	};
1958*4882a593Smuzhiyun 	static const char * const opl3sa_texts[4] = {
1959*4882a593Smuzhiyun 		"Line", "CD", "Mic", "Mix"
1960*4882a593Smuzhiyun 	};
1961*4882a593Smuzhiyun 	static const char * const gusmax_texts[4] = {
1962*4882a593Smuzhiyun 		"Line", "Synth", "Mic", "Mix"
1963*4882a593Smuzhiyun 	};
1964*4882a593Smuzhiyun 	const char * const *ptexts = texts;
1965*4882a593Smuzhiyun 	struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
1966*4882a593Smuzhiyun 
1967*4882a593Smuzhiyun 	if (snd_BUG_ON(!chip->card))
1968*4882a593Smuzhiyun 		return -EINVAL;
1969*4882a593Smuzhiyun 	if (!strcmp(chip->card->driver, "GUS MAX"))
1970*4882a593Smuzhiyun 		ptexts = gusmax_texts;
1971*4882a593Smuzhiyun 	switch (chip->hardware) {
1972*4882a593Smuzhiyun 	case WSS_HW_INTERWAVE:
1973*4882a593Smuzhiyun 		ptexts = gusmax_texts;
1974*4882a593Smuzhiyun 		break;
1975*4882a593Smuzhiyun 	case WSS_HW_OPTI93X:
1976*4882a593Smuzhiyun 	case WSS_HW_OPL3SA2:
1977*4882a593Smuzhiyun 		ptexts = opl3sa_texts;
1978*4882a593Smuzhiyun 		break;
1979*4882a593Smuzhiyun 	}
1980*4882a593Smuzhiyun 	return snd_ctl_enum_info(uinfo, 2, 4, ptexts);
1981*4882a593Smuzhiyun }
1982*4882a593Smuzhiyun 
snd_wss_get_mux(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1983*4882a593Smuzhiyun static int snd_wss_get_mux(struct snd_kcontrol *kcontrol,
1984*4882a593Smuzhiyun 			   struct snd_ctl_elem_value *ucontrol)
1985*4882a593Smuzhiyun {
1986*4882a593Smuzhiyun 	struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
1987*4882a593Smuzhiyun 	unsigned long flags;
1988*4882a593Smuzhiyun 
1989*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
1990*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[0] = (chip->image[CS4231_LEFT_INPUT] & CS4231_MIXS_ALL) >> 6;
1991*4882a593Smuzhiyun 	ucontrol->value.enumerated.item[1] = (chip->image[CS4231_RIGHT_INPUT] & CS4231_MIXS_ALL) >> 6;
1992*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
1993*4882a593Smuzhiyun 	return 0;
1994*4882a593Smuzhiyun }
1995*4882a593Smuzhiyun 
snd_wss_put_mux(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)1996*4882a593Smuzhiyun static int snd_wss_put_mux(struct snd_kcontrol *kcontrol,
1997*4882a593Smuzhiyun 			   struct snd_ctl_elem_value *ucontrol)
1998*4882a593Smuzhiyun {
1999*4882a593Smuzhiyun 	struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
2000*4882a593Smuzhiyun 	unsigned long flags;
2001*4882a593Smuzhiyun 	unsigned short left, right;
2002*4882a593Smuzhiyun 	int change;
2003*4882a593Smuzhiyun 
2004*4882a593Smuzhiyun 	if (ucontrol->value.enumerated.item[0] > 3 ||
2005*4882a593Smuzhiyun 	    ucontrol->value.enumerated.item[1] > 3)
2006*4882a593Smuzhiyun 		return -EINVAL;
2007*4882a593Smuzhiyun 	left = ucontrol->value.enumerated.item[0] << 6;
2008*4882a593Smuzhiyun 	right = ucontrol->value.enumerated.item[1] << 6;
2009*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
2010*4882a593Smuzhiyun 	left = (chip->image[CS4231_LEFT_INPUT] & ~CS4231_MIXS_ALL) | left;
2011*4882a593Smuzhiyun 	right = (chip->image[CS4231_RIGHT_INPUT] & ~CS4231_MIXS_ALL) | right;
2012*4882a593Smuzhiyun 	change = left != chip->image[CS4231_LEFT_INPUT] ||
2013*4882a593Smuzhiyun 		 right != chip->image[CS4231_RIGHT_INPUT];
2014*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_LEFT_INPUT, left);
2015*4882a593Smuzhiyun 	snd_wss_out(chip, CS4231_RIGHT_INPUT, right);
2016*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
2017*4882a593Smuzhiyun 	return change;
2018*4882a593Smuzhiyun }
2019*4882a593Smuzhiyun 
snd_wss_info_single(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)2020*4882a593Smuzhiyun int snd_wss_info_single(struct snd_kcontrol *kcontrol,
2021*4882a593Smuzhiyun 			struct snd_ctl_elem_info *uinfo)
2022*4882a593Smuzhiyun {
2023*4882a593Smuzhiyun 	int mask = (kcontrol->private_value >> 16) & 0xff;
2024*4882a593Smuzhiyun 
2025*4882a593Smuzhiyun 	uinfo->type = mask == 1 ? SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
2026*4882a593Smuzhiyun 	uinfo->count = 1;
2027*4882a593Smuzhiyun 	uinfo->value.integer.min = 0;
2028*4882a593Smuzhiyun 	uinfo->value.integer.max = mask;
2029*4882a593Smuzhiyun 	return 0;
2030*4882a593Smuzhiyun }
2031*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_info_single);
2032*4882a593Smuzhiyun 
snd_wss_get_single(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)2033*4882a593Smuzhiyun int snd_wss_get_single(struct snd_kcontrol *kcontrol,
2034*4882a593Smuzhiyun 		       struct snd_ctl_elem_value *ucontrol)
2035*4882a593Smuzhiyun {
2036*4882a593Smuzhiyun 	struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
2037*4882a593Smuzhiyun 	unsigned long flags;
2038*4882a593Smuzhiyun 	int reg = kcontrol->private_value & 0xff;
2039*4882a593Smuzhiyun 	int shift = (kcontrol->private_value >> 8) & 0xff;
2040*4882a593Smuzhiyun 	int mask = (kcontrol->private_value >> 16) & 0xff;
2041*4882a593Smuzhiyun 	int invert = (kcontrol->private_value >> 24) & 0xff;
2042*4882a593Smuzhiyun 
2043*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
2044*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = (chip->image[reg] >> shift) & mask;
2045*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
2046*4882a593Smuzhiyun 	if (invert)
2047*4882a593Smuzhiyun 		ucontrol->value.integer.value[0] = mask - ucontrol->value.integer.value[0];
2048*4882a593Smuzhiyun 	return 0;
2049*4882a593Smuzhiyun }
2050*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_get_single);
2051*4882a593Smuzhiyun 
snd_wss_put_single(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)2052*4882a593Smuzhiyun int snd_wss_put_single(struct snd_kcontrol *kcontrol,
2053*4882a593Smuzhiyun 		       struct snd_ctl_elem_value *ucontrol)
2054*4882a593Smuzhiyun {
2055*4882a593Smuzhiyun 	struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
2056*4882a593Smuzhiyun 	unsigned long flags;
2057*4882a593Smuzhiyun 	int reg = kcontrol->private_value & 0xff;
2058*4882a593Smuzhiyun 	int shift = (kcontrol->private_value >> 8) & 0xff;
2059*4882a593Smuzhiyun 	int mask = (kcontrol->private_value >> 16) & 0xff;
2060*4882a593Smuzhiyun 	int invert = (kcontrol->private_value >> 24) & 0xff;
2061*4882a593Smuzhiyun 	int change;
2062*4882a593Smuzhiyun 	unsigned short val;
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun 	val = (ucontrol->value.integer.value[0] & mask);
2065*4882a593Smuzhiyun 	if (invert)
2066*4882a593Smuzhiyun 		val = mask - val;
2067*4882a593Smuzhiyun 	val <<= shift;
2068*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
2069*4882a593Smuzhiyun 	val = (chip->image[reg] & ~(mask << shift)) | val;
2070*4882a593Smuzhiyun 	change = val != chip->image[reg];
2071*4882a593Smuzhiyun 	snd_wss_out(chip, reg, val);
2072*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
2073*4882a593Smuzhiyun 	return change;
2074*4882a593Smuzhiyun }
2075*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_put_single);
2076*4882a593Smuzhiyun 
snd_wss_info_double(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)2077*4882a593Smuzhiyun int snd_wss_info_double(struct snd_kcontrol *kcontrol,
2078*4882a593Smuzhiyun 			struct snd_ctl_elem_info *uinfo)
2079*4882a593Smuzhiyun {
2080*4882a593Smuzhiyun 	int mask = (kcontrol->private_value >> 24) & 0xff;
2081*4882a593Smuzhiyun 
2082*4882a593Smuzhiyun 	uinfo->type = mask == 1 ? SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
2083*4882a593Smuzhiyun 	uinfo->count = 2;
2084*4882a593Smuzhiyun 	uinfo->value.integer.min = 0;
2085*4882a593Smuzhiyun 	uinfo->value.integer.max = mask;
2086*4882a593Smuzhiyun 	return 0;
2087*4882a593Smuzhiyun }
2088*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_info_double);
2089*4882a593Smuzhiyun 
snd_wss_get_double(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)2090*4882a593Smuzhiyun int snd_wss_get_double(struct snd_kcontrol *kcontrol,
2091*4882a593Smuzhiyun 		       struct snd_ctl_elem_value *ucontrol)
2092*4882a593Smuzhiyun {
2093*4882a593Smuzhiyun 	struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
2094*4882a593Smuzhiyun 	unsigned long flags;
2095*4882a593Smuzhiyun 	int left_reg = kcontrol->private_value & 0xff;
2096*4882a593Smuzhiyun 	int right_reg = (kcontrol->private_value >> 8) & 0xff;
2097*4882a593Smuzhiyun 	int shift_left = (kcontrol->private_value >> 16) & 0x07;
2098*4882a593Smuzhiyun 	int shift_right = (kcontrol->private_value >> 19) & 0x07;
2099*4882a593Smuzhiyun 	int mask = (kcontrol->private_value >> 24) & 0xff;
2100*4882a593Smuzhiyun 	int invert = (kcontrol->private_value >> 22) & 1;
2101*4882a593Smuzhiyun 
2102*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
2103*4882a593Smuzhiyun 	ucontrol->value.integer.value[0] = (chip->image[left_reg] >> shift_left) & mask;
2104*4882a593Smuzhiyun 	ucontrol->value.integer.value[1] = (chip->image[right_reg] >> shift_right) & mask;
2105*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
2106*4882a593Smuzhiyun 	if (invert) {
2107*4882a593Smuzhiyun 		ucontrol->value.integer.value[0] = mask - ucontrol->value.integer.value[0];
2108*4882a593Smuzhiyun 		ucontrol->value.integer.value[1] = mask - ucontrol->value.integer.value[1];
2109*4882a593Smuzhiyun 	}
2110*4882a593Smuzhiyun 	return 0;
2111*4882a593Smuzhiyun }
2112*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_get_double);
2113*4882a593Smuzhiyun 
snd_wss_put_double(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)2114*4882a593Smuzhiyun int snd_wss_put_double(struct snd_kcontrol *kcontrol,
2115*4882a593Smuzhiyun 		       struct snd_ctl_elem_value *ucontrol)
2116*4882a593Smuzhiyun {
2117*4882a593Smuzhiyun 	struct snd_wss *chip = snd_kcontrol_chip(kcontrol);
2118*4882a593Smuzhiyun 	unsigned long flags;
2119*4882a593Smuzhiyun 	int left_reg = kcontrol->private_value & 0xff;
2120*4882a593Smuzhiyun 	int right_reg = (kcontrol->private_value >> 8) & 0xff;
2121*4882a593Smuzhiyun 	int shift_left = (kcontrol->private_value >> 16) & 0x07;
2122*4882a593Smuzhiyun 	int shift_right = (kcontrol->private_value >> 19) & 0x07;
2123*4882a593Smuzhiyun 	int mask = (kcontrol->private_value >> 24) & 0xff;
2124*4882a593Smuzhiyun 	int invert = (kcontrol->private_value >> 22) & 1;
2125*4882a593Smuzhiyun 	int change;
2126*4882a593Smuzhiyun 	unsigned short val1, val2;
2127*4882a593Smuzhiyun 
2128*4882a593Smuzhiyun 	val1 = ucontrol->value.integer.value[0] & mask;
2129*4882a593Smuzhiyun 	val2 = ucontrol->value.integer.value[1] & mask;
2130*4882a593Smuzhiyun 	if (invert) {
2131*4882a593Smuzhiyun 		val1 = mask - val1;
2132*4882a593Smuzhiyun 		val2 = mask - val2;
2133*4882a593Smuzhiyun 	}
2134*4882a593Smuzhiyun 	val1 <<= shift_left;
2135*4882a593Smuzhiyun 	val2 <<= shift_right;
2136*4882a593Smuzhiyun 	spin_lock_irqsave(&chip->reg_lock, flags);
2137*4882a593Smuzhiyun 	if (left_reg != right_reg) {
2138*4882a593Smuzhiyun 		val1 = (chip->image[left_reg] & ~(mask << shift_left)) | val1;
2139*4882a593Smuzhiyun 		val2 = (chip->image[right_reg] & ~(mask << shift_right)) | val2;
2140*4882a593Smuzhiyun 		change = val1 != chip->image[left_reg] ||
2141*4882a593Smuzhiyun 			 val2 != chip->image[right_reg];
2142*4882a593Smuzhiyun 		snd_wss_out(chip, left_reg, val1);
2143*4882a593Smuzhiyun 		snd_wss_out(chip, right_reg, val2);
2144*4882a593Smuzhiyun 	} else {
2145*4882a593Smuzhiyun 		mask = (mask << shift_left) | (mask << shift_right);
2146*4882a593Smuzhiyun 		val1 = (chip->image[left_reg] & ~mask) | val1 | val2;
2147*4882a593Smuzhiyun 		change = val1 != chip->image[left_reg];
2148*4882a593Smuzhiyun 		snd_wss_out(chip, left_reg, val1);
2149*4882a593Smuzhiyun 	}
2150*4882a593Smuzhiyun 	spin_unlock_irqrestore(&chip->reg_lock, flags);
2151*4882a593Smuzhiyun 	return change;
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_put_double);
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(db_scale_6bit, -9450, 150, 0);
2156*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(db_scale_5bit_12db_max, -3450, 150, 0);
2157*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(db_scale_rec_gain, 0, 150, 0);
2158*4882a593Smuzhiyun static const DECLARE_TLV_DB_SCALE(db_scale_4bit, -4500, 300, 0);
2159*4882a593Smuzhiyun 
2160*4882a593Smuzhiyun static const struct snd_kcontrol_new snd_wss_controls[] = {
2161*4882a593Smuzhiyun WSS_DOUBLE("PCM Playback Switch", 0,
2162*4882a593Smuzhiyun 		CS4231_LEFT_OUTPUT, CS4231_RIGHT_OUTPUT, 7, 7, 1, 1),
2163*4882a593Smuzhiyun WSS_DOUBLE_TLV("PCM Playback Volume", 0,
2164*4882a593Smuzhiyun 		CS4231_LEFT_OUTPUT, CS4231_RIGHT_OUTPUT, 0, 0, 63, 1,
2165*4882a593Smuzhiyun 		db_scale_6bit),
2166*4882a593Smuzhiyun WSS_DOUBLE("Aux Playback Switch", 0,
2167*4882a593Smuzhiyun 		CS4231_AUX1_LEFT_INPUT, CS4231_AUX1_RIGHT_INPUT, 7, 7, 1, 1),
2168*4882a593Smuzhiyun WSS_DOUBLE_TLV("Aux Playback Volume", 0,
2169*4882a593Smuzhiyun 		CS4231_AUX1_LEFT_INPUT, CS4231_AUX1_RIGHT_INPUT, 0, 0, 31, 1,
2170*4882a593Smuzhiyun 		db_scale_5bit_12db_max),
2171*4882a593Smuzhiyun WSS_DOUBLE("Aux Playback Switch", 1,
2172*4882a593Smuzhiyun 		CS4231_AUX2_LEFT_INPUT, CS4231_AUX2_RIGHT_INPUT, 7, 7, 1, 1),
2173*4882a593Smuzhiyun WSS_DOUBLE_TLV("Aux Playback Volume", 1,
2174*4882a593Smuzhiyun 		CS4231_AUX2_LEFT_INPUT, CS4231_AUX2_RIGHT_INPUT, 0, 0, 31, 1,
2175*4882a593Smuzhiyun 		db_scale_5bit_12db_max),
2176*4882a593Smuzhiyun WSS_DOUBLE_TLV("Capture Volume", 0, CS4231_LEFT_INPUT, CS4231_RIGHT_INPUT,
2177*4882a593Smuzhiyun 		0, 0, 15, 0, db_scale_rec_gain),
2178*4882a593Smuzhiyun {
2179*4882a593Smuzhiyun 	.iface = SNDRV_CTL_ELEM_IFACE_MIXER,
2180*4882a593Smuzhiyun 	.name = "Capture Source",
2181*4882a593Smuzhiyun 	.info = snd_wss_info_mux,
2182*4882a593Smuzhiyun 	.get = snd_wss_get_mux,
2183*4882a593Smuzhiyun 	.put = snd_wss_put_mux,
2184*4882a593Smuzhiyun },
2185*4882a593Smuzhiyun WSS_DOUBLE("Mic Boost (+20dB)", 0,
2186*4882a593Smuzhiyun 		CS4231_LEFT_INPUT, CS4231_RIGHT_INPUT, 5, 5, 1, 0),
2187*4882a593Smuzhiyun WSS_SINGLE("Loopback Capture Switch", 0,
2188*4882a593Smuzhiyun 		CS4231_LOOPBACK, 0, 1, 0),
2189*4882a593Smuzhiyun WSS_SINGLE_TLV("Loopback Capture Volume", 0, CS4231_LOOPBACK, 2, 63, 1,
2190*4882a593Smuzhiyun 		db_scale_6bit),
2191*4882a593Smuzhiyun WSS_DOUBLE("Line Playback Switch", 0,
2192*4882a593Smuzhiyun 		CS4231_LEFT_LINE_IN, CS4231_RIGHT_LINE_IN, 7, 7, 1, 1),
2193*4882a593Smuzhiyun WSS_DOUBLE_TLV("Line Playback Volume", 0,
2194*4882a593Smuzhiyun 		CS4231_LEFT_LINE_IN, CS4231_RIGHT_LINE_IN, 0, 0, 31, 1,
2195*4882a593Smuzhiyun 		db_scale_5bit_12db_max),
2196*4882a593Smuzhiyun WSS_SINGLE("Beep Playback Switch", 0,
2197*4882a593Smuzhiyun 		CS4231_MONO_CTRL, 7, 1, 1),
2198*4882a593Smuzhiyun WSS_SINGLE_TLV("Beep Playback Volume", 0,
2199*4882a593Smuzhiyun 		CS4231_MONO_CTRL, 0, 15, 1,
2200*4882a593Smuzhiyun 		db_scale_4bit),
2201*4882a593Smuzhiyun WSS_SINGLE("Mono Output Playback Switch", 0,
2202*4882a593Smuzhiyun 		CS4231_MONO_CTRL, 6, 1, 1),
2203*4882a593Smuzhiyun WSS_SINGLE("Beep Bypass Playback Switch", 0,
2204*4882a593Smuzhiyun 		CS4231_MONO_CTRL, 5, 1, 0),
2205*4882a593Smuzhiyun };
2206*4882a593Smuzhiyun 
snd_wss_mixer(struct snd_wss * chip)2207*4882a593Smuzhiyun int snd_wss_mixer(struct snd_wss *chip)
2208*4882a593Smuzhiyun {
2209*4882a593Smuzhiyun 	struct snd_card *card;
2210*4882a593Smuzhiyun 	unsigned int idx;
2211*4882a593Smuzhiyun 	int err;
2212*4882a593Smuzhiyun 	int count = ARRAY_SIZE(snd_wss_controls);
2213*4882a593Smuzhiyun 
2214*4882a593Smuzhiyun 	if (snd_BUG_ON(!chip || !chip->pcm))
2215*4882a593Smuzhiyun 		return -EINVAL;
2216*4882a593Smuzhiyun 
2217*4882a593Smuzhiyun 	card = chip->card;
2218*4882a593Smuzhiyun 
2219*4882a593Smuzhiyun 	strcpy(card->mixername, chip->pcm->name);
2220*4882a593Smuzhiyun 
2221*4882a593Smuzhiyun 	/* Use only the first 11 entries on AD1848 */
2222*4882a593Smuzhiyun 	if (chip->hardware & WSS_HW_AD1848_MASK)
2223*4882a593Smuzhiyun 		count = 11;
2224*4882a593Smuzhiyun 	/* There is no loopback on OPTI93X */
2225*4882a593Smuzhiyun 	else if (chip->hardware == WSS_HW_OPTI93X)
2226*4882a593Smuzhiyun 		count = 9;
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	for (idx = 0; idx < count; idx++) {
2229*4882a593Smuzhiyun 		err = snd_ctl_add(card,
2230*4882a593Smuzhiyun 				snd_ctl_new1(&snd_wss_controls[idx],
2231*4882a593Smuzhiyun 					     chip));
2232*4882a593Smuzhiyun 		if (err < 0)
2233*4882a593Smuzhiyun 			return err;
2234*4882a593Smuzhiyun 	}
2235*4882a593Smuzhiyun 	return 0;
2236*4882a593Smuzhiyun }
2237*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_mixer);
2238*4882a593Smuzhiyun 
snd_wss_get_pcm_ops(int direction)2239*4882a593Smuzhiyun const struct snd_pcm_ops *snd_wss_get_pcm_ops(int direction)
2240*4882a593Smuzhiyun {
2241*4882a593Smuzhiyun 	return direction == SNDRV_PCM_STREAM_PLAYBACK ?
2242*4882a593Smuzhiyun 		&snd_wss_playback_ops : &snd_wss_capture_ops;
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun EXPORT_SYMBOL(snd_wss_get_pcm_ops);
2245