1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Routines for control of the AK4117 via 4-wire serial interface
4*4882a593Smuzhiyun * IEC958 (S/PDIF) receiver by Asahi Kasei
5*4882a593Smuzhiyun * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/slab.h>
9*4882a593Smuzhiyun #include <linux/delay.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <sound/core.h>
12*4882a593Smuzhiyun #include <sound/control.h>
13*4882a593Smuzhiyun #include <sound/pcm.h>
14*4882a593Smuzhiyun #include <sound/ak4117.h>
15*4882a593Smuzhiyun #include <sound/asoundef.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun MODULE_AUTHOR("Jaroslav Kysela <perex@perex.cz>");
18*4882a593Smuzhiyun MODULE_DESCRIPTION("AK4117 IEC958 (S/PDIF) receiver by Asahi Kasei");
19*4882a593Smuzhiyun MODULE_LICENSE("GPL");
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define AK4117_ADDR 0x00 /* fixed address */
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun static void snd_ak4117_timer(struct timer_list *t);
24*4882a593Smuzhiyun
reg_write(struct ak4117 * ak4117,unsigned char reg,unsigned char val)25*4882a593Smuzhiyun static void reg_write(struct ak4117 *ak4117, unsigned char reg, unsigned char val)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun ak4117->write(ak4117->private_data, reg, val);
28*4882a593Smuzhiyun if (reg < sizeof(ak4117->regmap))
29*4882a593Smuzhiyun ak4117->regmap[reg] = val;
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
reg_read(struct ak4117 * ak4117,unsigned char reg)32*4882a593Smuzhiyun static inline unsigned char reg_read(struct ak4117 *ak4117, unsigned char reg)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun return ak4117->read(ak4117->private_data, reg);
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #if 0
38*4882a593Smuzhiyun static void reg_dump(struct ak4117 *ak4117)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun int i;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun printk(KERN_DEBUG "AK4117 REG DUMP:\n");
43*4882a593Smuzhiyun for (i = 0; i < 0x1b; i++)
44*4882a593Smuzhiyun printk(KERN_DEBUG "reg[%02x] = %02x (%02x)\n", i, reg_read(ak4117, i), i < sizeof(ak4117->regmap) ? ak4117->regmap[i] : 0);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun
snd_ak4117_free(struct ak4117 * chip)48*4882a593Smuzhiyun static void snd_ak4117_free(struct ak4117 *chip)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun del_timer_sync(&chip->timer);
51*4882a593Smuzhiyun kfree(chip);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
snd_ak4117_dev_free(struct snd_device * device)54*4882a593Smuzhiyun static int snd_ak4117_dev_free(struct snd_device *device)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun struct ak4117 *chip = device->device_data;
57*4882a593Smuzhiyun snd_ak4117_free(chip);
58*4882a593Smuzhiyun return 0;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
snd_ak4117_create(struct snd_card * card,ak4117_read_t * read,ak4117_write_t * write,const unsigned char pgm[5],void * private_data,struct ak4117 ** r_ak4117)61*4882a593Smuzhiyun int snd_ak4117_create(struct snd_card *card, ak4117_read_t *read, ak4117_write_t *write,
62*4882a593Smuzhiyun const unsigned char pgm[5], void *private_data, struct ak4117 **r_ak4117)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun struct ak4117 *chip;
65*4882a593Smuzhiyun int err = 0;
66*4882a593Smuzhiyun unsigned char reg;
67*4882a593Smuzhiyun static const struct snd_device_ops ops = {
68*4882a593Smuzhiyun .dev_free = snd_ak4117_dev_free,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun chip = kzalloc(sizeof(*chip), GFP_KERNEL);
72*4882a593Smuzhiyun if (chip == NULL)
73*4882a593Smuzhiyun return -ENOMEM;
74*4882a593Smuzhiyun spin_lock_init(&chip->lock);
75*4882a593Smuzhiyun chip->card = card;
76*4882a593Smuzhiyun chip->read = read;
77*4882a593Smuzhiyun chip->write = write;
78*4882a593Smuzhiyun chip->private_data = private_data;
79*4882a593Smuzhiyun timer_setup(&chip->timer, snd_ak4117_timer, 0);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun for (reg = 0; reg < 5; reg++)
82*4882a593Smuzhiyun chip->regmap[reg] = pgm[reg];
83*4882a593Smuzhiyun snd_ak4117_reinit(chip);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun chip->rcs0 = reg_read(chip, AK4117_REG_RCS0) & ~(AK4117_QINT | AK4117_CINT | AK4117_STC);
86*4882a593Smuzhiyun chip->rcs1 = reg_read(chip, AK4117_REG_RCS1);
87*4882a593Smuzhiyun chip->rcs2 = reg_read(chip, AK4117_REG_RCS2);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if ((err = snd_device_new(card, SNDRV_DEV_CODEC, chip, &ops)) < 0)
90*4882a593Smuzhiyun goto __fail;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (r_ak4117)
93*4882a593Smuzhiyun *r_ak4117 = chip;
94*4882a593Smuzhiyun return 0;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun __fail:
97*4882a593Smuzhiyun snd_ak4117_free(chip);
98*4882a593Smuzhiyun return err;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
snd_ak4117_reg_write(struct ak4117 * chip,unsigned char reg,unsigned char mask,unsigned char val)101*4882a593Smuzhiyun void snd_ak4117_reg_write(struct ak4117 *chip, unsigned char reg, unsigned char mask, unsigned char val)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun if (reg >= 5)
104*4882a593Smuzhiyun return;
105*4882a593Smuzhiyun reg_write(chip, reg, (chip->regmap[reg] & ~mask) | val);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
snd_ak4117_reinit(struct ak4117 * chip)108*4882a593Smuzhiyun void snd_ak4117_reinit(struct ak4117 *chip)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun unsigned char old = chip->regmap[AK4117_REG_PWRDN], reg;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun del_timer(&chip->timer);
113*4882a593Smuzhiyun chip->init = 1;
114*4882a593Smuzhiyun /* bring the chip to reset state and powerdown state */
115*4882a593Smuzhiyun reg_write(chip, AK4117_REG_PWRDN, 0);
116*4882a593Smuzhiyun udelay(200);
117*4882a593Smuzhiyun /* release reset, but leave powerdown */
118*4882a593Smuzhiyun reg_write(chip, AK4117_REG_PWRDN, (old | AK4117_RST) & ~AK4117_PWN);
119*4882a593Smuzhiyun udelay(200);
120*4882a593Smuzhiyun for (reg = 1; reg < 5; reg++)
121*4882a593Smuzhiyun reg_write(chip, reg, chip->regmap[reg]);
122*4882a593Smuzhiyun /* release powerdown, everything is initialized now */
123*4882a593Smuzhiyun reg_write(chip, AK4117_REG_PWRDN, old | AK4117_RST | AK4117_PWN);
124*4882a593Smuzhiyun chip->init = 0;
125*4882a593Smuzhiyun mod_timer(&chip->timer, 1 + jiffies);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
external_rate(unsigned char rcs1)128*4882a593Smuzhiyun static unsigned int external_rate(unsigned char rcs1)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun switch (rcs1 & (AK4117_FS0|AK4117_FS1|AK4117_FS2|AK4117_FS3)) {
131*4882a593Smuzhiyun case AK4117_FS_32000HZ: return 32000;
132*4882a593Smuzhiyun case AK4117_FS_44100HZ: return 44100;
133*4882a593Smuzhiyun case AK4117_FS_48000HZ: return 48000;
134*4882a593Smuzhiyun case AK4117_FS_88200HZ: return 88200;
135*4882a593Smuzhiyun case AK4117_FS_96000HZ: return 96000;
136*4882a593Smuzhiyun case AK4117_FS_176400HZ: return 176400;
137*4882a593Smuzhiyun case AK4117_FS_192000HZ: return 192000;
138*4882a593Smuzhiyun default: return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
snd_ak4117_in_error_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)142*4882a593Smuzhiyun static int snd_ak4117_in_error_info(struct snd_kcontrol *kcontrol,
143*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
146*4882a593Smuzhiyun uinfo->count = 1;
147*4882a593Smuzhiyun uinfo->value.integer.min = 0;
148*4882a593Smuzhiyun uinfo->value.integer.max = LONG_MAX;
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
snd_ak4117_in_error_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)152*4882a593Smuzhiyun static int snd_ak4117_in_error_get(struct snd_kcontrol *kcontrol,
153*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct ak4117 *chip = snd_kcontrol_chip(kcontrol);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun spin_lock_irq(&chip->lock);
158*4882a593Smuzhiyun ucontrol->value.integer.value[0] =
159*4882a593Smuzhiyun chip->errors[kcontrol->private_value];
160*4882a593Smuzhiyun chip->errors[kcontrol->private_value] = 0;
161*4882a593Smuzhiyun spin_unlock_irq(&chip->lock);
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define snd_ak4117_in_bit_info snd_ctl_boolean_mono_info
166*4882a593Smuzhiyun
snd_ak4117_in_bit_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)167*4882a593Smuzhiyun static int snd_ak4117_in_bit_get(struct snd_kcontrol *kcontrol,
168*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun struct ak4117 *chip = snd_kcontrol_chip(kcontrol);
171*4882a593Smuzhiyun unsigned char reg = kcontrol->private_value & 0xff;
172*4882a593Smuzhiyun unsigned char bit = (kcontrol->private_value >> 8) & 0xff;
173*4882a593Smuzhiyun unsigned char inv = (kcontrol->private_value >> 31) & 1;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun ucontrol->value.integer.value[0] = ((reg_read(chip, reg) & (1 << bit)) ? 1 : 0) ^ inv;
176*4882a593Smuzhiyun return 0;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
snd_ak4117_rx_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)179*4882a593Smuzhiyun static int snd_ak4117_rx_info(struct snd_kcontrol *kcontrol,
180*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
183*4882a593Smuzhiyun uinfo->count = 1;
184*4882a593Smuzhiyun uinfo->value.integer.min = 0;
185*4882a593Smuzhiyun uinfo->value.integer.max = 1;
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
snd_ak4117_rx_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)189*4882a593Smuzhiyun static int snd_ak4117_rx_get(struct snd_kcontrol *kcontrol,
190*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct ak4117 *chip = snd_kcontrol_chip(kcontrol);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun ucontrol->value.integer.value[0] = (chip->regmap[AK4117_REG_IO] & AK4117_IPS) ? 1 : 0;
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
snd_ak4117_rx_put(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)198*4882a593Smuzhiyun static int snd_ak4117_rx_put(struct snd_kcontrol *kcontrol,
199*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct ak4117 *chip = snd_kcontrol_chip(kcontrol);
202*4882a593Smuzhiyun int change;
203*4882a593Smuzhiyun u8 old_val;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun spin_lock_irq(&chip->lock);
206*4882a593Smuzhiyun old_val = chip->regmap[AK4117_REG_IO];
207*4882a593Smuzhiyun change = !!ucontrol->value.integer.value[0] != ((old_val & AK4117_IPS) ? 1 : 0);
208*4882a593Smuzhiyun if (change)
209*4882a593Smuzhiyun reg_write(chip, AK4117_REG_IO, (old_val & ~AK4117_IPS) | (ucontrol->value.integer.value[0] ? AK4117_IPS : 0));
210*4882a593Smuzhiyun spin_unlock_irq(&chip->lock);
211*4882a593Smuzhiyun return change;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
snd_ak4117_rate_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)214*4882a593Smuzhiyun static int snd_ak4117_rate_info(struct snd_kcontrol *kcontrol,
215*4882a593Smuzhiyun struct snd_ctl_elem_info *uinfo)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
218*4882a593Smuzhiyun uinfo->count = 1;
219*4882a593Smuzhiyun uinfo->value.integer.min = 0;
220*4882a593Smuzhiyun uinfo->value.integer.max = 192000;
221*4882a593Smuzhiyun return 0;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
snd_ak4117_rate_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)224*4882a593Smuzhiyun static int snd_ak4117_rate_get(struct snd_kcontrol *kcontrol,
225*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun struct ak4117 *chip = snd_kcontrol_chip(kcontrol);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun ucontrol->value.integer.value[0] = external_rate(reg_read(chip, AK4117_REG_RCS1));
230*4882a593Smuzhiyun return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
snd_ak4117_spdif_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)233*4882a593Smuzhiyun static int snd_ak4117_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
236*4882a593Smuzhiyun uinfo->count = 1;
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
snd_ak4117_spdif_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)240*4882a593Smuzhiyun static int snd_ak4117_spdif_get(struct snd_kcontrol *kcontrol,
241*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct ak4117 *chip = snd_kcontrol_chip(kcontrol);
244*4882a593Smuzhiyun unsigned i;
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun for (i = 0; i < AK4117_REG_RXCSB_SIZE; i++)
247*4882a593Smuzhiyun ucontrol->value.iec958.status[i] = reg_read(chip, AK4117_REG_RXCSB0 + i);
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
snd_ak4117_spdif_mask_info(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)251*4882a593Smuzhiyun static int snd_ak4117_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
254*4882a593Smuzhiyun uinfo->count = 1;
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
snd_ak4117_spdif_mask_get(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)258*4882a593Smuzhiyun static int snd_ak4117_spdif_mask_get(struct snd_kcontrol *kcontrol,
259*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun memset(ucontrol->value.iec958.status, 0xff, AK4117_REG_RXCSB_SIZE);
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
snd_ak4117_spdif_pinfo(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)265*4882a593Smuzhiyun static int snd_ak4117_spdif_pinfo(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
268*4882a593Smuzhiyun uinfo->value.integer.min = 0;
269*4882a593Smuzhiyun uinfo->value.integer.max = 0xffff;
270*4882a593Smuzhiyun uinfo->count = 4;
271*4882a593Smuzhiyun return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
snd_ak4117_spdif_pget(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)274*4882a593Smuzhiyun static int snd_ak4117_spdif_pget(struct snd_kcontrol *kcontrol,
275*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct ak4117 *chip = snd_kcontrol_chip(kcontrol);
278*4882a593Smuzhiyun unsigned short tmp;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun ucontrol->value.integer.value[0] = 0xf8f2;
281*4882a593Smuzhiyun ucontrol->value.integer.value[1] = 0x4e1f;
282*4882a593Smuzhiyun tmp = reg_read(chip, AK4117_REG_Pc0) | (reg_read(chip, AK4117_REG_Pc1) << 8);
283*4882a593Smuzhiyun ucontrol->value.integer.value[2] = tmp;
284*4882a593Smuzhiyun tmp = reg_read(chip, AK4117_REG_Pd0) | (reg_read(chip, AK4117_REG_Pd1) << 8);
285*4882a593Smuzhiyun ucontrol->value.integer.value[3] = tmp;
286*4882a593Smuzhiyun return 0;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun
snd_ak4117_spdif_qinfo(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_info * uinfo)289*4882a593Smuzhiyun static int snd_ak4117_spdif_qinfo(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
292*4882a593Smuzhiyun uinfo->count = AK4117_REG_QSUB_SIZE;
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
snd_ak4117_spdif_qget(struct snd_kcontrol * kcontrol,struct snd_ctl_elem_value * ucontrol)296*4882a593Smuzhiyun static int snd_ak4117_spdif_qget(struct snd_kcontrol *kcontrol,
297*4882a593Smuzhiyun struct snd_ctl_elem_value *ucontrol)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct ak4117 *chip = snd_kcontrol_chip(kcontrol);
300*4882a593Smuzhiyun unsigned i;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun for (i = 0; i < AK4117_REG_QSUB_SIZE; i++)
303*4882a593Smuzhiyun ucontrol->value.bytes.data[i] = reg_read(chip, AK4117_REG_QSUB_ADDR + i);
304*4882a593Smuzhiyun return 0;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* Don't forget to change AK4117_CONTROLS define!!! */
308*4882a593Smuzhiyun static const struct snd_kcontrol_new snd_ak4117_iec958_controls[] = {
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
311*4882a593Smuzhiyun .name = "IEC958 Parity Errors",
312*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
313*4882a593Smuzhiyun .info = snd_ak4117_in_error_info,
314*4882a593Smuzhiyun .get = snd_ak4117_in_error_get,
315*4882a593Smuzhiyun .private_value = AK4117_PARITY_ERRORS,
316*4882a593Smuzhiyun },
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
319*4882a593Smuzhiyun .name = "IEC958 V-Bit Errors",
320*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
321*4882a593Smuzhiyun .info = snd_ak4117_in_error_info,
322*4882a593Smuzhiyun .get = snd_ak4117_in_error_get,
323*4882a593Smuzhiyun .private_value = AK4117_V_BIT_ERRORS,
324*4882a593Smuzhiyun },
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
327*4882a593Smuzhiyun .name = "IEC958 C-CRC Errors",
328*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
329*4882a593Smuzhiyun .info = snd_ak4117_in_error_info,
330*4882a593Smuzhiyun .get = snd_ak4117_in_error_get,
331*4882a593Smuzhiyun .private_value = AK4117_CCRC_ERRORS,
332*4882a593Smuzhiyun },
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
335*4882a593Smuzhiyun .name = "IEC958 Q-CRC Errors",
336*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
337*4882a593Smuzhiyun .info = snd_ak4117_in_error_info,
338*4882a593Smuzhiyun .get = snd_ak4117_in_error_get,
339*4882a593Smuzhiyun .private_value = AK4117_QCRC_ERRORS,
340*4882a593Smuzhiyun },
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
343*4882a593Smuzhiyun .name = "IEC958 External Rate",
344*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
345*4882a593Smuzhiyun .info = snd_ak4117_rate_info,
346*4882a593Smuzhiyun .get = snd_ak4117_rate_get,
347*4882a593Smuzhiyun },
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
350*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("",CAPTURE,MASK),
351*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ,
352*4882a593Smuzhiyun .info = snd_ak4117_spdif_mask_info,
353*4882a593Smuzhiyun .get = snd_ak4117_spdif_mask_get,
354*4882a593Smuzhiyun },
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
357*4882a593Smuzhiyun .name = SNDRV_CTL_NAME_IEC958("",CAPTURE,DEFAULT),
358*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
359*4882a593Smuzhiyun .info = snd_ak4117_spdif_info,
360*4882a593Smuzhiyun .get = snd_ak4117_spdif_get,
361*4882a593Smuzhiyun },
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
364*4882a593Smuzhiyun .name = "IEC958 Preamble Capture Default",
365*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
366*4882a593Smuzhiyun .info = snd_ak4117_spdif_pinfo,
367*4882a593Smuzhiyun .get = snd_ak4117_spdif_pget,
368*4882a593Smuzhiyun },
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
371*4882a593Smuzhiyun .name = "IEC958 Q-subcode Capture Default",
372*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
373*4882a593Smuzhiyun .info = snd_ak4117_spdif_qinfo,
374*4882a593Smuzhiyun .get = snd_ak4117_spdif_qget,
375*4882a593Smuzhiyun },
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
378*4882a593Smuzhiyun .name = "IEC958 Audio",
379*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
380*4882a593Smuzhiyun .info = snd_ak4117_in_bit_info,
381*4882a593Smuzhiyun .get = snd_ak4117_in_bit_get,
382*4882a593Smuzhiyun .private_value = (1<<31) | (3<<8) | AK4117_REG_RCS0,
383*4882a593Smuzhiyun },
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
386*4882a593Smuzhiyun .name = "IEC958 Non-PCM Bitstream",
387*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
388*4882a593Smuzhiyun .info = snd_ak4117_in_bit_info,
389*4882a593Smuzhiyun .get = snd_ak4117_in_bit_get,
390*4882a593Smuzhiyun .private_value = (5<<8) | AK4117_REG_RCS1,
391*4882a593Smuzhiyun },
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
394*4882a593Smuzhiyun .name = "IEC958 DTS Bitstream",
395*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
396*4882a593Smuzhiyun .info = snd_ak4117_in_bit_info,
397*4882a593Smuzhiyun .get = snd_ak4117_in_bit_get,
398*4882a593Smuzhiyun .private_value = (6<<8) | AK4117_REG_RCS1,
399*4882a593Smuzhiyun },
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun .iface = SNDRV_CTL_ELEM_IFACE_PCM,
402*4882a593Smuzhiyun .name = "AK4117 Input Select",
403*4882a593Smuzhiyun .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_WRITE,
404*4882a593Smuzhiyun .info = snd_ak4117_rx_info,
405*4882a593Smuzhiyun .get = snd_ak4117_rx_get,
406*4882a593Smuzhiyun .put = snd_ak4117_rx_put,
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun };
409*4882a593Smuzhiyun
snd_ak4117_build(struct ak4117 * ak4117,struct snd_pcm_substream * cap_substream)410*4882a593Smuzhiyun int snd_ak4117_build(struct ak4117 *ak4117, struct snd_pcm_substream *cap_substream)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun struct snd_kcontrol *kctl;
413*4882a593Smuzhiyun unsigned int idx;
414*4882a593Smuzhiyun int err;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun if (snd_BUG_ON(!cap_substream))
417*4882a593Smuzhiyun return -EINVAL;
418*4882a593Smuzhiyun ak4117->substream = cap_substream;
419*4882a593Smuzhiyun for (idx = 0; idx < AK4117_CONTROLS; idx++) {
420*4882a593Smuzhiyun kctl = snd_ctl_new1(&snd_ak4117_iec958_controls[idx], ak4117);
421*4882a593Smuzhiyun if (kctl == NULL)
422*4882a593Smuzhiyun return -ENOMEM;
423*4882a593Smuzhiyun kctl->id.device = cap_substream->pcm->device;
424*4882a593Smuzhiyun kctl->id.subdevice = cap_substream->number;
425*4882a593Smuzhiyun err = snd_ctl_add(ak4117->card, kctl);
426*4882a593Smuzhiyun if (err < 0)
427*4882a593Smuzhiyun return err;
428*4882a593Smuzhiyun ak4117->kctls[idx] = kctl;
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
snd_ak4117_external_rate(struct ak4117 * ak4117)433*4882a593Smuzhiyun int snd_ak4117_external_rate(struct ak4117 *ak4117)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun unsigned char rcs1;
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun rcs1 = reg_read(ak4117, AK4117_REG_RCS1);
438*4882a593Smuzhiyun return external_rate(rcs1);
439*4882a593Smuzhiyun }
440*4882a593Smuzhiyun
snd_ak4117_check_rate_and_errors(struct ak4117 * ak4117,unsigned int flags)441*4882a593Smuzhiyun int snd_ak4117_check_rate_and_errors(struct ak4117 *ak4117, unsigned int flags)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = ak4117->substream ? ak4117->substream->runtime : NULL;
444*4882a593Smuzhiyun unsigned long _flags;
445*4882a593Smuzhiyun int res = 0;
446*4882a593Smuzhiyun unsigned char rcs0, rcs1, rcs2;
447*4882a593Smuzhiyun unsigned char c0, c1;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun rcs1 = reg_read(ak4117, AK4117_REG_RCS1);
450*4882a593Smuzhiyun if (flags & AK4117_CHECK_NO_STAT)
451*4882a593Smuzhiyun goto __rate;
452*4882a593Smuzhiyun rcs0 = reg_read(ak4117, AK4117_REG_RCS0);
453*4882a593Smuzhiyun rcs2 = reg_read(ak4117, AK4117_REG_RCS2);
454*4882a593Smuzhiyun // printk(KERN_DEBUG "AK IRQ: rcs0 = 0x%x, rcs1 = 0x%x, rcs2 = 0x%x\n", rcs0, rcs1, rcs2);
455*4882a593Smuzhiyun spin_lock_irqsave(&ak4117->lock, _flags);
456*4882a593Smuzhiyun if (rcs0 & AK4117_PAR)
457*4882a593Smuzhiyun ak4117->errors[AK4117_PARITY_ERRORS]++;
458*4882a593Smuzhiyun if (rcs0 & AK4117_V)
459*4882a593Smuzhiyun ak4117->errors[AK4117_V_BIT_ERRORS]++;
460*4882a593Smuzhiyun if (rcs2 & AK4117_CCRC)
461*4882a593Smuzhiyun ak4117->errors[AK4117_CCRC_ERRORS]++;
462*4882a593Smuzhiyun if (rcs2 & AK4117_QCRC)
463*4882a593Smuzhiyun ak4117->errors[AK4117_QCRC_ERRORS]++;
464*4882a593Smuzhiyun c0 = (ak4117->rcs0 & (AK4117_QINT | AK4117_CINT | AK4117_STC | AK4117_AUDION | AK4117_AUTO | AK4117_UNLCK)) ^
465*4882a593Smuzhiyun (rcs0 & (AK4117_QINT | AK4117_CINT | AK4117_STC | AK4117_AUDION | AK4117_AUTO | AK4117_UNLCK));
466*4882a593Smuzhiyun c1 = (ak4117->rcs1 & (AK4117_DTSCD | AK4117_NPCM | AK4117_PEM | 0x0f)) ^
467*4882a593Smuzhiyun (rcs1 & (AK4117_DTSCD | AK4117_NPCM | AK4117_PEM | 0x0f));
468*4882a593Smuzhiyun ak4117->rcs0 = rcs0 & ~(AK4117_QINT | AK4117_CINT | AK4117_STC);
469*4882a593Smuzhiyun ak4117->rcs1 = rcs1;
470*4882a593Smuzhiyun ak4117->rcs2 = rcs2;
471*4882a593Smuzhiyun spin_unlock_irqrestore(&ak4117->lock, _flags);
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun if (rcs0 & AK4117_PAR)
474*4882a593Smuzhiyun snd_ctl_notify(ak4117->card, SNDRV_CTL_EVENT_MASK_VALUE, &ak4117->kctls[0]->id);
475*4882a593Smuzhiyun if (rcs0 & AK4117_V)
476*4882a593Smuzhiyun snd_ctl_notify(ak4117->card, SNDRV_CTL_EVENT_MASK_VALUE, &ak4117->kctls[1]->id);
477*4882a593Smuzhiyun if (rcs2 & AK4117_CCRC)
478*4882a593Smuzhiyun snd_ctl_notify(ak4117->card, SNDRV_CTL_EVENT_MASK_VALUE, &ak4117->kctls[2]->id);
479*4882a593Smuzhiyun if (rcs2 & AK4117_QCRC)
480*4882a593Smuzhiyun snd_ctl_notify(ak4117->card, SNDRV_CTL_EVENT_MASK_VALUE, &ak4117->kctls[3]->id);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* rate change */
483*4882a593Smuzhiyun if (c1 & 0x0f)
484*4882a593Smuzhiyun snd_ctl_notify(ak4117->card, SNDRV_CTL_EVENT_MASK_VALUE, &ak4117->kctls[4]->id);
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun if ((c1 & AK4117_PEM) | (c0 & AK4117_CINT))
487*4882a593Smuzhiyun snd_ctl_notify(ak4117->card, SNDRV_CTL_EVENT_MASK_VALUE, &ak4117->kctls[6]->id);
488*4882a593Smuzhiyun if (c0 & AK4117_QINT)
489*4882a593Smuzhiyun snd_ctl_notify(ak4117->card, SNDRV_CTL_EVENT_MASK_VALUE, &ak4117->kctls[8]->id);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (c0 & AK4117_AUDION)
492*4882a593Smuzhiyun snd_ctl_notify(ak4117->card, SNDRV_CTL_EVENT_MASK_VALUE, &ak4117->kctls[9]->id);
493*4882a593Smuzhiyun if (c1 & AK4117_NPCM)
494*4882a593Smuzhiyun snd_ctl_notify(ak4117->card, SNDRV_CTL_EVENT_MASK_VALUE, &ak4117->kctls[10]->id);
495*4882a593Smuzhiyun if (c1 & AK4117_DTSCD)
496*4882a593Smuzhiyun snd_ctl_notify(ak4117->card, SNDRV_CTL_EVENT_MASK_VALUE, &ak4117->kctls[11]->id);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (ak4117->change_callback && (c0 | c1) != 0)
499*4882a593Smuzhiyun ak4117->change_callback(ak4117, c0, c1);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun __rate:
502*4882a593Smuzhiyun /* compare rate */
503*4882a593Smuzhiyun res = external_rate(rcs1);
504*4882a593Smuzhiyun if (!(flags & AK4117_CHECK_NO_RATE) && runtime && runtime->rate != res) {
505*4882a593Smuzhiyun snd_pcm_stream_lock_irqsave(ak4117->substream, _flags);
506*4882a593Smuzhiyun if (snd_pcm_running(ak4117->substream)) {
507*4882a593Smuzhiyun // printk(KERN_DEBUG "rate changed (%i <- %i)\n", runtime->rate, res);
508*4882a593Smuzhiyun snd_pcm_stop(ak4117->substream, SNDRV_PCM_STATE_DRAINING);
509*4882a593Smuzhiyun wake_up(&runtime->sleep);
510*4882a593Smuzhiyun res = 1;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun snd_pcm_stream_unlock_irqrestore(ak4117->substream, _flags);
513*4882a593Smuzhiyun }
514*4882a593Smuzhiyun return res;
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
snd_ak4117_timer(struct timer_list * t)517*4882a593Smuzhiyun static void snd_ak4117_timer(struct timer_list *t)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct ak4117 *chip = from_timer(chip, t, timer);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun if (chip->init)
522*4882a593Smuzhiyun return;
523*4882a593Smuzhiyun snd_ak4117_check_rate_and_errors(chip, 0);
524*4882a593Smuzhiyun mod_timer(&chip->timer, 1 + jiffies);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun EXPORT_SYMBOL(snd_ak4117_create);
528*4882a593Smuzhiyun EXPORT_SYMBOL(snd_ak4117_reg_write);
529*4882a593Smuzhiyun EXPORT_SYMBOL(snd_ak4117_reinit);
530*4882a593Smuzhiyun EXPORT_SYMBOL(snd_ak4117_build);
531*4882a593Smuzhiyun EXPORT_SYMBOL(snd_ak4117_external_rate);
532*4882a593Smuzhiyun EXPORT_SYMBOL(snd_ak4117_check_rate_and_errors);
533