xref: /OK3568_Linux_fs/kernel/sound/hda/hdac_stream.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * HD-audio stream operations
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #include <linux/kernel.h>
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/export.h>
9*4882a593Smuzhiyun #include <linux/clocksource.h>
10*4882a593Smuzhiyun #include <sound/core.h>
11*4882a593Smuzhiyun #include <sound/pcm.h>
12*4882a593Smuzhiyun #include <sound/hdaudio.h>
13*4882a593Smuzhiyun #include <sound/hda_register.h>
14*4882a593Smuzhiyun #include "trace.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /**
17*4882a593Smuzhiyun  * snd_hdac_get_stream_stripe_ctl - get stripe control value
18*4882a593Smuzhiyun  * @bus: HD-audio core bus
19*4882a593Smuzhiyun  * @substream: PCM substream
20*4882a593Smuzhiyun  */
snd_hdac_get_stream_stripe_ctl(struct hdac_bus * bus,struct snd_pcm_substream * substream)21*4882a593Smuzhiyun int snd_hdac_get_stream_stripe_ctl(struct hdac_bus *bus,
22*4882a593Smuzhiyun 				   struct snd_pcm_substream *substream)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
25*4882a593Smuzhiyun 	unsigned int channels = runtime->channels,
26*4882a593Smuzhiyun 		     rate = runtime->rate,
27*4882a593Smuzhiyun 		     bits_per_sample = runtime->sample_bits,
28*4882a593Smuzhiyun 		     max_sdo_lines, value, sdo_line;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun 	/* T_AZA_GCAP_NSDO is 1:2 bitfields in GCAP */
31*4882a593Smuzhiyun 	max_sdo_lines = snd_hdac_chip_readl(bus, GCAP) & AZX_GCAP_NSDO;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun 	/* following is from HD audio spec */
34*4882a593Smuzhiyun 	for (sdo_line = max_sdo_lines; sdo_line > 0; sdo_line >>= 1) {
35*4882a593Smuzhiyun 		if (rate > 48000)
36*4882a593Smuzhiyun 			value = (channels * bits_per_sample *
37*4882a593Smuzhiyun 					(rate / 48000)) / sdo_line;
38*4882a593Smuzhiyun 		else
39*4882a593Smuzhiyun 			value = (channels * bits_per_sample) / sdo_line;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 		if (value >= bus->sdo_limit)
42*4882a593Smuzhiyun 			break;
43*4882a593Smuzhiyun 	}
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	/* stripe value: 0 for 1SDO, 1 for 2SDO, 2 for 4SDO lines */
46*4882a593Smuzhiyun 	return sdo_line >> 1;
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_get_stream_stripe_ctl);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /**
51*4882a593Smuzhiyun  * snd_hdac_stream_init - initialize each stream (aka device)
52*4882a593Smuzhiyun  * @bus: HD-audio core bus
53*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream object to initialize
54*4882a593Smuzhiyun  * @idx: stream index number
55*4882a593Smuzhiyun  * @direction: stream direction (SNDRV_PCM_STREAM_PLAYBACK or SNDRV_PCM_STREAM_CAPTURE)
56*4882a593Smuzhiyun  * @tag: the tag id to assign
57*4882a593Smuzhiyun  *
58*4882a593Smuzhiyun  * Assign the starting bdl address to each stream (device) and initialize.
59*4882a593Smuzhiyun  */
snd_hdac_stream_init(struct hdac_bus * bus,struct hdac_stream * azx_dev,int idx,int direction,int tag)60*4882a593Smuzhiyun void snd_hdac_stream_init(struct hdac_bus *bus, struct hdac_stream *azx_dev,
61*4882a593Smuzhiyun 			  int idx, int direction, int tag)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	azx_dev->bus = bus;
64*4882a593Smuzhiyun 	/* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
65*4882a593Smuzhiyun 	azx_dev->sd_addr = bus->remap_addr + (0x20 * idx + 0x80);
66*4882a593Smuzhiyun 	/* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
67*4882a593Smuzhiyun 	azx_dev->sd_int_sta_mask = 1 << idx;
68*4882a593Smuzhiyun 	azx_dev->index = idx;
69*4882a593Smuzhiyun 	azx_dev->direction = direction;
70*4882a593Smuzhiyun 	azx_dev->stream_tag = tag;
71*4882a593Smuzhiyun 	snd_hdac_dsp_lock_init(azx_dev);
72*4882a593Smuzhiyun 	list_add_tail(&azx_dev->list, &bus->stream_list);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_init);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /**
77*4882a593Smuzhiyun  * snd_hdac_stream_start - start a stream
78*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream to start
79*4882a593Smuzhiyun  * @fresh_start: false = wallclock timestamp relative to period wallclock
80*4882a593Smuzhiyun  *
81*4882a593Smuzhiyun  * Start a stream, set start_wallclk and set the running flag.
82*4882a593Smuzhiyun  */
snd_hdac_stream_start(struct hdac_stream * azx_dev,bool fresh_start)83*4882a593Smuzhiyun void snd_hdac_stream_start(struct hdac_stream *azx_dev, bool fresh_start)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	struct hdac_bus *bus = azx_dev->bus;
86*4882a593Smuzhiyun 	int stripe_ctl;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	trace_snd_hdac_stream_start(bus, azx_dev);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	azx_dev->start_wallclk = snd_hdac_chip_readl(bus, WALLCLK);
91*4882a593Smuzhiyun 	if (!fresh_start)
92*4882a593Smuzhiyun 		azx_dev->start_wallclk -= azx_dev->period_wallclk;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* enable SIE */
95*4882a593Smuzhiyun 	snd_hdac_chip_updatel(bus, INTCTL,
96*4882a593Smuzhiyun 			      1 << azx_dev->index,
97*4882a593Smuzhiyun 			      1 << azx_dev->index);
98*4882a593Smuzhiyun 	/* set stripe control */
99*4882a593Smuzhiyun 	if (azx_dev->stripe) {
100*4882a593Smuzhiyun 		if (azx_dev->substream)
101*4882a593Smuzhiyun 			stripe_ctl = snd_hdac_get_stream_stripe_ctl(bus, azx_dev->substream);
102*4882a593Smuzhiyun 		else
103*4882a593Smuzhiyun 			stripe_ctl = 0;
104*4882a593Smuzhiyun 		snd_hdac_stream_updateb(azx_dev, SD_CTL_3B, SD_CTL_STRIPE_MASK,
105*4882a593Smuzhiyun 					stripe_ctl);
106*4882a593Smuzhiyun 	}
107*4882a593Smuzhiyun 	/* set DMA start and interrupt mask */
108*4882a593Smuzhiyun 	snd_hdac_stream_updateb(azx_dev, SD_CTL,
109*4882a593Smuzhiyun 				0, SD_CTL_DMA_START | SD_INT_MASK);
110*4882a593Smuzhiyun 	azx_dev->running = true;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_start);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun  * snd_hdac_stream_clear - stop a stream DMA
116*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream to stop
117*4882a593Smuzhiyun  */
snd_hdac_stream_clear(struct hdac_stream * azx_dev)118*4882a593Smuzhiyun void snd_hdac_stream_clear(struct hdac_stream *azx_dev)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	snd_hdac_stream_updateb(azx_dev, SD_CTL,
121*4882a593Smuzhiyun 				SD_CTL_DMA_START | SD_INT_MASK, 0);
122*4882a593Smuzhiyun 	snd_hdac_stream_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
123*4882a593Smuzhiyun 	if (azx_dev->stripe)
124*4882a593Smuzhiyun 		snd_hdac_stream_updateb(azx_dev, SD_CTL_3B, SD_CTL_STRIPE_MASK, 0);
125*4882a593Smuzhiyun 	azx_dev->running = false;
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_clear);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /**
130*4882a593Smuzhiyun  * snd_hdac_stream_stop - stop a stream
131*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream to stop
132*4882a593Smuzhiyun  *
133*4882a593Smuzhiyun  * Stop a stream DMA and disable stream interrupt
134*4882a593Smuzhiyun  */
snd_hdac_stream_stop(struct hdac_stream * azx_dev)135*4882a593Smuzhiyun void snd_hdac_stream_stop(struct hdac_stream *azx_dev)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	trace_snd_hdac_stream_stop(azx_dev->bus, azx_dev);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	snd_hdac_stream_clear(azx_dev);
140*4882a593Smuzhiyun 	/* disable SIE */
141*4882a593Smuzhiyun 	snd_hdac_chip_updatel(azx_dev->bus, INTCTL, 1 << azx_dev->index, 0);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_stop);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun  * snd_hdac_stream_reset - reset a stream
147*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream to reset
148*4882a593Smuzhiyun  */
snd_hdac_stream_reset(struct hdac_stream * azx_dev)149*4882a593Smuzhiyun void snd_hdac_stream_reset(struct hdac_stream *azx_dev)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	unsigned char val;
152*4882a593Smuzhiyun 	int timeout;
153*4882a593Smuzhiyun 	int dma_run_state;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	snd_hdac_stream_clear(azx_dev);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	dma_run_state = snd_hdac_stream_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	snd_hdac_stream_updateb(azx_dev, SD_CTL, 0, SD_CTL_STREAM_RESET);
160*4882a593Smuzhiyun 	udelay(3);
161*4882a593Smuzhiyun 	timeout = 300;
162*4882a593Smuzhiyun 	do {
163*4882a593Smuzhiyun 		val = snd_hdac_stream_readb(azx_dev, SD_CTL) &
164*4882a593Smuzhiyun 			SD_CTL_STREAM_RESET;
165*4882a593Smuzhiyun 		if (val)
166*4882a593Smuzhiyun 			break;
167*4882a593Smuzhiyun 	} while (--timeout);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (azx_dev->bus->dma_stop_delay && dma_run_state)
170*4882a593Smuzhiyun 		udelay(azx_dev->bus->dma_stop_delay);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	val &= ~SD_CTL_STREAM_RESET;
173*4882a593Smuzhiyun 	snd_hdac_stream_writeb(azx_dev, SD_CTL, val);
174*4882a593Smuzhiyun 	udelay(3);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	timeout = 300;
177*4882a593Smuzhiyun 	/* waiting for hardware to report that the stream is out of reset */
178*4882a593Smuzhiyun 	do {
179*4882a593Smuzhiyun 		val = snd_hdac_stream_readb(azx_dev, SD_CTL) &
180*4882a593Smuzhiyun 			SD_CTL_STREAM_RESET;
181*4882a593Smuzhiyun 		if (!val)
182*4882a593Smuzhiyun 			break;
183*4882a593Smuzhiyun 	} while (--timeout);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* reset first position - may not be synced with hw at this time */
186*4882a593Smuzhiyun 	if (azx_dev->posbuf)
187*4882a593Smuzhiyun 		*azx_dev->posbuf = 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_reset);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun /**
192*4882a593Smuzhiyun  * snd_hdac_stream_setup -  set up the SD for streaming
193*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream to set up
194*4882a593Smuzhiyun  */
snd_hdac_stream_setup(struct hdac_stream * azx_dev)195*4882a593Smuzhiyun int snd_hdac_stream_setup(struct hdac_stream *azx_dev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	struct hdac_bus *bus = azx_dev->bus;
198*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime;
199*4882a593Smuzhiyun 	unsigned int val;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	if (azx_dev->substream)
202*4882a593Smuzhiyun 		runtime = azx_dev->substream->runtime;
203*4882a593Smuzhiyun 	else
204*4882a593Smuzhiyun 		runtime = NULL;
205*4882a593Smuzhiyun 	/* make sure the run bit is zero for SD */
206*4882a593Smuzhiyun 	snd_hdac_stream_clear(azx_dev);
207*4882a593Smuzhiyun 	/* program the stream_tag */
208*4882a593Smuzhiyun 	val = snd_hdac_stream_readl(azx_dev, SD_CTL);
209*4882a593Smuzhiyun 	val = (val & ~SD_CTL_STREAM_TAG_MASK) |
210*4882a593Smuzhiyun 		(azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
211*4882a593Smuzhiyun 	if (!bus->snoop)
212*4882a593Smuzhiyun 		val |= SD_CTL_TRAFFIC_PRIO;
213*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_CTL, val);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	/* program the length of samples in cyclic buffer */
216*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_CBL, azx_dev->bufsize);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* program the stream format */
219*4882a593Smuzhiyun 	/* this value needs to be the same as the one programmed */
220*4882a593Smuzhiyun 	snd_hdac_stream_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	/* program the stream LVI (last valid index) of the BDL */
223*4882a593Smuzhiyun 	snd_hdac_stream_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	/* program the BDL address */
226*4882a593Smuzhiyun 	/* lower BDL address */
227*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
228*4882a593Smuzhiyun 	/* upper BDL address */
229*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_BDLPU,
230*4882a593Smuzhiyun 			       upper_32_bits(azx_dev->bdl.addr));
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* enable the position buffer */
233*4882a593Smuzhiyun 	if (bus->use_posbuf && bus->posbuf.addr) {
234*4882a593Smuzhiyun 		if (!(snd_hdac_chip_readl(bus, DPLBASE) & AZX_DPLBASE_ENABLE))
235*4882a593Smuzhiyun 			snd_hdac_chip_writel(bus, DPLBASE,
236*4882a593Smuzhiyun 				(u32)bus->posbuf.addr | AZX_DPLBASE_ENABLE);
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	/* set the interrupt enable bits in the descriptor control register */
240*4882a593Smuzhiyun 	snd_hdac_stream_updatel(azx_dev, SD_CTL, 0, SD_INT_MASK);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	azx_dev->fifo_size = snd_hdac_stream_readw(azx_dev, SD_FIFOSIZE) + 1;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* when LPIB delay correction gives a small negative value,
245*4882a593Smuzhiyun 	 * we ignore it; currently set the threshold statically to
246*4882a593Smuzhiyun 	 * 64 frames
247*4882a593Smuzhiyun 	 */
248*4882a593Smuzhiyun 	if (runtime && runtime->period_size > 64)
249*4882a593Smuzhiyun 		azx_dev->delay_negative_threshold =
250*4882a593Smuzhiyun 			-frames_to_bytes(runtime, 64);
251*4882a593Smuzhiyun 	else
252*4882a593Smuzhiyun 		azx_dev->delay_negative_threshold = 0;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* wallclk has 24Mhz clock source */
255*4882a593Smuzhiyun 	if (runtime)
256*4882a593Smuzhiyun 		azx_dev->period_wallclk = (((runtime->period_size * 24000) /
257*4882a593Smuzhiyun 				    runtime->rate) * 1000);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_setup);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /**
264*4882a593Smuzhiyun  * snd_hdac_stream_cleanup - cleanup a stream
265*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream to clean up
266*4882a593Smuzhiyun  */
snd_hdac_stream_cleanup(struct hdac_stream * azx_dev)267*4882a593Smuzhiyun void snd_hdac_stream_cleanup(struct hdac_stream *azx_dev)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
270*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
271*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_CTL, 0);
272*4882a593Smuzhiyun 	azx_dev->bufsize = 0;
273*4882a593Smuzhiyun 	azx_dev->period_bytes = 0;
274*4882a593Smuzhiyun 	azx_dev->format_val = 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_cleanup);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /**
279*4882a593Smuzhiyun  * snd_hdac_stream_assign - assign a stream for the PCM
280*4882a593Smuzhiyun  * @bus: HD-audio core bus
281*4882a593Smuzhiyun  * @substream: PCM substream to assign
282*4882a593Smuzhiyun  *
283*4882a593Smuzhiyun  * Look for an unused stream for the given PCM substream, assign it
284*4882a593Smuzhiyun  * and return the stream object.  If no stream is free, returns NULL.
285*4882a593Smuzhiyun  * The function tries to keep using the same stream object when it's used
286*4882a593Smuzhiyun  * beforehand.  Also, when bus->reverse_assign flag is set, the last free
287*4882a593Smuzhiyun  * or matching entry is returned.  This is needed for some strange codecs.
288*4882a593Smuzhiyun  */
snd_hdac_stream_assign(struct hdac_bus * bus,struct snd_pcm_substream * substream)289*4882a593Smuzhiyun struct hdac_stream *snd_hdac_stream_assign(struct hdac_bus *bus,
290*4882a593Smuzhiyun 					   struct snd_pcm_substream *substream)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	struct hdac_stream *azx_dev;
293*4882a593Smuzhiyun 	struct hdac_stream *res = NULL;
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* make a non-zero unique key for the substream */
296*4882a593Smuzhiyun 	int key = (substream->pcm->device << 16) | (substream->number << 2) |
297*4882a593Smuzhiyun 		(substream->stream + 1);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	spin_lock_irq(&bus->reg_lock);
300*4882a593Smuzhiyun 	list_for_each_entry(azx_dev, &bus->stream_list, list) {
301*4882a593Smuzhiyun 		if (azx_dev->direction != substream->stream)
302*4882a593Smuzhiyun 			continue;
303*4882a593Smuzhiyun 		if (azx_dev->opened)
304*4882a593Smuzhiyun 			continue;
305*4882a593Smuzhiyun 		if (azx_dev->assigned_key == key) {
306*4882a593Smuzhiyun 			res = azx_dev;
307*4882a593Smuzhiyun 			break;
308*4882a593Smuzhiyun 		}
309*4882a593Smuzhiyun 		if (!res || bus->reverse_assign)
310*4882a593Smuzhiyun 			res = azx_dev;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 	if (res) {
313*4882a593Smuzhiyun 		res->opened = 1;
314*4882a593Smuzhiyun 		res->running = 0;
315*4882a593Smuzhiyun 		res->assigned_key = key;
316*4882a593Smuzhiyun 		res->substream = substream;
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 	spin_unlock_irq(&bus->reg_lock);
319*4882a593Smuzhiyun 	return res;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_assign);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun /**
324*4882a593Smuzhiyun  * snd_hdac_stream_release - release the assigned stream
325*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream to release
326*4882a593Smuzhiyun  *
327*4882a593Smuzhiyun  * Release the stream that has been assigned by snd_hdac_stream_assign().
328*4882a593Smuzhiyun  */
snd_hdac_stream_release(struct hdac_stream * azx_dev)329*4882a593Smuzhiyun void snd_hdac_stream_release(struct hdac_stream *azx_dev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	struct hdac_bus *bus = azx_dev->bus;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	spin_lock_irq(&bus->reg_lock);
334*4882a593Smuzhiyun 	azx_dev->opened = 0;
335*4882a593Smuzhiyun 	azx_dev->running = 0;
336*4882a593Smuzhiyun 	azx_dev->substream = NULL;
337*4882a593Smuzhiyun 	spin_unlock_irq(&bus->reg_lock);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_release);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun /**
342*4882a593Smuzhiyun  * snd_hdac_get_stream - return hdac_stream based on stream_tag and
343*4882a593Smuzhiyun  * direction
344*4882a593Smuzhiyun  *
345*4882a593Smuzhiyun  * @bus: HD-audio core bus
346*4882a593Smuzhiyun  * @dir: direction for the stream to be found
347*4882a593Smuzhiyun  * @stream_tag: stream tag for stream to be found
348*4882a593Smuzhiyun  */
snd_hdac_get_stream(struct hdac_bus * bus,int dir,int stream_tag)349*4882a593Smuzhiyun struct hdac_stream *snd_hdac_get_stream(struct hdac_bus *bus,
350*4882a593Smuzhiyun 					int dir, int stream_tag)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun 	struct hdac_stream *s;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	list_for_each_entry(s, &bus->stream_list, list) {
355*4882a593Smuzhiyun 		if (s->direction == dir && s->stream_tag == stream_tag)
356*4882a593Smuzhiyun 			return s;
357*4882a593Smuzhiyun 	}
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	return NULL;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_get_stream);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun /*
364*4882a593Smuzhiyun  * set up a BDL entry
365*4882a593Smuzhiyun  */
setup_bdle(struct hdac_bus * bus,struct snd_dma_buffer * dmab,struct hdac_stream * azx_dev,__le32 ** bdlp,int ofs,int size,int with_ioc)366*4882a593Smuzhiyun static int setup_bdle(struct hdac_bus *bus,
367*4882a593Smuzhiyun 		      struct snd_dma_buffer *dmab,
368*4882a593Smuzhiyun 		      struct hdac_stream *azx_dev, __le32 **bdlp,
369*4882a593Smuzhiyun 		      int ofs, int size, int with_ioc)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	__le32 *bdl = *bdlp;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	while (size > 0) {
374*4882a593Smuzhiyun 		dma_addr_t addr;
375*4882a593Smuzhiyun 		int chunk;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 		if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
378*4882a593Smuzhiyun 			return -EINVAL;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		addr = snd_sgbuf_get_addr(dmab, ofs);
381*4882a593Smuzhiyun 		/* program the address field of the BDL entry */
382*4882a593Smuzhiyun 		bdl[0] = cpu_to_le32((u32)addr);
383*4882a593Smuzhiyun 		bdl[1] = cpu_to_le32(upper_32_bits(addr));
384*4882a593Smuzhiyun 		/* program the size field of the BDL entry */
385*4882a593Smuzhiyun 		chunk = snd_sgbuf_get_chunk_size(dmab, ofs, size);
386*4882a593Smuzhiyun 		/* one BDLE cannot cross 4K boundary on CTHDA chips */
387*4882a593Smuzhiyun 		if (bus->align_bdle_4k) {
388*4882a593Smuzhiyun 			u32 remain = 0x1000 - (ofs & 0xfff);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 			if (chunk > remain)
391*4882a593Smuzhiyun 				chunk = remain;
392*4882a593Smuzhiyun 		}
393*4882a593Smuzhiyun 		bdl[2] = cpu_to_le32(chunk);
394*4882a593Smuzhiyun 		/* program the IOC to enable interrupt
395*4882a593Smuzhiyun 		 * only when the whole fragment is processed
396*4882a593Smuzhiyun 		 */
397*4882a593Smuzhiyun 		size -= chunk;
398*4882a593Smuzhiyun 		bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
399*4882a593Smuzhiyun 		bdl += 4;
400*4882a593Smuzhiyun 		azx_dev->frags++;
401*4882a593Smuzhiyun 		ofs += chunk;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 	*bdlp = bdl;
404*4882a593Smuzhiyun 	return ofs;
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /**
408*4882a593Smuzhiyun  * snd_hdac_stream_setup_periods - set up BDL entries
409*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream to set up
410*4882a593Smuzhiyun  *
411*4882a593Smuzhiyun  * Set up the buffer descriptor table of the given stream based on the
412*4882a593Smuzhiyun  * period and buffer sizes of the assigned PCM substream.
413*4882a593Smuzhiyun  */
snd_hdac_stream_setup_periods(struct hdac_stream * azx_dev)414*4882a593Smuzhiyun int snd_hdac_stream_setup_periods(struct hdac_stream *azx_dev)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	struct hdac_bus *bus = azx_dev->bus;
417*4882a593Smuzhiyun 	struct snd_pcm_substream *substream = azx_dev->substream;
418*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = substream->runtime;
419*4882a593Smuzhiyun 	__le32 *bdl;
420*4882a593Smuzhiyun 	int i, ofs, periods, period_bytes;
421*4882a593Smuzhiyun 	int pos_adj, pos_align;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	/* reset BDL address */
424*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
425*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	period_bytes = azx_dev->period_bytes;
428*4882a593Smuzhiyun 	periods = azx_dev->bufsize / period_bytes;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* program the initial BDL entries */
431*4882a593Smuzhiyun 	bdl = (__le32 *)azx_dev->bdl.area;
432*4882a593Smuzhiyun 	ofs = 0;
433*4882a593Smuzhiyun 	azx_dev->frags = 0;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	pos_adj = bus->bdl_pos_adj;
436*4882a593Smuzhiyun 	if (!azx_dev->no_period_wakeup && pos_adj > 0) {
437*4882a593Smuzhiyun 		pos_align = pos_adj;
438*4882a593Smuzhiyun 		pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
439*4882a593Smuzhiyun 		if (!pos_adj)
440*4882a593Smuzhiyun 			pos_adj = pos_align;
441*4882a593Smuzhiyun 		else
442*4882a593Smuzhiyun 			pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
443*4882a593Smuzhiyun 				pos_align;
444*4882a593Smuzhiyun 		pos_adj = frames_to_bytes(runtime, pos_adj);
445*4882a593Smuzhiyun 		if (pos_adj >= period_bytes) {
446*4882a593Smuzhiyun 			dev_warn(bus->dev, "Too big adjustment %d\n",
447*4882a593Smuzhiyun 				 pos_adj);
448*4882a593Smuzhiyun 			pos_adj = 0;
449*4882a593Smuzhiyun 		} else {
450*4882a593Smuzhiyun 			ofs = setup_bdle(bus, snd_pcm_get_dma_buf(substream),
451*4882a593Smuzhiyun 					 azx_dev,
452*4882a593Smuzhiyun 					 &bdl, ofs, pos_adj, true);
453*4882a593Smuzhiyun 			if (ofs < 0)
454*4882a593Smuzhiyun 				goto error;
455*4882a593Smuzhiyun 		}
456*4882a593Smuzhiyun 	} else
457*4882a593Smuzhiyun 		pos_adj = 0;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	for (i = 0; i < periods; i++) {
460*4882a593Smuzhiyun 		if (i == periods - 1 && pos_adj)
461*4882a593Smuzhiyun 			ofs = setup_bdle(bus, snd_pcm_get_dma_buf(substream),
462*4882a593Smuzhiyun 					 azx_dev, &bdl, ofs,
463*4882a593Smuzhiyun 					 period_bytes - pos_adj, 0);
464*4882a593Smuzhiyun 		else
465*4882a593Smuzhiyun 			ofs = setup_bdle(bus, snd_pcm_get_dma_buf(substream),
466*4882a593Smuzhiyun 					 azx_dev, &bdl, ofs,
467*4882a593Smuzhiyun 					 period_bytes,
468*4882a593Smuzhiyun 					 !azx_dev->no_period_wakeup);
469*4882a593Smuzhiyun 		if (ofs < 0)
470*4882a593Smuzhiyun 			goto error;
471*4882a593Smuzhiyun 	}
472*4882a593Smuzhiyun 	return 0;
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun  error:
475*4882a593Smuzhiyun 	dev_err(bus->dev, "Too many BDL entries: buffer=%d, period=%d\n",
476*4882a593Smuzhiyun 		azx_dev->bufsize, period_bytes);
477*4882a593Smuzhiyun 	return -EINVAL;
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_setup_periods);
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun /**
482*4882a593Smuzhiyun  * snd_hdac_stream_set_params - set stream parameters
483*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream for which parameters are to be set
484*4882a593Smuzhiyun  * @format_val: format value parameter
485*4882a593Smuzhiyun  *
486*4882a593Smuzhiyun  * Setup the HD-audio core stream parameters from substream of the stream
487*4882a593Smuzhiyun  * and passed format value
488*4882a593Smuzhiyun  */
snd_hdac_stream_set_params(struct hdac_stream * azx_dev,unsigned int format_val)489*4882a593Smuzhiyun int snd_hdac_stream_set_params(struct hdac_stream *azx_dev,
490*4882a593Smuzhiyun 				 unsigned int format_val)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	unsigned int bufsize, period_bytes;
494*4882a593Smuzhiyun 	struct snd_pcm_substream *substream = azx_dev->substream;
495*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime;
496*4882a593Smuzhiyun 	int err;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	if (!substream)
499*4882a593Smuzhiyun 		return -EINVAL;
500*4882a593Smuzhiyun 	runtime = substream->runtime;
501*4882a593Smuzhiyun 	bufsize = snd_pcm_lib_buffer_bytes(substream);
502*4882a593Smuzhiyun 	period_bytes = snd_pcm_lib_period_bytes(substream);
503*4882a593Smuzhiyun 
504*4882a593Smuzhiyun 	if (bufsize != azx_dev->bufsize ||
505*4882a593Smuzhiyun 	    period_bytes != azx_dev->period_bytes ||
506*4882a593Smuzhiyun 	    format_val != azx_dev->format_val ||
507*4882a593Smuzhiyun 	    runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
508*4882a593Smuzhiyun 		azx_dev->bufsize = bufsize;
509*4882a593Smuzhiyun 		azx_dev->period_bytes = period_bytes;
510*4882a593Smuzhiyun 		azx_dev->format_val = format_val;
511*4882a593Smuzhiyun 		azx_dev->no_period_wakeup = runtime->no_period_wakeup;
512*4882a593Smuzhiyun 		err = snd_hdac_stream_setup_periods(azx_dev);
513*4882a593Smuzhiyun 		if (err < 0)
514*4882a593Smuzhiyun 			return err;
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 	return 0;
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_set_params);
519*4882a593Smuzhiyun 
azx_cc_read(const struct cyclecounter * cc)520*4882a593Smuzhiyun static u64 azx_cc_read(const struct cyclecounter *cc)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	struct hdac_stream *azx_dev = container_of(cc, struct hdac_stream, cc);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	return snd_hdac_chip_readl(azx_dev->bus, WALLCLK);
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun 
azx_timecounter_init(struct hdac_stream * azx_dev,bool force,u64 last)527*4882a593Smuzhiyun static void azx_timecounter_init(struct hdac_stream *azx_dev,
528*4882a593Smuzhiyun 				 bool force, u64 last)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun 	struct timecounter *tc = &azx_dev->tc;
531*4882a593Smuzhiyun 	struct cyclecounter *cc = &azx_dev->cc;
532*4882a593Smuzhiyun 	u64 nsec;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	cc->read = azx_cc_read;
535*4882a593Smuzhiyun 	cc->mask = CLOCKSOURCE_MASK(32);
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	/*
538*4882a593Smuzhiyun 	 * Converting from 24 MHz to ns means applying a 125/3 factor.
539*4882a593Smuzhiyun 	 * To avoid any saturation issues in intermediate operations,
540*4882a593Smuzhiyun 	 * the 125 factor is applied first. The division is applied
541*4882a593Smuzhiyun 	 * last after reading the timecounter value.
542*4882a593Smuzhiyun 	 * Applying the 1/3 factor as part of the multiplication
543*4882a593Smuzhiyun 	 * requires at least 20 bits for a decent precision, however
544*4882a593Smuzhiyun 	 * overflows occur after about 4 hours or less, not a option.
545*4882a593Smuzhiyun 	 */
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	cc->mult = 125; /* saturation after 195 years */
548*4882a593Smuzhiyun 	cc->shift = 0;
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun 	nsec = 0; /* audio time is elapsed time since trigger */
551*4882a593Smuzhiyun 	timecounter_init(tc, cc, nsec);
552*4882a593Smuzhiyun 	if (force) {
553*4882a593Smuzhiyun 		/*
554*4882a593Smuzhiyun 		 * force timecounter to use predefined value,
555*4882a593Smuzhiyun 		 * used for synchronized starts
556*4882a593Smuzhiyun 		 */
557*4882a593Smuzhiyun 		tc->cycle_last = last;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun /**
562*4882a593Smuzhiyun  * snd_hdac_stream_timecounter_init - initialize time counter
563*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream (master stream)
564*4882a593Smuzhiyun  * @streams: bit flags of streams to set up
565*4882a593Smuzhiyun  *
566*4882a593Smuzhiyun  * Initializes the time counter of streams marked by the bit flags (each
567*4882a593Smuzhiyun  * bit corresponds to the stream index).
568*4882a593Smuzhiyun  * The trigger timestamp of PCM substream assigned to the given stream is
569*4882a593Smuzhiyun  * updated accordingly, too.
570*4882a593Smuzhiyun  */
snd_hdac_stream_timecounter_init(struct hdac_stream * azx_dev,unsigned int streams)571*4882a593Smuzhiyun void snd_hdac_stream_timecounter_init(struct hdac_stream *azx_dev,
572*4882a593Smuzhiyun 				      unsigned int streams)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	struct hdac_bus *bus = azx_dev->bus;
575*4882a593Smuzhiyun 	struct snd_pcm_runtime *runtime = azx_dev->substream->runtime;
576*4882a593Smuzhiyun 	struct hdac_stream *s;
577*4882a593Smuzhiyun 	bool inited = false;
578*4882a593Smuzhiyun 	u64 cycle_last = 0;
579*4882a593Smuzhiyun 	int i = 0;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	list_for_each_entry(s, &bus->stream_list, list) {
582*4882a593Smuzhiyun 		if (streams & (1 << i)) {
583*4882a593Smuzhiyun 			azx_timecounter_init(s, inited, cycle_last);
584*4882a593Smuzhiyun 			if (!inited) {
585*4882a593Smuzhiyun 				inited = true;
586*4882a593Smuzhiyun 				cycle_last = s->tc.cycle_last;
587*4882a593Smuzhiyun 			}
588*4882a593Smuzhiyun 		}
589*4882a593Smuzhiyun 		i++;
590*4882a593Smuzhiyun 	}
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	snd_pcm_gettime(runtime, &runtime->trigger_tstamp);
593*4882a593Smuzhiyun 	runtime->trigger_tstamp_latched = true;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_timecounter_init);
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /**
598*4882a593Smuzhiyun  * snd_hdac_stream_sync_trigger - turn on/off stream sync register
599*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream (master stream)
600*4882a593Smuzhiyun  * @set: true = set, false = clear
601*4882a593Smuzhiyun  * @streams: bit flags of streams to sync
602*4882a593Smuzhiyun  * @reg: the stream sync register address
603*4882a593Smuzhiyun  */
snd_hdac_stream_sync_trigger(struct hdac_stream * azx_dev,bool set,unsigned int streams,unsigned int reg)604*4882a593Smuzhiyun void snd_hdac_stream_sync_trigger(struct hdac_stream *azx_dev, bool set,
605*4882a593Smuzhiyun 				  unsigned int streams, unsigned int reg)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun 	struct hdac_bus *bus = azx_dev->bus;
608*4882a593Smuzhiyun 	unsigned int val;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	if (!reg)
611*4882a593Smuzhiyun 		reg = AZX_REG_SSYNC;
612*4882a593Smuzhiyun 	val = _snd_hdac_chip_readl(bus, reg);
613*4882a593Smuzhiyun 	if (set)
614*4882a593Smuzhiyun 		val |= streams;
615*4882a593Smuzhiyun 	else
616*4882a593Smuzhiyun 		val &= ~streams;
617*4882a593Smuzhiyun 	_snd_hdac_chip_writel(bus, reg, val);
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_sync_trigger);
620*4882a593Smuzhiyun 
621*4882a593Smuzhiyun /**
622*4882a593Smuzhiyun  * snd_hdac_stream_sync - sync with start/strop trigger operation
623*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream (master stream)
624*4882a593Smuzhiyun  * @start: true = start, false = stop
625*4882a593Smuzhiyun  * @streams: bit flags of streams to sync
626*4882a593Smuzhiyun  *
627*4882a593Smuzhiyun  * For @start = true, wait until all FIFOs get ready.
628*4882a593Smuzhiyun  * For @start = false, wait until all RUN bits are cleared.
629*4882a593Smuzhiyun  */
snd_hdac_stream_sync(struct hdac_stream * azx_dev,bool start,unsigned int streams)630*4882a593Smuzhiyun void snd_hdac_stream_sync(struct hdac_stream *azx_dev, bool start,
631*4882a593Smuzhiyun 			  unsigned int streams)
632*4882a593Smuzhiyun {
633*4882a593Smuzhiyun 	struct hdac_bus *bus = azx_dev->bus;
634*4882a593Smuzhiyun 	int i, nwait, timeout;
635*4882a593Smuzhiyun 	struct hdac_stream *s;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	for (timeout = 5000; timeout; timeout--) {
638*4882a593Smuzhiyun 		nwait = 0;
639*4882a593Smuzhiyun 		i = 0;
640*4882a593Smuzhiyun 		list_for_each_entry(s, &bus->stream_list, list) {
641*4882a593Smuzhiyun 			if (!(streams & (1 << i++)))
642*4882a593Smuzhiyun 				continue;
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 			if (start) {
645*4882a593Smuzhiyun 				/* check FIFO gets ready */
646*4882a593Smuzhiyun 				if (!(snd_hdac_stream_readb(s, SD_STS) &
647*4882a593Smuzhiyun 				      SD_STS_FIFO_READY))
648*4882a593Smuzhiyun 					nwait++;
649*4882a593Smuzhiyun 			} else {
650*4882a593Smuzhiyun 				/* check RUN bit is cleared */
651*4882a593Smuzhiyun 				if (snd_hdac_stream_readb(s, SD_CTL) &
652*4882a593Smuzhiyun 				    SD_CTL_DMA_START) {
653*4882a593Smuzhiyun 					nwait++;
654*4882a593Smuzhiyun 					/*
655*4882a593Smuzhiyun 					 * Perform stream reset if DMA RUN
656*4882a593Smuzhiyun 					 * bit not cleared within given timeout
657*4882a593Smuzhiyun 					 */
658*4882a593Smuzhiyun 					if (timeout == 1)
659*4882a593Smuzhiyun 						snd_hdac_stream_reset(s);
660*4882a593Smuzhiyun 				}
661*4882a593Smuzhiyun 			}
662*4882a593Smuzhiyun 		}
663*4882a593Smuzhiyun 		if (!nwait)
664*4882a593Smuzhiyun 			break;
665*4882a593Smuzhiyun 		cpu_relax();
666*4882a593Smuzhiyun 	}
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_stream_sync);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun #ifdef CONFIG_SND_HDA_DSP_LOADER
671*4882a593Smuzhiyun /**
672*4882a593Smuzhiyun  * snd_hdac_dsp_prepare - prepare for DSP loading
673*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream used for DSP loading
674*4882a593Smuzhiyun  * @format: HD-audio stream format
675*4882a593Smuzhiyun  * @byte_size: data chunk byte size
676*4882a593Smuzhiyun  * @bufp: allocated buffer
677*4882a593Smuzhiyun  *
678*4882a593Smuzhiyun  * Allocate the buffer for the given size and set up the given stream for
679*4882a593Smuzhiyun  * DSP loading.  Returns the stream tag (>= 0), or a negative error code.
680*4882a593Smuzhiyun  */
snd_hdac_dsp_prepare(struct hdac_stream * azx_dev,unsigned int format,unsigned int byte_size,struct snd_dma_buffer * bufp)681*4882a593Smuzhiyun int snd_hdac_dsp_prepare(struct hdac_stream *azx_dev, unsigned int format,
682*4882a593Smuzhiyun 			 unsigned int byte_size, struct snd_dma_buffer *bufp)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun 	struct hdac_bus *bus = azx_dev->bus;
685*4882a593Smuzhiyun 	__le32 *bdl;
686*4882a593Smuzhiyun 	int err;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	snd_hdac_dsp_lock(azx_dev);
689*4882a593Smuzhiyun 	spin_lock_irq(&bus->reg_lock);
690*4882a593Smuzhiyun 	if (azx_dev->running || azx_dev->locked) {
691*4882a593Smuzhiyun 		spin_unlock_irq(&bus->reg_lock);
692*4882a593Smuzhiyun 		err = -EBUSY;
693*4882a593Smuzhiyun 		goto unlock;
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 	azx_dev->locked = true;
696*4882a593Smuzhiyun 	spin_unlock_irq(&bus->reg_lock);
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV_SG, bus->dev,
699*4882a593Smuzhiyun 				  byte_size, bufp);
700*4882a593Smuzhiyun 	if (err < 0)
701*4882a593Smuzhiyun 		goto err_alloc;
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun 	azx_dev->substream = NULL;
704*4882a593Smuzhiyun 	azx_dev->bufsize = byte_size;
705*4882a593Smuzhiyun 	azx_dev->period_bytes = byte_size;
706*4882a593Smuzhiyun 	azx_dev->format_val = format;
707*4882a593Smuzhiyun 
708*4882a593Smuzhiyun 	snd_hdac_stream_reset(azx_dev);
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 	/* reset BDL address */
711*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
712*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	azx_dev->frags = 0;
715*4882a593Smuzhiyun 	bdl = (__le32 *)azx_dev->bdl.area;
716*4882a593Smuzhiyun 	err = setup_bdle(bus, bufp, azx_dev, &bdl, 0, byte_size, 0);
717*4882a593Smuzhiyun 	if (err < 0)
718*4882a593Smuzhiyun 		goto error;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	snd_hdac_stream_setup(azx_dev);
721*4882a593Smuzhiyun 	snd_hdac_dsp_unlock(azx_dev);
722*4882a593Smuzhiyun 	return azx_dev->stream_tag;
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun  error:
725*4882a593Smuzhiyun 	snd_dma_free_pages(bufp);
726*4882a593Smuzhiyun  err_alloc:
727*4882a593Smuzhiyun 	spin_lock_irq(&bus->reg_lock);
728*4882a593Smuzhiyun 	azx_dev->locked = false;
729*4882a593Smuzhiyun 	spin_unlock_irq(&bus->reg_lock);
730*4882a593Smuzhiyun  unlock:
731*4882a593Smuzhiyun 	snd_hdac_dsp_unlock(azx_dev);
732*4882a593Smuzhiyun 	return err;
733*4882a593Smuzhiyun }
734*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_dsp_prepare);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun /**
737*4882a593Smuzhiyun  * snd_hdac_dsp_trigger - start / stop DSP loading
738*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream used for DSP loading
739*4882a593Smuzhiyun  * @start: trigger start or stop
740*4882a593Smuzhiyun  */
snd_hdac_dsp_trigger(struct hdac_stream * azx_dev,bool start)741*4882a593Smuzhiyun void snd_hdac_dsp_trigger(struct hdac_stream *azx_dev, bool start)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun 	if (start)
744*4882a593Smuzhiyun 		snd_hdac_stream_start(azx_dev, true);
745*4882a593Smuzhiyun 	else
746*4882a593Smuzhiyun 		snd_hdac_stream_stop(azx_dev);
747*4882a593Smuzhiyun }
748*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_dsp_trigger);
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun /**
751*4882a593Smuzhiyun  * snd_hdac_dsp_cleanup - clean up the stream from DSP loading to normal
752*4882a593Smuzhiyun  * @azx_dev: HD-audio core stream used for DSP loading
753*4882a593Smuzhiyun  * @dmab: buffer used by DSP loading
754*4882a593Smuzhiyun  */
snd_hdac_dsp_cleanup(struct hdac_stream * azx_dev,struct snd_dma_buffer * dmab)755*4882a593Smuzhiyun void snd_hdac_dsp_cleanup(struct hdac_stream *azx_dev,
756*4882a593Smuzhiyun 			  struct snd_dma_buffer *dmab)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun 	struct hdac_bus *bus = azx_dev->bus;
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun 	if (!dmab->area || !azx_dev->locked)
761*4882a593Smuzhiyun 		return;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	snd_hdac_dsp_lock(azx_dev);
764*4882a593Smuzhiyun 	/* reset BDL address */
765*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_BDLPL, 0);
766*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_BDLPU, 0);
767*4882a593Smuzhiyun 	snd_hdac_stream_writel(azx_dev, SD_CTL, 0);
768*4882a593Smuzhiyun 	azx_dev->bufsize = 0;
769*4882a593Smuzhiyun 	azx_dev->period_bytes = 0;
770*4882a593Smuzhiyun 	azx_dev->format_val = 0;
771*4882a593Smuzhiyun 
772*4882a593Smuzhiyun 	snd_dma_free_pages(dmab);
773*4882a593Smuzhiyun 	dmab->area = NULL;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	spin_lock_irq(&bus->reg_lock);
776*4882a593Smuzhiyun 	azx_dev->locked = false;
777*4882a593Smuzhiyun 	spin_unlock_irq(&bus->reg_lock);
778*4882a593Smuzhiyun 	snd_hdac_dsp_unlock(azx_dev);
779*4882a593Smuzhiyun }
780*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(snd_hdac_dsp_cleanup);
781*4882a593Smuzhiyun #endif /* CONFIG_SND_HDA_DSP_LOADER */
782