1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/sound/arm/aaci.c - ARM PrimeCell AACI PL041 driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2003 Deep Blue Solutions Ltd, All Rights Reserved.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Documentation: ARM DDI 0173B
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/device.h>
14*4882a593Smuzhiyun #include <linux/spinlock.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/amba/bus.h>
18*4882a593Smuzhiyun #include <linux/io.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <sound/core.h>
21*4882a593Smuzhiyun #include <sound/initval.h>
22*4882a593Smuzhiyun #include <sound/ac97_codec.h>
23*4882a593Smuzhiyun #include <sound/pcm.h>
24*4882a593Smuzhiyun #include <sound/pcm_params.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "aaci.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define DRIVER_NAME "aaci-pl041"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define FRAME_PERIOD_US 21
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /*
33*4882a593Smuzhiyun * PM support is not complete. Turn it off.
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun #undef CONFIG_PM
36*4882a593Smuzhiyun
aaci_ac97_select_codec(struct aaci * aaci,struct snd_ac97 * ac97)37*4882a593Smuzhiyun static void aaci_ac97_select_codec(struct aaci *aaci, struct snd_ac97 *ac97)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun u32 v, maincr = aaci->maincr | MAINCR_SCRA(ac97->num);
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun * Ensure that the slot 1/2 RX registers are empty.
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun v = readl(aaci->base + AACI_SLFR);
45*4882a593Smuzhiyun if (v & SLFR_2RXV)
46*4882a593Smuzhiyun readl(aaci->base + AACI_SL2RX);
47*4882a593Smuzhiyun if (v & SLFR_1RXV)
48*4882a593Smuzhiyun readl(aaci->base + AACI_SL1RX);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (maincr != readl(aaci->base + AACI_MAINCR)) {
51*4882a593Smuzhiyun writel(maincr, aaci->base + AACI_MAINCR);
52*4882a593Smuzhiyun readl(aaci->base + AACI_MAINCR);
53*4882a593Smuzhiyun udelay(1);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /*
58*4882a593Smuzhiyun * P29:
59*4882a593Smuzhiyun * The recommended use of programming the external codec through slot 1
60*4882a593Smuzhiyun * and slot 2 data is to use the channels during setup routines and the
61*4882a593Smuzhiyun * slot register at any other time. The data written into slot 1, slot 2
62*4882a593Smuzhiyun * and slot 12 registers is transmitted only when their corresponding
63*4882a593Smuzhiyun * SI1TxEn, SI2TxEn and SI12TxEn bits are set in the AACI_MAINCR
64*4882a593Smuzhiyun * register.
65*4882a593Smuzhiyun */
aaci_ac97_write(struct snd_ac97 * ac97,unsigned short reg,unsigned short val)66*4882a593Smuzhiyun static void aaci_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
67*4882a593Smuzhiyun unsigned short val)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct aaci *aaci = ac97->private_data;
70*4882a593Smuzhiyun int timeout;
71*4882a593Smuzhiyun u32 v;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (ac97->num >= 4)
74*4882a593Smuzhiyun return;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun mutex_lock(&aaci->ac97_sem);
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun aaci_ac97_select_codec(aaci, ac97);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * P54: You must ensure that AACI_SL2TX is always written
82*4882a593Smuzhiyun * to, if required, before data is written to AACI_SL1TX.
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun writel(val << 4, aaci->base + AACI_SL2TX);
85*4882a593Smuzhiyun writel(reg << 12, aaci->base + AACI_SL1TX);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* Initially, wait one frame period */
88*4882a593Smuzhiyun udelay(FRAME_PERIOD_US);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* And then wait an additional eight frame periods for it to be sent */
91*4882a593Smuzhiyun timeout = FRAME_PERIOD_US * 8;
92*4882a593Smuzhiyun do {
93*4882a593Smuzhiyun udelay(1);
94*4882a593Smuzhiyun v = readl(aaci->base + AACI_SLFR);
95*4882a593Smuzhiyun } while ((v & (SLFR_1TXB|SLFR_2TXB)) && --timeout);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun if (v & (SLFR_1TXB|SLFR_2TXB))
98*4882a593Smuzhiyun dev_err(&aaci->dev->dev,
99*4882a593Smuzhiyun "timeout waiting for write to complete\n");
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun mutex_unlock(&aaci->ac97_sem);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * Read an AC'97 register.
106*4882a593Smuzhiyun */
aaci_ac97_read(struct snd_ac97 * ac97,unsigned short reg)107*4882a593Smuzhiyun static unsigned short aaci_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct aaci *aaci = ac97->private_data;
110*4882a593Smuzhiyun int timeout, retries = 10;
111*4882a593Smuzhiyun u32 v;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun if (ac97->num >= 4)
114*4882a593Smuzhiyun return ~0;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun mutex_lock(&aaci->ac97_sem);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun aaci_ac97_select_codec(aaci, ac97);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /*
121*4882a593Smuzhiyun * Write the register address to slot 1.
122*4882a593Smuzhiyun */
123*4882a593Smuzhiyun writel((reg << 12) | (1 << 19), aaci->base + AACI_SL1TX);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Initially, wait one frame period */
126*4882a593Smuzhiyun udelay(FRAME_PERIOD_US);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* And then wait an additional eight frame periods for it to be sent */
129*4882a593Smuzhiyun timeout = FRAME_PERIOD_US * 8;
130*4882a593Smuzhiyun do {
131*4882a593Smuzhiyun udelay(1);
132*4882a593Smuzhiyun v = readl(aaci->base + AACI_SLFR);
133*4882a593Smuzhiyun } while ((v & SLFR_1TXB) && --timeout);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (v & SLFR_1TXB) {
136*4882a593Smuzhiyun dev_err(&aaci->dev->dev, "timeout on slot 1 TX busy\n");
137*4882a593Smuzhiyun v = ~0;
138*4882a593Smuzhiyun goto out;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Now wait for the response frame */
142*4882a593Smuzhiyun udelay(FRAME_PERIOD_US);
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* And then wait an additional eight frame periods for data */
145*4882a593Smuzhiyun timeout = FRAME_PERIOD_US * 8;
146*4882a593Smuzhiyun do {
147*4882a593Smuzhiyun udelay(1);
148*4882a593Smuzhiyun cond_resched();
149*4882a593Smuzhiyun v = readl(aaci->base + AACI_SLFR) & (SLFR_1RXV|SLFR_2RXV);
150*4882a593Smuzhiyun } while ((v != (SLFR_1RXV|SLFR_2RXV)) && --timeout);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (v != (SLFR_1RXV|SLFR_2RXV)) {
153*4882a593Smuzhiyun dev_err(&aaci->dev->dev, "timeout on RX valid\n");
154*4882a593Smuzhiyun v = ~0;
155*4882a593Smuzhiyun goto out;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun do {
159*4882a593Smuzhiyun v = readl(aaci->base + AACI_SL1RX) >> 12;
160*4882a593Smuzhiyun if (v == reg) {
161*4882a593Smuzhiyun v = readl(aaci->base + AACI_SL2RX) >> 4;
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun } else if (--retries) {
164*4882a593Smuzhiyun dev_warn(&aaci->dev->dev,
165*4882a593Smuzhiyun "ac97 read back fail. retry\n");
166*4882a593Smuzhiyun continue;
167*4882a593Smuzhiyun } else {
168*4882a593Smuzhiyun dev_warn(&aaci->dev->dev,
169*4882a593Smuzhiyun "wrong ac97 register read back (%x != %x)\n",
170*4882a593Smuzhiyun v, reg);
171*4882a593Smuzhiyun v = ~0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun } while (retries);
174*4882a593Smuzhiyun out:
175*4882a593Smuzhiyun mutex_unlock(&aaci->ac97_sem);
176*4882a593Smuzhiyun return v;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static inline void
aaci_chan_wait_ready(struct aaci_runtime * aacirun,unsigned long mask)180*4882a593Smuzhiyun aaci_chan_wait_ready(struct aaci_runtime *aacirun, unsigned long mask)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun u32 val;
183*4882a593Smuzhiyun int timeout = 5000;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun do {
186*4882a593Smuzhiyun udelay(1);
187*4882a593Smuzhiyun val = readl(aacirun->base + AACI_SR);
188*4882a593Smuzhiyun } while (val & mask && timeout--);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /*
194*4882a593Smuzhiyun * Interrupt support.
195*4882a593Smuzhiyun */
aaci_fifo_irq(struct aaci * aaci,int channel,u32 mask)196*4882a593Smuzhiyun static void aaci_fifo_irq(struct aaci *aaci, int channel, u32 mask)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun if (mask & ISR_ORINTR) {
199*4882a593Smuzhiyun dev_warn(&aaci->dev->dev, "RX overrun on chan %d\n", channel);
200*4882a593Smuzhiyun writel(ICLR_RXOEC1 << channel, aaci->base + AACI_INTCLR);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (mask & ISR_RXTOINTR) {
204*4882a593Smuzhiyun dev_warn(&aaci->dev->dev, "RX timeout on chan %d\n", channel);
205*4882a593Smuzhiyun writel(ICLR_RXTOFEC1 << channel, aaci->base + AACI_INTCLR);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun if (mask & ISR_RXINTR) {
209*4882a593Smuzhiyun struct aaci_runtime *aacirun = &aaci->capture;
210*4882a593Smuzhiyun bool period_elapsed = false;
211*4882a593Smuzhiyun void *ptr;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (!aacirun->substream || !aacirun->start) {
214*4882a593Smuzhiyun dev_warn(&aaci->dev->dev, "RX interrupt???\n");
215*4882a593Smuzhiyun writel(0, aacirun->base + AACI_IE);
216*4882a593Smuzhiyun return;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun spin_lock(&aacirun->lock);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun ptr = aacirun->ptr;
222*4882a593Smuzhiyun do {
223*4882a593Smuzhiyun unsigned int len = aacirun->fifo_bytes;
224*4882a593Smuzhiyun u32 val;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (aacirun->bytes <= 0) {
227*4882a593Smuzhiyun aacirun->bytes += aacirun->period;
228*4882a593Smuzhiyun period_elapsed = true;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun if (!(aacirun->cr & CR_EN))
231*4882a593Smuzhiyun break;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun val = readl(aacirun->base + AACI_SR);
234*4882a593Smuzhiyun if (!(val & SR_RXHF))
235*4882a593Smuzhiyun break;
236*4882a593Smuzhiyun if (!(val & SR_RXFF))
237*4882a593Smuzhiyun len >>= 1;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun aacirun->bytes -= len;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun /* reading 16 bytes at a time */
242*4882a593Smuzhiyun for( ; len > 0; len -= 16) {
243*4882a593Smuzhiyun asm(
244*4882a593Smuzhiyun "ldmia %1, {r0, r1, r2, r3}\n\t"
245*4882a593Smuzhiyun "stmia %0!, {r0, r1, r2, r3}"
246*4882a593Smuzhiyun : "+r" (ptr)
247*4882a593Smuzhiyun : "r" (aacirun->fifo)
248*4882a593Smuzhiyun : "r0", "r1", "r2", "r3", "cc");
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun if (ptr >= aacirun->end)
251*4882a593Smuzhiyun ptr = aacirun->start;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun } while(1);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun aacirun->ptr = ptr;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun spin_unlock(&aacirun->lock);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (period_elapsed)
260*4882a593Smuzhiyun snd_pcm_period_elapsed(aacirun->substream);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (mask & ISR_URINTR) {
264*4882a593Smuzhiyun dev_dbg(&aaci->dev->dev, "TX underrun on chan %d\n", channel);
265*4882a593Smuzhiyun writel(ICLR_TXUEC1 << channel, aaci->base + AACI_INTCLR);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (mask & ISR_TXINTR) {
269*4882a593Smuzhiyun struct aaci_runtime *aacirun = &aaci->playback;
270*4882a593Smuzhiyun bool period_elapsed = false;
271*4882a593Smuzhiyun void *ptr;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (!aacirun->substream || !aacirun->start) {
274*4882a593Smuzhiyun dev_warn(&aaci->dev->dev, "TX interrupt???\n");
275*4882a593Smuzhiyun writel(0, aacirun->base + AACI_IE);
276*4882a593Smuzhiyun return;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun spin_lock(&aacirun->lock);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun ptr = aacirun->ptr;
282*4882a593Smuzhiyun do {
283*4882a593Smuzhiyun unsigned int len = aacirun->fifo_bytes;
284*4882a593Smuzhiyun u32 val;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (aacirun->bytes <= 0) {
287*4882a593Smuzhiyun aacirun->bytes += aacirun->period;
288*4882a593Smuzhiyun period_elapsed = true;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun if (!(aacirun->cr & CR_EN))
291*4882a593Smuzhiyun break;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun val = readl(aacirun->base + AACI_SR);
294*4882a593Smuzhiyun if (!(val & SR_TXHE))
295*4882a593Smuzhiyun break;
296*4882a593Smuzhiyun if (!(val & SR_TXFE))
297*4882a593Smuzhiyun len >>= 1;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun aacirun->bytes -= len;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun /* writing 16 bytes at a time */
302*4882a593Smuzhiyun for ( ; len > 0; len -= 16) {
303*4882a593Smuzhiyun asm(
304*4882a593Smuzhiyun "ldmia %0!, {r0, r1, r2, r3}\n\t"
305*4882a593Smuzhiyun "stmia %1, {r0, r1, r2, r3}"
306*4882a593Smuzhiyun : "+r" (ptr)
307*4882a593Smuzhiyun : "r" (aacirun->fifo)
308*4882a593Smuzhiyun : "r0", "r1", "r2", "r3", "cc");
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun if (ptr >= aacirun->end)
311*4882a593Smuzhiyun ptr = aacirun->start;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun } while (1);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun aacirun->ptr = ptr;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun spin_unlock(&aacirun->lock);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun if (period_elapsed)
320*4882a593Smuzhiyun snd_pcm_period_elapsed(aacirun->substream);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
aaci_irq(int irq,void * devid)324*4882a593Smuzhiyun static irqreturn_t aaci_irq(int irq, void *devid)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun struct aaci *aaci = devid;
327*4882a593Smuzhiyun u32 mask;
328*4882a593Smuzhiyun int i;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun mask = readl(aaci->base + AACI_ALLINTS);
331*4882a593Smuzhiyun if (mask) {
332*4882a593Smuzhiyun u32 m = mask;
333*4882a593Smuzhiyun for (i = 0; i < 4; i++, m >>= 7) {
334*4882a593Smuzhiyun if (m & 0x7f) {
335*4882a593Smuzhiyun aaci_fifo_irq(aaci, i, m);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return mask ? IRQ_HANDLED : IRQ_NONE;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /*
346*4882a593Smuzhiyun * ALSA support.
347*4882a593Smuzhiyun */
348*4882a593Smuzhiyun static const struct snd_pcm_hardware aaci_hw_info = {
349*4882a593Smuzhiyun .info = SNDRV_PCM_INFO_MMAP |
350*4882a593Smuzhiyun SNDRV_PCM_INFO_MMAP_VALID |
351*4882a593Smuzhiyun SNDRV_PCM_INFO_INTERLEAVED |
352*4882a593Smuzhiyun SNDRV_PCM_INFO_BLOCK_TRANSFER |
353*4882a593Smuzhiyun SNDRV_PCM_INFO_RESUME,
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun * ALSA doesn't support 18-bit or 20-bit packed into 32-bit
357*4882a593Smuzhiyun * words. It also doesn't support 12-bit at all.
358*4882a593Smuzhiyun */
359*4882a593Smuzhiyun .formats = SNDRV_PCM_FMTBIT_S16_LE,
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* rates are setup from the AC'97 codec */
362*4882a593Smuzhiyun .channels_min = 2,
363*4882a593Smuzhiyun .channels_max = 2,
364*4882a593Smuzhiyun .buffer_bytes_max = 64 * 1024,
365*4882a593Smuzhiyun .period_bytes_min = 256,
366*4882a593Smuzhiyun .period_bytes_max = PAGE_SIZE,
367*4882a593Smuzhiyun .periods_min = 4,
368*4882a593Smuzhiyun .periods_max = PAGE_SIZE / 16,
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun * We can support two and four channel audio. Unfortunately
373*4882a593Smuzhiyun * six channel audio requires a non-standard channel ordering:
374*4882a593Smuzhiyun * 2 -> FL(3), FR(4)
375*4882a593Smuzhiyun * 4 -> FL(3), FR(4), SL(7), SR(8)
376*4882a593Smuzhiyun * 6 -> FL(3), FR(4), SL(7), SR(8), C(6), LFE(9) (required)
377*4882a593Smuzhiyun * FL(3), FR(4), C(6), SL(7), SR(8), LFE(9) (actual)
378*4882a593Smuzhiyun * This requires an ALSA configuration file to correct.
379*4882a593Smuzhiyun */
aaci_rule_channels(struct snd_pcm_hw_params * p,struct snd_pcm_hw_rule * rule)380*4882a593Smuzhiyun static int aaci_rule_channels(struct snd_pcm_hw_params *p,
381*4882a593Smuzhiyun struct snd_pcm_hw_rule *rule)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun static const unsigned int channel_list[] = { 2, 4, 6 };
384*4882a593Smuzhiyun struct aaci *aaci = rule->private;
385*4882a593Smuzhiyun unsigned int mask = 1 << 0, slots;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /* pcms[0] is the our 5.1 PCM instance. */
388*4882a593Smuzhiyun slots = aaci->ac97_bus->pcms[0].r[0].slots;
389*4882a593Smuzhiyun if (slots & (1 << AC97_SLOT_PCM_SLEFT)) {
390*4882a593Smuzhiyun mask |= 1 << 1;
391*4882a593Smuzhiyun if (slots & (1 << AC97_SLOT_LFE))
392*4882a593Smuzhiyun mask |= 1 << 2;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun return snd_interval_list(hw_param_interval(p, rule->var),
396*4882a593Smuzhiyun ARRAY_SIZE(channel_list), channel_list, mask);
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
aaci_pcm_open(struct snd_pcm_substream * substream)399*4882a593Smuzhiyun static int aaci_pcm_open(struct snd_pcm_substream *substream)
400*4882a593Smuzhiyun {
401*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
402*4882a593Smuzhiyun struct aaci *aaci = substream->private_data;
403*4882a593Smuzhiyun struct aaci_runtime *aacirun;
404*4882a593Smuzhiyun int ret = 0;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
407*4882a593Smuzhiyun aacirun = &aaci->playback;
408*4882a593Smuzhiyun } else {
409*4882a593Smuzhiyun aacirun = &aaci->capture;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun aacirun->substream = substream;
413*4882a593Smuzhiyun runtime->private_data = aacirun;
414*4882a593Smuzhiyun runtime->hw = aaci_hw_info;
415*4882a593Smuzhiyun runtime->hw.rates = aacirun->pcm->rates;
416*4882a593Smuzhiyun snd_pcm_limit_hw_rates(runtime);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
419*4882a593Smuzhiyun runtime->hw.channels_max = 6;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Add rule describing channel dependency. */
422*4882a593Smuzhiyun ret = snd_pcm_hw_rule_add(substream->runtime, 0,
423*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_CHANNELS,
424*4882a593Smuzhiyun aaci_rule_channels, aaci,
425*4882a593Smuzhiyun SNDRV_PCM_HW_PARAM_CHANNELS, -1);
426*4882a593Smuzhiyun if (ret)
427*4882a593Smuzhiyun return ret;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (aacirun->pcm->r[1].slots)
430*4882a593Smuzhiyun snd_ac97_pcm_double_rate_rules(runtime);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /*
434*4882a593Smuzhiyun * ALSA wants the byte-size of the FIFOs. As we only support
435*4882a593Smuzhiyun * 16-bit samples, this is twice the FIFO depth irrespective
436*4882a593Smuzhiyun * of whether it's in compact mode or not.
437*4882a593Smuzhiyun */
438*4882a593Smuzhiyun runtime->hw.fifo_size = aaci->fifo_depth * 2;
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun mutex_lock(&aaci->irq_lock);
441*4882a593Smuzhiyun if (!aaci->users++) {
442*4882a593Smuzhiyun ret = request_irq(aaci->dev->irq[0], aaci_irq,
443*4882a593Smuzhiyun IRQF_SHARED, DRIVER_NAME, aaci);
444*4882a593Smuzhiyun if (ret != 0)
445*4882a593Smuzhiyun aaci->users--;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun mutex_unlock(&aaci->irq_lock);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return ret;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun /*
454*4882a593Smuzhiyun * Common ALSA stuff
455*4882a593Smuzhiyun */
aaci_pcm_close(struct snd_pcm_substream * substream)456*4882a593Smuzhiyun static int aaci_pcm_close(struct snd_pcm_substream *substream)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun struct aaci *aaci = substream->private_data;
459*4882a593Smuzhiyun struct aaci_runtime *aacirun = substream->runtime->private_data;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun WARN_ON(aacirun->cr & CR_EN);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun aacirun->substream = NULL;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun mutex_lock(&aaci->irq_lock);
466*4882a593Smuzhiyun if (!--aaci->users)
467*4882a593Smuzhiyun free_irq(aaci->dev->irq[0], aaci);
468*4882a593Smuzhiyun mutex_unlock(&aaci->irq_lock);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun return 0;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
aaci_pcm_hw_free(struct snd_pcm_substream * substream)473*4882a593Smuzhiyun static int aaci_pcm_hw_free(struct snd_pcm_substream *substream)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun struct aaci_runtime *aacirun = substream->runtime->private_data;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /*
478*4882a593Smuzhiyun * This must not be called with the device enabled.
479*4882a593Smuzhiyun */
480*4882a593Smuzhiyun WARN_ON(aacirun->cr & CR_EN);
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun if (aacirun->pcm_open)
483*4882a593Smuzhiyun snd_ac97_pcm_close(aacirun->pcm);
484*4882a593Smuzhiyun aacirun->pcm_open = 0;
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Channel to slot mask */
490*4882a593Smuzhiyun static const u32 channels_to_slotmask[] = {
491*4882a593Smuzhiyun [2] = CR_SL3 | CR_SL4,
492*4882a593Smuzhiyun [4] = CR_SL3 | CR_SL4 | CR_SL7 | CR_SL8,
493*4882a593Smuzhiyun [6] = CR_SL3 | CR_SL4 | CR_SL7 | CR_SL8 | CR_SL6 | CR_SL9,
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun
aaci_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * params)496*4882a593Smuzhiyun static int aaci_pcm_hw_params(struct snd_pcm_substream *substream,
497*4882a593Smuzhiyun struct snd_pcm_hw_params *params)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun struct aaci_runtime *aacirun = substream->runtime->private_data;
500*4882a593Smuzhiyun struct aaci *aaci = substream->private_data;
501*4882a593Smuzhiyun unsigned int channels = params_channels(params);
502*4882a593Smuzhiyun unsigned int rate = params_rate(params);
503*4882a593Smuzhiyun int dbl = rate > 48000;
504*4882a593Smuzhiyun int err;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun aaci_pcm_hw_free(substream);
507*4882a593Smuzhiyun if (aacirun->pcm_open) {
508*4882a593Smuzhiyun snd_ac97_pcm_close(aacirun->pcm);
509*4882a593Smuzhiyun aacirun->pcm_open = 0;
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun /* channels is already limited to 2, 4, or 6 by aaci_rule_channels */
513*4882a593Smuzhiyun if (dbl && channels != 2)
514*4882a593Smuzhiyun return -EINVAL;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun err = snd_ac97_pcm_open(aacirun->pcm, rate, channels,
517*4882a593Smuzhiyun aacirun->pcm->r[dbl].slots);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun aacirun->pcm_open = err == 0;
520*4882a593Smuzhiyun aacirun->cr = CR_FEN | CR_COMPACT | CR_SZ16;
521*4882a593Smuzhiyun aacirun->cr |= channels_to_slotmask[channels + dbl * 2];
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /*
524*4882a593Smuzhiyun * fifo_bytes is the number of bytes we transfer to/from
525*4882a593Smuzhiyun * the FIFO, including padding. So that's x4. As we're
526*4882a593Smuzhiyun * in compact mode, the FIFO is half the size.
527*4882a593Smuzhiyun */
528*4882a593Smuzhiyun aacirun->fifo_bytes = aaci->fifo_depth * 4 / 2;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun return err;
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
aaci_pcm_prepare(struct snd_pcm_substream * substream)533*4882a593Smuzhiyun static int aaci_pcm_prepare(struct snd_pcm_substream *substream)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
536*4882a593Smuzhiyun struct aaci_runtime *aacirun = runtime->private_data;
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun aacirun->period = snd_pcm_lib_period_bytes(substream);
539*4882a593Smuzhiyun aacirun->start = runtime->dma_area;
540*4882a593Smuzhiyun aacirun->end = aacirun->start + snd_pcm_lib_buffer_bytes(substream);
541*4882a593Smuzhiyun aacirun->ptr = aacirun->start;
542*4882a593Smuzhiyun aacirun->bytes = aacirun->period;
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun return 0;
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
aaci_pcm_pointer(struct snd_pcm_substream * substream)547*4882a593Smuzhiyun static snd_pcm_uframes_t aaci_pcm_pointer(struct snd_pcm_substream *substream)
548*4882a593Smuzhiyun {
549*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
550*4882a593Smuzhiyun struct aaci_runtime *aacirun = runtime->private_data;
551*4882a593Smuzhiyun ssize_t bytes = aacirun->ptr - aacirun->start;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun return bytes_to_frames(runtime, bytes);
554*4882a593Smuzhiyun }
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /*
558*4882a593Smuzhiyun * Playback specific ALSA stuff
559*4882a593Smuzhiyun */
aaci_pcm_playback_stop(struct aaci_runtime * aacirun)560*4882a593Smuzhiyun static void aaci_pcm_playback_stop(struct aaci_runtime *aacirun)
561*4882a593Smuzhiyun {
562*4882a593Smuzhiyun u32 ie;
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun ie = readl(aacirun->base + AACI_IE);
565*4882a593Smuzhiyun ie &= ~(IE_URIE|IE_TXIE);
566*4882a593Smuzhiyun writel(ie, aacirun->base + AACI_IE);
567*4882a593Smuzhiyun aacirun->cr &= ~CR_EN;
568*4882a593Smuzhiyun aaci_chan_wait_ready(aacirun, SR_TXB);
569*4882a593Smuzhiyun writel(aacirun->cr, aacirun->base + AACI_TXCR);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
aaci_pcm_playback_start(struct aaci_runtime * aacirun)572*4882a593Smuzhiyun static void aaci_pcm_playback_start(struct aaci_runtime *aacirun)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun u32 ie;
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun aaci_chan_wait_ready(aacirun, SR_TXB);
577*4882a593Smuzhiyun aacirun->cr |= CR_EN;
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun ie = readl(aacirun->base + AACI_IE);
580*4882a593Smuzhiyun ie |= IE_URIE | IE_TXIE;
581*4882a593Smuzhiyun writel(ie, aacirun->base + AACI_IE);
582*4882a593Smuzhiyun writel(aacirun->cr, aacirun->base + AACI_TXCR);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun
aaci_pcm_playback_trigger(struct snd_pcm_substream * substream,int cmd)585*4882a593Smuzhiyun static int aaci_pcm_playback_trigger(struct snd_pcm_substream *substream, int cmd)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct aaci_runtime *aacirun = substream->runtime->private_data;
588*4882a593Smuzhiyun unsigned long flags;
589*4882a593Smuzhiyun int ret = 0;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun spin_lock_irqsave(&aacirun->lock, flags);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun switch (cmd) {
594*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
595*4882a593Smuzhiyun aaci_pcm_playback_start(aacirun);
596*4882a593Smuzhiyun break;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
599*4882a593Smuzhiyun aaci_pcm_playback_start(aacirun);
600*4882a593Smuzhiyun break;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
603*4882a593Smuzhiyun aaci_pcm_playback_stop(aacirun);
604*4882a593Smuzhiyun break;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
607*4882a593Smuzhiyun aaci_pcm_playback_stop(aacirun);
608*4882a593Smuzhiyun break;
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
611*4882a593Smuzhiyun break;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
614*4882a593Smuzhiyun break;
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun default:
617*4882a593Smuzhiyun ret = -EINVAL;
618*4882a593Smuzhiyun }
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun spin_unlock_irqrestore(&aacirun->lock, flags);
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun return ret;
623*4882a593Smuzhiyun }
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun static const struct snd_pcm_ops aaci_playback_ops = {
626*4882a593Smuzhiyun .open = aaci_pcm_open,
627*4882a593Smuzhiyun .close = aaci_pcm_close,
628*4882a593Smuzhiyun .hw_params = aaci_pcm_hw_params,
629*4882a593Smuzhiyun .hw_free = aaci_pcm_hw_free,
630*4882a593Smuzhiyun .prepare = aaci_pcm_prepare,
631*4882a593Smuzhiyun .trigger = aaci_pcm_playback_trigger,
632*4882a593Smuzhiyun .pointer = aaci_pcm_pointer,
633*4882a593Smuzhiyun };
634*4882a593Smuzhiyun
aaci_pcm_capture_stop(struct aaci_runtime * aacirun)635*4882a593Smuzhiyun static void aaci_pcm_capture_stop(struct aaci_runtime *aacirun)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun u32 ie;
638*4882a593Smuzhiyun
639*4882a593Smuzhiyun aaci_chan_wait_ready(aacirun, SR_RXB);
640*4882a593Smuzhiyun
641*4882a593Smuzhiyun ie = readl(aacirun->base + AACI_IE);
642*4882a593Smuzhiyun ie &= ~(IE_ORIE | IE_RXIE);
643*4882a593Smuzhiyun writel(ie, aacirun->base+AACI_IE);
644*4882a593Smuzhiyun
645*4882a593Smuzhiyun aacirun->cr &= ~CR_EN;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun writel(aacirun->cr, aacirun->base + AACI_RXCR);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
aaci_pcm_capture_start(struct aaci_runtime * aacirun)650*4882a593Smuzhiyun static void aaci_pcm_capture_start(struct aaci_runtime *aacirun)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun u32 ie;
653*4882a593Smuzhiyun
654*4882a593Smuzhiyun aaci_chan_wait_ready(aacirun, SR_RXB);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun #ifdef DEBUG
657*4882a593Smuzhiyun /* RX Timeout value: bits 28:17 in RXCR */
658*4882a593Smuzhiyun aacirun->cr |= 0xf << 17;
659*4882a593Smuzhiyun #endif
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun aacirun->cr |= CR_EN;
662*4882a593Smuzhiyun writel(aacirun->cr, aacirun->base + AACI_RXCR);
663*4882a593Smuzhiyun
664*4882a593Smuzhiyun ie = readl(aacirun->base + AACI_IE);
665*4882a593Smuzhiyun ie |= IE_ORIE |IE_RXIE; // overrun and rx interrupt -- half full
666*4882a593Smuzhiyun writel(ie, aacirun->base + AACI_IE);
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
aaci_pcm_capture_trigger(struct snd_pcm_substream * substream,int cmd)669*4882a593Smuzhiyun static int aaci_pcm_capture_trigger(struct snd_pcm_substream *substream, int cmd)
670*4882a593Smuzhiyun {
671*4882a593Smuzhiyun struct aaci_runtime *aacirun = substream->runtime->private_data;
672*4882a593Smuzhiyun unsigned long flags;
673*4882a593Smuzhiyun int ret = 0;
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun spin_lock_irqsave(&aacirun->lock, flags);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun switch (cmd) {
678*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_START:
679*4882a593Smuzhiyun aaci_pcm_capture_start(aacirun);
680*4882a593Smuzhiyun break;
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_RESUME:
683*4882a593Smuzhiyun aaci_pcm_capture_start(aacirun);
684*4882a593Smuzhiyun break;
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_STOP:
687*4882a593Smuzhiyun aaci_pcm_capture_stop(aacirun);
688*4882a593Smuzhiyun break;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_SUSPEND:
691*4882a593Smuzhiyun aaci_pcm_capture_stop(aacirun);
692*4882a593Smuzhiyun break;
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
695*4882a593Smuzhiyun break;
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
698*4882a593Smuzhiyun break;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun default:
701*4882a593Smuzhiyun ret = -EINVAL;
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun spin_unlock_irqrestore(&aacirun->lock, flags);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun return ret;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
aaci_pcm_capture_prepare(struct snd_pcm_substream * substream)709*4882a593Smuzhiyun static int aaci_pcm_capture_prepare(struct snd_pcm_substream *substream)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun struct snd_pcm_runtime *runtime = substream->runtime;
712*4882a593Smuzhiyun struct aaci *aaci = substream->private_data;
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun aaci_pcm_prepare(substream);
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun /* allow changing of sample rate */
717*4882a593Smuzhiyun aaci_ac97_write(aaci->ac97, AC97_EXTENDED_STATUS, 0x0001); /* VRA */
718*4882a593Smuzhiyun aaci_ac97_write(aaci->ac97, AC97_PCM_LR_ADC_RATE, runtime->rate);
719*4882a593Smuzhiyun aaci_ac97_write(aaci->ac97, AC97_PCM_MIC_ADC_RATE, runtime->rate);
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* Record select: Mic: 0, Aux: 3, Line: 4 */
722*4882a593Smuzhiyun aaci_ac97_write(aaci->ac97, AC97_REC_SEL, 0x0404);
723*4882a593Smuzhiyun
724*4882a593Smuzhiyun return 0;
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun static const struct snd_pcm_ops aaci_capture_ops = {
728*4882a593Smuzhiyun .open = aaci_pcm_open,
729*4882a593Smuzhiyun .close = aaci_pcm_close,
730*4882a593Smuzhiyun .hw_params = aaci_pcm_hw_params,
731*4882a593Smuzhiyun .hw_free = aaci_pcm_hw_free,
732*4882a593Smuzhiyun .prepare = aaci_pcm_capture_prepare,
733*4882a593Smuzhiyun .trigger = aaci_pcm_capture_trigger,
734*4882a593Smuzhiyun .pointer = aaci_pcm_pointer,
735*4882a593Smuzhiyun };
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun /*
738*4882a593Smuzhiyun * Power Management.
739*4882a593Smuzhiyun */
740*4882a593Smuzhiyun #ifdef CONFIG_PM
aaci_do_suspend(struct snd_card * card)741*4882a593Smuzhiyun static int aaci_do_suspend(struct snd_card *card)
742*4882a593Smuzhiyun {
743*4882a593Smuzhiyun struct aaci *aaci = card->private_data;
744*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D3cold);
745*4882a593Smuzhiyun return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
aaci_do_resume(struct snd_card * card)748*4882a593Smuzhiyun static int aaci_do_resume(struct snd_card *card)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun snd_power_change_state(card, SNDRV_CTL_POWER_D0);
751*4882a593Smuzhiyun return 0;
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
aaci_suspend(struct device * dev)754*4882a593Smuzhiyun static int aaci_suspend(struct device *dev)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
757*4882a593Smuzhiyun return card ? aaci_do_suspend(card) : 0;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
aaci_resume(struct device * dev)760*4882a593Smuzhiyun static int aaci_resume(struct device *dev)
761*4882a593Smuzhiyun {
762*4882a593Smuzhiyun struct snd_card *card = dev_get_drvdata(dev);
763*4882a593Smuzhiyun return card ? aaci_do_resume(card) : 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun static SIMPLE_DEV_PM_OPS(aaci_dev_pm_ops, aaci_suspend, aaci_resume);
767*4882a593Smuzhiyun #define AACI_DEV_PM_OPS (&aaci_dev_pm_ops)
768*4882a593Smuzhiyun #else
769*4882a593Smuzhiyun #define AACI_DEV_PM_OPS NULL
770*4882a593Smuzhiyun #endif
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun static const struct ac97_pcm ac97_defs[] = {
774*4882a593Smuzhiyun [0] = { /* Front PCM */
775*4882a593Smuzhiyun .exclusive = 1,
776*4882a593Smuzhiyun .r = {
777*4882a593Smuzhiyun [0] = {
778*4882a593Smuzhiyun .slots = (1 << AC97_SLOT_PCM_LEFT) |
779*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_RIGHT) |
780*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_CENTER) |
781*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_SLEFT) |
782*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_SRIGHT) |
783*4882a593Smuzhiyun (1 << AC97_SLOT_LFE),
784*4882a593Smuzhiyun },
785*4882a593Smuzhiyun [1] = {
786*4882a593Smuzhiyun .slots = (1 << AC97_SLOT_PCM_LEFT) |
787*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_RIGHT) |
788*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_LEFT_0) |
789*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_RIGHT_0),
790*4882a593Smuzhiyun },
791*4882a593Smuzhiyun },
792*4882a593Smuzhiyun },
793*4882a593Smuzhiyun [1] = { /* PCM in */
794*4882a593Smuzhiyun .stream = 1,
795*4882a593Smuzhiyun .exclusive = 1,
796*4882a593Smuzhiyun .r = {
797*4882a593Smuzhiyun [0] = {
798*4882a593Smuzhiyun .slots = (1 << AC97_SLOT_PCM_LEFT) |
799*4882a593Smuzhiyun (1 << AC97_SLOT_PCM_RIGHT),
800*4882a593Smuzhiyun },
801*4882a593Smuzhiyun },
802*4882a593Smuzhiyun },
803*4882a593Smuzhiyun [2] = { /* Mic in */
804*4882a593Smuzhiyun .stream = 1,
805*4882a593Smuzhiyun .exclusive = 1,
806*4882a593Smuzhiyun .r = {
807*4882a593Smuzhiyun [0] = {
808*4882a593Smuzhiyun .slots = (1 << AC97_SLOT_MIC),
809*4882a593Smuzhiyun },
810*4882a593Smuzhiyun },
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun };
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun static const struct snd_ac97_bus_ops aaci_bus_ops = {
815*4882a593Smuzhiyun .write = aaci_ac97_write,
816*4882a593Smuzhiyun .read = aaci_ac97_read,
817*4882a593Smuzhiyun };
818*4882a593Smuzhiyun
aaci_probe_ac97(struct aaci * aaci)819*4882a593Smuzhiyun static int aaci_probe_ac97(struct aaci *aaci)
820*4882a593Smuzhiyun {
821*4882a593Smuzhiyun struct snd_ac97_template ac97_template;
822*4882a593Smuzhiyun struct snd_ac97_bus *ac97_bus;
823*4882a593Smuzhiyun struct snd_ac97 *ac97;
824*4882a593Smuzhiyun int ret;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun /*
827*4882a593Smuzhiyun * Assert AACIRESET for 2us
828*4882a593Smuzhiyun */
829*4882a593Smuzhiyun writel(0, aaci->base + AACI_RESET);
830*4882a593Smuzhiyun udelay(2);
831*4882a593Smuzhiyun writel(RESET_NRST, aaci->base + AACI_RESET);
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /*
834*4882a593Smuzhiyun * Give the AC'97 codec more than enough time
835*4882a593Smuzhiyun * to wake up. (42us = ~2 frames at 48kHz.)
836*4882a593Smuzhiyun */
837*4882a593Smuzhiyun udelay(FRAME_PERIOD_US * 2);
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun ret = snd_ac97_bus(aaci->card, 0, &aaci_bus_ops, aaci, &ac97_bus);
840*4882a593Smuzhiyun if (ret)
841*4882a593Smuzhiyun goto out;
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun ac97_bus->clock = 48000;
844*4882a593Smuzhiyun aaci->ac97_bus = ac97_bus;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun memset(&ac97_template, 0, sizeof(struct snd_ac97_template));
847*4882a593Smuzhiyun ac97_template.private_data = aaci;
848*4882a593Smuzhiyun ac97_template.num = 0;
849*4882a593Smuzhiyun ac97_template.scaps = AC97_SCAP_SKIP_MODEM;
850*4882a593Smuzhiyun
851*4882a593Smuzhiyun ret = snd_ac97_mixer(ac97_bus, &ac97_template, &ac97);
852*4882a593Smuzhiyun if (ret)
853*4882a593Smuzhiyun goto out;
854*4882a593Smuzhiyun aaci->ac97 = ac97;
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /*
857*4882a593Smuzhiyun * Disable AC97 PC Beep input on audio codecs.
858*4882a593Smuzhiyun */
859*4882a593Smuzhiyun if (ac97_is_audio(ac97))
860*4882a593Smuzhiyun snd_ac97_write_cache(ac97, AC97_PC_BEEP, 0x801e);
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun ret = snd_ac97_pcm_assign(ac97_bus, ARRAY_SIZE(ac97_defs), ac97_defs);
863*4882a593Smuzhiyun if (ret)
864*4882a593Smuzhiyun goto out;
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun aaci->playback.pcm = &ac97_bus->pcms[0];
867*4882a593Smuzhiyun aaci->capture.pcm = &ac97_bus->pcms[1];
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun out:
870*4882a593Smuzhiyun return ret;
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun
aaci_free_card(struct snd_card * card)873*4882a593Smuzhiyun static void aaci_free_card(struct snd_card *card)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun struct aaci *aaci = card->private_data;
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun iounmap(aaci->base);
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
aaci_init_card(struct amba_device * dev)880*4882a593Smuzhiyun static struct aaci *aaci_init_card(struct amba_device *dev)
881*4882a593Smuzhiyun {
882*4882a593Smuzhiyun struct aaci *aaci;
883*4882a593Smuzhiyun struct snd_card *card;
884*4882a593Smuzhiyun int err;
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun err = snd_card_new(&dev->dev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1,
887*4882a593Smuzhiyun THIS_MODULE, sizeof(struct aaci), &card);
888*4882a593Smuzhiyun if (err < 0)
889*4882a593Smuzhiyun return NULL;
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun card->private_free = aaci_free_card;
892*4882a593Smuzhiyun
893*4882a593Smuzhiyun strlcpy(card->driver, DRIVER_NAME, sizeof(card->driver));
894*4882a593Smuzhiyun strlcpy(card->shortname, "ARM AC'97 Interface", sizeof(card->shortname));
895*4882a593Smuzhiyun snprintf(card->longname, sizeof(card->longname),
896*4882a593Smuzhiyun "%s PL%03x rev%u at 0x%08llx, irq %d",
897*4882a593Smuzhiyun card->shortname, amba_part(dev), amba_rev(dev),
898*4882a593Smuzhiyun (unsigned long long)dev->res.start, dev->irq[0]);
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun aaci = card->private_data;
901*4882a593Smuzhiyun mutex_init(&aaci->ac97_sem);
902*4882a593Smuzhiyun mutex_init(&aaci->irq_lock);
903*4882a593Smuzhiyun aaci->card = card;
904*4882a593Smuzhiyun aaci->dev = dev;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun /* Set MAINCR to allow slot 1 and 2 data IO */
907*4882a593Smuzhiyun aaci->maincr = MAINCR_IE | MAINCR_SL1RXEN | MAINCR_SL1TXEN |
908*4882a593Smuzhiyun MAINCR_SL2RXEN | MAINCR_SL2TXEN;
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun return aaci;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
aaci_init_pcm(struct aaci * aaci)913*4882a593Smuzhiyun static int aaci_init_pcm(struct aaci *aaci)
914*4882a593Smuzhiyun {
915*4882a593Smuzhiyun struct snd_pcm *pcm;
916*4882a593Smuzhiyun int ret;
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun ret = snd_pcm_new(aaci->card, "AACI AC'97", 0, 1, 1, &pcm);
919*4882a593Smuzhiyun if (ret == 0) {
920*4882a593Smuzhiyun aaci->pcm = pcm;
921*4882a593Smuzhiyun pcm->private_data = aaci;
922*4882a593Smuzhiyun pcm->info_flags = 0;
923*4882a593Smuzhiyun
924*4882a593Smuzhiyun strlcpy(pcm->name, DRIVER_NAME, sizeof(pcm->name));
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &aaci_playback_ops);
927*4882a593Smuzhiyun snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &aaci_capture_ops);
928*4882a593Smuzhiyun snd_pcm_set_managed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV,
929*4882a593Smuzhiyun aaci->card->dev,
930*4882a593Smuzhiyun 0, 64 * 1024);
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun return ret;
934*4882a593Smuzhiyun }
935*4882a593Smuzhiyun
aaci_size_fifo(struct aaci * aaci)936*4882a593Smuzhiyun static unsigned int aaci_size_fifo(struct aaci *aaci)
937*4882a593Smuzhiyun {
938*4882a593Smuzhiyun struct aaci_runtime *aacirun = &aaci->playback;
939*4882a593Smuzhiyun int i;
940*4882a593Smuzhiyun
941*4882a593Smuzhiyun /*
942*4882a593Smuzhiyun * Enable the channel, but don't assign it to any slots, so
943*4882a593Smuzhiyun * it won't empty onto the AC'97 link.
944*4882a593Smuzhiyun */
945*4882a593Smuzhiyun writel(CR_FEN | CR_SZ16 | CR_EN, aacirun->base + AACI_TXCR);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun for (i = 0; !(readl(aacirun->base + AACI_SR) & SR_TXFF) && i < 4096; i++)
948*4882a593Smuzhiyun writel(0, aacirun->fifo);
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun writel(0, aacirun->base + AACI_TXCR);
951*4882a593Smuzhiyun
952*4882a593Smuzhiyun /*
953*4882a593Smuzhiyun * Re-initialise the AACI after the FIFO depth test, to
954*4882a593Smuzhiyun * ensure that the FIFOs are empty. Unfortunately, merely
955*4882a593Smuzhiyun * disabling the channel doesn't clear the FIFO.
956*4882a593Smuzhiyun */
957*4882a593Smuzhiyun writel(aaci->maincr & ~MAINCR_IE, aaci->base + AACI_MAINCR);
958*4882a593Smuzhiyun readl(aaci->base + AACI_MAINCR);
959*4882a593Smuzhiyun udelay(1);
960*4882a593Smuzhiyun writel(aaci->maincr, aaci->base + AACI_MAINCR);
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /*
963*4882a593Smuzhiyun * If we hit 4096 entries, we failed. Go back to the specified
964*4882a593Smuzhiyun * fifo depth.
965*4882a593Smuzhiyun */
966*4882a593Smuzhiyun if (i == 4096)
967*4882a593Smuzhiyun i = 8;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun return i;
970*4882a593Smuzhiyun }
971*4882a593Smuzhiyun
aaci_probe(struct amba_device * dev,const struct amba_id * id)972*4882a593Smuzhiyun static int aaci_probe(struct amba_device *dev,
973*4882a593Smuzhiyun const struct amba_id *id)
974*4882a593Smuzhiyun {
975*4882a593Smuzhiyun struct aaci *aaci;
976*4882a593Smuzhiyun int ret, i;
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun ret = amba_request_regions(dev, NULL);
979*4882a593Smuzhiyun if (ret)
980*4882a593Smuzhiyun return ret;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun aaci = aaci_init_card(dev);
983*4882a593Smuzhiyun if (!aaci) {
984*4882a593Smuzhiyun ret = -ENOMEM;
985*4882a593Smuzhiyun goto out;
986*4882a593Smuzhiyun }
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun aaci->base = ioremap(dev->res.start, resource_size(&dev->res));
989*4882a593Smuzhiyun if (!aaci->base) {
990*4882a593Smuzhiyun ret = -ENOMEM;
991*4882a593Smuzhiyun goto out;
992*4882a593Smuzhiyun }
993*4882a593Smuzhiyun
994*4882a593Smuzhiyun /*
995*4882a593Smuzhiyun * Playback uses AACI channel 0
996*4882a593Smuzhiyun */
997*4882a593Smuzhiyun spin_lock_init(&aaci->playback.lock);
998*4882a593Smuzhiyun aaci->playback.base = aaci->base + AACI_CSCH1;
999*4882a593Smuzhiyun aaci->playback.fifo = aaci->base + AACI_DR1;
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun /*
1002*4882a593Smuzhiyun * Capture uses AACI channel 0
1003*4882a593Smuzhiyun */
1004*4882a593Smuzhiyun spin_lock_init(&aaci->capture.lock);
1005*4882a593Smuzhiyun aaci->capture.base = aaci->base + AACI_CSCH1;
1006*4882a593Smuzhiyun aaci->capture.fifo = aaci->base + AACI_DR1;
1007*4882a593Smuzhiyun
1008*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1009*4882a593Smuzhiyun void __iomem *base = aaci->base + i * 0x14;
1010*4882a593Smuzhiyun
1011*4882a593Smuzhiyun writel(0, base + AACI_IE);
1012*4882a593Smuzhiyun writel(0, base + AACI_TXCR);
1013*4882a593Smuzhiyun writel(0, base + AACI_RXCR);
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun writel(0x1fff, aaci->base + AACI_INTCLR);
1017*4882a593Smuzhiyun writel(aaci->maincr, aaci->base + AACI_MAINCR);
1018*4882a593Smuzhiyun /*
1019*4882a593Smuzhiyun * Fix: ac97 read back fail errors by reading
1020*4882a593Smuzhiyun * from any arbitrary aaci register.
1021*4882a593Smuzhiyun */
1022*4882a593Smuzhiyun readl(aaci->base + AACI_CSCH1);
1023*4882a593Smuzhiyun ret = aaci_probe_ac97(aaci);
1024*4882a593Smuzhiyun if (ret)
1025*4882a593Smuzhiyun goto out;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /*
1028*4882a593Smuzhiyun * Size the FIFOs (must be multiple of 16).
1029*4882a593Smuzhiyun * This is the number of entries in the FIFO.
1030*4882a593Smuzhiyun */
1031*4882a593Smuzhiyun aaci->fifo_depth = aaci_size_fifo(aaci);
1032*4882a593Smuzhiyun if (aaci->fifo_depth & 15) {
1033*4882a593Smuzhiyun printk(KERN_WARNING "AACI: FIFO depth %d not supported\n",
1034*4882a593Smuzhiyun aaci->fifo_depth);
1035*4882a593Smuzhiyun ret = -ENODEV;
1036*4882a593Smuzhiyun goto out;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun ret = aaci_init_pcm(aaci);
1040*4882a593Smuzhiyun if (ret)
1041*4882a593Smuzhiyun goto out;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun ret = snd_card_register(aaci->card);
1044*4882a593Smuzhiyun if (ret == 0) {
1045*4882a593Smuzhiyun dev_info(&dev->dev, "%s\n", aaci->card->longname);
1046*4882a593Smuzhiyun dev_info(&dev->dev, "FIFO %u entries\n", aaci->fifo_depth);
1047*4882a593Smuzhiyun amba_set_drvdata(dev, aaci->card);
1048*4882a593Smuzhiyun return ret;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun out:
1052*4882a593Smuzhiyun if (aaci)
1053*4882a593Smuzhiyun snd_card_free(aaci->card);
1054*4882a593Smuzhiyun amba_release_regions(dev);
1055*4882a593Smuzhiyun return ret;
1056*4882a593Smuzhiyun }
1057*4882a593Smuzhiyun
aaci_remove(struct amba_device * dev)1058*4882a593Smuzhiyun static void aaci_remove(struct amba_device *dev)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct snd_card *card = amba_get_drvdata(dev);
1061*4882a593Smuzhiyun
1062*4882a593Smuzhiyun if (card) {
1063*4882a593Smuzhiyun struct aaci *aaci = card->private_data;
1064*4882a593Smuzhiyun writel(0, aaci->base + AACI_MAINCR);
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun snd_card_free(card);
1067*4882a593Smuzhiyun amba_release_regions(dev);
1068*4882a593Smuzhiyun }
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun static struct amba_id aaci_ids[] = {
1072*4882a593Smuzhiyun {
1073*4882a593Smuzhiyun .id = 0x00041041,
1074*4882a593Smuzhiyun .mask = 0x000fffff,
1075*4882a593Smuzhiyun },
1076*4882a593Smuzhiyun { 0, 0 },
1077*4882a593Smuzhiyun };
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun MODULE_DEVICE_TABLE(amba, aaci_ids);
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun static struct amba_driver aaci_driver = {
1082*4882a593Smuzhiyun .drv = {
1083*4882a593Smuzhiyun .name = DRIVER_NAME,
1084*4882a593Smuzhiyun .pm = AACI_DEV_PM_OPS,
1085*4882a593Smuzhiyun },
1086*4882a593Smuzhiyun .probe = aaci_probe,
1087*4882a593Smuzhiyun .remove = aaci_remove,
1088*4882a593Smuzhiyun .id_table = aaci_ids,
1089*4882a593Smuzhiyun };
1090*4882a593Smuzhiyun
1091*4882a593Smuzhiyun module_amba_driver(aaci_driver);
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun MODULE_LICENSE("GPL");
1094*4882a593Smuzhiyun MODULE_DESCRIPTION("ARM PrimeCell PL041 Advanced Audio CODEC Interface driver");
1095