1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * i2sbus driver -- interface register definitions
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2006 Johannes Berg <johannes@sipsolutions.net>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #ifndef __I2SBUS_INTERFACE_H
8*4882a593Smuzhiyun #define __I2SBUS_INTERFACE_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /* i2s bus control registers, at least what we know about them */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #define __PAD(m,n) u8 __pad##m[n]
13*4882a593Smuzhiyun #define _PAD(line, n) __PAD(line, n)
14*4882a593Smuzhiyun #define PAD(n) _PAD(__LINE__, (n))
15*4882a593Smuzhiyun struct i2s_interface_regs {
16*4882a593Smuzhiyun __le32 intr_ctl; /* 0x00 */
17*4882a593Smuzhiyun PAD(12);
18*4882a593Smuzhiyun __le32 serial_format; /* 0x10 */
19*4882a593Smuzhiyun PAD(12);
20*4882a593Smuzhiyun __le32 codec_msg_out; /* 0x20 */
21*4882a593Smuzhiyun PAD(12);
22*4882a593Smuzhiyun __le32 codec_msg_in; /* 0x30 */
23*4882a593Smuzhiyun PAD(12);
24*4882a593Smuzhiyun __le32 frame_count; /* 0x40 */
25*4882a593Smuzhiyun PAD(12);
26*4882a593Smuzhiyun __le32 frame_match; /* 0x50 */
27*4882a593Smuzhiyun PAD(12);
28*4882a593Smuzhiyun __le32 data_word_sizes; /* 0x60 */
29*4882a593Smuzhiyun PAD(12);
30*4882a593Smuzhiyun __le32 peak_level_sel; /* 0x70 */
31*4882a593Smuzhiyun PAD(12);
32*4882a593Smuzhiyun __le32 peak_level_in0; /* 0x80 */
33*4882a593Smuzhiyun PAD(12);
34*4882a593Smuzhiyun __le32 peak_level_in1; /* 0x90 */
35*4882a593Smuzhiyun PAD(12);
36*4882a593Smuzhiyun /* total size: 0x100 bytes */
37*4882a593Smuzhiyun } __attribute__((__packed__));
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* interrupt register is just a bitfield with
40*4882a593Smuzhiyun * interrupt enable and pending bits */
41*4882a593Smuzhiyun #define I2S_REG_INTR_CTL 0x00
42*4882a593Smuzhiyun # define I2S_INT_FRAME_COUNT (1<<31)
43*4882a593Smuzhiyun # define I2S_PENDING_FRAME_COUNT (1<<30)
44*4882a593Smuzhiyun # define I2S_INT_MESSAGE_FLAG (1<<29)
45*4882a593Smuzhiyun # define I2S_PENDING_MESSAGE_FLAG (1<<28)
46*4882a593Smuzhiyun # define I2S_INT_NEW_PEAK (1<<27)
47*4882a593Smuzhiyun # define I2S_PENDING_NEW_PEAK (1<<26)
48*4882a593Smuzhiyun # define I2S_INT_CLOCKS_STOPPED (1<<25)
49*4882a593Smuzhiyun # define I2S_PENDING_CLOCKS_STOPPED (1<<24)
50*4882a593Smuzhiyun # define I2S_INT_EXTERNAL_SYNC_ERROR (1<<23)
51*4882a593Smuzhiyun # define I2S_PENDING_EXTERNAL_SYNC_ERROR (1<<22)
52*4882a593Smuzhiyun # define I2S_INT_EXTERNAL_SYNC_OK (1<<21)
53*4882a593Smuzhiyun # define I2S_PENDING_EXTERNAL_SYNC_OK (1<<20)
54*4882a593Smuzhiyun # define I2S_INT_NEW_SAMPLE_RATE (1<<19)
55*4882a593Smuzhiyun # define I2S_PENDING_NEW_SAMPLE_RATE (1<<18)
56*4882a593Smuzhiyun # define I2S_INT_STATUS_FLAG (1<<17)
57*4882a593Smuzhiyun # define I2S_PENDING_STATUS_FLAG (1<<16)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* serial format register is more interesting :)
60*4882a593Smuzhiyun * It contains:
61*4882a593Smuzhiyun * - clock source
62*4882a593Smuzhiyun * - MClk divisor
63*4882a593Smuzhiyun * - SClk divisor
64*4882a593Smuzhiyun * - SClk master flag
65*4882a593Smuzhiyun * - serial format (sony, i2s 64x, i2s 32x, dav, silabs)
66*4882a593Smuzhiyun * - external sample frequency interrupt (don't understand)
67*4882a593Smuzhiyun * - external sample frequency
68*4882a593Smuzhiyun */
69*4882a593Smuzhiyun #define I2S_REG_SERIAL_FORMAT 0x10
70*4882a593Smuzhiyun /* clock source. You get either 18.432, 45.1584 or 49.1520 MHz */
71*4882a593Smuzhiyun # define I2S_SF_CLOCK_SOURCE_SHIFT 30
72*4882a593Smuzhiyun # define I2S_SF_CLOCK_SOURCE_MASK (3<<I2S_SF_CLOCK_SOURCE_SHIFT)
73*4882a593Smuzhiyun # define I2S_SF_CLOCK_SOURCE_18MHz (0<<I2S_SF_CLOCK_SOURCE_SHIFT)
74*4882a593Smuzhiyun # define I2S_SF_CLOCK_SOURCE_45MHz (1<<I2S_SF_CLOCK_SOURCE_SHIFT)
75*4882a593Smuzhiyun # define I2S_SF_CLOCK_SOURCE_49MHz (2<<I2S_SF_CLOCK_SOURCE_SHIFT)
76*4882a593Smuzhiyun /* also, let's define the exact clock speeds here, in Hz */
77*4882a593Smuzhiyun #define I2S_CLOCK_SPEED_18MHz 18432000
78*4882a593Smuzhiyun #define I2S_CLOCK_SPEED_45MHz 45158400
79*4882a593Smuzhiyun #define I2S_CLOCK_SPEED_49MHz 49152000
80*4882a593Smuzhiyun /* MClk is the clock that drives the codec, usually called its 'system clock'.
81*4882a593Smuzhiyun * It is derived by taking only every 'divisor' tick of the clock.
82*4882a593Smuzhiyun */
83*4882a593Smuzhiyun # define I2S_SF_MCLKDIV_SHIFT 24
84*4882a593Smuzhiyun # define I2S_SF_MCLKDIV_MASK (0x1F<<I2S_SF_MCLKDIV_SHIFT)
85*4882a593Smuzhiyun # define I2S_SF_MCLKDIV_1 (0x14<<I2S_SF_MCLKDIV_SHIFT)
86*4882a593Smuzhiyun # define I2S_SF_MCLKDIV_3 (0x13<<I2S_SF_MCLKDIV_SHIFT)
87*4882a593Smuzhiyun # define I2S_SF_MCLKDIV_5 (0x12<<I2S_SF_MCLKDIV_SHIFT)
88*4882a593Smuzhiyun # define I2S_SF_MCLKDIV_14 (0x0E<<I2S_SF_MCLKDIV_SHIFT)
89*4882a593Smuzhiyun # define I2S_SF_MCLKDIV_OTHER(div) (((div/2-1)<<I2S_SF_MCLKDIV_SHIFT)&I2S_SF_MCLKDIV_MASK)
i2s_sf_mclkdiv(int div,int * out)90*4882a593Smuzhiyun static inline int i2s_sf_mclkdiv(int div, int *out)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun int d;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun switch(div) {
95*4882a593Smuzhiyun case 1: *out |= I2S_SF_MCLKDIV_1; return 0;
96*4882a593Smuzhiyun case 3: *out |= I2S_SF_MCLKDIV_3; return 0;
97*4882a593Smuzhiyun case 5: *out |= I2S_SF_MCLKDIV_5; return 0;
98*4882a593Smuzhiyun case 14: *out |= I2S_SF_MCLKDIV_14; return 0;
99*4882a593Smuzhiyun default:
100*4882a593Smuzhiyun if (div%2) return -1;
101*4882a593Smuzhiyun d = div/2-1;
102*4882a593Smuzhiyun if (d == 0x14 || d == 0x13 || d == 0x12 || d == 0x0E)
103*4882a593Smuzhiyun return -1;
104*4882a593Smuzhiyun *out |= I2S_SF_MCLKDIV_OTHER(div);
105*4882a593Smuzhiyun return 0;
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun /* SClk is the clock that drives the i2s wire bus. Note that it is
109*4882a593Smuzhiyun * derived from the MClk above by taking only every 'divisor' tick
110*4882a593Smuzhiyun * of MClk.
111*4882a593Smuzhiyun */
112*4882a593Smuzhiyun # define I2S_SF_SCLKDIV_SHIFT 20
113*4882a593Smuzhiyun # define I2S_SF_SCLKDIV_MASK (0xF<<I2S_SF_SCLKDIV_SHIFT)
114*4882a593Smuzhiyun # define I2S_SF_SCLKDIV_1 (8<<I2S_SF_SCLKDIV_SHIFT)
115*4882a593Smuzhiyun # define I2S_SF_SCLKDIV_3 (9<<I2S_SF_SCLKDIV_SHIFT)
116*4882a593Smuzhiyun # define I2S_SF_SCLKDIV_OTHER(div) (((div/2-1)<<I2S_SF_SCLKDIV_SHIFT)&I2S_SF_SCLKDIV_MASK)
i2s_sf_sclkdiv(int div,int * out)117*4882a593Smuzhiyun static inline int i2s_sf_sclkdiv(int div, int *out)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun int d;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun switch(div) {
122*4882a593Smuzhiyun case 1: *out |= I2S_SF_SCLKDIV_1; return 0;
123*4882a593Smuzhiyun case 3: *out |= I2S_SF_SCLKDIV_3; return 0;
124*4882a593Smuzhiyun default:
125*4882a593Smuzhiyun if (div%2) return -1;
126*4882a593Smuzhiyun d = div/2-1;
127*4882a593Smuzhiyun if (d == 8 || d == 9) return -1;
128*4882a593Smuzhiyun *out |= I2S_SF_SCLKDIV_OTHER(div);
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun # define I2S_SF_SCLK_MASTER (1<<19)
133*4882a593Smuzhiyun /* serial format is the way the data is put to the i2s wire bus */
134*4882a593Smuzhiyun # define I2S_SF_SERIAL_FORMAT_SHIFT 16
135*4882a593Smuzhiyun # define I2S_SF_SERIAL_FORMAT_MASK (7<<I2S_SF_SERIAL_FORMAT_SHIFT)
136*4882a593Smuzhiyun # define I2S_SF_SERIAL_FORMAT_SONY (0<<I2S_SF_SERIAL_FORMAT_SHIFT)
137*4882a593Smuzhiyun # define I2S_SF_SERIAL_FORMAT_I2S_64X (1<<I2S_SF_SERIAL_FORMAT_SHIFT)
138*4882a593Smuzhiyun # define I2S_SF_SERIAL_FORMAT_I2S_32X (2<<I2S_SF_SERIAL_FORMAT_SHIFT)
139*4882a593Smuzhiyun # define I2S_SF_SERIAL_FORMAT_I2S_DAV (4<<I2S_SF_SERIAL_FORMAT_SHIFT)
140*4882a593Smuzhiyun # define I2S_SF_SERIAL_FORMAT_I2S_SILABS (5<<I2S_SF_SERIAL_FORMAT_SHIFT)
141*4882a593Smuzhiyun /* unknown */
142*4882a593Smuzhiyun # define I2S_SF_EXT_SAMPLE_FREQ_INT_SHIFT 12
143*4882a593Smuzhiyun # define I2S_SF_EXT_SAMPLE_FREQ_INT_MASK (0xF<<I2S_SF_SAMPLE_FREQ_INT_SHIFT)
144*4882a593Smuzhiyun /* probably gives external frequency? */
145*4882a593Smuzhiyun # define I2S_SF_EXT_SAMPLE_FREQ_MASK 0xFFF
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* used to send codec messages, but how isn't clear */
148*4882a593Smuzhiyun #define I2S_REG_CODEC_MSG_OUT 0x20
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* used to receive codec messages, but how isn't clear */
151*4882a593Smuzhiyun #define I2S_REG_CODEC_MSG_IN 0x30
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /* frame count reg isn't clear to me yet, but probably useful */
154*4882a593Smuzhiyun #define I2S_REG_FRAME_COUNT 0x40
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* program to some value, and get interrupt if frame count reaches it */
157*4882a593Smuzhiyun #define I2S_REG_FRAME_MATCH 0x50
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* this register describes how the bus transfers data */
160*4882a593Smuzhiyun #define I2S_REG_DATA_WORD_SIZES 0x60
161*4882a593Smuzhiyun /* number of interleaved input channels */
162*4882a593Smuzhiyun # define I2S_DWS_NUM_CHANNELS_IN_SHIFT 24
163*4882a593Smuzhiyun # define I2S_DWS_NUM_CHANNELS_IN_MASK (0x1F<<I2S_DWS_NUM_CHANNELS_IN_SHIFT)
164*4882a593Smuzhiyun /* word size of input data */
165*4882a593Smuzhiyun # define I2S_DWS_DATA_IN_SIZE_SHIFT 16
166*4882a593Smuzhiyun # define I2S_DWS_DATA_IN_16BIT (0<<I2S_DWS_DATA_IN_SIZE_SHIFT)
167*4882a593Smuzhiyun # define I2S_DWS_DATA_IN_24BIT (3<<I2S_DWS_DATA_IN_SIZE_SHIFT)
168*4882a593Smuzhiyun /* number of interleaved output channels */
169*4882a593Smuzhiyun # define I2S_DWS_NUM_CHANNELS_OUT_SHIFT 8
170*4882a593Smuzhiyun # define I2S_DWS_NUM_CHANNELS_OUT_MASK (0x1F<<I2S_DWS_NUM_CHANNELS_OUT_SHIFT)
171*4882a593Smuzhiyun /* word size of output data */
172*4882a593Smuzhiyun # define I2S_DWS_DATA_OUT_SIZE_SHIFT 0
173*4882a593Smuzhiyun # define I2S_DWS_DATA_OUT_16BIT (0<<I2S_DWS_DATA_OUT_SIZE_SHIFT)
174*4882a593Smuzhiyun # define I2S_DWS_DATA_OUT_24BIT (3<<I2S_DWS_DATA_OUT_SIZE_SHIFT)
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /* unknown */
178*4882a593Smuzhiyun #define I2S_REG_PEAK_LEVEL_SEL 0x70
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* unknown */
181*4882a593Smuzhiyun #define I2S_REG_PEAK_LEVEL_IN0 0x80
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /* unknown */
184*4882a593Smuzhiyun #define I2S_REG_PEAK_LEVEL_IN1 0x90
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun #endif /* __I2SBUS_INTERFACE_H */
187