xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/powerpc/xpedite5370.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2008 Extreme Engineering Solutions, Inc.
4*4882a593Smuzhiyun * Based on MPC8572DS device tree from Freescale Semiconductor, Inc.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * XPedite5370 3U VPX single-board computer based on MPC8572E
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/dts-v1/;
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	model = "xes,xpedite5370";
12*4882a593Smuzhiyun	compatible = "xes,xpedite5370", "xes,MPC8572";
13*4882a593Smuzhiyun	#address-cells = <2>;
14*4882a593Smuzhiyun	#size-cells = <2>;
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun	aliases {
17*4882a593Smuzhiyun		ethernet0 = &enet0;
18*4882a593Smuzhiyun		ethernet1 = &enet1;
19*4882a593Smuzhiyun		serial0 = &serial0;
20*4882a593Smuzhiyun		serial1 = &serial1;
21*4882a593Smuzhiyun		pci1 = &pci1;
22*4882a593Smuzhiyun		pci2 = &pci2;
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	cpus {
26*4882a593Smuzhiyun		#address-cells = <1>;
27*4882a593Smuzhiyun		#size-cells = <0>;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun		PowerPC,8572@0 {
30*4882a593Smuzhiyun			device_type = "cpu";
31*4882a593Smuzhiyun			reg = <0x0>;
32*4882a593Smuzhiyun			d-cache-line-size = <32>;	// 32 bytes
33*4882a593Smuzhiyun			i-cache-line-size = <32>;	// 32 bytes
34*4882a593Smuzhiyun			d-cache-size = <0x8000>;		// L1, 32K
35*4882a593Smuzhiyun			i-cache-size = <0x8000>;		// L1, 32K
36*4882a593Smuzhiyun			timebase-frequency = <0>;
37*4882a593Smuzhiyun			bus-frequency = <0>;
38*4882a593Smuzhiyun			clock-frequency = <0>;
39*4882a593Smuzhiyun			next-level-cache = <&L2>;
40*4882a593Smuzhiyun		};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun		PowerPC,8572@1 {
43*4882a593Smuzhiyun			device_type = "cpu";
44*4882a593Smuzhiyun			reg = <0x1>;
45*4882a593Smuzhiyun			d-cache-line-size = <32>;	// 32 bytes
46*4882a593Smuzhiyun			i-cache-line-size = <32>;	// 32 bytes
47*4882a593Smuzhiyun			d-cache-size = <0x8000>;		// L1, 32K
48*4882a593Smuzhiyun			i-cache-size = <0x8000>;		// L1, 32K
49*4882a593Smuzhiyun			timebase-frequency = <0>;
50*4882a593Smuzhiyun			bus-frequency = <0>;
51*4882a593Smuzhiyun			clock-frequency = <0>;
52*4882a593Smuzhiyun			next-level-cache = <&L2>;
53*4882a593Smuzhiyun		};
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	memory {
57*4882a593Smuzhiyun		device_type = "memory";
58*4882a593Smuzhiyun		reg = <0x0 0x0 0x0 0x0>;	// Filled in by U-Boot
59*4882a593Smuzhiyun	};
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun	localbus@ef005000 {
62*4882a593Smuzhiyun		#address-cells = <2>;
63*4882a593Smuzhiyun		#size-cells = <1>;
64*4882a593Smuzhiyun		compatible = "fsl,mpc8572-elbc", "fsl,elbc", "simple-bus";
65*4882a593Smuzhiyun		reg = <0 0xef005000 0 0x1000>;
66*4882a593Smuzhiyun		interrupts = <19 2>;
67*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
68*4882a593Smuzhiyun		/* Local bus region mappings */
69*4882a593Smuzhiyun		ranges = <0 0 0 0xf8000000 0x8000000 /* CS0: Boot flash */
70*4882a593Smuzhiyun			  1 0 0 0xf0000000 0x8000000 /* CS1: Alternate flash */
71*4882a593Smuzhiyun			  2 0 0 0xef800000 0x40000   /* CS2: NAND CE1 */
72*4882a593Smuzhiyun			  3 0 0 0xef840000 0x40000>; /* CS3: NAND CE2 */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun		nor-boot@0,0 {
75*4882a593Smuzhiyun			compatible = "amd,s29gl01gp", "cfi-flash";
76*4882a593Smuzhiyun			bank-width = <2>;
77*4882a593Smuzhiyun			reg = <0 0 0x8000000>; /* 128MB */
78*4882a593Smuzhiyun			#address-cells = <1>;
79*4882a593Smuzhiyun			#size-cells = <1>;
80*4882a593Smuzhiyun			partition@0 {
81*4882a593Smuzhiyun				label = "Primary user space";
82*4882a593Smuzhiyun				reg = <0x00000000 0x6f00000>; /* 111 MB */
83*4882a593Smuzhiyun			};
84*4882a593Smuzhiyun			partition@6f00000 {
85*4882a593Smuzhiyun				label = "Primary kernel";
86*4882a593Smuzhiyun				reg = <0x6f00000 0x1000000>; /* 16 MB */
87*4882a593Smuzhiyun			};
88*4882a593Smuzhiyun			partition@7f00000 {
89*4882a593Smuzhiyun				label = "Primary DTB";
90*4882a593Smuzhiyun				reg = <0x7f00000 0x40000>; /* 256 KB */
91*4882a593Smuzhiyun			};
92*4882a593Smuzhiyun			partition@7f40000 {
93*4882a593Smuzhiyun				label = "Primary U-Boot environment";
94*4882a593Smuzhiyun				reg = <0x7f40000 0x40000>; /* 256 KB */
95*4882a593Smuzhiyun			};
96*4882a593Smuzhiyun			partition@7f80000 {
97*4882a593Smuzhiyun				label = "Primary U-Boot";
98*4882a593Smuzhiyun				reg = <0x7f80000 0x80000>; /* 512 KB */
99*4882a593Smuzhiyun				read-only;
100*4882a593Smuzhiyun			};
101*4882a593Smuzhiyun		};
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun		nor-alternate@1,0 {
104*4882a593Smuzhiyun			compatible = "amd,s29gl01gp", "cfi-flash";
105*4882a593Smuzhiyun			bank-width = <2>;
106*4882a593Smuzhiyun			//reg = <0xf0000000 0x08000000>; /* 128MB */
107*4882a593Smuzhiyun			reg = <1 0 0x8000000>; /* 128MB */
108*4882a593Smuzhiyun			#address-cells = <1>;
109*4882a593Smuzhiyun			#size-cells = <1>;
110*4882a593Smuzhiyun			partition@0 {
111*4882a593Smuzhiyun				label = "Secondary user space";
112*4882a593Smuzhiyun				reg = <0x00000000 0x6f00000>; /* 111 MB */
113*4882a593Smuzhiyun			};
114*4882a593Smuzhiyun			partition@6f00000 {
115*4882a593Smuzhiyun				label = "Secondary kernel";
116*4882a593Smuzhiyun				reg = <0x6f00000 0x1000000>; /* 16 MB */
117*4882a593Smuzhiyun			};
118*4882a593Smuzhiyun			partition@7f00000 {
119*4882a593Smuzhiyun				label = "Secondary DTB";
120*4882a593Smuzhiyun				reg = <0x7f00000 0x40000>; /* 256 KB */
121*4882a593Smuzhiyun			};
122*4882a593Smuzhiyun			partition@7f40000 {
123*4882a593Smuzhiyun				label = "Secondary U-Boot environment";
124*4882a593Smuzhiyun				reg = <0x7f40000 0x40000>; /* 256 KB */
125*4882a593Smuzhiyun			};
126*4882a593Smuzhiyun			partition@7f80000 {
127*4882a593Smuzhiyun				label = "Secondary U-Boot";
128*4882a593Smuzhiyun				reg = <0x7f80000 0x80000>; /* 512 KB */
129*4882a593Smuzhiyun				read-only;
130*4882a593Smuzhiyun			};
131*4882a593Smuzhiyun		};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun		nand@2,0 {
134*4882a593Smuzhiyun			#address-cells = <1>;
135*4882a593Smuzhiyun			#size-cells = <1>;
136*4882a593Smuzhiyun			/*
137*4882a593Smuzhiyun			 * Actual part could be ST Micro NAND08GW3B2A (1 GB),
138*4882a593Smuzhiyun			 * Micron MT29F8G08DAA (2x 512 MB), or Micron
139*4882a593Smuzhiyun			 * MT29F16G08FAA (2x 1 GB), depending on the build
140*4882a593Smuzhiyun			 * configuration
141*4882a593Smuzhiyun			 */
142*4882a593Smuzhiyun			compatible = "fsl,mpc8572-fcm-nand",
143*4882a593Smuzhiyun				     "fsl,elbc-fcm-nand";
144*4882a593Smuzhiyun			reg = <2 0 0x40000>;
145*4882a593Smuzhiyun			/* U-Boot should fix this up if chip size > 1 GB */
146*4882a593Smuzhiyun			partition@0 {
147*4882a593Smuzhiyun				label = "NAND Filesystem";
148*4882a593Smuzhiyun				reg = <0 0x40000000>;
149*4882a593Smuzhiyun			};
150*4882a593Smuzhiyun		};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun	};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun	soc8572@ef000000 {
155*4882a593Smuzhiyun		#address-cells = <1>;
156*4882a593Smuzhiyun		#size-cells = <1>;
157*4882a593Smuzhiyun		device_type = "soc";
158*4882a593Smuzhiyun		compatible = "fsl,mpc8572-immr", "simple-bus";
159*4882a593Smuzhiyun		ranges = <0x0 0 0xef000000 0x100000>;
160*4882a593Smuzhiyun		bus-frequency = <0>;		// Filled out by uboot.
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun		ecm-law@0 {
163*4882a593Smuzhiyun			compatible = "fsl,ecm-law";
164*4882a593Smuzhiyun			reg = <0x0 0x1000>;
165*4882a593Smuzhiyun			fsl,num-laws = <12>;
166*4882a593Smuzhiyun		};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun		ecm@1000 {
169*4882a593Smuzhiyun			compatible = "fsl,mpc8572-ecm", "fsl,ecm";
170*4882a593Smuzhiyun			reg = <0x1000 0x1000>;
171*4882a593Smuzhiyun			interrupts = <17 2>;
172*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
173*4882a593Smuzhiyun		};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun		memory-controller@2000 {
176*4882a593Smuzhiyun			compatible = "fsl,mpc8572-memory-controller";
177*4882a593Smuzhiyun			reg = <0x2000 0x1000>;
178*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
179*4882a593Smuzhiyun			interrupts = <18 2>;
180*4882a593Smuzhiyun		};
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun		memory-controller@6000 {
183*4882a593Smuzhiyun			compatible = "fsl,mpc8572-memory-controller";
184*4882a593Smuzhiyun			reg = <0x6000 0x1000>;
185*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
186*4882a593Smuzhiyun			interrupts = <18 2>;
187*4882a593Smuzhiyun		};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun		L2: l2-cache-controller@20000 {
190*4882a593Smuzhiyun			compatible = "fsl,mpc8572-l2-cache-controller";
191*4882a593Smuzhiyun			reg = <0x20000 0x1000>;
192*4882a593Smuzhiyun			cache-line-size = <32>;	// 32 bytes
193*4882a593Smuzhiyun			cache-size = <0x100000>; // L2, 1M
194*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
195*4882a593Smuzhiyun			interrupts = <16 2>;
196*4882a593Smuzhiyun		};
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun		i2c@3000 {
199*4882a593Smuzhiyun			#address-cells = <1>;
200*4882a593Smuzhiyun			#size-cells = <0>;
201*4882a593Smuzhiyun			cell-index = <0>;
202*4882a593Smuzhiyun			compatible = "fsl-i2c";
203*4882a593Smuzhiyun			reg = <0x3000 0x100>;
204*4882a593Smuzhiyun			interrupts = <43 2>;
205*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
206*4882a593Smuzhiyun			dfsrr;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun			temp-sensor@48 {
209*4882a593Smuzhiyun				compatible = "dallas,ds1631", "dallas,ds1621";
210*4882a593Smuzhiyun				reg = <0x48>;
211*4882a593Smuzhiyun			};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun			temp-sensor@4c {
214*4882a593Smuzhiyun				compatible = "adi,adt7461";
215*4882a593Smuzhiyun				reg = <0x4c>;
216*4882a593Smuzhiyun			};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun			cpu-supervisor@51 {
219*4882a593Smuzhiyun				compatible = "dallas,ds4510";
220*4882a593Smuzhiyun				reg = <0x51>;
221*4882a593Smuzhiyun			};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun			eeprom@54 {
224*4882a593Smuzhiyun				compatible = "atmel,at24c128b";
225*4882a593Smuzhiyun				reg = <0x54>;
226*4882a593Smuzhiyun			};
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun			rtc@68 {
229*4882a593Smuzhiyun				compatible = "st,m41t00",
230*4882a593Smuzhiyun				             "dallas,ds1338";
231*4882a593Smuzhiyun				reg = <0x68>;
232*4882a593Smuzhiyun			};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun			pcie-switch@70 {
235*4882a593Smuzhiyun				compatible = "plx,pex8518";
236*4882a593Smuzhiyun				reg = <0x70>;
237*4882a593Smuzhiyun			};
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun			gpio1: gpio@18 {
240*4882a593Smuzhiyun				compatible = "nxp,pca9557";
241*4882a593Smuzhiyun				reg = <0x18>;
242*4882a593Smuzhiyun				#gpio-cells = <2>;
243*4882a593Smuzhiyun				gpio-controller;
244*4882a593Smuzhiyun				polarity = <0x00>;
245*4882a593Smuzhiyun			};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun			gpio2: gpio@1c {
248*4882a593Smuzhiyun				compatible = "nxp,pca9557";
249*4882a593Smuzhiyun				reg = <0x1c>;
250*4882a593Smuzhiyun				#gpio-cells = <2>;
251*4882a593Smuzhiyun				gpio-controller;
252*4882a593Smuzhiyun				polarity = <0x00>;
253*4882a593Smuzhiyun			};
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun			gpio3: gpio@1e {
256*4882a593Smuzhiyun				compatible = "nxp,pca9557";
257*4882a593Smuzhiyun				reg = <0x1e>;
258*4882a593Smuzhiyun				#gpio-cells = <2>;
259*4882a593Smuzhiyun				gpio-controller;
260*4882a593Smuzhiyun				polarity = <0x00>;
261*4882a593Smuzhiyun			};
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun			gpio4: gpio@1f {
264*4882a593Smuzhiyun				compatible = "nxp,pca9557";
265*4882a593Smuzhiyun				reg = <0x1f>;
266*4882a593Smuzhiyun				#gpio-cells = <2>;
267*4882a593Smuzhiyun				gpio-controller;
268*4882a593Smuzhiyun				polarity = <0x00>;
269*4882a593Smuzhiyun			};
270*4882a593Smuzhiyun		};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun		i2c@3100 {
273*4882a593Smuzhiyun			#address-cells = <1>;
274*4882a593Smuzhiyun			#size-cells = <0>;
275*4882a593Smuzhiyun			cell-index = <1>;
276*4882a593Smuzhiyun			compatible = "fsl-i2c";
277*4882a593Smuzhiyun			reg = <0x3100 0x100>;
278*4882a593Smuzhiyun			interrupts = <43 2>;
279*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
280*4882a593Smuzhiyun			dfsrr;
281*4882a593Smuzhiyun		};
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun		dma@c300 {
284*4882a593Smuzhiyun			#address-cells = <1>;
285*4882a593Smuzhiyun			#size-cells = <1>;
286*4882a593Smuzhiyun			compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma";
287*4882a593Smuzhiyun			reg = <0xc300 0x4>;
288*4882a593Smuzhiyun			ranges = <0x0 0xc100 0x200>;
289*4882a593Smuzhiyun			cell-index = <1>;
290*4882a593Smuzhiyun			dma-channel@0 {
291*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
292*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
293*4882a593Smuzhiyun				reg = <0x0 0x80>;
294*4882a593Smuzhiyun				cell-index = <0>;
295*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
296*4882a593Smuzhiyun				interrupts = <76 2>;
297*4882a593Smuzhiyun			};
298*4882a593Smuzhiyun			dma-channel@80 {
299*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
300*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
301*4882a593Smuzhiyun				reg = <0x80 0x80>;
302*4882a593Smuzhiyun				cell-index = <1>;
303*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
304*4882a593Smuzhiyun				interrupts = <77 2>;
305*4882a593Smuzhiyun			};
306*4882a593Smuzhiyun			dma-channel@100 {
307*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
308*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
309*4882a593Smuzhiyun				reg = <0x100 0x80>;
310*4882a593Smuzhiyun				cell-index = <2>;
311*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
312*4882a593Smuzhiyun				interrupts = <78 2>;
313*4882a593Smuzhiyun			};
314*4882a593Smuzhiyun			dma-channel@180 {
315*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
316*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
317*4882a593Smuzhiyun				reg = <0x180 0x80>;
318*4882a593Smuzhiyun				cell-index = <3>;
319*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
320*4882a593Smuzhiyun				interrupts = <79 2>;
321*4882a593Smuzhiyun			};
322*4882a593Smuzhiyun		};
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun		dma@21300 {
325*4882a593Smuzhiyun			#address-cells = <1>;
326*4882a593Smuzhiyun			#size-cells = <1>;
327*4882a593Smuzhiyun			compatible = "fsl,mpc8572-dma", "fsl,eloplus-dma";
328*4882a593Smuzhiyun			reg = <0x21300 0x4>;
329*4882a593Smuzhiyun			ranges = <0x0 0x21100 0x200>;
330*4882a593Smuzhiyun			cell-index = <0>;
331*4882a593Smuzhiyun			dma-channel@0 {
332*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
333*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
334*4882a593Smuzhiyun				reg = <0x0 0x80>;
335*4882a593Smuzhiyun				cell-index = <0>;
336*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
337*4882a593Smuzhiyun				interrupts = <20 2>;
338*4882a593Smuzhiyun			};
339*4882a593Smuzhiyun			dma-channel@80 {
340*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
341*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
342*4882a593Smuzhiyun				reg = <0x80 0x80>;
343*4882a593Smuzhiyun				cell-index = <1>;
344*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
345*4882a593Smuzhiyun				interrupts = <21 2>;
346*4882a593Smuzhiyun			};
347*4882a593Smuzhiyun			dma-channel@100 {
348*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
349*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
350*4882a593Smuzhiyun				reg = <0x100 0x80>;
351*4882a593Smuzhiyun				cell-index = <2>;
352*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
353*4882a593Smuzhiyun				interrupts = <22 2>;
354*4882a593Smuzhiyun			};
355*4882a593Smuzhiyun			dma-channel@180 {
356*4882a593Smuzhiyun				compatible = "fsl,mpc8572-dma-channel",
357*4882a593Smuzhiyun						"fsl,eloplus-dma-channel";
358*4882a593Smuzhiyun				reg = <0x180 0x80>;
359*4882a593Smuzhiyun				cell-index = <3>;
360*4882a593Smuzhiyun				interrupt-parent = <&mpic>;
361*4882a593Smuzhiyun				interrupts = <23 2>;
362*4882a593Smuzhiyun			};
363*4882a593Smuzhiyun		};
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun		/* eTSEC 1 */
366*4882a593Smuzhiyun		enet0: ethernet@24000 {
367*4882a593Smuzhiyun			#address-cells = <1>;
368*4882a593Smuzhiyun			#size-cells = <1>;
369*4882a593Smuzhiyun			cell-index = <0>;
370*4882a593Smuzhiyun			device_type = "network";
371*4882a593Smuzhiyun			model = "eTSEC";
372*4882a593Smuzhiyun			compatible = "gianfar";
373*4882a593Smuzhiyun			reg = <0x24000 0x1000>;
374*4882a593Smuzhiyun			ranges = <0x0 0x24000 0x1000>;
375*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
376*4882a593Smuzhiyun			interrupts = <29 2 30 2 34 2>;
377*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
378*4882a593Smuzhiyun			tbi-handle = <&tbi0>;
379*4882a593Smuzhiyun			phy-handle = <&phy0>;
380*4882a593Smuzhiyun			phy-connection-type = "sgmii";
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun			mdio@520 {
383*4882a593Smuzhiyun				#address-cells = <1>;
384*4882a593Smuzhiyun				#size-cells = <0>;
385*4882a593Smuzhiyun				compatible = "fsl,gianfar-mdio";
386*4882a593Smuzhiyun				reg = <0x520 0x20>;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun				phy0: ethernet-phy@1 {
389*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
390*4882a593Smuzhiyun					interrupts = <8 1>;
391*4882a593Smuzhiyun					reg = <0x1>;
392*4882a593Smuzhiyun				};
393*4882a593Smuzhiyun				phy1: ethernet-phy@2 {
394*4882a593Smuzhiyun					interrupt-parent = <&mpic>;
395*4882a593Smuzhiyun					interrupts = <8 1>;
396*4882a593Smuzhiyun					reg = <0x2>;
397*4882a593Smuzhiyun				};
398*4882a593Smuzhiyun				tbi0: tbi-phy@11 {
399*4882a593Smuzhiyun					reg = <0x11>;
400*4882a593Smuzhiyun					device_type = "tbi-phy";
401*4882a593Smuzhiyun				};
402*4882a593Smuzhiyun			};
403*4882a593Smuzhiyun		};
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun		/* eTSEC 2 */
406*4882a593Smuzhiyun		enet1: ethernet@25000 {
407*4882a593Smuzhiyun			#address-cells = <1>;
408*4882a593Smuzhiyun			#size-cells = <1>;
409*4882a593Smuzhiyun			cell-index = <1>;
410*4882a593Smuzhiyun			device_type = "network";
411*4882a593Smuzhiyun			model = "eTSEC";
412*4882a593Smuzhiyun			compatible = "gianfar";
413*4882a593Smuzhiyun			reg = <0x25000 0x1000>;
414*4882a593Smuzhiyun			ranges = <0x0 0x25000 0x1000>;
415*4882a593Smuzhiyun			local-mac-address = [ 00 00 00 00 00 00 ];
416*4882a593Smuzhiyun			interrupts = <35 2 36 2 40 2>;
417*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
418*4882a593Smuzhiyun			tbi-handle = <&tbi1>;
419*4882a593Smuzhiyun			phy-handle = <&phy1>;
420*4882a593Smuzhiyun			phy-connection-type = "sgmii";
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun			mdio@520 {
423*4882a593Smuzhiyun				#address-cells = <1>;
424*4882a593Smuzhiyun				#size-cells = <0>;
425*4882a593Smuzhiyun				compatible = "fsl,gianfar-tbi";
426*4882a593Smuzhiyun				reg = <0x520 0x20>;
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun				tbi1: tbi-phy@11 {
429*4882a593Smuzhiyun					reg = <0x11>;
430*4882a593Smuzhiyun					device_type = "tbi-phy";
431*4882a593Smuzhiyun				};
432*4882a593Smuzhiyun			};
433*4882a593Smuzhiyun		};
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun		/* UART0 */
436*4882a593Smuzhiyun		serial0: serial@4500 {
437*4882a593Smuzhiyun			cell-index = <0>;
438*4882a593Smuzhiyun			device_type = "serial";
439*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
440*4882a593Smuzhiyun			reg = <0x4500 0x100>;
441*4882a593Smuzhiyun			clock-frequency = <0>;
442*4882a593Smuzhiyun			interrupts = <42 2>;
443*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
444*4882a593Smuzhiyun		};
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun		/* UART1 */
447*4882a593Smuzhiyun		serial1: serial@4600 {
448*4882a593Smuzhiyun			cell-index = <1>;
449*4882a593Smuzhiyun			device_type = "serial";
450*4882a593Smuzhiyun			compatible = "fsl,ns16550", "ns16550";
451*4882a593Smuzhiyun			reg = <0x4600 0x100>;
452*4882a593Smuzhiyun			clock-frequency = <0>;
453*4882a593Smuzhiyun			interrupts = <42 2>;
454*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
455*4882a593Smuzhiyun		};
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun		global-utilities@e0000 {	//global utilities block
458*4882a593Smuzhiyun			compatible = "fsl,mpc8572-guts";
459*4882a593Smuzhiyun			reg = <0xe0000 0x1000>;
460*4882a593Smuzhiyun			fsl,has-rstcr;
461*4882a593Smuzhiyun		};
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun		msi@41600 {
464*4882a593Smuzhiyun			compatible = "fsl,mpc8572-msi", "fsl,mpic-msi";
465*4882a593Smuzhiyun			reg = <0x41600 0x80>;
466*4882a593Smuzhiyun			msi-available-ranges = <0 0x100>;
467*4882a593Smuzhiyun			interrupts = <
468*4882a593Smuzhiyun				0xe0 0
469*4882a593Smuzhiyun				0xe1 0
470*4882a593Smuzhiyun				0xe2 0
471*4882a593Smuzhiyun				0xe3 0
472*4882a593Smuzhiyun				0xe4 0
473*4882a593Smuzhiyun				0xe5 0
474*4882a593Smuzhiyun				0xe6 0
475*4882a593Smuzhiyun				0xe7 0>;
476*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
477*4882a593Smuzhiyun		};
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun		crypto@30000 {
480*4882a593Smuzhiyun			compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
481*4882a593Smuzhiyun				     "fsl,sec2.1", "fsl,sec2.0";
482*4882a593Smuzhiyun			reg = <0x30000 0x10000>;
483*4882a593Smuzhiyun			interrupts = <45 2 58 2>;
484*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
485*4882a593Smuzhiyun			fsl,num-channels = <4>;
486*4882a593Smuzhiyun			fsl,channel-fifo-len = <24>;
487*4882a593Smuzhiyun			fsl,exec-units-mask = <0x9fe>;
488*4882a593Smuzhiyun			fsl,descriptor-types-mask = <0x3ab0ebf>;
489*4882a593Smuzhiyun		};
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun		mpic: pic@40000 {
492*4882a593Smuzhiyun			interrupt-controller;
493*4882a593Smuzhiyun			#address-cells = <0>;
494*4882a593Smuzhiyun			#interrupt-cells = <2>;
495*4882a593Smuzhiyun			reg = <0x40000 0x40000>;
496*4882a593Smuzhiyun			compatible = "chrp,open-pic";
497*4882a593Smuzhiyun			device_type = "open-pic";
498*4882a593Smuzhiyun		};
499*4882a593Smuzhiyun
500*4882a593Smuzhiyun		gpio0: gpio@f000 {
501*4882a593Smuzhiyun			compatible = "fsl,mpc8572-gpio";
502*4882a593Smuzhiyun			reg = <0xf000 0x1000>;
503*4882a593Smuzhiyun			interrupts = <47 2>;
504*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
505*4882a593Smuzhiyun			#gpio-cells = <2>;
506*4882a593Smuzhiyun			gpio-controller;
507*4882a593Smuzhiyun		};
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun		gpio-leds {
510*4882a593Smuzhiyun			compatible = "gpio-leds";
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun			heartbeat {
513*4882a593Smuzhiyun				label = "Heartbeat";
514*4882a593Smuzhiyun				gpios = <&gpio0 4 1>;
515*4882a593Smuzhiyun				linux,default-trigger = "heartbeat";
516*4882a593Smuzhiyun			};
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun			yellow {
519*4882a593Smuzhiyun				label = "Yellow";
520*4882a593Smuzhiyun				gpios = <&gpio0 5 1>;
521*4882a593Smuzhiyun			};
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun			red {
524*4882a593Smuzhiyun				label = "Red";
525*4882a593Smuzhiyun				gpios = <&gpio0 6 1>;
526*4882a593Smuzhiyun			};
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun			green {
529*4882a593Smuzhiyun				label = "Green";
530*4882a593Smuzhiyun				gpios = <&gpio0 7 1>;
531*4882a593Smuzhiyun			};
532*4882a593Smuzhiyun		};
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun		/* PME (pattern-matcher) */
535*4882a593Smuzhiyun		pme@10000 {
536*4882a593Smuzhiyun			compatible = "fsl,mpc8572-pme", "pme8572";
537*4882a593Smuzhiyun			reg = <0x10000 0x5000>;
538*4882a593Smuzhiyun			interrupts = <57 2 64 2 65 2 66 2 67 2>;
539*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
540*4882a593Smuzhiyun		};
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun		tlu@2f000 {
543*4882a593Smuzhiyun			compatible = "fsl,mpc8572-tlu", "fsl_tlu";
544*4882a593Smuzhiyun			reg = <0x2f000 0x1000>;
545*4882a593Smuzhiyun			interrupts = <61 2>;
546*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
547*4882a593Smuzhiyun		};
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun		tlu@15000 {
550*4882a593Smuzhiyun			compatible = "fsl,mpc8572-tlu", "fsl_tlu";
551*4882a593Smuzhiyun			reg = <0x15000 0x1000>;
552*4882a593Smuzhiyun			interrupts = <75 2>;
553*4882a593Smuzhiyun			interrupt-parent = <&mpic>;
554*4882a593Smuzhiyun		};
555*4882a593Smuzhiyun	};
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun	/*
558*4882a593Smuzhiyun	 * PCI Express controller 3 @ ef008000 is not used.
559*4882a593Smuzhiyun	 * This would have been pci0 on other mpc85xx platforms.
560*4882a593Smuzhiyun	 */
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun	/* PCI Express controller 2, wired to VPX P1,P2 backplane */
563*4882a593Smuzhiyun	pci1: pcie@ef009000 {
564*4882a593Smuzhiyun		compatible = "fsl,mpc8548-pcie";
565*4882a593Smuzhiyun		device_type = "pci";
566*4882a593Smuzhiyun		#interrupt-cells = <1>;
567*4882a593Smuzhiyun		#size-cells = <2>;
568*4882a593Smuzhiyun		#address-cells = <3>;
569*4882a593Smuzhiyun		reg = <0 0xef009000 0 0x1000>;
570*4882a593Smuzhiyun		bus-range = <0 255>;
571*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x10000000
572*4882a593Smuzhiyun			  0x1000000 0x0 0x00000000 0 0xe8800000 0x0 0x00010000>;
573*4882a593Smuzhiyun		clock-frequency = <33333333>;
574*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
575*4882a593Smuzhiyun		interrupts = <25 2>;
576*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
577*4882a593Smuzhiyun		interrupt-map = <
578*4882a593Smuzhiyun			/* IDSEL 0x0 */
579*4882a593Smuzhiyun			0x0 0x0 0x0 0x1 &mpic 0x4 0x1
580*4882a593Smuzhiyun			0x0 0x0 0x0 0x2 &mpic 0x5 0x1
581*4882a593Smuzhiyun			0x0 0x0 0x0 0x3 &mpic 0x6 0x1
582*4882a593Smuzhiyun			0x0 0x0 0x0 0x4 &mpic 0x7 0x1
583*4882a593Smuzhiyun			>;
584*4882a593Smuzhiyun		pcie@0 {
585*4882a593Smuzhiyun			reg = <0x00000000 0x00000000 0x00000000 0x00000000 0x00000000>;
586*4882a593Smuzhiyun			#size-cells = <2>;
587*4882a593Smuzhiyun			#address-cells = <3>;
588*4882a593Smuzhiyun			device_type = "pci";
589*4882a593Smuzhiyun			ranges = <0x2000000 0x0 0xc0000000
590*4882a593Smuzhiyun				  0x2000000 0x0 0xc0000000
591*4882a593Smuzhiyun				  0x0 0x10000000
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun				  0x1000000 0x0 0x0
594*4882a593Smuzhiyun				  0x1000000 0x0 0x0
595*4882a593Smuzhiyun				  0x0 0x100000>;
596*4882a593Smuzhiyun		};
597*4882a593Smuzhiyun	};
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun	/* PCI Express controller 1, wired to PEX8518 PCIe switch */
600*4882a593Smuzhiyun	pci2: pcie@ef00a000 {
601*4882a593Smuzhiyun		compatible = "fsl,mpc8548-pcie";
602*4882a593Smuzhiyun		device_type = "pci";
603*4882a593Smuzhiyun		#interrupt-cells = <1>;
604*4882a593Smuzhiyun		#size-cells = <2>;
605*4882a593Smuzhiyun		#address-cells = <3>;
606*4882a593Smuzhiyun		reg = <0 0xef00a000 0 0x1000>;
607*4882a593Smuzhiyun		bus-range = <0 255>;
608*4882a593Smuzhiyun		ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x40000000
609*4882a593Smuzhiyun			  0x1000000 0x0 0x00000000 0 0xe8000000 0x0 0x10000>;
610*4882a593Smuzhiyun		clock-frequency = <33333333>;
611*4882a593Smuzhiyun		interrupt-parent = <&mpic>;
612*4882a593Smuzhiyun		interrupts = <26 2>;
613*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
614*4882a593Smuzhiyun		interrupt-map = <
615*4882a593Smuzhiyun			/* IDSEL 0x0 */
616*4882a593Smuzhiyun			0x0 0x0 0x0 0x1 &mpic 0x0 0x1
617*4882a593Smuzhiyun			0x0 0x0 0x0 0x2 &mpic 0x1 0x1
618*4882a593Smuzhiyun			0x0 0x0 0x0 0x3 &mpic 0x2 0x1
619*4882a593Smuzhiyun			0x0 0x0 0x0 0x4 &mpic 0x3 0x1
620*4882a593Smuzhiyun			>;
621*4882a593Smuzhiyun		pcie@0 {
622*4882a593Smuzhiyun			reg = <0x0 0x0 0x0 0x0 0x0>;
623*4882a593Smuzhiyun			#size-cells = <2>;
624*4882a593Smuzhiyun			#address-cells = <3>;
625*4882a593Smuzhiyun			device_type = "pci";
626*4882a593Smuzhiyun			ranges = <0x2000000 0x0 0x80000000
627*4882a593Smuzhiyun				  0x2000000 0x0 0x80000000
628*4882a593Smuzhiyun				  0x0 0x40000000
629*4882a593Smuzhiyun
630*4882a593Smuzhiyun				  0x1000000 0x0 0x0
631*4882a593Smuzhiyun				  0x1000000 0x0 0x0
632*4882a593Smuzhiyun				  0x0 0x100000>;
633*4882a593Smuzhiyun		};
634*4882a593Smuzhiyun	};
635*4882a593Smuzhiyun};
636