xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/powerpc/pcm032.dts (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * phyCORE-MPC5200B-IO (pcm032) board Device Tree Source
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2006-2009 Pengutronix
6*4882a593Smuzhiyun * Sascha Hauer, Juergen Beisert, Wolfram Sang <kernel@pengutronix.de>
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun/include/ "mpc5200b.dtsi"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun&gpt0 { fsl,has-wdt; };
12*4882a593Smuzhiyun&gpt2 { gpio-controller; };
13*4882a593Smuzhiyun&gpt3 { gpio-controller; };
14*4882a593Smuzhiyun&gpt4 { gpio-controller; };
15*4882a593Smuzhiyun&gpt5 { gpio-controller; };
16*4882a593Smuzhiyun&gpt6 { gpio-controller; };
17*4882a593Smuzhiyun&gpt7 { gpio-controller; };
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun/ {
20*4882a593Smuzhiyun	model = "phytec,pcm032";
21*4882a593Smuzhiyun	compatible = "phytec,pcm032";
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	memory@0 {
24*4882a593Smuzhiyun		reg = <0x00000000 0x08000000>;	// 128MB
25*4882a593Smuzhiyun	};
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun	soc5200@f0000000 {
28*4882a593Smuzhiyun		psc@2000 {	/* PSC1 is ac97 */
29*4882a593Smuzhiyun			compatible = "fsl,mpc5200b-psc-ac97","fsl,mpc5200-psc-ac97";
30*4882a593Smuzhiyun			cell-index = <0>;
31*4882a593Smuzhiyun		};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun		/* PSC2 port is used by CAN1/2 */
34*4882a593Smuzhiyun		psc@2200 {
35*4882a593Smuzhiyun			status = "disabled";
36*4882a593Smuzhiyun		};
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun		psc@2400 { /* PSC3 in UART mode */
39*4882a593Smuzhiyun			compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
40*4882a593Smuzhiyun		};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun		/* PSC4 is ??? */
43*4882a593Smuzhiyun		psc@2600 {
44*4882a593Smuzhiyun			status = "disabled";
45*4882a593Smuzhiyun		};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun		/* PSC5 is ??? */
48*4882a593Smuzhiyun		psc@2800 {
49*4882a593Smuzhiyun			status = "disabled";
50*4882a593Smuzhiyun		};
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun		psc@2c00 { /* PSC6 in UART mode */
53*4882a593Smuzhiyun			compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
54*4882a593Smuzhiyun		};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		ethernet@3000 {
57*4882a593Smuzhiyun			phy-handle = <&phy0>;
58*4882a593Smuzhiyun		};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun		mdio@3000 {
61*4882a593Smuzhiyun			phy0: ethernet-phy@0 {
62*4882a593Smuzhiyun				reg = <0>;
63*4882a593Smuzhiyun			};
64*4882a593Smuzhiyun		};
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun		i2c@3d40 {
67*4882a593Smuzhiyun			rtc@51 {
68*4882a593Smuzhiyun				compatible = "nxp,pcf8563";
69*4882a593Smuzhiyun				reg = <0x51>;
70*4882a593Smuzhiyun			};
71*4882a593Smuzhiyun			eeprom@52 {
72*4882a593Smuzhiyun				compatible = "catalyst,24c32", "atmel,24c32";
73*4882a593Smuzhiyun				reg = <0x52>;
74*4882a593Smuzhiyun				pagesize = <32>;
75*4882a593Smuzhiyun			};
76*4882a593Smuzhiyun		};
77*4882a593Smuzhiyun	};
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun	pci@f0000d00 {
80*4882a593Smuzhiyun		interrupt-map-mask = <0xf800 0 0 7>;
81*4882a593Smuzhiyun		interrupt-map = <0xc000 0 0 1 &mpc5200_pic 0 0 3 // 1st slot
82*4882a593Smuzhiyun				 0xc000 0 0 2 &mpc5200_pic 1 1 3
83*4882a593Smuzhiyun				 0xc000 0 0 3 &mpc5200_pic 1 2 3
84*4882a593Smuzhiyun				 0xc000 0 0 4 &mpc5200_pic 1 3 3
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun				 0xc800 0 0 1 &mpc5200_pic 1 1 3 // 2nd slot
87*4882a593Smuzhiyun				 0xc800 0 0 2 &mpc5200_pic 1 2 3
88*4882a593Smuzhiyun				 0xc800 0 0 3 &mpc5200_pic 1 3 3
89*4882a593Smuzhiyun				 0xc800 0 0 4 &mpc5200_pic 0 0 3>;
90*4882a593Smuzhiyun		ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000
91*4882a593Smuzhiyun			  0x02000000 0 0xa0000000 0xa0000000 0 0x10000000
92*4882a593Smuzhiyun			  0x01000000 0 0x00000000 0xb0000000 0 0x01000000>;
93*4882a593Smuzhiyun	};
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun	localbus {
96*4882a593Smuzhiyun		ranges = <0 0 0xfe000000 0x02000000
97*4882a593Smuzhiyun			  1 0 0xfc000000 0x02000000
98*4882a593Smuzhiyun			  2 0 0xfbe00000 0x00200000
99*4882a593Smuzhiyun			  3 0 0xf9e00000 0x02000000
100*4882a593Smuzhiyun			  4 0 0xf7e00000 0x02000000
101*4882a593Smuzhiyun			  5 0 0xe6000000 0x02000000
102*4882a593Smuzhiyun			  6 0 0xe8000000 0x02000000
103*4882a593Smuzhiyun			  7 0 0xea000000 0x02000000>;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun		flash@0,0 {
106*4882a593Smuzhiyun			compatible = "cfi-flash";
107*4882a593Smuzhiyun			reg = <0 0 0x02000000>;
108*4882a593Smuzhiyun			bank-width = <4>;
109*4882a593Smuzhiyun			#size-cells = <1>;
110*4882a593Smuzhiyun			#address-cells = <1>;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun			partition@0 {
113*4882a593Smuzhiyun				label = "ubootl";
114*4882a593Smuzhiyun				reg = <0x00000000 0x00040000>;
115*4882a593Smuzhiyun			};
116*4882a593Smuzhiyun			partition@40000 {
117*4882a593Smuzhiyun				label = "kernel";
118*4882a593Smuzhiyun				reg = <0x00040000 0x001c0000>;
119*4882a593Smuzhiyun			};
120*4882a593Smuzhiyun			partition@200000 {
121*4882a593Smuzhiyun				label = "jffs2";
122*4882a593Smuzhiyun				reg = <0x00200000 0x01d00000>;
123*4882a593Smuzhiyun			};
124*4882a593Smuzhiyun			partition@1f00000 {
125*4882a593Smuzhiyun				label = "uboot";
126*4882a593Smuzhiyun				reg = <0x01f00000 0x00040000>;
127*4882a593Smuzhiyun			};
128*4882a593Smuzhiyun			partition@1f40000 {
129*4882a593Smuzhiyun				label = "env";
130*4882a593Smuzhiyun				reg = <0x01f40000 0x00040000>;
131*4882a593Smuzhiyun			};
132*4882a593Smuzhiyun			partition@1f80000 {
133*4882a593Smuzhiyun				label = "oftree";
134*4882a593Smuzhiyun				reg = <0x01f80000 0x00040000>;
135*4882a593Smuzhiyun			};
136*4882a593Smuzhiyun			partition@1fc0000 {
137*4882a593Smuzhiyun				label = "space";
138*4882a593Smuzhiyun				reg = <0x01fc0000 0x00040000>;
139*4882a593Smuzhiyun			};
140*4882a593Smuzhiyun		};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun		sram@2,0 {
143*4882a593Smuzhiyun			compatible = "mtd-ram";
144*4882a593Smuzhiyun			reg = <2 0 0x00200000>;
145*4882a593Smuzhiyun			bank-width = <2>;
146*4882a593Smuzhiyun		};
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun		/*
149*4882a593Smuzhiyun		 * example snippets for FPGA
150*4882a593Smuzhiyun		 *
151*4882a593Smuzhiyun		 * fpga@3,0 {
152*4882a593Smuzhiyun		 *	 compatible = "fpga_driver";
153*4882a593Smuzhiyun		 *	 reg = <3 0 0x02000000>;
154*4882a593Smuzhiyun		 *	 bank-width = <4>;
155*4882a593Smuzhiyun		 * };
156*4882a593Smuzhiyun		 *
157*4882a593Smuzhiyun		 * fpga@4,0 {
158*4882a593Smuzhiyun		 *	 compatible = "fpga_driver";
159*4882a593Smuzhiyun		 *	 reg = <4 0 0x02000000>;
160*4882a593Smuzhiyun		 *	 bank-width = <4>;
161*4882a593Smuzhiyun		 * };
162*4882a593Smuzhiyun		 */
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun		/*
165*4882a593Smuzhiyun		 * example snippets for free chipselects
166*4882a593Smuzhiyun		 *
167*4882a593Smuzhiyun		 * device@5,0 {
168*4882a593Smuzhiyun		 *	 compatible = "custom_driver";
169*4882a593Smuzhiyun		 *	 reg = <5 0 0x02000000>;
170*4882a593Smuzhiyun		 * };
171*4882a593Smuzhiyun		 *
172*4882a593Smuzhiyun		 * device@6,0 {
173*4882a593Smuzhiyun		 *	 compatible = "custom_driver";
174*4882a593Smuzhiyun		 *	 reg = <6 0 0x02000000>;
175*4882a593Smuzhiyun		 * };
176*4882a593Smuzhiyun		 *
177*4882a593Smuzhiyun		 * device@7,0 {
178*4882a593Smuzhiyun		 *	 compatible = "custom_driver";
179*4882a593Smuzhiyun		 *	 reg = <7 0 0x02000000>;
180*4882a593Smuzhiyun		 * };
181*4882a593Smuzhiyun		 */
182*4882a593Smuzhiyun	};
183*4882a593Smuzhiyun};
184