1*4882a593Smuzhiyun/* 2*4882a593Smuzhiyun * MPC8548CDS Device Tree Source stub (no addresses or top-level ranges) 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2012 Freescale Semiconductor Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without 7*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met: 8*4882a593Smuzhiyun * * Redistributions of source code must retain the above copyright 9*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer. 10*4882a593Smuzhiyun * * Redistributions in binary form must reproduce the above copyright 11*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the 12*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution. 13*4882a593Smuzhiyun * * Neither the name of Freescale Semiconductor nor the 14*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products 15*4882a593Smuzhiyun * derived from this software without specific prior written permission. 16*4882a593Smuzhiyun * 17*4882a593Smuzhiyun * 18*4882a593Smuzhiyun * ALTERNATIVELY, this software may be distributed under the terms of the 19*4882a593Smuzhiyun * GNU General Public License ("GPL") as published by the Free Software 20*4882a593Smuzhiyun * Foundation, either version 2 of that License or (at your option) any 21*4882a593Smuzhiyun * later version. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY 24*4882a593Smuzhiyun * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 25*4882a593Smuzhiyun * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 26*4882a593Smuzhiyun * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY 27*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 28*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; 29*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND 30*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 31*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 32*4882a593Smuzhiyun * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 33*4882a593Smuzhiyun */ 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun&board_lbc { 36*4882a593Smuzhiyun nor@0,0 { 37*4882a593Smuzhiyun #address-cells = <1>; 38*4882a593Smuzhiyun #size-cells = <1>; 39*4882a593Smuzhiyun compatible = "cfi-flash"; 40*4882a593Smuzhiyun reg = <0x0 0x0 0x01000000>; 41*4882a593Smuzhiyun bank-width = <2>; 42*4882a593Smuzhiyun device-width = <2>; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun partition@0 { 45*4882a593Smuzhiyun reg = <0x0 0x0b00000>; 46*4882a593Smuzhiyun label = "ramdisk-nor"; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun partition@300000 { 50*4882a593Smuzhiyun reg = <0x0b00000 0x0400000>; 51*4882a593Smuzhiyun label = "kernel-nor"; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun partition@700000 { 55*4882a593Smuzhiyun reg = <0x0f00000 0x060000>; 56*4882a593Smuzhiyun label = "dtb-nor"; 57*4882a593Smuzhiyun }; 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun partition@760000 { 60*4882a593Smuzhiyun reg = <0x0f60000 0x020000>; 61*4882a593Smuzhiyun label = "env-nor"; 62*4882a593Smuzhiyun read-only; 63*4882a593Smuzhiyun }; 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun partition@780000 { 66*4882a593Smuzhiyun reg = <0x0f80000 0x080000>; 67*4882a593Smuzhiyun label = "u-boot-nor"; 68*4882a593Smuzhiyun read-only; 69*4882a593Smuzhiyun }; 70*4882a593Smuzhiyun }; 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun board-control@1,0 { 73*4882a593Smuzhiyun compatible = "fsl,mpc8548cds-fpga"; 74*4882a593Smuzhiyun reg = <0x1 0x0 0x1000>; 75*4882a593Smuzhiyun }; 76*4882a593Smuzhiyun}; 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun&board_soc { 79*4882a593Smuzhiyun i2c@3000 { 80*4882a593Smuzhiyun eeprom@50 { 81*4882a593Smuzhiyun compatible = "atmel,24c64"; 82*4882a593Smuzhiyun reg = <0x50>; 83*4882a593Smuzhiyun }; 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun eeprom@56 { 86*4882a593Smuzhiyun compatible = "atmel,24c64"; 87*4882a593Smuzhiyun reg = <0x56>; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun eeprom@57 { 91*4882a593Smuzhiyun compatible = "atmel,24c64"; 92*4882a593Smuzhiyun reg = <0x57>; 93*4882a593Smuzhiyun }; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun i2c@3100 { 97*4882a593Smuzhiyun eeprom@50 { 98*4882a593Smuzhiyun compatible = "atmel,24c64"; 99*4882a593Smuzhiyun reg = <0x50>; 100*4882a593Smuzhiyun }; 101*4882a593Smuzhiyun }; 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun enet0: ethernet@24000 { 104*4882a593Smuzhiyun tbi-handle = <&tbi0>; 105*4882a593Smuzhiyun phy-handle = <&phy0>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun mdio@24520 { 109*4882a593Smuzhiyun phy0: ethernet-phy@0 { 110*4882a593Smuzhiyun interrupts = <5 1 0 0>; 111*4882a593Smuzhiyun reg = <0x0>; 112*4882a593Smuzhiyun }; 113*4882a593Smuzhiyun phy1: ethernet-phy@1 { 114*4882a593Smuzhiyun interrupts = <5 1 0 0>; 115*4882a593Smuzhiyun reg = <0x1>; 116*4882a593Smuzhiyun }; 117*4882a593Smuzhiyun phy2: ethernet-phy@2 { 118*4882a593Smuzhiyun interrupts = <5 1 0 0>; 119*4882a593Smuzhiyun reg = <0x2>; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun phy3: ethernet-phy@3 { 122*4882a593Smuzhiyun interrupts = <5 1 0 0>; 123*4882a593Smuzhiyun reg = <0x3>; 124*4882a593Smuzhiyun }; 125*4882a593Smuzhiyun tbi0: tbi-phy@11 { 126*4882a593Smuzhiyun reg = <0x11>; 127*4882a593Smuzhiyun device_type = "tbi-phy"; 128*4882a593Smuzhiyun }; 129*4882a593Smuzhiyun }; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun enet1: ethernet@25000 { 132*4882a593Smuzhiyun tbi-handle = <&tbi1>; 133*4882a593Smuzhiyun phy-handle = <&phy1>; 134*4882a593Smuzhiyun }; 135*4882a593Smuzhiyun 136*4882a593Smuzhiyun mdio@25520 { 137*4882a593Smuzhiyun tbi1: tbi-phy@11 { 138*4882a593Smuzhiyun reg = <0x11>; 139*4882a593Smuzhiyun device_type = "tbi-phy"; 140*4882a593Smuzhiyun }; 141*4882a593Smuzhiyun }; 142*4882a593Smuzhiyun 143*4882a593Smuzhiyun enet2: ethernet@26000 { 144*4882a593Smuzhiyun tbi-handle = <&tbi2>; 145*4882a593Smuzhiyun phy-handle = <&phy2>; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun mdio@26520 { 149*4882a593Smuzhiyun tbi2: tbi-phy@11 { 150*4882a593Smuzhiyun reg = <0x11>; 151*4882a593Smuzhiyun device_type = "tbi-phy"; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun enet3: ethernet@27000 { 156*4882a593Smuzhiyun tbi-handle = <&tbi3>; 157*4882a593Smuzhiyun phy-handle = <&phy3>; 158*4882a593Smuzhiyun }; 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun mdio@27520 { 161*4882a593Smuzhiyun tbi3: tbi-phy@11 { 162*4882a593Smuzhiyun reg = <0x11>; 163*4882a593Smuzhiyun device_type = "tbi-phy"; 164*4882a593Smuzhiyun }; 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun}; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun&board_pci0 { 169*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 170*4882a593Smuzhiyun interrupt-map = < 171*4882a593Smuzhiyun /* IDSEL 0x4 (PCIX Slot 2) */ 172*4882a593Smuzhiyun 0x2000 0x0 0x0 0x1 &mpic 0x0 0x1 0 0 173*4882a593Smuzhiyun 0x2000 0x0 0x0 0x2 &mpic 0x1 0x1 0 0 174*4882a593Smuzhiyun 0x2000 0x0 0x0 0x3 &mpic 0x2 0x1 0 0 175*4882a593Smuzhiyun 0x2000 0x0 0x0 0x4 &mpic 0x3 0x1 0 0 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun /* IDSEL 0x5 (PCIX Slot 3) */ 178*4882a593Smuzhiyun 0x2800 0x0 0x0 0x1 &mpic 0x1 0x1 0 0 179*4882a593Smuzhiyun 0x2800 0x0 0x0 0x2 &mpic 0x2 0x1 0 0 180*4882a593Smuzhiyun 0x2800 0x0 0x0 0x3 &mpic 0x3 0x1 0 0 181*4882a593Smuzhiyun 0x2800 0x0 0x0 0x4 &mpic 0x0 0x1 0 0 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun /* IDSEL 0x6 (PCIX Slot 4) */ 184*4882a593Smuzhiyun 0x3000 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 185*4882a593Smuzhiyun 0x3000 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 186*4882a593Smuzhiyun 0x3000 0x0 0x0 0x3 &mpic 0x0 0x1 0 0 187*4882a593Smuzhiyun 0x3000 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun /* IDSEL 0x8 (PCIX Slot 5) */ 190*4882a593Smuzhiyun 0x4000 0x0 0x0 0x1 &mpic 0x0 0x1 0 0 191*4882a593Smuzhiyun 0x4000 0x0 0x0 0x2 &mpic 0x1 0x1 0 0 192*4882a593Smuzhiyun 0x4000 0x0 0x0 0x3 &mpic 0x2 0x1 0 0 193*4882a593Smuzhiyun 0x4000 0x0 0x0 0x4 &mpic 0x3 0x1 0 0 194*4882a593Smuzhiyun 195*4882a593Smuzhiyun /* IDSEL 0xC (Tsi310 bridge) */ 196*4882a593Smuzhiyun 0x6000 0x0 0x0 0x1 &mpic 0x0 0x1 0 0 197*4882a593Smuzhiyun 0x6000 0x0 0x0 0x2 &mpic 0x1 0x1 0 0 198*4882a593Smuzhiyun 0x6000 0x0 0x0 0x3 &mpic 0x2 0x1 0 0 199*4882a593Smuzhiyun 0x6000 0x0 0x0 0x4 &mpic 0x3 0x1 0 0 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* IDSEL 0x14 (Slot 2) */ 202*4882a593Smuzhiyun 0xa000 0x0 0x0 0x1 &mpic 0x0 0x1 0 0 203*4882a593Smuzhiyun 0xa000 0x0 0x0 0x2 &mpic 0x1 0x1 0 0 204*4882a593Smuzhiyun 0xa000 0x0 0x0 0x3 &mpic 0x2 0x1 0 0 205*4882a593Smuzhiyun 0xa000 0x0 0x0 0x4 &mpic 0x3 0x1 0 0 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun /* IDSEL 0x15 (Slot 3) */ 208*4882a593Smuzhiyun 0xa800 0x0 0x0 0x1 &mpic 0x1 0x1 0 0 209*4882a593Smuzhiyun 0xa800 0x0 0x0 0x2 &mpic 0x2 0x1 0 0 210*4882a593Smuzhiyun 0xa800 0x0 0x0 0x3 &mpic 0x3 0x1 0 0 211*4882a593Smuzhiyun 0xa800 0x0 0x0 0x4 &mpic 0x0 0x1 0 0 212*4882a593Smuzhiyun 213*4882a593Smuzhiyun /* IDSEL 0x16 (Slot 4) */ 214*4882a593Smuzhiyun 0xb000 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 215*4882a593Smuzhiyun 0xb000 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 216*4882a593Smuzhiyun 0xb000 0x0 0x0 0x3 &mpic 0x0 0x1 0 0 217*4882a593Smuzhiyun 0xb000 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun /* IDSEL 0x18 (Slot 5) */ 220*4882a593Smuzhiyun 0xc000 0x0 0x0 0x1 &mpic 0x0 0x1 0 0 221*4882a593Smuzhiyun 0xc000 0x0 0x0 0x2 &mpic 0x1 0x1 0 0 222*4882a593Smuzhiyun 0xc000 0x0 0x0 0x3 &mpic 0x2 0x1 0 0 223*4882a593Smuzhiyun 0xc000 0x0 0x0 0x4 &mpic 0x3 0x1 0 0 224*4882a593Smuzhiyun 225*4882a593Smuzhiyun /* IDSEL 0x1C (Tsi310 bridge PCI primary) */ 226*4882a593Smuzhiyun 0xe000 0x0 0x0 0x1 &mpic 0x0 0x1 0 0 227*4882a593Smuzhiyun 0xe000 0x0 0x0 0x2 &mpic 0x1 0x1 0 0 228*4882a593Smuzhiyun 0xe000 0x0 0x0 0x3 &mpic 0x2 0x1 0 0 229*4882a593Smuzhiyun 0xe000 0x0 0x0 0x4 &mpic 0x3 0x1 0 0>; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun pci_bridge@1c { 232*4882a593Smuzhiyun interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 233*4882a593Smuzhiyun interrupt-map = < 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* IDSEL 0x00 (PrPMC Site) */ 236*4882a593Smuzhiyun 0000 0x0 0x0 0x1 &mpic 0x0 0x1 0 0 237*4882a593Smuzhiyun 0000 0x0 0x0 0x2 &mpic 0x1 0x1 0 0 238*4882a593Smuzhiyun 0000 0x0 0x0 0x3 &mpic 0x2 0x1 0 0 239*4882a593Smuzhiyun 0000 0x0 0x0 0x4 &mpic 0x3 0x1 0 0 240*4882a593Smuzhiyun 241*4882a593Smuzhiyun /* IDSEL 0x04 (VIA chip) */ 242*4882a593Smuzhiyun 0x2000 0x0 0x0 0x1 &mpic 0x0 0x1 0 0 243*4882a593Smuzhiyun 0x2000 0x0 0x0 0x2 &mpic 0x1 0x1 0 0 244*4882a593Smuzhiyun 0x2000 0x0 0x0 0x3 &mpic 0x2 0x1 0 0 245*4882a593Smuzhiyun 0x2000 0x0 0x0 0x4 &mpic 0x3 0x1 0 0 246*4882a593Smuzhiyun 247*4882a593Smuzhiyun /* IDSEL 0x05 (8139) */ 248*4882a593Smuzhiyun 0x2800 0x0 0x0 0x1 &mpic 0x1 0x1 0 0 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun /* IDSEL 0x06 (Slot 6) */ 251*4882a593Smuzhiyun 0x3000 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 252*4882a593Smuzhiyun 0x3000 0x0 0x0 0x2 &mpic 0x3 0x1 0 0 253*4882a593Smuzhiyun 0x3000 0x0 0x0 0x3 &mpic 0x0 0x1 0 0 254*4882a593Smuzhiyun 0x3000 0x0 0x0 0x4 &mpic 0x1 0x1 0 0 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun /* IDESL 0x07 (Slot 7) */ 257*4882a593Smuzhiyun 0x3800 0x0 0x0 0x1 &mpic 0x3 0x1 0 0 258*4882a593Smuzhiyun 0x3800 0x0 0x0 0x2 &mpic 0x0 0x1 0 0 259*4882a593Smuzhiyun 0x3800 0x0 0x0 0x3 &mpic 0x1 0x1 0 0 260*4882a593Smuzhiyun 0x3800 0x0 0x0 0x4 &mpic 0x2 0x1 0 0>; 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun reg = <0xe000 0x0 0x0 0x0 0x0>; 263*4882a593Smuzhiyun #interrupt-cells = <1>; 264*4882a593Smuzhiyun #size-cells = <2>; 265*4882a593Smuzhiyun #address-cells = <3>; 266*4882a593Smuzhiyun ranges = <0x2000000 0x0 0x80000000 267*4882a593Smuzhiyun 0x2000000 0x0 0x80000000 268*4882a593Smuzhiyun 0x0 0x20000000 269*4882a593Smuzhiyun 0x1000000 0x0 0x0 270*4882a593Smuzhiyun 0x1000000 0x0 0x0 271*4882a593Smuzhiyun 0x0 0x80000>; 272*4882a593Smuzhiyun clock-frequency = <33333333>; 273*4882a593Smuzhiyun 274*4882a593Smuzhiyun isa@4 { 275*4882a593Smuzhiyun device_type = "isa"; 276*4882a593Smuzhiyun #interrupt-cells = <2>; 277*4882a593Smuzhiyun #size-cells = <1>; 278*4882a593Smuzhiyun #address-cells = <2>; 279*4882a593Smuzhiyun reg = <0x2000 0x0 0x0 0x0 0x0>; 280*4882a593Smuzhiyun ranges = <0x1 0x0 0x1000000 0x0 0x0 0x1000>; 281*4882a593Smuzhiyun interrupt-parent = <&i8259>; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun i8259: interrupt-controller@20 { 284*4882a593Smuzhiyun interrupt-controller; 285*4882a593Smuzhiyun device_type = "interrupt-controller"; 286*4882a593Smuzhiyun reg = <0x1 0x20 0x2 287*4882a593Smuzhiyun 0x1 0xa0 0x2 288*4882a593Smuzhiyun 0x1 0x4d0 0x2>; 289*4882a593Smuzhiyun #address-cells = <0>; 290*4882a593Smuzhiyun #interrupt-cells = <2>; 291*4882a593Smuzhiyun compatible = "chrp,iic"; 292*4882a593Smuzhiyun interrupts = <0 1 0 0>; 293*4882a593Smuzhiyun interrupt-parent = <&mpic>; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun 296*4882a593Smuzhiyun rtc@70 { 297*4882a593Smuzhiyun compatible = "pnpPNP,b00"; 298*4882a593Smuzhiyun reg = <0x1 0x70 0x2>; 299*4882a593Smuzhiyun }; 300*4882a593Smuzhiyun }; 301*4882a593Smuzhiyun }; 302*4882a593Smuzhiyun}; 303