1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0-or-later 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (C) 2013 Altera Corporation 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * This file is generated by sopc2dts. 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun 8*4882a593Smuzhiyun/dts-v1/; 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "altr,qsys_ghrd_3c120"; 12*4882a593Smuzhiyun compatible = "altr,qsys_ghrd_3c120"; 13*4882a593Smuzhiyun #address-cells = <1>; 14*4882a593Smuzhiyun #size-cells = <1>; 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun cpus { 17*4882a593Smuzhiyun #address-cells = <1>; 18*4882a593Smuzhiyun #size-cells = <0>; 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun cpu: cpu@0 { 21*4882a593Smuzhiyun device_type = "cpu"; 22*4882a593Smuzhiyun compatible = "altr,nios2-1.0"; 23*4882a593Smuzhiyun reg = <0x00000000>; 24*4882a593Smuzhiyun interrupt-controller; 25*4882a593Smuzhiyun #interrupt-cells = <1>; 26*4882a593Smuzhiyun clock-frequency = <125000000>; 27*4882a593Smuzhiyun dcache-line-size = <32>; 28*4882a593Smuzhiyun icache-line-size = <32>; 29*4882a593Smuzhiyun dcache-size = <32768>; 30*4882a593Smuzhiyun icache-size = <32768>; 31*4882a593Smuzhiyun altr,implementation = "fast"; 32*4882a593Smuzhiyun altr,pid-num-bits = <8>; 33*4882a593Smuzhiyun altr,tlb-num-ways = <16>; 34*4882a593Smuzhiyun altr,tlb-num-entries = <128>; 35*4882a593Smuzhiyun altr,tlb-ptr-sz = <7>; 36*4882a593Smuzhiyun altr,has-div = <1>; 37*4882a593Smuzhiyun altr,has-mul = <1>; 38*4882a593Smuzhiyun altr,reset-addr = <0xc2800000>; 39*4882a593Smuzhiyun altr,fast-tlb-miss-addr = <0xc7fff400>; 40*4882a593Smuzhiyun altr,exception-addr = <0xd0000020>; 41*4882a593Smuzhiyun altr,has-initda = <1>; 42*4882a593Smuzhiyun altr,has-mmu = <1>; 43*4882a593Smuzhiyun }; 44*4882a593Smuzhiyun }; 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun memory@0 { 47*4882a593Smuzhiyun device_type = "memory"; 48*4882a593Smuzhiyun reg = <0x10000000 0x08000000>, 49*4882a593Smuzhiyun <0x07fff400 0x00000400>; 50*4882a593Smuzhiyun }; 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun sopc@0 { 53*4882a593Smuzhiyun device_type = "soc"; 54*4882a593Smuzhiyun ranges; 55*4882a593Smuzhiyun #address-cells = <1>; 56*4882a593Smuzhiyun #size-cells = <1>; 57*4882a593Smuzhiyun compatible = "altr,avalon", "simple-bus"; 58*4882a593Smuzhiyun bus-frequency = <125000000>; 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun pb_cpu_to_io: bridge@8000000 { 61*4882a593Smuzhiyun compatible = "simple-bus"; 62*4882a593Smuzhiyun reg = <0x08000000 0x00800000>; 63*4882a593Smuzhiyun #address-cells = <1>; 64*4882a593Smuzhiyun #size-cells = <1>; 65*4882a593Smuzhiyun ranges = <0x00002000 0x08002000 0x00002000>, 66*4882a593Smuzhiyun <0x00004000 0x08004000 0x00000400>, 67*4882a593Smuzhiyun <0x00004400 0x08004400 0x00000040>, 68*4882a593Smuzhiyun <0x00004800 0x08004800 0x00000040>, 69*4882a593Smuzhiyun <0x00004c80 0x08004c80 0x00000020>, 70*4882a593Smuzhiyun <0x00004d50 0x08004d50 0x00000008>, 71*4882a593Smuzhiyun <0x00008000 0x08008000 0x00000020>, 72*4882a593Smuzhiyun <0x00400000 0x08400000 0x00000020>; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun timer_1ms: timer@400000 { 75*4882a593Smuzhiyun compatible = "altr,timer-1.0"; 76*4882a593Smuzhiyun reg = <0x00400000 0x00000020>; 77*4882a593Smuzhiyun interrupt-parent = <&cpu>; 78*4882a593Smuzhiyun interrupts = <11>; 79*4882a593Smuzhiyun clock-frequency = <125000000>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun timer_0: timer@8000 { 83*4882a593Smuzhiyun compatible = "altr,timer-1.0"; 84*4882a593Smuzhiyun reg = < 0x00008000 0x00000020 >; 85*4882a593Smuzhiyun interrupt-parent = < &cpu >; 86*4882a593Smuzhiyun interrupts = < 5 >; 87*4882a593Smuzhiyun clock-frequency = < 125000000 >; 88*4882a593Smuzhiyun }; 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun jtag_uart: serial@4d50 { 91*4882a593Smuzhiyun compatible = "altr,juart-1.0"; 92*4882a593Smuzhiyun reg = <0x00004d50 0x00000008>; 93*4882a593Smuzhiyun interrupt-parent = <&cpu>; 94*4882a593Smuzhiyun interrupts = <1>; 95*4882a593Smuzhiyun }; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun tse_mac: ethernet@4000 { 98*4882a593Smuzhiyun compatible = "altr,tse-1.0"; 99*4882a593Smuzhiyun reg = <0x00004000 0x00000400>, 100*4882a593Smuzhiyun <0x00004400 0x00000040>, 101*4882a593Smuzhiyun <0x00004800 0x00000040>, 102*4882a593Smuzhiyun <0x00002000 0x00002000>; 103*4882a593Smuzhiyun reg-names = "control_port", "rx_csr", "tx_csr", "s1"; 104*4882a593Smuzhiyun interrupt-parent = <&cpu>; 105*4882a593Smuzhiyun interrupts = <2 3>; 106*4882a593Smuzhiyun interrupt-names = "rx_irq", "tx_irq"; 107*4882a593Smuzhiyun rx-fifo-depth = <8192>; 108*4882a593Smuzhiyun tx-fifo-depth = <8192>; 109*4882a593Smuzhiyun max-frame-size = <1518>; 110*4882a593Smuzhiyun local-mac-address = [ 00 00 00 00 00 00 ]; 111*4882a593Smuzhiyun phy-mode = "rgmii-id"; 112*4882a593Smuzhiyun phy-handle = <&phy0>; 113*4882a593Smuzhiyun tse_mac_mdio: mdio { 114*4882a593Smuzhiyun compatible = "altr,tse-mdio"; 115*4882a593Smuzhiyun #address-cells = <1>; 116*4882a593Smuzhiyun #size-cells = <0>; 117*4882a593Smuzhiyun phy0: ethernet-phy@18 { 118*4882a593Smuzhiyun reg = <18>; 119*4882a593Smuzhiyun device_type = "ethernet-phy"; 120*4882a593Smuzhiyun }; 121*4882a593Smuzhiyun }; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun uart: serial@4c80 { 125*4882a593Smuzhiyun compatible = "altr,uart-1.0"; 126*4882a593Smuzhiyun reg = <0x00004c80 0x00000020>; 127*4882a593Smuzhiyun interrupt-parent = <&cpu>; 128*4882a593Smuzhiyun interrupts = <10>; 129*4882a593Smuzhiyun current-speed = <115200>; 130*4882a593Smuzhiyun clock-frequency = <62500000>; 131*4882a593Smuzhiyun }; 132*4882a593Smuzhiyun }; 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun cfi_flash_64m: flash@0 { 135*4882a593Smuzhiyun compatible = "cfi-flash"; 136*4882a593Smuzhiyun reg = <0x00000000 0x04000000>; 137*4882a593Smuzhiyun bank-width = <2>; 138*4882a593Smuzhiyun device-width = <1>; 139*4882a593Smuzhiyun #address-cells = <1>; 140*4882a593Smuzhiyun #size-cells = <1>; 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun partition@800000 { 143*4882a593Smuzhiyun reg = <0x00800000 0x01e00000>; 144*4882a593Smuzhiyun label = "JFFS2 Filesystem"; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun }; 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun chosen { 150*4882a593Smuzhiyun bootargs = "debug earlycon console=ttyJ0,115200"; 151*4882a593Smuzhiyun stdout-path = &jtag_uart; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun}; 154