xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/mips/qca/ar9331.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun#include <dt-bindings/clock/ath79-clk.h>
3*4882a593Smuzhiyun
4*4882a593Smuzhiyun/ {
5*4882a593Smuzhiyun	compatible = "qca,ar9331";
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun	#address-cells = <1>;
8*4882a593Smuzhiyun	#size-cells = <1>;
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun	cpus {
11*4882a593Smuzhiyun		#address-cells = <1>;
12*4882a593Smuzhiyun		#size-cells = <0>;
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun		cpu@0 {
15*4882a593Smuzhiyun			device_type = "cpu";
16*4882a593Smuzhiyun			compatible = "mips,mips24Kc";
17*4882a593Smuzhiyun			clocks = <&pll ATH79_CLK_CPU>;
18*4882a593Smuzhiyun			reg = <0>;
19*4882a593Smuzhiyun		};
20*4882a593Smuzhiyun	};
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun	cpuintc: interrupt-controller {
23*4882a593Smuzhiyun		compatible = "qca,ar7100-cpu-intc";
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun		interrupt-controller;
26*4882a593Smuzhiyun		#interrupt-cells = <1>;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		qca,ddr-wb-channel-interrupts = <2>, <3>;
29*4882a593Smuzhiyun		qca,ddr-wb-channels = <&ddr_ctrl 3>, <&ddr_ctrl 2>;
30*4882a593Smuzhiyun	};
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun	ref: ref {
33*4882a593Smuzhiyun		compatible = "fixed-clock";
34*4882a593Smuzhiyun		#clock-cells = <0>;
35*4882a593Smuzhiyun	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	ahb {
38*4882a593Smuzhiyun		compatible = "simple-bus";
39*4882a593Smuzhiyun		ranges;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun		#address-cells = <1>;
42*4882a593Smuzhiyun		#size-cells = <1>;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun		interrupt-parent = <&cpuintc>;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun		apb {
47*4882a593Smuzhiyun			compatible = "simple-bus";
48*4882a593Smuzhiyun			ranges;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun			#address-cells = <1>;
51*4882a593Smuzhiyun			#size-cells = <1>;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun			interrupt-parent = <&miscintc>;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun			ddr_ctrl: memory-controller@18000000 {
56*4882a593Smuzhiyun				compatible = "qca,ar7240-ddr-controller";
57*4882a593Smuzhiyun				reg = <0x18000000 0x100>;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun				#qca,ddr-wb-channel-cells = <1>;
60*4882a593Smuzhiyun			};
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun			uart: serial@18020000 {
63*4882a593Smuzhiyun				compatible = "qca,ar9330-uart";
64*4882a593Smuzhiyun				reg = <0x18020000 0x14>;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun				interrupts = <3>;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun				clocks = <&ref>;
69*4882a593Smuzhiyun				clock-names = "uart";
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun				status = "disabled";
72*4882a593Smuzhiyun			};
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun			gpio: gpio@18040000 {
75*4882a593Smuzhiyun				compatible = "qca,ar7100-gpio";
76*4882a593Smuzhiyun				reg = <0x18040000 0x34>;
77*4882a593Smuzhiyun				interrupts = <2>;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun				ngpios = <30>;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun				gpio-controller;
82*4882a593Smuzhiyun				#gpio-cells = <2>;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun				interrupt-controller;
85*4882a593Smuzhiyun				#interrupt-cells = <2>;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun				status = "disabled";
88*4882a593Smuzhiyun			};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun			pll: pll-controller@18050000 {
91*4882a593Smuzhiyun				compatible = "qca,ar9330-pll";
92*4882a593Smuzhiyun				reg = <0x18050000 0x100>;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun				clocks = <&ref>;
95*4882a593Smuzhiyun				clock-names = "ref";
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun				#clock-cells = <1>;
98*4882a593Smuzhiyun			};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun			miscintc: interrupt-controller@18060010 {
101*4882a593Smuzhiyun				compatible = "qca,ar7240-misc-intc";
102*4882a593Smuzhiyun				reg = <0x18060010 0x8>;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun				interrupt-parent = <&cpuintc>;
105*4882a593Smuzhiyun				interrupts = <6>;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun				interrupt-controller;
108*4882a593Smuzhiyun				#interrupt-cells = <1>;
109*4882a593Smuzhiyun			};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun			rst: reset-controller@1806001c {
112*4882a593Smuzhiyun				compatible = "qca,ar7100-reset";
113*4882a593Smuzhiyun				reg = <0x1806001c 0x4>;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun				#reset-cells = <1>;
116*4882a593Smuzhiyun			};
117*4882a593Smuzhiyun		};
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun		eth0: ethernet@19000000 {
120*4882a593Smuzhiyun			compatible = "qca,ar9330-eth";
121*4882a593Smuzhiyun			reg = <0x19000000 0x200>;
122*4882a593Smuzhiyun			interrupts = <4>;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun			resets = <&rst 9>, <&rst 22>;
125*4882a593Smuzhiyun			reset-names = "mac", "mdio";
126*4882a593Smuzhiyun			clocks = <&pll ATH79_CLK_AHB>, <&pll ATH79_CLK_AHB>;
127*4882a593Smuzhiyun			clock-names = "eth", "mdio";
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun			phy-mode = "mii";
130*4882a593Smuzhiyun			phy-handle = <&phy_port4>;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun			status = "disabled";
133*4882a593Smuzhiyun		};
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun		eth1: ethernet@1a000000 {
136*4882a593Smuzhiyun			compatible = "qca,ar9330-eth";
137*4882a593Smuzhiyun			reg = <0x1a000000 0x200>;
138*4882a593Smuzhiyun			interrupts = <5>;
139*4882a593Smuzhiyun			resets = <&rst 13>, <&rst 23>;
140*4882a593Smuzhiyun			reset-names = "mac", "mdio";
141*4882a593Smuzhiyun			clocks = <&pll ATH79_CLK_AHB>, <&pll ATH79_CLK_AHB>;
142*4882a593Smuzhiyun			clock-names = "eth", "mdio";
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun			phy-mode = "gmii";
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun			status = "disabled";
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun			fixed-link {
149*4882a593Smuzhiyun				speed = <1000>;
150*4882a593Smuzhiyun				full-duplex;
151*4882a593Smuzhiyun			};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun			mdio {
154*4882a593Smuzhiyun				#address-cells = <1>;
155*4882a593Smuzhiyun				#size-cells = <0>;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun				switch10: switch@10 {
158*4882a593Smuzhiyun					#address-cells = <1>;
159*4882a593Smuzhiyun					#size-cells = <0>;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun					compatible = "qca,ar9331-switch";
162*4882a593Smuzhiyun					reg = <0x10>;
163*4882a593Smuzhiyun					resets = <&rst 8>;
164*4882a593Smuzhiyun					reset-names = "switch";
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun					interrupt-parent = <&miscintc>;
167*4882a593Smuzhiyun					interrupts = <12>;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun					interrupt-controller;
170*4882a593Smuzhiyun					#interrupt-cells = <1>;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun					ports {
173*4882a593Smuzhiyun						#address-cells = <1>;
174*4882a593Smuzhiyun						#size-cells = <0>;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun						switch_port0: port@0 {
177*4882a593Smuzhiyun							reg = <0x0>;
178*4882a593Smuzhiyun							label = "cpu";
179*4882a593Smuzhiyun							ethernet = <&eth1>;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun							phy-mode = "gmii";
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun							fixed-link {
184*4882a593Smuzhiyun								speed = <1000>;
185*4882a593Smuzhiyun								full-duplex;
186*4882a593Smuzhiyun							};
187*4882a593Smuzhiyun						};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun						switch_port1: port@1 {
190*4882a593Smuzhiyun							reg = <0x1>;
191*4882a593Smuzhiyun							phy-handle = <&phy_port0>;
192*4882a593Smuzhiyun							phy-mode = "internal";
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun							status = "disabled";
195*4882a593Smuzhiyun						};
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun						switch_port2: port@2 {
198*4882a593Smuzhiyun							reg = <0x2>;
199*4882a593Smuzhiyun							phy-handle = <&phy_port1>;
200*4882a593Smuzhiyun							phy-mode = "internal";
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun							status = "disabled";
203*4882a593Smuzhiyun						};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun						switch_port3: port@3 {
206*4882a593Smuzhiyun							reg = <0x3>;
207*4882a593Smuzhiyun							phy-handle = <&phy_port2>;
208*4882a593Smuzhiyun							phy-mode = "internal";
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun							status = "disabled";
211*4882a593Smuzhiyun						};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun						switch_port4: port@4 {
214*4882a593Smuzhiyun							reg = <0x4>;
215*4882a593Smuzhiyun							phy-handle = <&phy_port3>;
216*4882a593Smuzhiyun							phy-mode = "internal";
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun							status = "disabled";
219*4882a593Smuzhiyun						};
220*4882a593Smuzhiyun					};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun					mdio {
223*4882a593Smuzhiyun						#address-cells = <1>;
224*4882a593Smuzhiyun						#size-cells = <0>;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun						interrupt-parent = <&switch10>;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun						phy_port0: phy@0 {
229*4882a593Smuzhiyun							reg = <0x0>;
230*4882a593Smuzhiyun							interrupts = <0>;
231*4882a593Smuzhiyun							status = "disabled";
232*4882a593Smuzhiyun						};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun						phy_port1: phy@1 {
235*4882a593Smuzhiyun							reg = <0x1>;
236*4882a593Smuzhiyun							interrupts = <0>;
237*4882a593Smuzhiyun							status = "disabled";
238*4882a593Smuzhiyun						};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun						phy_port2: phy@2 {
241*4882a593Smuzhiyun							reg = <0x2>;
242*4882a593Smuzhiyun							interrupts = <0>;
243*4882a593Smuzhiyun							status = "disabled";
244*4882a593Smuzhiyun						};
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun						phy_port3: phy@3 {
247*4882a593Smuzhiyun							reg = <0x3>;
248*4882a593Smuzhiyun							interrupts = <0>;
249*4882a593Smuzhiyun							status = "disabled";
250*4882a593Smuzhiyun						};
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun						phy_port4: phy@4 {
253*4882a593Smuzhiyun							reg = <0x4>;
254*4882a593Smuzhiyun							interrupts = <0>;
255*4882a593Smuzhiyun							status = "disabled";
256*4882a593Smuzhiyun						};
257*4882a593Smuzhiyun					};
258*4882a593Smuzhiyun				};
259*4882a593Smuzhiyun			};
260*4882a593Smuzhiyun		};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun		usb: usb@1b000100 {
263*4882a593Smuzhiyun			compatible = "chipidea,usb2";
264*4882a593Smuzhiyun			reg = <0x1b000000 0x200>;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun			interrupts = <3>;
267*4882a593Smuzhiyun			resets = <&rst 5>;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun			phy-names = "usb-phy";
270*4882a593Smuzhiyun			phys = <&usb_phy>;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun			status = "disabled";
273*4882a593Smuzhiyun		};
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun		spi: spi@1f000000 {
276*4882a593Smuzhiyun			compatible = "qca,ar7100-spi";
277*4882a593Smuzhiyun			reg = <0x1f000000 0x10>;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun			clocks = <&pll ATH79_CLK_AHB>;
280*4882a593Smuzhiyun			clock-names = "ahb";
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun			#address-cells = <1>;
283*4882a593Smuzhiyun			#size-cells = <0>;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun			status = "disabled";
286*4882a593Smuzhiyun		};
287*4882a593Smuzhiyun	};
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun	usb_phy: usb-phy {
290*4882a593Smuzhiyun		compatible = "qca,ar7100-usb-phy";
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun		reset-names = "phy", "suspend-override";
293*4882a593Smuzhiyun		resets = <&rst 4>, <&rst 3>;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun		#phy-cells = <0>;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun		status = "disabled";
298*4882a593Smuzhiyun	};
299*4882a593Smuzhiyun};
300