xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/dt-bindings/clock/r8a77990-cpg-mssr.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2018 Renesas Electronics Corp.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #ifndef __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__
6*4882a593Smuzhiyun #define __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <dt-bindings/clock/renesas-cpg-mssr.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /* r8a77990 CPG Core Clocks */
11*4882a593Smuzhiyun #define R8A77990_CLK_Z2			0
12*4882a593Smuzhiyun #define R8A77990_CLK_ZR			1
13*4882a593Smuzhiyun #define R8A77990_CLK_ZG			2
14*4882a593Smuzhiyun #define R8A77990_CLK_ZTR		3
15*4882a593Smuzhiyun #define R8A77990_CLK_ZT			4
16*4882a593Smuzhiyun #define R8A77990_CLK_ZX			5
17*4882a593Smuzhiyun #define R8A77990_CLK_S0D1		6
18*4882a593Smuzhiyun #define R8A77990_CLK_S0D3		7
19*4882a593Smuzhiyun #define R8A77990_CLK_S0D6		8
20*4882a593Smuzhiyun #define R8A77990_CLK_S0D12		9
21*4882a593Smuzhiyun #define R8A77990_CLK_S0D24		10
22*4882a593Smuzhiyun #define R8A77990_CLK_S1D1		11
23*4882a593Smuzhiyun #define R8A77990_CLK_S1D2		12
24*4882a593Smuzhiyun #define R8A77990_CLK_S1D4		13
25*4882a593Smuzhiyun #define R8A77990_CLK_S2D1		14
26*4882a593Smuzhiyun #define R8A77990_CLK_S2D2		15
27*4882a593Smuzhiyun #define R8A77990_CLK_S2D4		16
28*4882a593Smuzhiyun #define R8A77990_CLK_S3D1		17
29*4882a593Smuzhiyun #define R8A77990_CLK_S3D2		18
30*4882a593Smuzhiyun #define R8A77990_CLK_S3D4		19
31*4882a593Smuzhiyun #define R8A77990_CLK_S0D6C		20
32*4882a593Smuzhiyun #define R8A77990_CLK_S3D1C		21
33*4882a593Smuzhiyun #define R8A77990_CLK_S3D2C		22
34*4882a593Smuzhiyun #define R8A77990_CLK_S3D4C		23
35*4882a593Smuzhiyun #define R8A77990_CLK_LB			24
36*4882a593Smuzhiyun #define R8A77990_CLK_CL			25
37*4882a593Smuzhiyun #define R8A77990_CLK_ZB3		26
38*4882a593Smuzhiyun #define R8A77990_CLK_ZB3D2		27
39*4882a593Smuzhiyun #define R8A77990_CLK_CR			28
40*4882a593Smuzhiyun #define R8A77990_CLK_CRD2		29
41*4882a593Smuzhiyun #define R8A77990_CLK_SD0H		30
42*4882a593Smuzhiyun #define R8A77990_CLK_SD0		31
43*4882a593Smuzhiyun #define R8A77990_CLK_SD1H		32
44*4882a593Smuzhiyun #define R8A77990_CLK_SD1		33
45*4882a593Smuzhiyun #define R8A77990_CLK_SD3H		34
46*4882a593Smuzhiyun #define R8A77990_CLK_SD3		35
47*4882a593Smuzhiyun #define R8A77990_CLK_RPC		36
48*4882a593Smuzhiyun #define R8A77990_CLK_RPCD2		37
49*4882a593Smuzhiyun #define R8A77990_CLK_ZA2		38
50*4882a593Smuzhiyun #define R8A77990_CLK_ZA8		39
51*4882a593Smuzhiyun #define R8A77990_CLK_Z2D		40
52*4882a593Smuzhiyun #define R8A77990_CLK_CANFD		41
53*4882a593Smuzhiyun #define R8A77990_CLK_MSO		42
54*4882a593Smuzhiyun #define R8A77990_CLK_R			43
55*4882a593Smuzhiyun #define R8A77990_CLK_OSC		44
56*4882a593Smuzhiyun #define R8A77990_CLK_LV0		45
57*4882a593Smuzhiyun #define R8A77990_CLK_LV1		46
58*4882a593Smuzhiyun #define R8A77990_CLK_CSI0		47
59*4882a593Smuzhiyun #define R8A77990_CLK_CP			48
60*4882a593Smuzhiyun #define R8A77990_CLK_CPEX		49
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #endif /* __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__ */
63