xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/dt-bindings/clock/qcom,dispcc-sdm845.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
7*4882a593Smuzhiyun #define _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /* DISP_CC clock registers */
10*4882a593Smuzhiyun #define DISP_CC_MDSS_AHB_CLK					0
11*4882a593Smuzhiyun #define DISP_CC_MDSS_AXI_CLK					1
12*4882a593Smuzhiyun #define DISP_CC_MDSS_BYTE0_CLK					2
13*4882a593Smuzhiyun #define DISP_CC_MDSS_BYTE0_CLK_SRC				3
14*4882a593Smuzhiyun #define DISP_CC_MDSS_BYTE0_INTF_CLK				4
15*4882a593Smuzhiyun #define DISP_CC_MDSS_BYTE1_CLK					5
16*4882a593Smuzhiyun #define DISP_CC_MDSS_BYTE1_CLK_SRC				6
17*4882a593Smuzhiyun #define DISP_CC_MDSS_BYTE1_INTF_CLK				7
18*4882a593Smuzhiyun #define DISP_CC_MDSS_ESC0_CLK					8
19*4882a593Smuzhiyun #define DISP_CC_MDSS_ESC0_CLK_SRC				9
20*4882a593Smuzhiyun #define DISP_CC_MDSS_ESC1_CLK					10
21*4882a593Smuzhiyun #define DISP_CC_MDSS_ESC1_CLK_SRC				11
22*4882a593Smuzhiyun #define DISP_CC_MDSS_MDP_CLK					12
23*4882a593Smuzhiyun #define DISP_CC_MDSS_MDP_CLK_SRC				13
24*4882a593Smuzhiyun #define DISP_CC_MDSS_MDP_LUT_CLK				14
25*4882a593Smuzhiyun #define DISP_CC_MDSS_PCLK0_CLK					15
26*4882a593Smuzhiyun #define DISP_CC_MDSS_PCLK0_CLK_SRC				16
27*4882a593Smuzhiyun #define DISP_CC_MDSS_PCLK1_CLK					17
28*4882a593Smuzhiyun #define DISP_CC_MDSS_PCLK1_CLK_SRC				18
29*4882a593Smuzhiyun #define DISP_CC_MDSS_ROT_CLK					19
30*4882a593Smuzhiyun #define DISP_CC_MDSS_ROT_CLK_SRC				20
31*4882a593Smuzhiyun #define DISP_CC_MDSS_RSCC_AHB_CLK				21
32*4882a593Smuzhiyun #define DISP_CC_MDSS_RSCC_VSYNC_CLK				22
33*4882a593Smuzhiyun #define DISP_CC_MDSS_VSYNC_CLK					23
34*4882a593Smuzhiyun #define DISP_CC_MDSS_VSYNC_CLK_SRC				24
35*4882a593Smuzhiyun #define DISP_CC_PLL0						25
36*4882a593Smuzhiyun #define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				26
37*4882a593Smuzhiyun #define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC				27
38*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_AUX_CLK					28
39*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_AUX_CLK_SRC				29
40*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_CRYPTO_CLK				30
41*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_CRYPTO_CLK_SRC				31
42*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_LINK_CLK				32
43*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_LINK_CLK_SRC				33
44*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_LINK_INTF_CLK				34
45*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_PIXEL1_CLK				35
46*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_PIXEL1_CLK_SRC				36
47*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_PIXEL_CLK				37
48*4882a593Smuzhiyun #define DISP_CC_MDSS_DP_PIXEL_CLK_SRC				38
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* DISP_CC Reset */
51*4882a593Smuzhiyun #define DISP_CC_MDSS_RSCC_BCR					0
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* DISP_CC GDSCR */
54*4882a593Smuzhiyun #define MDSS_GDSC						0
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #endif
57