xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/dt-bindings/clock/exynos3250.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2014 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun  * 	Author: Tomasz Figa <t.figa@samsung.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Device Tree binding constants for Samsung Exynos3250 clock controllers.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #ifndef _DT_BINDINGS_CLOCK_SAMSUNG_EXYNOS3250_CLOCK_H
10*4882a593Smuzhiyun #define _DT_BINDINGS_CLOCK_SAMSUNG_EXYNOS3250_CLOCK_H
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /*
13*4882a593Smuzhiyun  * Let each exported clock get a unique index, which is used on DT-enabled
14*4882a593Smuzhiyun  * platforms to lookup the clock from a clock specifier. These indices are
15*4882a593Smuzhiyun  * therefore considered an ABI and so must not be changed. This implies
16*4882a593Smuzhiyun  * that new clocks should be added either in free spaces between clock groups
17*4882a593Smuzhiyun  * or at the end.
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /*
22*4882a593Smuzhiyun  * Main CMU
23*4882a593Smuzhiyun  */
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define CLK_OSCSEL			1
26*4882a593Smuzhiyun #define CLK_FIN_PLL			2
27*4882a593Smuzhiyun #define CLK_FOUT_APLL			3
28*4882a593Smuzhiyun #define CLK_FOUT_VPLL			4
29*4882a593Smuzhiyun #define CLK_FOUT_UPLL			5
30*4882a593Smuzhiyun #define CLK_FOUT_MPLL			6
31*4882a593Smuzhiyun #define CLK_ARM_CLK			7
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Muxes */
34*4882a593Smuzhiyun #define CLK_MOUT_MPLL_USER_L		16
35*4882a593Smuzhiyun #define CLK_MOUT_GDL			17
36*4882a593Smuzhiyun #define CLK_MOUT_MPLL_USER_R		18
37*4882a593Smuzhiyun #define CLK_MOUT_GDR			19
38*4882a593Smuzhiyun #define CLK_MOUT_EBI			20
39*4882a593Smuzhiyun #define CLK_MOUT_ACLK_200		21
40*4882a593Smuzhiyun #define CLK_MOUT_ACLK_160		22
41*4882a593Smuzhiyun #define CLK_MOUT_ACLK_100		23
42*4882a593Smuzhiyun #define CLK_MOUT_ACLK_266_1		24
43*4882a593Smuzhiyun #define CLK_MOUT_ACLK_266_0		25
44*4882a593Smuzhiyun #define CLK_MOUT_ACLK_266		26
45*4882a593Smuzhiyun #define CLK_MOUT_VPLL			27
46*4882a593Smuzhiyun #define CLK_MOUT_EPLL_USER		28
47*4882a593Smuzhiyun #define CLK_MOUT_EBI_1			29
48*4882a593Smuzhiyun #define CLK_MOUT_UPLL			30
49*4882a593Smuzhiyun #define CLK_MOUT_ACLK_400_MCUISP_SUB	31
50*4882a593Smuzhiyun #define CLK_MOUT_MPLL			32
51*4882a593Smuzhiyun #define CLK_MOUT_ACLK_400_MCUISP	33
52*4882a593Smuzhiyun #define CLK_MOUT_VPLLSRC		34
53*4882a593Smuzhiyun #define CLK_MOUT_CAM1			35
54*4882a593Smuzhiyun #define CLK_MOUT_CAM_BLK		36
55*4882a593Smuzhiyun #define CLK_MOUT_MFC			37
56*4882a593Smuzhiyun #define CLK_MOUT_MFC_1			38
57*4882a593Smuzhiyun #define CLK_MOUT_MFC_0			39
58*4882a593Smuzhiyun #define CLK_MOUT_G3D			40
59*4882a593Smuzhiyun #define CLK_MOUT_G3D_1			41
60*4882a593Smuzhiyun #define CLK_MOUT_G3D_0			42
61*4882a593Smuzhiyun #define CLK_MOUT_MIPI0			43
62*4882a593Smuzhiyun #define CLK_MOUT_FIMD0			44
63*4882a593Smuzhiyun #define CLK_MOUT_UART_ISP		45
64*4882a593Smuzhiyun #define CLK_MOUT_SPI1_ISP		46
65*4882a593Smuzhiyun #define CLK_MOUT_SPI0_ISP		47
66*4882a593Smuzhiyun #define CLK_MOUT_TSADC			48
67*4882a593Smuzhiyun #define CLK_MOUT_MMC1			49
68*4882a593Smuzhiyun #define CLK_MOUT_MMC0			50
69*4882a593Smuzhiyun #define CLK_MOUT_UART1			51
70*4882a593Smuzhiyun #define CLK_MOUT_UART0			52
71*4882a593Smuzhiyun #define CLK_MOUT_SPI1			53
72*4882a593Smuzhiyun #define CLK_MOUT_SPI0			54
73*4882a593Smuzhiyun #define CLK_MOUT_AUDIO			55
74*4882a593Smuzhiyun #define CLK_MOUT_MPLL_USER_C		56
75*4882a593Smuzhiyun #define CLK_MOUT_HPM			57
76*4882a593Smuzhiyun #define CLK_MOUT_CORE			58
77*4882a593Smuzhiyun #define CLK_MOUT_APLL			59
78*4882a593Smuzhiyun #define CLK_MOUT_ACLK_266_SUB		60
79*4882a593Smuzhiyun #define CLK_MOUT_UART2			61
80*4882a593Smuzhiyun #define CLK_MOUT_MMC2			62
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* Dividers */
83*4882a593Smuzhiyun #define CLK_DIV_GPL			64
84*4882a593Smuzhiyun #define CLK_DIV_GDL			65
85*4882a593Smuzhiyun #define CLK_DIV_GPR			66
86*4882a593Smuzhiyun #define CLK_DIV_GDR			67
87*4882a593Smuzhiyun #define CLK_DIV_MPLL_PRE		68
88*4882a593Smuzhiyun #define CLK_DIV_ACLK_400_MCUISP		69
89*4882a593Smuzhiyun #define CLK_DIV_EBI			70
90*4882a593Smuzhiyun #define CLK_DIV_ACLK_200		71
91*4882a593Smuzhiyun #define CLK_DIV_ACLK_160		72
92*4882a593Smuzhiyun #define CLK_DIV_ACLK_100		73
93*4882a593Smuzhiyun #define CLK_DIV_ACLK_266		74
94*4882a593Smuzhiyun #define CLK_DIV_CAM1			75
95*4882a593Smuzhiyun #define CLK_DIV_CAM_BLK			76
96*4882a593Smuzhiyun #define CLK_DIV_MFC			77
97*4882a593Smuzhiyun #define CLK_DIV_G3D			78
98*4882a593Smuzhiyun #define CLK_DIV_MIPI0_PRE		79
99*4882a593Smuzhiyun #define CLK_DIV_MIPI0			80
100*4882a593Smuzhiyun #define CLK_DIV_FIMD0			81
101*4882a593Smuzhiyun #define CLK_DIV_UART_ISP		82
102*4882a593Smuzhiyun #define CLK_DIV_SPI1_ISP_PRE		83
103*4882a593Smuzhiyun #define CLK_DIV_SPI1_ISP		84
104*4882a593Smuzhiyun #define CLK_DIV_SPI0_ISP_PRE		85
105*4882a593Smuzhiyun #define CLK_DIV_SPI0_ISP		86
106*4882a593Smuzhiyun #define CLK_DIV_TSADC_PRE		87
107*4882a593Smuzhiyun #define CLK_DIV_TSADC			88
108*4882a593Smuzhiyun #define CLK_DIV_MMC1_PRE		89
109*4882a593Smuzhiyun #define CLK_DIV_MMC1			90
110*4882a593Smuzhiyun #define CLK_DIV_MMC0_PRE		91
111*4882a593Smuzhiyun #define CLK_DIV_MMC0			92
112*4882a593Smuzhiyun #define CLK_DIV_UART1			93
113*4882a593Smuzhiyun #define CLK_DIV_UART0			94
114*4882a593Smuzhiyun #define CLK_DIV_SPI1_PRE		95
115*4882a593Smuzhiyun #define CLK_DIV_SPI1			96
116*4882a593Smuzhiyun #define CLK_DIV_SPI0_PRE		97
117*4882a593Smuzhiyun #define CLK_DIV_SPI0			98
118*4882a593Smuzhiyun #define CLK_DIV_PCM			99
119*4882a593Smuzhiyun #define CLK_DIV_AUDIO			100
120*4882a593Smuzhiyun #define CLK_DIV_I2S			101
121*4882a593Smuzhiyun #define CLK_DIV_CORE2			102
122*4882a593Smuzhiyun #define CLK_DIV_APLL			103
123*4882a593Smuzhiyun #define CLK_DIV_PCLK_DBG		104
124*4882a593Smuzhiyun #define CLK_DIV_ATB			105
125*4882a593Smuzhiyun #define CLK_DIV_COREM			106
126*4882a593Smuzhiyun #define CLK_DIV_CORE			107
127*4882a593Smuzhiyun #define CLK_DIV_HPM			108
128*4882a593Smuzhiyun #define CLK_DIV_COPY			109
129*4882a593Smuzhiyun #define CLK_DIV_UART2			110
130*4882a593Smuzhiyun #define CLK_DIV_MMC2_PRE		111
131*4882a593Smuzhiyun #define CLK_DIV_MMC2			112
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /* Gates */
134*4882a593Smuzhiyun #define CLK_ASYNC_G3D			128
135*4882a593Smuzhiyun #define CLK_ASYNC_MFCL			129
136*4882a593Smuzhiyun #define CLK_PPMULEFT			130
137*4882a593Smuzhiyun #define CLK_GPIO_LEFT			131
138*4882a593Smuzhiyun #define CLK_ASYNC_ISPMX			132
139*4882a593Smuzhiyun #define CLK_ASYNC_FSYSD			133
140*4882a593Smuzhiyun #define CLK_ASYNC_LCD0X			134
141*4882a593Smuzhiyun #define CLK_ASYNC_CAMX			135
142*4882a593Smuzhiyun #define CLK_PPMURIGHT			136
143*4882a593Smuzhiyun #define CLK_GPIO_RIGHT			137
144*4882a593Smuzhiyun #define CLK_MONOCNT			138
145*4882a593Smuzhiyun #define CLK_TZPC6			139
146*4882a593Smuzhiyun #define CLK_PROVISIONKEY1		140
147*4882a593Smuzhiyun #define CLK_PROVISIONKEY0		141
148*4882a593Smuzhiyun #define CLK_CMU_ISPPART			142
149*4882a593Smuzhiyun #define CLK_TMU_APBIF			143
150*4882a593Smuzhiyun #define CLK_KEYIF			144
151*4882a593Smuzhiyun #define CLK_RTC				145
152*4882a593Smuzhiyun #define CLK_WDT				146
153*4882a593Smuzhiyun #define CLK_MCT				147
154*4882a593Smuzhiyun #define CLK_SECKEY			148
155*4882a593Smuzhiyun #define CLK_TZPC5			149
156*4882a593Smuzhiyun #define CLK_TZPC4			150
157*4882a593Smuzhiyun #define CLK_TZPC3			151
158*4882a593Smuzhiyun #define CLK_TZPC2			152
159*4882a593Smuzhiyun #define CLK_TZPC1			153
160*4882a593Smuzhiyun #define CLK_TZPC0			154
161*4882a593Smuzhiyun #define CLK_CMU_COREPART		155
162*4882a593Smuzhiyun #define CLK_CMU_TOPPART			156
163*4882a593Smuzhiyun #define CLK_PMU_APBIF			157
164*4882a593Smuzhiyun #define CLK_SYSREG			158
165*4882a593Smuzhiyun #define CLK_CHIP_ID			159
166*4882a593Smuzhiyun #define CLK_QEJPEG			160
167*4882a593Smuzhiyun #define CLK_PIXELASYNCM1		161
168*4882a593Smuzhiyun #define CLK_PIXELASYNCM0		162
169*4882a593Smuzhiyun #define CLK_PPMUCAMIF			163
170*4882a593Smuzhiyun #define CLK_QEM2MSCALER			164
171*4882a593Smuzhiyun #define CLK_QEGSCALER1			165
172*4882a593Smuzhiyun #define CLK_QEGSCALER0			166
173*4882a593Smuzhiyun #define CLK_SMMUJPEG			167
174*4882a593Smuzhiyun #define CLK_SMMUM2M2SCALER		168
175*4882a593Smuzhiyun #define CLK_SMMUGSCALER1		169
176*4882a593Smuzhiyun #define CLK_SMMUGSCALER0		170
177*4882a593Smuzhiyun #define CLK_JPEG			171
178*4882a593Smuzhiyun #define CLK_M2MSCALER			172
179*4882a593Smuzhiyun #define CLK_GSCALER1			173
180*4882a593Smuzhiyun #define CLK_GSCALER0			174
181*4882a593Smuzhiyun #define CLK_QEMFC			175
182*4882a593Smuzhiyun #define CLK_PPMUMFC_L			176
183*4882a593Smuzhiyun #define CLK_SMMUMFC_L			177
184*4882a593Smuzhiyun #define CLK_MFC				178
185*4882a593Smuzhiyun #define CLK_SMMUG3D			179
186*4882a593Smuzhiyun #define CLK_QEG3D			180
187*4882a593Smuzhiyun #define CLK_PPMUG3D			181
188*4882a593Smuzhiyun #define CLK_G3D				182
189*4882a593Smuzhiyun #define CLK_QE_CH1_LCD			183
190*4882a593Smuzhiyun #define CLK_QE_CH0_LCD			184
191*4882a593Smuzhiyun #define CLK_PPMULCD0			185
192*4882a593Smuzhiyun #define CLK_SMMUFIMD0			186
193*4882a593Smuzhiyun #define CLK_DSIM0			187
194*4882a593Smuzhiyun #define CLK_FIMD0			188
195*4882a593Smuzhiyun #define CLK_CAM1			189
196*4882a593Smuzhiyun #define CLK_UART_ISP_TOP		190
197*4882a593Smuzhiyun #define CLK_SPI1_ISP_TOP		191
198*4882a593Smuzhiyun #define CLK_SPI0_ISP_TOP		192
199*4882a593Smuzhiyun #define CLK_TSADC			193
200*4882a593Smuzhiyun #define CLK_PPMUFILE			194
201*4882a593Smuzhiyun #define CLK_USBOTG			195
202*4882a593Smuzhiyun #define CLK_USBHOST			196
203*4882a593Smuzhiyun #define CLK_SROMC			197
204*4882a593Smuzhiyun #define CLK_SDMMC1			198
205*4882a593Smuzhiyun #define CLK_SDMMC0			199
206*4882a593Smuzhiyun #define CLK_PDMA1			200
207*4882a593Smuzhiyun #define CLK_PDMA0			201
208*4882a593Smuzhiyun #define CLK_PWM				202
209*4882a593Smuzhiyun #define CLK_PCM				203
210*4882a593Smuzhiyun #define CLK_I2S				204
211*4882a593Smuzhiyun #define CLK_SPI1			205
212*4882a593Smuzhiyun #define CLK_SPI0			206
213*4882a593Smuzhiyun #define CLK_I2C7			207
214*4882a593Smuzhiyun #define CLK_I2C6			208
215*4882a593Smuzhiyun #define CLK_I2C5			209
216*4882a593Smuzhiyun #define CLK_I2C4			210
217*4882a593Smuzhiyun #define CLK_I2C3			211
218*4882a593Smuzhiyun #define CLK_I2C2			212
219*4882a593Smuzhiyun #define CLK_I2C1			213
220*4882a593Smuzhiyun #define CLK_I2C0			214
221*4882a593Smuzhiyun #define CLK_UART1			215
222*4882a593Smuzhiyun #define CLK_UART0			216
223*4882a593Smuzhiyun #define CLK_BLOCK_LCD			217
224*4882a593Smuzhiyun #define CLK_BLOCK_G3D			218
225*4882a593Smuzhiyun #define CLK_BLOCK_MFC			219
226*4882a593Smuzhiyun #define CLK_BLOCK_CAM			220
227*4882a593Smuzhiyun #define CLK_SMIES			221
228*4882a593Smuzhiyun #define CLK_UART2			222
229*4882a593Smuzhiyun #define CLK_SDMMC2			223
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /* Special clocks */
232*4882a593Smuzhiyun #define CLK_SCLK_JPEG			224
233*4882a593Smuzhiyun #define CLK_SCLK_M2MSCALER		225
234*4882a593Smuzhiyun #define CLK_SCLK_GSCALER1		226
235*4882a593Smuzhiyun #define CLK_SCLK_GSCALER0		227
236*4882a593Smuzhiyun #define CLK_SCLK_MFC			228
237*4882a593Smuzhiyun #define CLK_SCLK_G3D			229
238*4882a593Smuzhiyun #define CLK_SCLK_MIPIDPHY2L		230
239*4882a593Smuzhiyun #define CLK_SCLK_MIPI0			231
240*4882a593Smuzhiyun #define CLK_SCLK_FIMD0			232
241*4882a593Smuzhiyun #define CLK_SCLK_CAM1			233
242*4882a593Smuzhiyun #define CLK_SCLK_UART_ISP		234
243*4882a593Smuzhiyun #define CLK_SCLK_SPI1_ISP		235
244*4882a593Smuzhiyun #define CLK_SCLK_SPI0_ISP		236
245*4882a593Smuzhiyun #define CLK_SCLK_UPLL			237
246*4882a593Smuzhiyun #define CLK_SCLK_TSADC			238
247*4882a593Smuzhiyun #define CLK_SCLK_EBI			239
248*4882a593Smuzhiyun #define CLK_SCLK_MMC1			240
249*4882a593Smuzhiyun #define CLK_SCLK_MMC0			241
250*4882a593Smuzhiyun #define CLK_SCLK_I2S			242
251*4882a593Smuzhiyun #define CLK_SCLK_PCM			243
252*4882a593Smuzhiyun #define CLK_SCLK_SPI1			244
253*4882a593Smuzhiyun #define CLK_SCLK_SPI0			245
254*4882a593Smuzhiyun #define CLK_SCLK_UART1			246
255*4882a593Smuzhiyun #define CLK_SCLK_UART0			247
256*4882a593Smuzhiyun #define CLK_SCLK_UART2			248
257*4882a593Smuzhiyun #define CLK_SCLK_MMC2			249
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun /*
260*4882a593Smuzhiyun  * Total number of clocks of main CMU.
261*4882a593Smuzhiyun  * NOTE: Must be equal to last clock ID increased by one.
262*4882a593Smuzhiyun  */
263*4882a593Smuzhiyun #define CLK_NR_CLKS			250
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun  * CMU DMC
267*4882a593Smuzhiyun  */
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun #define CLK_FOUT_BPLL			1
270*4882a593Smuzhiyun #define CLK_FOUT_EPLL			2
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun /* Muxes */
273*4882a593Smuzhiyun #define CLK_MOUT_MPLL_MIF		8
274*4882a593Smuzhiyun #define CLK_MOUT_BPLL			9
275*4882a593Smuzhiyun #define CLK_MOUT_DPHY			10
276*4882a593Smuzhiyun #define CLK_MOUT_DMC_BUS		11
277*4882a593Smuzhiyun #define CLK_MOUT_EPLL			12
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun /* Dividers */
280*4882a593Smuzhiyun #define CLK_DIV_DMC			16
281*4882a593Smuzhiyun #define CLK_DIV_DPHY			17
282*4882a593Smuzhiyun #define CLK_DIV_DMC_PRE			18
283*4882a593Smuzhiyun #define CLK_DIV_DMCP			19
284*4882a593Smuzhiyun #define CLK_DIV_DMCD			20
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun  * Total number of clocks of main CMU.
288*4882a593Smuzhiyun  * NOTE: Must be equal to last clock ID increased by one.
289*4882a593Smuzhiyun  */
290*4882a593Smuzhiyun #define NR_CLKS_DMC			21
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun  * CMU ISP
294*4882a593Smuzhiyun  */
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /* Dividers */
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun #define CLK_DIV_ISP1			1
299*4882a593Smuzhiyun #define CLK_DIV_ISP0			2
300*4882a593Smuzhiyun #define CLK_DIV_MCUISP1			3
301*4882a593Smuzhiyun #define CLK_DIV_MCUISP0			4
302*4882a593Smuzhiyun #define CLK_DIV_MPWM			5
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /* Gates */
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun #define CLK_UART_ISP			8
307*4882a593Smuzhiyun #define CLK_WDT_ISP			9
308*4882a593Smuzhiyun #define CLK_PWM_ISP			10
309*4882a593Smuzhiyun #define CLK_I2C1_ISP			11
310*4882a593Smuzhiyun #define CLK_I2C0_ISP			12
311*4882a593Smuzhiyun #define CLK_MPWM_ISP			13
312*4882a593Smuzhiyun #define CLK_MCUCTL_ISP			14
313*4882a593Smuzhiyun #define CLK_PPMUISPX			15
314*4882a593Smuzhiyun #define CLK_PPMUISPMX			16
315*4882a593Smuzhiyun #define CLK_QE_LITE1			17
316*4882a593Smuzhiyun #define CLK_QE_LITE0			18
317*4882a593Smuzhiyun #define CLK_QE_FD			19
318*4882a593Smuzhiyun #define CLK_QE_DRC			20
319*4882a593Smuzhiyun #define CLK_QE_ISP			21
320*4882a593Smuzhiyun #define CLK_CSIS1			22
321*4882a593Smuzhiyun #define CLK_SMMU_LITE1			23
322*4882a593Smuzhiyun #define CLK_SMMU_LITE0			24
323*4882a593Smuzhiyun #define CLK_SMMU_FD			25
324*4882a593Smuzhiyun #define CLK_SMMU_DRC			26
325*4882a593Smuzhiyun #define CLK_SMMU_ISP			27
326*4882a593Smuzhiyun #define CLK_GICISP			28
327*4882a593Smuzhiyun #define CLK_CSIS0			29
328*4882a593Smuzhiyun #define CLK_MCUISP			30
329*4882a593Smuzhiyun #define CLK_LITE1			31
330*4882a593Smuzhiyun #define CLK_LITE0			32
331*4882a593Smuzhiyun #define CLK_FD				33
332*4882a593Smuzhiyun #define CLK_DRC				34
333*4882a593Smuzhiyun #define CLK_ISP				35
334*4882a593Smuzhiyun #define CLK_QE_ISPCX			36
335*4882a593Smuzhiyun #define CLK_QE_SCALERP			37
336*4882a593Smuzhiyun #define CLK_QE_SCALERC			38
337*4882a593Smuzhiyun #define CLK_SMMU_SCALERP		39
338*4882a593Smuzhiyun #define CLK_SMMU_SCALERC		40
339*4882a593Smuzhiyun #define CLK_SCALERP			41
340*4882a593Smuzhiyun #define CLK_SCALERC			42
341*4882a593Smuzhiyun #define CLK_SPI1_ISP			43
342*4882a593Smuzhiyun #define CLK_SPI0_ISP			44
343*4882a593Smuzhiyun #define CLK_SMMU_ISPCX			45
344*4882a593Smuzhiyun #define CLK_ASYNCAXIM			46
345*4882a593Smuzhiyun #define CLK_SCLK_MPWM_ISP		47
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun /*
348*4882a593Smuzhiyun  * Total number of clocks of CMU_ISP.
349*4882a593Smuzhiyun  * NOTE: Must be equal to last clock ID increased by one.
350*4882a593Smuzhiyun  */
351*4882a593Smuzhiyun #define NR_CLKS_ISP			48
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun #endif /* _DT_BINDINGS_CLOCK_SAMSUNG_EXYNOS3250_CLOCK_H */
354