xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/ti/k3-j721e-som-p0.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (C) 2019 Texas Instruments Incorporated - https://www.ti.com/
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun/dts-v1/;
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include "k3-j721e.dtsi"
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun/ {
11*4882a593Smuzhiyun	memory@80000000 {
12*4882a593Smuzhiyun		device_type = "memory";
13*4882a593Smuzhiyun		/* 4G RAM */
14*4882a593Smuzhiyun		reg = <0x00000000 0x80000000 0x00000000 0x80000000>,
15*4882a593Smuzhiyun		      <0x00000008 0x80000000 0x00000000 0x80000000>;
16*4882a593Smuzhiyun	};
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	reserved_memory: reserved-memory {
19*4882a593Smuzhiyun		#address-cells = <2>;
20*4882a593Smuzhiyun		#size-cells = <2>;
21*4882a593Smuzhiyun		ranges;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun		secure_ddr: optee@9e800000 {
24*4882a593Smuzhiyun			reg = <0x00 0x9e800000 0x00 0x01800000>;
25*4882a593Smuzhiyun			alignment = <0x1000>;
26*4882a593Smuzhiyun			no-map;
27*4882a593Smuzhiyun		};
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun		c66_1_dma_memory_region: c66-dma-memory@a6000000 {
30*4882a593Smuzhiyun			compatible = "shared-dma-pool";
31*4882a593Smuzhiyun			reg = <0x00 0xa6000000 0x00 0x100000>;
32*4882a593Smuzhiyun			no-map;
33*4882a593Smuzhiyun		};
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun		c66_0_memory_region: c66-memory@a6100000 {
36*4882a593Smuzhiyun			compatible = "shared-dma-pool";
37*4882a593Smuzhiyun			reg = <0x00 0xa6100000 0x00 0xf00000>;
38*4882a593Smuzhiyun			no-map;
39*4882a593Smuzhiyun		};
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun		c66_0_dma_memory_region: c66-dma-memory@a7000000 {
42*4882a593Smuzhiyun			compatible = "shared-dma-pool";
43*4882a593Smuzhiyun			reg = <0x00 0xa7000000 0x00 0x100000>;
44*4882a593Smuzhiyun			no-map;
45*4882a593Smuzhiyun		};
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun		c66_1_memory_region: c66-memory@a7100000 {
48*4882a593Smuzhiyun			compatible = "shared-dma-pool";
49*4882a593Smuzhiyun			reg = <0x00 0xa7100000 0x00 0xf00000>;
50*4882a593Smuzhiyun			no-map;
51*4882a593Smuzhiyun		};
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun		c71_0_dma_memory_region: c71-dma-memory@a8000000 {
54*4882a593Smuzhiyun			compatible = "shared-dma-pool";
55*4882a593Smuzhiyun			reg = <0x00 0xa8000000 0x00 0x100000>;
56*4882a593Smuzhiyun			no-map;
57*4882a593Smuzhiyun		};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		c71_0_memory_region: c71-memory@a8100000 {
60*4882a593Smuzhiyun			compatible = "shared-dma-pool";
61*4882a593Smuzhiyun			reg = <0x00 0xa8100000 0x00 0xf00000>;
62*4882a593Smuzhiyun			no-map;
63*4882a593Smuzhiyun		};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun		rtos_ipc_memory_region: ipc-memories@aa000000 {
66*4882a593Smuzhiyun			reg = <0x00 0xaa000000 0x00 0x01c00000>;
67*4882a593Smuzhiyun			alignment = <0x1000>;
68*4882a593Smuzhiyun			no-map;
69*4882a593Smuzhiyun		};
70*4882a593Smuzhiyun	};
71*4882a593Smuzhiyun};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun&wkup_pmx0 {
74*4882a593Smuzhiyun	wkup_i2c0_pins_default: wkup-i2c0-pins-default {
75*4882a593Smuzhiyun		pinctrl-single,pins = <
76*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0xf8, PIN_INPUT_PULLUP, 0) /* (J25) WKUP_I2C0_SCL */
77*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0xfc, PIN_INPUT_PULLUP, 0) /* (H24) WKUP_I2C0_SDA */
78*4882a593Smuzhiyun		>;
79*4882a593Smuzhiyun	};
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun	mcu_fss0_ospi0_pins_default: mcu-fss0-ospi0-pins-default {
82*4882a593Smuzhiyun		pinctrl-single,pins = <
83*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x0000, PIN_OUTPUT, 0) /* MCU_OSPI0_CLK */
84*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x0008, PIN_INPUT, 0)  /* MCU_OSPI0_DQS */
85*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x000c, PIN_INPUT, 0)  /* MCU_OSPI0_D0 */
86*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x0010, PIN_INPUT, 0)  /* MCU_OSPI0_D1 */
87*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x0014, PIN_INPUT, 0)  /* MCU_OSPI0_D2 */
88*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x0018, PIN_INPUT, 0)  /* MCU_OSPI0_D3 */
89*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x001c, PIN_INPUT, 0)  /* MCU_OSPI0_D4 */
90*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x0020, PIN_INPUT, 0)  /* MCU_OSPI0_D5 */
91*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x0024, PIN_INPUT, 0)  /* MCU_OSPI0_D6 */
92*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x0028, PIN_INPUT, 0)  /* MCU_OSPI0_D7 */
93*4882a593Smuzhiyun			J721E_WKUP_IOPAD(0x002c, PIN_OUTPUT, 0) /* MCU_OSPI0_CSn0 */
94*4882a593Smuzhiyun		>;
95*4882a593Smuzhiyun	};
96*4882a593Smuzhiyun};
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun&ospi0 {
99*4882a593Smuzhiyun	pinctrl-names = "default";
100*4882a593Smuzhiyun	pinctrl-0 = <&mcu_fss0_ospi0_pins_default>;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun	flash@0{
103*4882a593Smuzhiyun		compatible = "jedec,spi-nor";
104*4882a593Smuzhiyun		reg = <0x0>;
105*4882a593Smuzhiyun		spi-tx-bus-width = <1>;
106*4882a593Smuzhiyun		spi-rx-bus-width = <8>;
107*4882a593Smuzhiyun		spi-max-frequency = <40000000>;
108*4882a593Smuzhiyun		cdns,tshsl-ns = <60>;
109*4882a593Smuzhiyun		cdns,tsd2d-ns = <60>;
110*4882a593Smuzhiyun		cdns,tchsh-ns = <60>;
111*4882a593Smuzhiyun		cdns,tslch-ns = <60>;
112*4882a593Smuzhiyun		cdns,read-delay = <0>;
113*4882a593Smuzhiyun		#address-cells = <1>;
114*4882a593Smuzhiyun		#size-cells = <1>;
115*4882a593Smuzhiyun	};
116*4882a593Smuzhiyun};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun&mailbox0_cluster0 {
119*4882a593Smuzhiyun	interrupts = <436>;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun	mbox_mcu_r5fss0_core0: mbox-mcu-r5fss0-core0 {
122*4882a593Smuzhiyun		ti,mbox-rx = <0 0 0>;
123*4882a593Smuzhiyun		ti,mbox-tx = <1 0 0>;
124*4882a593Smuzhiyun	};
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun	mbox_mcu_r5fss0_core1: mbox-mcu-r5fss0-core1 {
127*4882a593Smuzhiyun		ti,mbox-rx = <2 0 0>;
128*4882a593Smuzhiyun		ti,mbox-tx = <3 0 0>;
129*4882a593Smuzhiyun	};
130*4882a593Smuzhiyun};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun&mailbox0_cluster1 {
133*4882a593Smuzhiyun	interrupts = <432>;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun	mbox_main_r5fss0_core0: mbox-main-r5fss0-core0 {
136*4882a593Smuzhiyun		ti,mbox-rx = <0 0 0>;
137*4882a593Smuzhiyun		ti,mbox-tx = <1 0 0>;
138*4882a593Smuzhiyun	};
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun	mbox_main_r5fss0_core1: mbox-main-r5fss0-core1 {
141*4882a593Smuzhiyun		ti,mbox-rx = <2 0 0>;
142*4882a593Smuzhiyun		ti,mbox-tx = <3 0 0>;
143*4882a593Smuzhiyun	};
144*4882a593Smuzhiyun};
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun&mailbox0_cluster2 {
147*4882a593Smuzhiyun	interrupts = <428>;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun	mbox_main_r5fss1_core0: mbox-main-r5fss1-core0 {
150*4882a593Smuzhiyun		ti,mbox-rx = <0 0 0>;
151*4882a593Smuzhiyun		ti,mbox-tx = <1 0 0>;
152*4882a593Smuzhiyun	};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun	mbox_main_r5fss1_core1: mbox-main-r5fss1-core1 {
155*4882a593Smuzhiyun		ti,mbox-rx = <2 0 0>;
156*4882a593Smuzhiyun		ti,mbox-tx = <3 0 0>;
157*4882a593Smuzhiyun	};
158*4882a593Smuzhiyun};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun&mailbox0_cluster3 {
161*4882a593Smuzhiyun	interrupts = <424>;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun	mbox_c66_0: mbox-c66-0 {
164*4882a593Smuzhiyun		ti,mbox-rx = <0 0 0>;
165*4882a593Smuzhiyun		ti,mbox-tx = <1 0 0>;
166*4882a593Smuzhiyun	};
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun	mbox_c66_1: mbox-c66-1 {
169*4882a593Smuzhiyun		ti,mbox-rx = <2 0 0>;
170*4882a593Smuzhiyun		ti,mbox-tx = <3 0 0>;
171*4882a593Smuzhiyun	};
172*4882a593Smuzhiyun};
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun&mailbox0_cluster4 {
175*4882a593Smuzhiyun	interrupts = <420>;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun	mbox_c71_0: mbox-c71-0 {
178*4882a593Smuzhiyun		ti,mbox-rx = <0 0 0>;
179*4882a593Smuzhiyun		ti,mbox-tx = <1 0 0>;
180*4882a593Smuzhiyun	};
181*4882a593Smuzhiyun};
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun&mailbox0_cluster5 {
184*4882a593Smuzhiyun	status = "disabled";
185*4882a593Smuzhiyun};
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun&mailbox0_cluster6 {
188*4882a593Smuzhiyun	status = "disabled";
189*4882a593Smuzhiyun};
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun&mailbox0_cluster7 {
192*4882a593Smuzhiyun	status = "disabled";
193*4882a593Smuzhiyun};
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun&mailbox0_cluster8 {
196*4882a593Smuzhiyun	status = "disabled";
197*4882a593Smuzhiyun};
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun&mailbox0_cluster9 {
200*4882a593Smuzhiyun	status = "disabled";
201*4882a593Smuzhiyun};
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun&mailbox0_cluster10 {
204*4882a593Smuzhiyun	status = "disabled";
205*4882a593Smuzhiyun};
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun&mailbox0_cluster11 {
208*4882a593Smuzhiyun	status = "disabled";
209*4882a593Smuzhiyun};
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun&c66_0 {
212*4882a593Smuzhiyun	mboxes = <&mailbox0_cluster3 &mbox_c66_0>;
213*4882a593Smuzhiyun	memory-region = <&c66_0_dma_memory_region>,
214*4882a593Smuzhiyun			<&c66_0_memory_region>;
215*4882a593Smuzhiyun};
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun&c66_1 {
218*4882a593Smuzhiyun	mboxes = <&mailbox0_cluster3 &mbox_c66_1>;
219*4882a593Smuzhiyun	memory-region = <&c66_1_dma_memory_region>,
220*4882a593Smuzhiyun			<&c66_1_memory_region>;
221*4882a593Smuzhiyun};
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun&c71_0 {
224*4882a593Smuzhiyun	mboxes = <&mailbox0_cluster4 &mbox_c71_0>;
225*4882a593Smuzhiyun	memory-region = <&c71_0_dma_memory_region>,
226*4882a593Smuzhiyun			<&c71_0_memory_region>;
227*4882a593Smuzhiyun};
228