xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/ti/k3-j7200-mcu-wakeup.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Device Tree Source for J7200 SoC Family MCU/WAKEUP Domain peripherals
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2020 Texas Instruments Incorporated - https://www.ti.com/
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun&cbass_mcu_wakeup {
9*4882a593Smuzhiyun	dmsc: dmsc@44083000 {
10*4882a593Smuzhiyun		compatible = "ti,k2g-sci";
11*4882a593Smuzhiyun		ti,host-id = <12>;
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun		mbox-names = "rx", "tx";
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun		mboxes= <&secure_proxy_main 11>,
16*4882a593Smuzhiyun			<&secure_proxy_main 13>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun		reg-names = "debug_messages";
19*4882a593Smuzhiyun		reg = <0x00 0x44083000 0x00 0x1000>;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun		k3_pds: power-controller {
22*4882a593Smuzhiyun			compatible = "ti,sci-pm-domain";
23*4882a593Smuzhiyun			#power-domain-cells = <2>;
24*4882a593Smuzhiyun		};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun		k3_clks: clocks {
27*4882a593Smuzhiyun			compatible = "ti,k2g-sci-clk";
28*4882a593Smuzhiyun			#clock-cells = <2>;
29*4882a593Smuzhiyun		};
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun		k3_reset: reset-controller {
32*4882a593Smuzhiyun			compatible = "ti,sci-reset";
33*4882a593Smuzhiyun			#reset-cells = <2>;
34*4882a593Smuzhiyun		};
35*4882a593Smuzhiyun	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	mcu_conf: syscon@40f00000 {
38*4882a593Smuzhiyun		compatible = "syscon", "simple-mfd";
39*4882a593Smuzhiyun		reg = <0x00 0x40f00000 0x00 0x20000>;
40*4882a593Smuzhiyun		#address-cells = <1>;
41*4882a593Smuzhiyun		#size-cells = <1>;
42*4882a593Smuzhiyun		ranges = <0x00 0x00 0x40f00000 0x20000>;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun		phy_gmii_sel: phy@4040 {
45*4882a593Smuzhiyun			compatible = "ti,am654-phy-gmii-sel";
46*4882a593Smuzhiyun			reg = <0x4040 0x4>;
47*4882a593Smuzhiyun			#phy-cells = <1>;
48*4882a593Smuzhiyun		};
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun	chipid@43000014 {
52*4882a593Smuzhiyun		compatible = "ti,am654-chipid";
53*4882a593Smuzhiyun		reg = <0x00 0x43000014 0x00 0x4>;
54*4882a593Smuzhiyun	};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun	wkup_pmx0: pinctrl@4301c000 {
57*4882a593Smuzhiyun		compatible = "pinctrl-single";
58*4882a593Smuzhiyun		/* Proxy 0 addressing */
59*4882a593Smuzhiyun		reg = <0x00 0x4301c000 0x00 0x178>;
60*4882a593Smuzhiyun		#pinctrl-cells = <1>;
61*4882a593Smuzhiyun		pinctrl-single,register-width = <32>;
62*4882a593Smuzhiyun		pinctrl-single,function-mask = <0xffffffff>;
63*4882a593Smuzhiyun	};
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun	mcu_ram: sram@41c00000 {
66*4882a593Smuzhiyun		compatible = "mmio-sram";
67*4882a593Smuzhiyun		reg = <0x00 0x41c00000 0x00 0x100000>;
68*4882a593Smuzhiyun		ranges = <0x00 0x00 0x41c00000 0x100000>;
69*4882a593Smuzhiyun		#address-cells = <1>;
70*4882a593Smuzhiyun		#size-cells = <1>;
71*4882a593Smuzhiyun	};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun	wkup_uart0: serial@42300000 {
74*4882a593Smuzhiyun		compatible = "ti,j721e-uart", "ti,am654-uart";
75*4882a593Smuzhiyun		reg = <0x00 0x42300000 0x00 0x100>;
76*4882a593Smuzhiyun		reg-shift = <2>;
77*4882a593Smuzhiyun		reg-io-width = <4>;
78*4882a593Smuzhiyun		interrupts = <GIC_SPI 897 IRQ_TYPE_LEVEL_HIGH>;
79*4882a593Smuzhiyun		clock-frequency = <48000000>;
80*4882a593Smuzhiyun		current-speed = <115200>;
81*4882a593Smuzhiyun		power-domains = <&k3_pds 287 TI_SCI_PD_EXCLUSIVE>;
82*4882a593Smuzhiyun		clocks = <&k3_clks 287 2>;
83*4882a593Smuzhiyun		clock-names = "fclk";
84*4882a593Smuzhiyun	};
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun	mcu_uart0: serial@40a00000 {
87*4882a593Smuzhiyun		compatible = "ti,j721e-uart", "ti,am654-uart";
88*4882a593Smuzhiyun		reg = <0x00 0x40a00000 0x00 0x100>;
89*4882a593Smuzhiyun		reg-shift = <2>;
90*4882a593Smuzhiyun		reg-io-width = <4>;
91*4882a593Smuzhiyun		interrupts = <GIC_SPI 846 IRQ_TYPE_LEVEL_HIGH>;
92*4882a593Smuzhiyun		clock-frequency = <96000000>;
93*4882a593Smuzhiyun		current-speed = <115200>;
94*4882a593Smuzhiyun		power-domains = <&k3_pds 149 TI_SCI_PD_EXCLUSIVE>;
95*4882a593Smuzhiyun		clocks = <&k3_clks 149 2>;
96*4882a593Smuzhiyun		clock-names = "fclk";
97*4882a593Smuzhiyun	};
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun	wkup_gpio_intr: interrupt-controller2 {
100*4882a593Smuzhiyun		compatible = "ti,sci-intr";
101*4882a593Smuzhiyun		ti,intr-trigger-type = <1>;
102*4882a593Smuzhiyun		interrupt-controller;
103*4882a593Smuzhiyun		interrupt-parent = <&gic500>;
104*4882a593Smuzhiyun		#interrupt-cells = <1>;
105*4882a593Smuzhiyun		ti,sci = <&dmsc>;
106*4882a593Smuzhiyun		ti,sci-dev-id = <137>;
107*4882a593Smuzhiyun		ti,interrupt-ranges = <16 960 16>;
108*4882a593Smuzhiyun	};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun	mcu_navss: bus@28380000 {
111*4882a593Smuzhiyun		compatible = "simple-mfd";
112*4882a593Smuzhiyun		#address-cells = <2>;
113*4882a593Smuzhiyun		#size-cells = <2>;
114*4882a593Smuzhiyun		ranges = <0x00 0x28380000 0x00 0x28380000 0x00 0x03880000>;
115*4882a593Smuzhiyun		dma-coherent;
116*4882a593Smuzhiyun		dma-ranges;
117*4882a593Smuzhiyun		ti,sci-dev-id = <232>;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun		mcu_ringacc: ringacc@2b800000 {
120*4882a593Smuzhiyun			compatible = "ti,am654-navss-ringacc";
121*4882a593Smuzhiyun			reg =	<0x00 0x2b800000 0x00 0x400000>,
122*4882a593Smuzhiyun				<0x00 0x2b000000 0x00 0x400000>,
123*4882a593Smuzhiyun				<0x00 0x28590000 0x00 0x100>,
124*4882a593Smuzhiyun				<0x00 0x2a500000 0x00 0x40000>;
125*4882a593Smuzhiyun			reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target";
126*4882a593Smuzhiyun			ti,num-rings = <286>;
127*4882a593Smuzhiyun			ti,sci-rm-range-gp-rings = <0x1>; /* GP ring range */
128*4882a593Smuzhiyun			ti,sci = <&dmsc>;
129*4882a593Smuzhiyun			ti,sci-dev-id = <235>;
130*4882a593Smuzhiyun			msi-parent = <&main_udmass_inta>;
131*4882a593Smuzhiyun		};
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun		mcu_udmap: dma-controller@285c0000 {
134*4882a593Smuzhiyun			compatible = "ti,j721e-navss-mcu-udmap";
135*4882a593Smuzhiyun			reg =	<0x00 0x285c0000 0x00 0x100>,
136*4882a593Smuzhiyun				<0x00 0x2a800000 0x00 0x40000>,
137*4882a593Smuzhiyun				<0x00 0x2aa00000 0x00 0x40000>;
138*4882a593Smuzhiyun			reg-names = "gcfg", "rchanrt", "tchanrt";
139*4882a593Smuzhiyun			msi-parent = <&main_udmass_inta>;
140*4882a593Smuzhiyun			#dma-cells = <1>;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun			ti,sci = <&dmsc>;
143*4882a593Smuzhiyun			ti,sci-dev-id = <236>;
144*4882a593Smuzhiyun			ti,ringacc = <&mcu_ringacc>;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun			ti,sci-rm-range-tchan = <0x0d>, /* TX_CHAN */
147*4882a593Smuzhiyun						<0x0f>; /* TX_HCHAN */
148*4882a593Smuzhiyun			ti,sci-rm-range-rchan = <0x0a>, /* RX_CHAN */
149*4882a593Smuzhiyun						<0x0b>; /* RX_HCHAN */
150*4882a593Smuzhiyun			ti,sci-rm-range-rflow = <0x00>; /* GP RFLOW */
151*4882a593Smuzhiyun		};
152*4882a593Smuzhiyun	};
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun	mcu_cpsw: ethernet@46000000 {
155*4882a593Smuzhiyun		compatible = "ti,j721e-cpsw-nuss";
156*4882a593Smuzhiyun		#address-cells = <2>;
157*4882a593Smuzhiyun		#size-cells = <2>;
158*4882a593Smuzhiyun		reg = <0x00 0x46000000 0x00 0x200000>;
159*4882a593Smuzhiyun		reg-names = "cpsw_nuss";
160*4882a593Smuzhiyun		ranges = <0x00 0x00 0x00 0x46000000 0x00 0x200000>;
161*4882a593Smuzhiyun		dma-coherent;
162*4882a593Smuzhiyun		clocks = <&k3_clks 18 21>;
163*4882a593Smuzhiyun		clock-names = "fck";
164*4882a593Smuzhiyun		power-domains = <&k3_pds 18 TI_SCI_PD_EXCLUSIVE>;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun		dmas = <&mcu_udmap 0xf000>,
167*4882a593Smuzhiyun		       <&mcu_udmap 0xf001>,
168*4882a593Smuzhiyun		       <&mcu_udmap 0xf002>,
169*4882a593Smuzhiyun		       <&mcu_udmap 0xf003>,
170*4882a593Smuzhiyun		       <&mcu_udmap 0xf004>,
171*4882a593Smuzhiyun		       <&mcu_udmap 0xf005>,
172*4882a593Smuzhiyun		       <&mcu_udmap 0xf006>,
173*4882a593Smuzhiyun		       <&mcu_udmap 0xf007>,
174*4882a593Smuzhiyun		       <&mcu_udmap 0x7000>;
175*4882a593Smuzhiyun		dma-names = "tx0", "tx1", "tx2", "tx3",
176*4882a593Smuzhiyun			    "tx4", "tx5", "tx6", "tx7",
177*4882a593Smuzhiyun			    "rx";
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun		ethernet-ports {
180*4882a593Smuzhiyun			#address-cells = <1>;
181*4882a593Smuzhiyun			#size-cells = <0>;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun			cpsw_port1: port@1 {
184*4882a593Smuzhiyun				reg = <1>;
185*4882a593Smuzhiyun				ti,mac-only;
186*4882a593Smuzhiyun				label = "port1";
187*4882a593Smuzhiyun				ti,syscon-efuse = <&mcu_conf 0x200>;
188*4882a593Smuzhiyun				phys = <&phy_gmii_sel 1>;
189*4882a593Smuzhiyun			};
190*4882a593Smuzhiyun		};
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun		davinci_mdio: mdio@f00 {
193*4882a593Smuzhiyun			compatible = "ti,cpsw-mdio","ti,davinci_mdio";
194*4882a593Smuzhiyun			reg = <0x00 0xf00 0x00 0x100>;
195*4882a593Smuzhiyun			#address-cells = <1>;
196*4882a593Smuzhiyun			#size-cells = <0>;
197*4882a593Smuzhiyun			clocks = <&k3_clks 18 21>;
198*4882a593Smuzhiyun			clock-names = "fck";
199*4882a593Smuzhiyun			bus_freq = <1000000>;
200*4882a593Smuzhiyun		};
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun		cpts@3d000 {
203*4882a593Smuzhiyun			compatible = "ti,am65-cpts";
204*4882a593Smuzhiyun			reg = <0x00 0x3d000 0x00 0x400>;
205*4882a593Smuzhiyun			clocks = <&k3_clks 18 2>;
206*4882a593Smuzhiyun			clock-names = "cpts";
207*4882a593Smuzhiyun			interrupts-extended = <&gic500 GIC_SPI 858 IRQ_TYPE_LEVEL_HIGH>;
208*4882a593Smuzhiyun			interrupt-names = "cpts";
209*4882a593Smuzhiyun			ti,cpts-ext-ts-inputs = <4>;
210*4882a593Smuzhiyun			ti,cpts-periodic-outputs = <2>;
211*4882a593Smuzhiyun		};
212*4882a593Smuzhiyun	};
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun	mcu_i2c0: i2c@40b00000 {
215*4882a593Smuzhiyun		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
216*4882a593Smuzhiyun		reg = <0x00 0x40b00000 0x00 0x100>;
217*4882a593Smuzhiyun		interrupts = <GIC_SPI 852 IRQ_TYPE_LEVEL_HIGH>;
218*4882a593Smuzhiyun		#address-cells = <1>;
219*4882a593Smuzhiyun		#size-cells = <0>;
220*4882a593Smuzhiyun		clock-names = "fck";
221*4882a593Smuzhiyun		clocks = <&k3_clks 194 1>;
222*4882a593Smuzhiyun		power-domains = <&k3_pds 194 TI_SCI_PD_EXCLUSIVE>;
223*4882a593Smuzhiyun	};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun	mcu_i2c1: i2c@40b10000 {
226*4882a593Smuzhiyun		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
227*4882a593Smuzhiyun		reg = <0x00 0x40b10000 0x00 0x100>;
228*4882a593Smuzhiyun		interrupts = <GIC_SPI 853 IRQ_TYPE_LEVEL_HIGH>;
229*4882a593Smuzhiyun		#address-cells = <1>;
230*4882a593Smuzhiyun		#size-cells = <0>;
231*4882a593Smuzhiyun		clock-names = "fck";
232*4882a593Smuzhiyun		clocks = <&k3_clks 195 1>;
233*4882a593Smuzhiyun		power-domains = <&k3_pds 195 TI_SCI_PD_EXCLUSIVE>;
234*4882a593Smuzhiyun	};
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun	wkup_i2c0: i2c@42120000 {
237*4882a593Smuzhiyun		compatible = "ti,j721e-i2c", "ti,omap4-i2c";
238*4882a593Smuzhiyun		reg = <0x00 0x42120000 0x00 0x100>;
239*4882a593Smuzhiyun		interrupts = <GIC_SPI 896 IRQ_TYPE_LEVEL_HIGH>;
240*4882a593Smuzhiyun		#address-cells = <1>;
241*4882a593Smuzhiyun		#size-cells = <0>;
242*4882a593Smuzhiyun		clock-names = "fck";
243*4882a593Smuzhiyun		clocks = <&k3_clks 197 1>;
244*4882a593Smuzhiyun		power-domains = <&k3_pds 197 TI_SCI_PD_SHARED>;
245*4882a593Smuzhiyun	};
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun	fss: syscon@47000000 {
248*4882a593Smuzhiyun		compatible = "syscon", "simple-mfd";
249*4882a593Smuzhiyun		reg = <0x00 0x47000000 0x00 0x100>;
250*4882a593Smuzhiyun		#address-cells = <2>;
251*4882a593Smuzhiyun		#size-cells = <2>;
252*4882a593Smuzhiyun		ranges;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun		hbmc_mux: hbmc-mux {
255*4882a593Smuzhiyun			compatible = "mmio-mux";
256*4882a593Smuzhiyun			#mux-control-cells = <1>;
257*4882a593Smuzhiyun			mux-reg-masks = <0x4 0x2>; /* HBMC select */
258*4882a593Smuzhiyun		};
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun		hbmc: hyperbus@47034000 {
261*4882a593Smuzhiyun			compatible = "ti,am654-hbmc";
262*4882a593Smuzhiyun			reg = <0x00 0x47034000 0x00 0x100>,
263*4882a593Smuzhiyun				<0x05 0x00000000 0x01 0x0000000>;
264*4882a593Smuzhiyun			power-domains = <&k3_pds 102 TI_SCI_PD_EXCLUSIVE>;
265*4882a593Smuzhiyun			clocks = <&k3_clks 102 0>;
266*4882a593Smuzhiyun			assigned-clocks = <&k3_clks 102 5>;
267*4882a593Smuzhiyun			assigned-clock-rates = <333333333>;
268*4882a593Smuzhiyun			#address-cells = <2>;
269*4882a593Smuzhiyun			#size-cells = <1>;
270*4882a593Smuzhiyun			mux-controls = <&hbmc_mux 0>;
271*4882a593Smuzhiyun		};
272*4882a593Smuzhiyun	};
273*4882a593Smuzhiyun};
274