xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/socionext/uniphier-pxs3.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: GPL-2.0+ OR MIT
2*4882a593Smuzhiyun//
3*4882a593Smuzhiyun// Device Tree Source for UniPhier PXs3 SoC
4*4882a593Smuzhiyun//
5*4882a593Smuzhiyun// Copyright (C) 2017 Socionext Inc.
6*4882a593Smuzhiyun//   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h>
9*4882a593Smuzhiyun#include <dt-bindings/gpio/uniphier-gpio.h>
10*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun/ {
13*4882a593Smuzhiyun	compatible = "socionext,uniphier-pxs3";
14*4882a593Smuzhiyun	#address-cells = <2>;
15*4882a593Smuzhiyun	#size-cells = <2>;
16*4882a593Smuzhiyun	interrupt-parent = <&gic>;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun	cpus {
19*4882a593Smuzhiyun		#address-cells = <2>;
20*4882a593Smuzhiyun		#size-cells = <0>;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun		cpu-map {
23*4882a593Smuzhiyun			cluster0 {
24*4882a593Smuzhiyun				core0 {
25*4882a593Smuzhiyun					cpu = <&cpu0>;
26*4882a593Smuzhiyun				};
27*4882a593Smuzhiyun				core1 {
28*4882a593Smuzhiyun					cpu = <&cpu1>;
29*4882a593Smuzhiyun				};
30*4882a593Smuzhiyun				core2 {
31*4882a593Smuzhiyun					cpu = <&cpu2>;
32*4882a593Smuzhiyun				};
33*4882a593Smuzhiyun				core3 {
34*4882a593Smuzhiyun					cpu = <&cpu3>;
35*4882a593Smuzhiyun				};
36*4882a593Smuzhiyun			};
37*4882a593Smuzhiyun		};
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun		cpu0: cpu@0 {
40*4882a593Smuzhiyun			device_type = "cpu";
41*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
42*4882a593Smuzhiyun			reg = <0 0x000>;
43*4882a593Smuzhiyun			clocks = <&sys_clk 33>;
44*4882a593Smuzhiyun			enable-method = "psci";
45*4882a593Smuzhiyun			operating-points-v2 = <&cluster0_opp>;
46*4882a593Smuzhiyun			#cooling-cells = <2>;
47*4882a593Smuzhiyun		};
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun		cpu1: cpu@1 {
50*4882a593Smuzhiyun			device_type = "cpu";
51*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
52*4882a593Smuzhiyun			reg = <0 0x001>;
53*4882a593Smuzhiyun			clocks = <&sys_clk 33>;
54*4882a593Smuzhiyun			enable-method = "psci";
55*4882a593Smuzhiyun			operating-points-v2 = <&cluster0_opp>;
56*4882a593Smuzhiyun			#cooling-cells = <2>;
57*4882a593Smuzhiyun		};
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun		cpu2: cpu@2 {
60*4882a593Smuzhiyun			device_type = "cpu";
61*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
62*4882a593Smuzhiyun			reg = <0 0x002>;
63*4882a593Smuzhiyun			clocks = <&sys_clk 33>;
64*4882a593Smuzhiyun			enable-method = "psci";
65*4882a593Smuzhiyun			operating-points-v2 = <&cluster0_opp>;
66*4882a593Smuzhiyun			#cooling-cells = <2>;
67*4882a593Smuzhiyun		};
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun		cpu3: cpu@3 {
70*4882a593Smuzhiyun			device_type = "cpu";
71*4882a593Smuzhiyun			compatible = "arm,cortex-a53";
72*4882a593Smuzhiyun			reg = <0 0x003>;
73*4882a593Smuzhiyun			clocks = <&sys_clk 33>;
74*4882a593Smuzhiyun			enable-method = "psci";
75*4882a593Smuzhiyun			operating-points-v2 = <&cluster0_opp>;
76*4882a593Smuzhiyun			#cooling-cells = <2>;
77*4882a593Smuzhiyun		};
78*4882a593Smuzhiyun	};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun	cluster0_opp: opp-table {
81*4882a593Smuzhiyun		compatible = "operating-points-v2";
82*4882a593Smuzhiyun		opp-shared;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun		opp-250000000 {
85*4882a593Smuzhiyun			opp-hz = /bits/ 64 <250000000>;
86*4882a593Smuzhiyun			clock-latency-ns = <300>;
87*4882a593Smuzhiyun		};
88*4882a593Smuzhiyun		opp-325000000 {
89*4882a593Smuzhiyun			opp-hz = /bits/ 64 <325000000>;
90*4882a593Smuzhiyun			clock-latency-ns = <300>;
91*4882a593Smuzhiyun		};
92*4882a593Smuzhiyun		opp-500000000 {
93*4882a593Smuzhiyun			opp-hz = /bits/ 64 <500000000>;
94*4882a593Smuzhiyun			clock-latency-ns = <300>;
95*4882a593Smuzhiyun		};
96*4882a593Smuzhiyun		opp-650000000 {
97*4882a593Smuzhiyun			opp-hz = /bits/ 64 <650000000>;
98*4882a593Smuzhiyun			clock-latency-ns = <300>;
99*4882a593Smuzhiyun		};
100*4882a593Smuzhiyun		opp-666667000 {
101*4882a593Smuzhiyun			opp-hz = /bits/ 64 <666667000>;
102*4882a593Smuzhiyun			clock-latency-ns = <300>;
103*4882a593Smuzhiyun		};
104*4882a593Smuzhiyun		opp-866667000 {
105*4882a593Smuzhiyun			opp-hz = /bits/ 64 <866667000>;
106*4882a593Smuzhiyun			clock-latency-ns = <300>;
107*4882a593Smuzhiyun		};
108*4882a593Smuzhiyun		opp-1000000000 {
109*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1000000000>;
110*4882a593Smuzhiyun			clock-latency-ns = <300>;
111*4882a593Smuzhiyun		};
112*4882a593Smuzhiyun		opp-1300000000 {
113*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1300000000>;
114*4882a593Smuzhiyun			clock-latency-ns = <300>;
115*4882a593Smuzhiyun		};
116*4882a593Smuzhiyun	};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun	psci {
119*4882a593Smuzhiyun		compatible = "arm,psci-1.0";
120*4882a593Smuzhiyun		method = "smc";
121*4882a593Smuzhiyun	};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun	clocks {
124*4882a593Smuzhiyun		refclk: ref {
125*4882a593Smuzhiyun			compatible = "fixed-clock";
126*4882a593Smuzhiyun			#clock-cells = <0>;
127*4882a593Smuzhiyun			clock-frequency = <25000000>;
128*4882a593Smuzhiyun		};
129*4882a593Smuzhiyun	};
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun	emmc_pwrseq: emmc-pwrseq {
132*4882a593Smuzhiyun		compatible = "mmc-pwrseq-emmc";
133*4882a593Smuzhiyun		reset-gpios = <&gpio UNIPHIER_GPIO_PORT(5, 7) GPIO_ACTIVE_LOW>;
134*4882a593Smuzhiyun	};
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun	timer {
137*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
138*4882a593Smuzhiyun		interrupts = <1 13 4>,
139*4882a593Smuzhiyun			     <1 14 4>,
140*4882a593Smuzhiyun			     <1 11 4>,
141*4882a593Smuzhiyun			     <1 10 4>;
142*4882a593Smuzhiyun	};
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun	thermal-zones {
145*4882a593Smuzhiyun		cpu-thermal {
146*4882a593Smuzhiyun			polling-delay-passive = <250>;	/* 250ms */
147*4882a593Smuzhiyun			polling-delay = <1000>;		/* 1000ms */
148*4882a593Smuzhiyun			thermal-sensors = <&pvtctl>;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun			trips {
151*4882a593Smuzhiyun				cpu_crit: cpu-crit {
152*4882a593Smuzhiyun					temperature = <110000>;	/* 110C */
153*4882a593Smuzhiyun					hysteresis = <2000>;
154*4882a593Smuzhiyun					type = "critical";
155*4882a593Smuzhiyun				};
156*4882a593Smuzhiyun				cpu_alert: cpu-alert {
157*4882a593Smuzhiyun					temperature = <100000>;	/* 100C */
158*4882a593Smuzhiyun					hysteresis = <2000>;
159*4882a593Smuzhiyun					type = "passive";
160*4882a593Smuzhiyun				};
161*4882a593Smuzhiyun			};
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun			cooling-maps {
164*4882a593Smuzhiyun				map0 {
165*4882a593Smuzhiyun					trip = <&cpu_alert>;
166*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
167*4882a593Smuzhiyun							 <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
168*4882a593Smuzhiyun							 <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
169*4882a593Smuzhiyun							 <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
170*4882a593Smuzhiyun				};
171*4882a593Smuzhiyun			};
172*4882a593Smuzhiyun		};
173*4882a593Smuzhiyun	};
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun	reserved-memory {
176*4882a593Smuzhiyun		#address-cells = <2>;
177*4882a593Smuzhiyun		#size-cells = <2>;
178*4882a593Smuzhiyun		ranges;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun		secure-memory@81000000 {
181*4882a593Smuzhiyun			reg = <0x0 0x81000000 0x0 0x01000000>;
182*4882a593Smuzhiyun			no-map;
183*4882a593Smuzhiyun		};
184*4882a593Smuzhiyun	};
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun	soc@0 {
187*4882a593Smuzhiyun		compatible = "simple-bus";
188*4882a593Smuzhiyun		#address-cells = <1>;
189*4882a593Smuzhiyun		#size-cells = <1>;
190*4882a593Smuzhiyun		ranges = <0 0 0 0xffffffff>;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun		spi0: spi@54006000 {
193*4882a593Smuzhiyun			compatible = "socionext,uniphier-scssi";
194*4882a593Smuzhiyun			status = "disabled";
195*4882a593Smuzhiyun			reg = <0x54006000 0x100>;
196*4882a593Smuzhiyun			#address-cells = <1>;
197*4882a593Smuzhiyun			#size-cells = <0>;
198*4882a593Smuzhiyun			interrupts = <0 39 4>;
199*4882a593Smuzhiyun			pinctrl-names = "default";
200*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi0>;
201*4882a593Smuzhiyun			clocks = <&peri_clk 11>;
202*4882a593Smuzhiyun			resets = <&peri_rst 11>;
203*4882a593Smuzhiyun		};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun		spi1: spi@54006100 {
206*4882a593Smuzhiyun			compatible = "socionext,uniphier-scssi";
207*4882a593Smuzhiyun			status = "disabled";
208*4882a593Smuzhiyun			reg = <0x54006100 0x100>;
209*4882a593Smuzhiyun			#address-cells = <1>;
210*4882a593Smuzhiyun			#size-cells = <0>;
211*4882a593Smuzhiyun			interrupts = <0 216 4>;
212*4882a593Smuzhiyun			pinctrl-names = "default";
213*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_spi1>;
214*4882a593Smuzhiyun			clocks = <&peri_clk 12>;
215*4882a593Smuzhiyun			resets = <&peri_rst 12>;
216*4882a593Smuzhiyun		};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun		serial0: serial@54006800 {
219*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
220*4882a593Smuzhiyun			status = "disabled";
221*4882a593Smuzhiyun			reg = <0x54006800 0x40>;
222*4882a593Smuzhiyun			interrupts = <0 33 4>;
223*4882a593Smuzhiyun			pinctrl-names = "default";
224*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart0>;
225*4882a593Smuzhiyun			clocks = <&peri_clk 0>;
226*4882a593Smuzhiyun			resets = <&peri_rst 0>;
227*4882a593Smuzhiyun		};
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun		serial1: serial@54006900 {
230*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
231*4882a593Smuzhiyun			status = "disabled";
232*4882a593Smuzhiyun			reg = <0x54006900 0x40>;
233*4882a593Smuzhiyun			interrupts = <0 35 4>;
234*4882a593Smuzhiyun			pinctrl-names = "default";
235*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart1>;
236*4882a593Smuzhiyun			clocks = <&peri_clk 1>;
237*4882a593Smuzhiyun			resets = <&peri_rst 1>;
238*4882a593Smuzhiyun		};
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun		serial2: serial@54006a00 {
241*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
242*4882a593Smuzhiyun			status = "disabled";
243*4882a593Smuzhiyun			reg = <0x54006a00 0x40>;
244*4882a593Smuzhiyun			interrupts = <0 37 4>;
245*4882a593Smuzhiyun			pinctrl-names = "default";
246*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart2>;
247*4882a593Smuzhiyun			clocks = <&peri_clk 2>;
248*4882a593Smuzhiyun			resets = <&peri_rst 2>;
249*4882a593Smuzhiyun		};
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun		serial3: serial@54006b00 {
252*4882a593Smuzhiyun			compatible = "socionext,uniphier-uart";
253*4882a593Smuzhiyun			status = "disabled";
254*4882a593Smuzhiyun			reg = <0x54006b00 0x40>;
255*4882a593Smuzhiyun			interrupts = <0 177 4>;
256*4882a593Smuzhiyun			pinctrl-names = "default";
257*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_uart3>;
258*4882a593Smuzhiyun			clocks = <&peri_clk 3>;
259*4882a593Smuzhiyun			resets = <&peri_rst 3>;
260*4882a593Smuzhiyun		};
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun		gpio: gpio@55000000 {
263*4882a593Smuzhiyun			compatible = "socionext,uniphier-gpio";
264*4882a593Smuzhiyun			reg = <0x55000000 0x200>;
265*4882a593Smuzhiyun			interrupt-parent = <&aidet>;
266*4882a593Smuzhiyun			interrupt-controller;
267*4882a593Smuzhiyun			#interrupt-cells = <2>;
268*4882a593Smuzhiyun			gpio-controller;
269*4882a593Smuzhiyun			#gpio-cells = <2>;
270*4882a593Smuzhiyun			gpio-ranges = <&pinctrl 0 0 0>,
271*4882a593Smuzhiyun				      <&pinctrl 104 0 0>,
272*4882a593Smuzhiyun				      <&pinctrl 168 0 0>;
273*4882a593Smuzhiyun			gpio-ranges-group-names = "gpio_range0",
274*4882a593Smuzhiyun						  "gpio_range1",
275*4882a593Smuzhiyun						  "gpio_range2";
276*4882a593Smuzhiyun			ngpios = <286>;
277*4882a593Smuzhiyun			socionext,interrupt-ranges = <0 48 16>, <16 154 5>,
278*4882a593Smuzhiyun						     <21 217 3>;
279*4882a593Smuzhiyun		};
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun		i2c0: i2c@58780000 {
282*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
283*4882a593Smuzhiyun			status = "disabled";
284*4882a593Smuzhiyun			reg = <0x58780000 0x80>;
285*4882a593Smuzhiyun			#address-cells = <1>;
286*4882a593Smuzhiyun			#size-cells = <0>;
287*4882a593Smuzhiyun			interrupts = <0 41 4>;
288*4882a593Smuzhiyun			pinctrl-names = "default";
289*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c0>;
290*4882a593Smuzhiyun			clocks = <&peri_clk 4>;
291*4882a593Smuzhiyun			resets = <&peri_rst 4>;
292*4882a593Smuzhiyun			clock-frequency = <100000>;
293*4882a593Smuzhiyun		};
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun		i2c1: i2c@58781000 {
296*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
297*4882a593Smuzhiyun			status = "disabled";
298*4882a593Smuzhiyun			reg = <0x58781000 0x80>;
299*4882a593Smuzhiyun			#address-cells = <1>;
300*4882a593Smuzhiyun			#size-cells = <0>;
301*4882a593Smuzhiyun			interrupts = <0 42 4>;
302*4882a593Smuzhiyun			pinctrl-names = "default";
303*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c1>;
304*4882a593Smuzhiyun			clocks = <&peri_clk 5>;
305*4882a593Smuzhiyun			resets = <&peri_rst 5>;
306*4882a593Smuzhiyun			clock-frequency = <100000>;
307*4882a593Smuzhiyun		};
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun		i2c2: i2c@58782000 {
310*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
311*4882a593Smuzhiyun			status = "disabled";
312*4882a593Smuzhiyun			reg = <0x58782000 0x80>;
313*4882a593Smuzhiyun			#address-cells = <1>;
314*4882a593Smuzhiyun			#size-cells = <0>;
315*4882a593Smuzhiyun			interrupts = <0 43 4>;
316*4882a593Smuzhiyun			pinctrl-names = "default";
317*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c2>;
318*4882a593Smuzhiyun			clocks = <&peri_clk 6>;
319*4882a593Smuzhiyun			resets = <&peri_rst 6>;
320*4882a593Smuzhiyun			clock-frequency = <100000>;
321*4882a593Smuzhiyun		};
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun		i2c3: i2c@58783000 {
324*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
325*4882a593Smuzhiyun			status = "disabled";
326*4882a593Smuzhiyun			reg = <0x58783000 0x80>;
327*4882a593Smuzhiyun			#address-cells = <1>;
328*4882a593Smuzhiyun			#size-cells = <0>;
329*4882a593Smuzhiyun			interrupts = <0 44 4>;
330*4882a593Smuzhiyun			pinctrl-names = "default";
331*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_i2c3>;
332*4882a593Smuzhiyun			clocks = <&peri_clk 7>;
333*4882a593Smuzhiyun			resets = <&peri_rst 7>;
334*4882a593Smuzhiyun			clock-frequency = <100000>;
335*4882a593Smuzhiyun		};
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun		/* chip-internal connection for HDMI */
338*4882a593Smuzhiyun		i2c6: i2c@58786000 {
339*4882a593Smuzhiyun			compatible = "socionext,uniphier-fi2c";
340*4882a593Smuzhiyun			reg = <0x58786000 0x80>;
341*4882a593Smuzhiyun			#address-cells = <1>;
342*4882a593Smuzhiyun			#size-cells = <0>;
343*4882a593Smuzhiyun			interrupts = <0 26 4>;
344*4882a593Smuzhiyun			clocks = <&peri_clk 10>;
345*4882a593Smuzhiyun			resets = <&peri_rst 10>;
346*4882a593Smuzhiyun			clock-frequency = <400000>;
347*4882a593Smuzhiyun		};
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun		system_bus: system-bus@58c00000 {
350*4882a593Smuzhiyun			compatible = "socionext,uniphier-system-bus";
351*4882a593Smuzhiyun			status = "disabled";
352*4882a593Smuzhiyun			reg = <0x58c00000 0x400>;
353*4882a593Smuzhiyun			#address-cells = <2>;
354*4882a593Smuzhiyun			#size-cells = <1>;
355*4882a593Smuzhiyun			pinctrl-names = "default";
356*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_system_bus>;
357*4882a593Smuzhiyun		};
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun		smpctrl@59801000 {
360*4882a593Smuzhiyun			compatible = "socionext,uniphier-smpctrl";
361*4882a593Smuzhiyun			reg = <0x59801000 0x400>;
362*4882a593Smuzhiyun		};
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun		sdctrl@59810000 {
365*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-sdctrl",
366*4882a593Smuzhiyun				     "simple-mfd", "syscon";
367*4882a593Smuzhiyun			reg = <0x59810000 0x400>;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun			sd_clk: clock {
370*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-sd-clock";
371*4882a593Smuzhiyun				#clock-cells = <1>;
372*4882a593Smuzhiyun			};
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun			sd_rst: reset {
375*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-sd-reset";
376*4882a593Smuzhiyun				#reset-cells = <1>;
377*4882a593Smuzhiyun			};
378*4882a593Smuzhiyun		};
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun		perictrl@59820000 {
381*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-perictrl",
382*4882a593Smuzhiyun				     "simple-mfd", "syscon";
383*4882a593Smuzhiyun			reg = <0x59820000 0x200>;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun			peri_clk: clock {
386*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-peri-clock";
387*4882a593Smuzhiyun				#clock-cells = <1>;
388*4882a593Smuzhiyun			};
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun			peri_rst: reset {
391*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-peri-reset";
392*4882a593Smuzhiyun				#reset-cells = <1>;
393*4882a593Smuzhiyun			};
394*4882a593Smuzhiyun		};
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun		emmc: mmc@5a000000 {
397*4882a593Smuzhiyun			compatible = "socionext,uniphier-sd4hc", "cdns,sd4hc";
398*4882a593Smuzhiyun			reg = <0x5a000000 0x400>;
399*4882a593Smuzhiyun			interrupts = <0 78 4>;
400*4882a593Smuzhiyun			pinctrl-names = "default";
401*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_emmc>;
402*4882a593Smuzhiyun			clocks = <&sys_clk 4>;
403*4882a593Smuzhiyun			resets = <&sys_rst 4>;
404*4882a593Smuzhiyun			bus-width = <8>;
405*4882a593Smuzhiyun			mmc-ddr-1_8v;
406*4882a593Smuzhiyun			mmc-hs200-1_8v;
407*4882a593Smuzhiyun			mmc-pwrseq = <&emmc_pwrseq>;
408*4882a593Smuzhiyun			cdns,phy-input-delay-legacy = <9>;
409*4882a593Smuzhiyun			cdns,phy-input-delay-mmc-highspeed = <2>;
410*4882a593Smuzhiyun			cdns,phy-input-delay-mmc-ddr = <3>;
411*4882a593Smuzhiyun			cdns,phy-dll-delay-sdclk = <21>;
412*4882a593Smuzhiyun			cdns,phy-dll-delay-sdclk-hsmmc = <21>;
413*4882a593Smuzhiyun		};
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun		sd: mmc@5a400000 {
416*4882a593Smuzhiyun			compatible = "socionext,uniphier-sd-v3.1.1";
417*4882a593Smuzhiyun			status = "disabled";
418*4882a593Smuzhiyun			reg = <0x5a400000 0x800>;
419*4882a593Smuzhiyun			interrupts = <0 76 4>;
420*4882a593Smuzhiyun			pinctrl-names = "default", "uhs";
421*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_sd>;
422*4882a593Smuzhiyun			pinctrl-1 = <&pinctrl_sd_uhs>;
423*4882a593Smuzhiyun			clocks = <&sd_clk 0>;
424*4882a593Smuzhiyun			reset-names = "host";
425*4882a593Smuzhiyun			resets = <&sd_rst 0>;
426*4882a593Smuzhiyun			bus-width = <4>;
427*4882a593Smuzhiyun			cap-sd-highspeed;
428*4882a593Smuzhiyun			sd-uhs-sdr12;
429*4882a593Smuzhiyun			sd-uhs-sdr25;
430*4882a593Smuzhiyun			sd-uhs-sdr50;
431*4882a593Smuzhiyun		};
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun		soc_glue: soc-glue@5f800000 {
434*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-soc-glue",
435*4882a593Smuzhiyun				     "simple-mfd", "syscon";
436*4882a593Smuzhiyun			reg = <0x5f800000 0x2000>;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun			pinctrl: pinctrl {
439*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-pinctrl";
440*4882a593Smuzhiyun			};
441*4882a593Smuzhiyun		};
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun		soc-glue@5f900000 {
444*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-soc-glue-debug",
445*4882a593Smuzhiyun				     "simple-mfd";
446*4882a593Smuzhiyun			#address-cells = <1>;
447*4882a593Smuzhiyun			#size-cells = <1>;
448*4882a593Smuzhiyun			ranges = <0 0x5f900000 0x2000>;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun			efuse@100 {
451*4882a593Smuzhiyun				compatible = "socionext,uniphier-efuse";
452*4882a593Smuzhiyun				reg = <0x100 0x28>;
453*4882a593Smuzhiyun			};
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun			efuse@200 {
456*4882a593Smuzhiyun				compatible = "socionext,uniphier-efuse";
457*4882a593Smuzhiyun				reg = <0x200 0x68>;
458*4882a593Smuzhiyun				#address-cells = <1>;
459*4882a593Smuzhiyun				#size-cells = <1>;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun				/* USB cells */
462*4882a593Smuzhiyun				usb_rterm0: trim@54,4 {
463*4882a593Smuzhiyun					reg = <0x54 1>;
464*4882a593Smuzhiyun					bits = <4 2>;
465*4882a593Smuzhiyun				};
466*4882a593Smuzhiyun				usb_rterm1: trim@55,4 {
467*4882a593Smuzhiyun					reg = <0x55 1>;
468*4882a593Smuzhiyun					bits = <4 2>;
469*4882a593Smuzhiyun				};
470*4882a593Smuzhiyun				usb_rterm2: trim@58,4 {
471*4882a593Smuzhiyun					reg = <0x58 1>;
472*4882a593Smuzhiyun					bits = <4 2>;
473*4882a593Smuzhiyun				};
474*4882a593Smuzhiyun				usb_rterm3: trim@59,4 {
475*4882a593Smuzhiyun					reg = <0x59 1>;
476*4882a593Smuzhiyun					bits = <4 2>;
477*4882a593Smuzhiyun				};
478*4882a593Smuzhiyun				usb_sel_t0: trim@54,0 {
479*4882a593Smuzhiyun					reg = <0x54 1>;
480*4882a593Smuzhiyun					bits = <0 4>;
481*4882a593Smuzhiyun				};
482*4882a593Smuzhiyun				usb_sel_t1: trim@55,0 {
483*4882a593Smuzhiyun					reg = <0x55 1>;
484*4882a593Smuzhiyun					bits = <0 4>;
485*4882a593Smuzhiyun				};
486*4882a593Smuzhiyun				usb_sel_t2: trim@58,0 {
487*4882a593Smuzhiyun					reg = <0x58 1>;
488*4882a593Smuzhiyun					bits = <0 4>;
489*4882a593Smuzhiyun				};
490*4882a593Smuzhiyun				usb_sel_t3: trim@59,0 {
491*4882a593Smuzhiyun					reg = <0x59 1>;
492*4882a593Smuzhiyun					bits = <0 4>;
493*4882a593Smuzhiyun				};
494*4882a593Smuzhiyun				usb_hs_i0: trim@56,0 {
495*4882a593Smuzhiyun					reg = <0x56 1>;
496*4882a593Smuzhiyun					bits = <0 4>;
497*4882a593Smuzhiyun				};
498*4882a593Smuzhiyun				usb_hs_i2: trim@5a,0 {
499*4882a593Smuzhiyun					reg = <0x5a 1>;
500*4882a593Smuzhiyun					bits = <0 4>;
501*4882a593Smuzhiyun				};
502*4882a593Smuzhiyun			};
503*4882a593Smuzhiyun		};
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun		xdmac: dma-controller@5fc10000 {
506*4882a593Smuzhiyun			compatible = "socionext,uniphier-xdmac";
507*4882a593Smuzhiyun			reg = <0x5fc10000 0x5300>;
508*4882a593Smuzhiyun			interrupts = <0 188 4>;
509*4882a593Smuzhiyun			dma-channels = <16>;
510*4882a593Smuzhiyun			#dma-cells = <2>;
511*4882a593Smuzhiyun		};
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun		aidet: interrupt-controller@5fc20000 {
514*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-aidet";
515*4882a593Smuzhiyun			reg = <0x5fc20000 0x200>;
516*4882a593Smuzhiyun			interrupt-controller;
517*4882a593Smuzhiyun			#interrupt-cells = <2>;
518*4882a593Smuzhiyun		};
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun		gic: interrupt-controller@5fe00000 {
521*4882a593Smuzhiyun			compatible = "arm,gic-v3";
522*4882a593Smuzhiyun			reg = <0x5fe00000 0x10000>,	/* GICD */
523*4882a593Smuzhiyun			      <0x5fe80000 0x80000>;	/* GICR */
524*4882a593Smuzhiyun			interrupt-controller;
525*4882a593Smuzhiyun			#interrupt-cells = <3>;
526*4882a593Smuzhiyun			interrupts = <1 9 4>;
527*4882a593Smuzhiyun		};
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun		sysctrl@61840000 {
530*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-sysctrl",
531*4882a593Smuzhiyun				     "simple-mfd", "syscon";
532*4882a593Smuzhiyun			reg = <0x61840000 0x10000>;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun			sys_clk: clock {
535*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-clock";
536*4882a593Smuzhiyun				#clock-cells = <1>;
537*4882a593Smuzhiyun			};
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun			sys_rst: reset {
540*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-reset";
541*4882a593Smuzhiyun				#reset-cells = <1>;
542*4882a593Smuzhiyun			};
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun			watchdog {
545*4882a593Smuzhiyun				compatible = "socionext,uniphier-wdt";
546*4882a593Smuzhiyun			};
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun			pvtctl: pvtctl {
549*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-thermal";
550*4882a593Smuzhiyun				interrupts = <0 3 4>;
551*4882a593Smuzhiyun				#thermal-sensor-cells = <0>;
552*4882a593Smuzhiyun				socionext,tmod-calibration = <0x0f22 0x68ee>;
553*4882a593Smuzhiyun			};
554*4882a593Smuzhiyun		};
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun		eth0: ethernet@65000000 {
557*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-ave4";
558*4882a593Smuzhiyun			status = "disabled";
559*4882a593Smuzhiyun			reg = <0x65000000 0x8500>;
560*4882a593Smuzhiyun			interrupts = <0 66 4>;
561*4882a593Smuzhiyun			pinctrl-names = "default";
562*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_ether_rgmii>;
563*4882a593Smuzhiyun			clock-names = "ether";
564*4882a593Smuzhiyun			clocks = <&sys_clk 6>;
565*4882a593Smuzhiyun			reset-names = "ether";
566*4882a593Smuzhiyun			resets = <&sys_rst 6>;
567*4882a593Smuzhiyun			phy-mode = "rgmii-id";
568*4882a593Smuzhiyun			local-mac-address = [00 00 00 00 00 00];
569*4882a593Smuzhiyun			socionext,syscon-phy-mode = <&soc_glue 0>;
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun			mdio0: mdio {
572*4882a593Smuzhiyun				#address-cells = <1>;
573*4882a593Smuzhiyun				#size-cells = <0>;
574*4882a593Smuzhiyun			};
575*4882a593Smuzhiyun		};
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun		eth1: ethernet@65200000 {
578*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-ave4";
579*4882a593Smuzhiyun			status = "disabled";
580*4882a593Smuzhiyun			reg = <0x65200000 0x8500>;
581*4882a593Smuzhiyun			interrupts = <0 67 4>;
582*4882a593Smuzhiyun			pinctrl-names = "default";
583*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_ether1_rgmii>;
584*4882a593Smuzhiyun			clock-names = "ether";
585*4882a593Smuzhiyun			clocks = <&sys_clk 7>;
586*4882a593Smuzhiyun			reset-names = "ether";
587*4882a593Smuzhiyun			resets = <&sys_rst 7>;
588*4882a593Smuzhiyun			phy-mode = "rgmii-id";
589*4882a593Smuzhiyun			local-mac-address = [00 00 00 00 00 00];
590*4882a593Smuzhiyun			socionext,syscon-phy-mode = <&soc_glue 1>;
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun			mdio1: mdio {
593*4882a593Smuzhiyun				#address-cells = <1>;
594*4882a593Smuzhiyun				#size-cells = <0>;
595*4882a593Smuzhiyun			};
596*4882a593Smuzhiyun		};
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun		usb0: usb@65a00000 {
599*4882a593Smuzhiyun			compatible = "socionext,uniphier-dwc3", "snps,dwc3";
600*4882a593Smuzhiyun			status = "disabled";
601*4882a593Smuzhiyun			reg = <0x65a00000 0xcd00>;
602*4882a593Smuzhiyun			interrupt-names = "dwc_usb3";
603*4882a593Smuzhiyun			interrupts = <0 134 4>;
604*4882a593Smuzhiyun			pinctrl-names = "default";
605*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb0>, <&pinctrl_usb2>;
606*4882a593Smuzhiyun			clock-names = "ref", "bus_early", "suspend";
607*4882a593Smuzhiyun			clocks = <&sys_clk 12>, <&sys_clk 12>, <&sys_clk 12>;
608*4882a593Smuzhiyun			resets = <&usb0_rst 15>;
609*4882a593Smuzhiyun			phys = <&usb0_hsphy0>, <&usb0_hsphy1>,
610*4882a593Smuzhiyun			       <&usb0_ssphy0>, <&usb0_ssphy1>;
611*4882a593Smuzhiyun			dr_mode = "host";
612*4882a593Smuzhiyun		};
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun		usb-glue@65b00000 {
615*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-dwc3-glue",
616*4882a593Smuzhiyun				     "simple-mfd";
617*4882a593Smuzhiyun			#address-cells = <1>;
618*4882a593Smuzhiyun			#size-cells = <1>;
619*4882a593Smuzhiyun			ranges = <0 0x65b00000 0x400>;
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun			usb0_rst: reset@0 {
622*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-reset";
623*4882a593Smuzhiyun				reg = <0x0 0x4>;
624*4882a593Smuzhiyun				#reset-cells = <1>;
625*4882a593Smuzhiyun				clock-names = "link";
626*4882a593Smuzhiyun				clocks = <&sys_clk 12>;
627*4882a593Smuzhiyun				reset-names = "link";
628*4882a593Smuzhiyun				resets = <&sys_rst 12>;
629*4882a593Smuzhiyun			};
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun			usb0_vbus0: regulator@100 {
632*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-regulator";
633*4882a593Smuzhiyun				reg = <0x100 0x10>;
634*4882a593Smuzhiyun				clock-names = "link";
635*4882a593Smuzhiyun				clocks = <&sys_clk 12>;
636*4882a593Smuzhiyun				reset-names = "link";
637*4882a593Smuzhiyun				resets = <&sys_rst 12>;
638*4882a593Smuzhiyun			};
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun			usb0_vbus1: regulator@110 {
641*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-regulator";
642*4882a593Smuzhiyun				reg = <0x110 0x10>;
643*4882a593Smuzhiyun				clock-names = "link";
644*4882a593Smuzhiyun				clocks = <&sys_clk 12>;
645*4882a593Smuzhiyun				reset-names = "link";
646*4882a593Smuzhiyun				resets = <&sys_rst 12>;
647*4882a593Smuzhiyun			};
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun			usb0_hsphy0: hs-phy@200 {
650*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-hsphy";
651*4882a593Smuzhiyun				reg = <0x200 0x10>;
652*4882a593Smuzhiyun				#phy-cells = <0>;
653*4882a593Smuzhiyun				clock-names = "link", "phy";
654*4882a593Smuzhiyun				clocks = <&sys_clk 12>, <&sys_clk 16>;
655*4882a593Smuzhiyun				reset-names = "link", "phy";
656*4882a593Smuzhiyun				resets = <&sys_rst 12>, <&sys_rst 16>;
657*4882a593Smuzhiyun				vbus-supply = <&usb0_vbus0>;
658*4882a593Smuzhiyun				nvmem-cell-names = "rterm", "sel_t", "hs_i";
659*4882a593Smuzhiyun				nvmem-cells = <&usb_rterm0>, <&usb_sel_t0>,
660*4882a593Smuzhiyun					      <&usb_hs_i0>;
661*4882a593Smuzhiyun			};
662*4882a593Smuzhiyun
663*4882a593Smuzhiyun			usb0_hsphy1: hs-phy@210 {
664*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-hsphy";
665*4882a593Smuzhiyun				reg = <0x210 0x10>;
666*4882a593Smuzhiyun				#phy-cells = <0>;
667*4882a593Smuzhiyun				clock-names = "link", "phy";
668*4882a593Smuzhiyun				clocks = <&sys_clk 12>, <&sys_clk 16>;
669*4882a593Smuzhiyun				reset-names = "link", "phy";
670*4882a593Smuzhiyun				resets = <&sys_rst 12>, <&sys_rst 16>;
671*4882a593Smuzhiyun				vbus-supply = <&usb0_vbus1>;
672*4882a593Smuzhiyun				nvmem-cell-names = "rterm", "sel_t", "hs_i";
673*4882a593Smuzhiyun				nvmem-cells = <&usb_rterm1>, <&usb_sel_t1>,
674*4882a593Smuzhiyun					      <&usb_hs_i0>;
675*4882a593Smuzhiyun			};
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun			usb0_ssphy0: ss-phy@300 {
678*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-ssphy";
679*4882a593Smuzhiyun				reg = <0x300 0x10>;
680*4882a593Smuzhiyun				#phy-cells = <0>;
681*4882a593Smuzhiyun				clock-names = "link", "phy";
682*4882a593Smuzhiyun				clocks = <&sys_clk 12>, <&sys_clk 17>;
683*4882a593Smuzhiyun				reset-names = "link", "phy";
684*4882a593Smuzhiyun				resets = <&sys_rst 12>, <&sys_rst 17>;
685*4882a593Smuzhiyun				vbus-supply = <&usb0_vbus0>;
686*4882a593Smuzhiyun			};
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun			usb0_ssphy1: ss-phy@310 {
689*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-ssphy";
690*4882a593Smuzhiyun				reg = <0x310 0x10>;
691*4882a593Smuzhiyun				#phy-cells = <0>;
692*4882a593Smuzhiyun				clock-names = "link", "phy";
693*4882a593Smuzhiyun				clocks = <&sys_clk 12>, <&sys_clk 18>;
694*4882a593Smuzhiyun				reset-names = "link", "phy";
695*4882a593Smuzhiyun				resets = <&sys_rst 12>, <&sys_rst 18>;
696*4882a593Smuzhiyun				vbus-supply = <&usb0_vbus1>;
697*4882a593Smuzhiyun			};
698*4882a593Smuzhiyun		};
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun		usb1: usb@65c00000 {
701*4882a593Smuzhiyun			compatible = "socionext,uniphier-dwc3", "snps,dwc3";
702*4882a593Smuzhiyun			status = "disabled";
703*4882a593Smuzhiyun			reg = <0x65c00000 0xcd00>;
704*4882a593Smuzhiyun			interrupt-names = "dwc_usb3";
705*4882a593Smuzhiyun			interrupts = <0 137 4>;
706*4882a593Smuzhiyun			pinctrl-names = "default";
707*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_usb1>, <&pinctrl_usb3>;
708*4882a593Smuzhiyun			clock-names = "ref", "bus_early", "suspend";
709*4882a593Smuzhiyun			clocks = <&sys_clk 13>, <&sys_clk 13>, <&sys_clk 13>;
710*4882a593Smuzhiyun			resets = <&usb1_rst 15>;
711*4882a593Smuzhiyun			phys = <&usb1_hsphy0>, <&usb1_hsphy1>,
712*4882a593Smuzhiyun			       <&usb1_ssphy0>;
713*4882a593Smuzhiyun			dr_mode = "host";
714*4882a593Smuzhiyun		};
715*4882a593Smuzhiyun
716*4882a593Smuzhiyun		usb-glue@65d00000 {
717*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-dwc3-glue",
718*4882a593Smuzhiyun				     "simple-mfd";
719*4882a593Smuzhiyun			#address-cells = <1>;
720*4882a593Smuzhiyun			#size-cells = <1>;
721*4882a593Smuzhiyun			ranges = <0 0x65d00000 0x400>;
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun			usb1_rst: reset@0 {
724*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-reset";
725*4882a593Smuzhiyun				reg = <0x0 0x4>;
726*4882a593Smuzhiyun				#reset-cells = <1>;
727*4882a593Smuzhiyun				clock-names = "link";
728*4882a593Smuzhiyun				clocks = <&sys_clk 13>;
729*4882a593Smuzhiyun				reset-names = "link";
730*4882a593Smuzhiyun				resets = <&sys_rst 13>;
731*4882a593Smuzhiyun			};
732*4882a593Smuzhiyun
733*4882a593Smuzhiyun			usb1_vbus0: regulator@100 {
734*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-regulator";
735*4882a593Smuzhiyun				reg = <0x100 0x10>;
736*4882a593Smuzhiyun				clock-names = "link";
737*4882a593Smuzhiyun				clocks = <&sys_clk 13>;
738*4882a593Smuzhiyun				reset-names = "link";
739*4882a593Smuzhiyun				resets = <&sys_rst 13>;
740*4882a593Smuzhiyun			};
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun			usb1_vbus1: regulator@110 {
743*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-regulator";
744*4882a593Smuzhiyun				reg = <0x110 0x10>;
745*4882a593Smuzhiyun				clock-names = "link";
746*4882a593Smuzhiyun				clocks = <&sys_clk 13>;
747*4882a593Smuzhiyun				reset-names = "link";
748*4882a593Smuzhiyun				resets = <&sys_rst 13>;
749*4882a593Smuzhiyun			};
750*4882a593Smuzhiyun
751*4882a593Smuzhiyun			usb1_hsphy0: hs-phy@200 {
752*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-hsphy";
753*4882a593Smuzhiyun				reg = <0x200 0x10>;
754*4882a593Smuzhiyun				#phy-cells = <0>;
755*4882a593Smuzhiyun				clock-names = "link", "phy", "phy-ext";
756*4882a593Smuzhiyun				clocks = <&sys_clk 13>, <&sys_clk 20>,
757*4882a593Smuzhiyun					 <&sys_clk 14>;
758*4882a593Smuzhiyun				reset-names = "link", "phy";
759*4882a593Smuzhiyun				resets = <&sys_rst 13>, <&sys_rst 20>;
760*4882a593Smuzhiyun				vbus-supply = <&usb1_vbus0>;
761*4882a593Smuzhiyun				nvmem-cell-names = "rterm", "sel_t", "hs_i";
762*4882a593Smuzhiyun				nvmem-cells = <&usb_rterm2>, <&usb_sel_t2>,
763*4882a593Smuzhiyun					      <&usb_hs_i2>;
764*4882a593Smuzhiyun			};
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun			usb1_hsphy1: hs-phy@210 {
767*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-hsphy";
768*4882a593Smuzhiyun				reg = <0x210 0x10>;
769*4882a593Smuzhiyun				#phy-cells = <0>;
770*4882a593Smuzhiyun				clock-names = "link", "phy", "phy-ext";
771*4882a593Smuzhiyun				clocks = <&sys_clk 13>, <&sys_clk 20>,
772*4882a593Smuzhiyun					 <&sys_clk 14>;
773*4882a593Smuzhiyun				reset-names = "link", "phy";
774*4882a593Smuzhiyun				resets = <&sys_rst 13>, <&sys_rst 20>;
775*4882a593Smuzhiyun				vbus-supply = <&usb1_vbus1>;
776*4882a593Smuzhiyun				nvmem-cell-names = "rterm", "sel_t", "hs_i";
777*4882a593Smuzhiyun				nvmem-cells = <&usb_rterm3>, <&usb_sel_t3>,
778*4882a593Smuzhiyun					      <&usb_hs_i2>;
779*4882a593Smuzhiyun			};
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun			usb1_ssphy0: ss-phy@300 {
782*4882a593Smuzhiyun				compatible = "socionext,uniphier-pxs3-usb3-ssphy";
783*4882a593Smuzhiyun				reg = <0x300 0x10>;
784*4882a593Smuzhiyun				#phy-cells = <0>;
785*4882a593Smuzhiyun				clock-names = "link", "phy", "phy-ext";
786*4882a593Smuzhiyun				clocks = <&sys_clk 13>, <&sys_clk 21>,
787*4882a593Smuzhiyun					 <&sys_clk 14>;
788*4882a593Smuzhiyun				reset-names = "link", "phy";
789*4882a593Smuzhiyun				resets = <&sys_rst 13>, <&sys_rst 21>;
790*4882a593Smuzhiyun				vbus-supply = <&usb1_vbus0>;
791*4882a593Smuzhiyun			};
792*4882a593Smuzhiyun		};
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun		pcie: pcie@66000000 {
795*4882a593Smuzhiyun			compatible = "socionext,uniphier-pcie", "snps,dw-pcie";
796*4882a593Smuzhiyun			status = "disabled";
797*4882a593Smuzhiyun			reg-names = "dbi", "link", "config";
798*4882a593Smuzhiyun			reg = <0x66000000 0x1000>, <0x66010000 0x10000>,
799*4882a593Smuzhiyun			      <0x2fff0000 0x10000>;
800*4882a593Smuzhiyun			#address-cells = <3>;
801*4882a593Smuzhiyun			#size-cells = <2>;
802*4882a593Smuzhiyun			clocks = <&sys_clk 24>;
803*4882a593Smuzhiyun			resets = <&sys_rst 24>;
804*4882a593Smuzhiyun			num-lanes = <1>;
805*4882a593Smuzhiyun			num-viewport = <1>;
806*4882a593Smuzhiyun			bus-range = <0x0 0xff>;
807*4882a593Smuzhiyun			device_type = "pci";
808*4882a593Smuzhiyun			ranges =
809*4882a593Smuzhiyun			/* downstream I/O */
810*4882a593Smuzhiyun				<0x81000000 0 0x00000000 0x2ffe0000 0 0x00010000>,
811*4882a593Smuzhiyun			/* non-prefetchable memory */
812*4882a593Smuzhiyun				<0x82000000 0 0x20000000 0x20000000 0 0x0ffe0000>;
813*4882a593Smuzhiyun			#interrupt-cells = <1>;
814*4882a593Smuzhiyun			interrupt-names = "dma", "msi";
815*4882a593Smuzhiyun			interrupts = <0 224 4>, <0 225 4>;
816*4882a593Smuzhiyun			interrupt-map-mask = <0 0 0 7>;
817*4882a593Smuzhiyun			interrupt-map = <0 0 0 1 &pcie_intc 0>,	/* INTA */
818*4882a593Smuzhiyun					<0 0 0 2 &pcie_intc 1>,	/* INTB */
819*4882a593Smuzhiyun					<0 0 0 3 &pcie_intc 2>,	/* INTC */
820*4882a593Smuzhiyun					<0 0 0 4 &pcie_intc 3>;	/* INTD */
821*4882a593Smuzhiyun			phy-names = "pcie-phy";
822*4882a593Smuzhiyun			phys = <&pcie_phy>;
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun			pcie_intc: legacy-interrupt-controller {
825*4882a593Smuzhiyun				interrupt-controller;
826*4882a593Smuzhiyun				#interrupt-cells = <1>;
827*4882a593Smuzhiyun				interrupt-parent = <&gic>;
828*4882a593Smuzhiyun				interrupts = <0 226 4>;
829*4882a593Smuzhiyun			};
830*4882a593Smuzhiyun		};
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun		pcie_phy: phy@66038000 {
833*4882a593Smuzhiyun			compatible = "socionext,uniphier-pxs3-pcie-phy";
834*4882a593Smuzhiyun			reg = <0x66038000 0x4000>;
835*4882a593Smuzhiyun			#phy-cells = <0>;
836*4882a593Smuzhiyun			clock-names = "link";
837*4882a593Smuzhiyun			clocks = <&sys_clk 24>;
838*4882a593Smuzhiyun			reset-names = "link";
839*4882a593Smuzhiyun			resets = <&sys_rst 24>;
840*4882a593Smuzhiyun			socionext,syscon = <&soc_glue>;
841*4882a593Smuzhiyun		};
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun		nand: nand-controller@68000000 {
844*4882a593Smuzhiyun			compatible = "socionext,uniphier-denali-nand-v5b";
845*4882a593Smuzhiyun			status = "disabled";
846*4882a593Smuzhiyun			reg-names = "nand_data", "denali_reg";
847*4882a593Smuzhiyun			reg = <0x68000000 0x20>, <0x68100000 0x1000>;
848*4882a593Smuzhiyun			#address-cells = <1>;
849*4882a593Smuzhiyun			#size-cells = <0>;
850*4882a593Smuzhiyun			interrupts = <0 65 4>;
851*4882a593Smuzhiyun			pinctrl-names = "default";
852*4882a593Smuzhiyun			pinctrl-0 = <&pinctrl_nand>;
853*4882a593Smuzhiyun			clock-names = "nand", "nand_x", "ecc";
854*4882a593Smuzhiyun			clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>;
855*4882a593Smuzhiyun			reset-names = "nand", "reg";
856*4882a593Smuzhiyun			resets = <&sys_rst 2>, <&sys_rst 2>;
857*4882a593Smuzhiyun		};
858*4882a593Smuzhiyun	};
859*4882a593Smuzhiyun};
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun#include "uniphier-pinctrl.dtsi"
862