xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/rockchip/rk3588-evb7-imx415.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/ {
8*4882a593Smuzhiyun	cam_ircut0: cam_ircut {
9*4882a593Smuzhiyun		status = "okay";
10*4882a593Smuzhiyun		compatible = "rockchip,ircut";
11*4882a593Smuzhiyun		ircut-open-gpios = <&gpio4 RK_PA0 GPIO_ACTIVE_HIGH>;
12*4882a593Smuzhiyun		ircut-close-gpios  = <&gpio4 RK_PA1 GPIO_ACTIVE_HIGH>;
13*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
14*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
15*4882a593Smuzhiyun	};
16*4882a593Smuzhiyun	vcc_mipidphy0: vcc-mipidcphy0-regulator {
17*4882a593Smuzhiyun		compatible = "regulator-fixed";
18*4882a593Smuzhiyun		gpio = <&gpio1 RK_PB2 GPIO_ACTIVE_HIGH>;
19*4882a593Smuzhiyun		pinctrl-names = "default";
20*4882a593Smuzhiyun		pinctrl-0 = <&mipidphy0_pwr>;
21*4882a593Smuzhiyun		regulator-name = "vcc_mipidphy0";
22*4882a593Smuzhiyun		enable-active-high;
23*4882a593Smuzhiyun	};
24*4882a593Smuzhiyun};
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun&csi2_dphy0 {
27*4882a593Smuzhiyun	status = "okay";
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun	ports {
30*4882a593Smuzhiyun		#address-cells = <1>;
31*4882a593Smuzhiyun		#size-cells = <0>;
32*4882a593Smuzhiyun		port@0 {
33*4882a593Smuzhiyun			reg = <0>;
34*4882a593Smuzhiyun			#address-cells = <1>;
35*4882a593Smuzhiyun			#size-cells = <0>;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun			mipidphy0_in_ucam0: endpoint@1 {
38*4882a593Smuzhiyun				reg = <1>;
39*4882a593Smuzhiyun				remote-endpoint = <&imx415_out0>;
40*4882a593Smuzhiyun				data-lanes = <1 2 3 4>;
41*4882a593Smuzhiyun			};
42*4882a593Smuzhiyun		};
43*4882a593Smuzhiyun		port@1 {
44*4882a593Smuzhiyun			reg = <1>;
45*4882a593Smuzhiyun			#address-cells = <1>;
46*4882a593Smuzhiyun			#size-cells = <0>;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun			csidphy0_out: endpoint@0 {
49*4882a593Smuzhiyun				reg = <0>;
50*4882a593Smuzhiyun				remote-endpoint = <&mipi2_csi2_input>;
51*4882a593Smuzhiyun			};
52*4882a593Smuzhiyun		};
53*4882a593Smuzhiyun	};
54*4882a593Smuzhiyun};
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun&csi2_dphy0_hw {
57*4882a593Smuzhiyun	status = "okay";
58*4882a593Smuzhiyun};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun&i2c3 {
61*4882a593Smuzhiyun	status = "okay";
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun	imx415: imx415@1a {
64*4882a593Smuzhiyun		compatible = "sony,imx415";
65*4882a593Smuzhiyun		reg = <0x1a>;
66*4882a593Smuzhiyun		clocks = <&cru CLK_MIPI_CAMARAOUT_M3>;
67*4882a593Smuzhiyun		clock-names = "xvclk";
68*4882a593Smuzhiyun		pinctrl-names = "default";
69*4882a593Smuzhiyun		pinctrl-0 = <&mipim0_camera3_clk>;
70*4882a593Smuzhiyun		power-domains = <&power RK3588_PD_VI>;
71*4882a593Smuzhiyun		pwdn-gpios = <&gpio1 RK_PA7 GPIO_ACTIVE_HIGH>;
72*4882a593Smuzhiyun		avdd-supply = <&vcc_mipidphy0>;
73*4882a593Smuzhiyun		rockchip,camera-module-index = <0>;
74*4882a593Smuzhiyun		rockchip,camera-module-facing = "back";
75*4882a593Smuzhiyun		rockchip,camera-module-name = "CMK-OT2022-PX1";
76*4882a593Smuzhiyun		rockchip,camera-module-lens-name = "IR0147-50IRC-8M-F20";
77*4882a593Smuzhiyun		lens-focus = <&cam_ircut0>;
78*4882a593Smuzhiyun		port {
79*4882a593Smuzhiyun			imx415_out0: endpoint {
80*4882a593Smuzhiyun				remote-endpoint = <&mipidphy0_in_ucam0>;
81*4882a593Smuzhiyun				data-lanes = <1 2 3 4>;
82*4882a593Smuzhiyun			};
83*4882a593Smuzhiyun		};
84*4882a593Smuzhiyun	};
85*4882a593Smuzhiyun};
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun&mipi2_csi2 {
88*4882a593Smuzhiyun	status = "okay";
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun	ports {
91*4882a593Smuzhiyun		#address-cells = <1>;
92*4882a593Smuzhiyun		#size-cells = <0>;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun		port@0 {
95*4882a593Smuzhiyun			reg = <0>;
96*4882a593Smuzhiyun			#address-cells = <1>;
97*4882a593Smuzhiyun			#size-cells = <0>;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun			mipi2_csi2_input: endpoint@1 {
100*4882a593Smuzhiyun				reg = <1>;
101*4882a593Smuzhiyun				remote-endpoint = <&csidphy0_out>;
102*4882a593Smuzhiyun			};
103*4882a593Smuzhiyun		};
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun		port@1 {
106*4882a593Smuzhiyun			reg = <1>;
107*4882a593Smuzhiyun			#address-cells = <1>;
108*4882a593Smuzhiyun			#size-cells = <0>;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun			mipi2_csi2_output: endpoint@0 {
111*4882a593Smuzhiyun				reg = <0>;
112*4882a593Smuzhiyun				remote-endpoint = <&cif_mipi2_in0>;
113*4882a593Smuzhiyun			};
114*4882a593Smuzhiyun		};
115*4882a593Smuzhiyun	};
116*4882a593Smuzhiyun};
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun&pinctrl {
119*4882a593Smuzhiyun	cam {
120*4882a593Smuzhiyun		mipidphy0_pwr: mipidphy0-pwr {
121*4882a593Smuzhiyun			rockchip,pins =
122*4882a593Smuzhiyun				/* camera power en */
123*4882a593Smuzhiyun				<1 RK_PB2 RK_FUNC_GPIO &pcfg_pull_none>;
124*4882a593Smuzhiyun		};
125*4882a593Smuzhiyun	};
126*4882a593Smuzhiyun};
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun&rkcif {
129*4882a593Smuzhiyun	status = "okay";
130*4882a593Smuzhiyun};
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun&rkcif_mipi_lvds2 {
133*4882a593Smuzhiyun	status = "okay";
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun	port {
136*4882a593Smuzhiyun		cif_mipi2_in0: endpoint {
137*4882a593Smuzhiyun			remote-endpoint = <&mipi2_csi2_output>;
138*4882a593Smuzhiyun		};
139*4882a593Smuzhiyun	};
140*4882a593Smuzhiyun};
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun&rkcif_mipi_lvds2_sditf {
143*4882a593Smuzhiyun	status = "okay";
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun	port {
146*4882a593Smuzhiyun		mipi_lvds2_sditf: endpoint {
147*4882a593Smuzhiyun			remote-endpoint = <&isp0_vir0>;
148*4882a593Smuzhiyun		};
149*4882a593Smuzhiyun	};
150*4882a593Smuzhiyun};
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun&rkcif_mmu {
153*4882a593Smuzhiyun	status = "okay";
154*4882a593Smuzhiyun};
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun&rkisp0 {
157*4882a593Smuzhiyun	status = "okay";
158*4882a593Smuzhiyun};
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun&isp0_mmu {
161*4882a593Smuzhiyun	status = "okay";
162*4882a593Smuzhiyun};
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun&rkisp0_vir0 {
165*4882a593Smuzhiyun	status = "okay";
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun	port {
168*4882a593Smuzhiyun		#address-cells = <1>;
169*4882a593Smuzhiyun		#size-cells = <0>;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun		isp0_vir0: endpoint@0 {
172*4882a593Smuzhiyun			reg = <0>;
173*4882a593Smuzhiyun			remote-endpoint = <&mipi_lvds2_sditf>;
174*4882a593Smuzhiyun		};
175*4882a593Smuzhiyun	};
176*4882a593Smuzhiyun};
177