xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/rockchip/rk3568.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2020 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun#include <dt-bindings/clock/rk3568-cru.h>
7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h>
8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h>
9*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h>
10*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h>
11*4882a593Smuzhiyun#include <dt-bindings/phy/phy.h>
12*4882a593Smuzhiyun#include <dt-bindings/power/rk3568-power.h>
13*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h>
14*4882a593Smuzhiyun#include <dt-bindings/suspend/rockchip-rk3568.h>
15*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h>
16*4882a593Smuzhiyun#include "rk3568-dram-default-timing.dtsi"
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun/ {
19*4882a593Smuzhiyun	compatible = "rockchip,rk3568";
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun	interrupt-parent = <&gic>;
22*4882a593Smuzhiyun	#address-cells = <2>;
23*4882a593Smuzhiyun	#size-cells = <2>;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun	aliases {
26*4882a593Smuzhiyun		csi2dphy0 = &csi2_dphy0;
27*4882a593Smuzhiyun		csi2dphy1 = &csi2_dphy1;
28*4882a593Smuzhiyun		csi2dphy2 = &csi2_dphy2;
29*4882a593Smuzhiyun		dsi0 = &dsi0;
30*4882a593Smuzhiyun		dsi1 = &dsi1;
31*4882a593Smuzhiyun		ethernet0 = &gmac0;
32*4882a593Smuzhiyun		ethernet1 = &gmac1;
33*4882a593Smuzhiyun		gpio0 = &gpio0;
34*4882a593Smuzhiyun		gpio1 = &gpio1;
35*4882a593Smuzhiyun		gpio2 = &gpio2;
36*4882a593Smuzhiyun		gpio3 = &gpio3;
37*4882a593Smuzhiyun		gpio4 = &gpio4;
38*4882a593Smuzhiyun		i2c0 = &i2c0;
39*4882a593Smuzhiyun		i2c1 = &i2c1;
40*4882a593Smuzhiyun		i2c2 = &i2c2;
41*4882a593Smuzhiyun		i2c3 = &i2c3;
42*4882a593Smuzhiyun		i2c4 = &i2c4;
43*4882a593Smuzhiyun		i2c5 = &i2c5;
44*4882a593Smuzhiyun		mmc0 = &sdhci;
45*4882a593Smuzhiyun		mmc1 = &sdmmc0;
46*4882a593Smuzhiyun		mmc2 = &sdmmc1;
47*4882a593Smuzhiyun		mmc3 = &sdmmc2;
48*4882a593Smuzhiyun		serial0 = &uart0;
49*4882a593Smuzhiyun		serial1 = &uart1;
50*4882a593Smuzhiyun		serial2 = &uart2;
51*4882a593Smuzhiyun		serial3 = &uart3;
52*4882a593Smuzhiyun		serial4 = &uart4;
53*4882a593Smuzhiyun		serial5 = &uart5;
54*4882a593Smuzhiyun		serial6 = &uart6;
55*4882a593Smuzhiyun		serial7 = &uart7;
56*4882a593Smuzhiyun		serial8 = &uart8;
57*4882a593Smuzhiyun		serial9 = &uart9;
58*4882a593Smuzhiyun		spi0 = &spi0;
59*4882a593Smuzhiyun		spi1 = &spi1;
60*4882a593Smuzhiyun		spi2 = &spi2;
61*4882a593Smuzhiyun		spi3 = &spi3;
62*4882a593Smuzhiyun	};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun	cpus {
65*4882a593Smuzhiyun		#address-cells = <2>;
66*4882a593Smuzhiyun		#size-cells = <0>;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun		cpu0: cpu@0 {
69*4882a593Smuzhiyun			device_type = "cpu";
70*4882a593Smuzhiyun			compatible = "arm,cortex-a55";
71*4882a593Smuzhiyun			reg = <0x0 0x0>;
72*4882a593Smuzhiyun			enable-method = "psci";
73*4882a593Smuzhiyun			clocks = <&scmi_clk 0>;
74*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
75*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
76*4882a593Smuzhiyun			#cooling-cells = <2>;
77*4882a593Smuzhiyun			dynamic-power-coefficient = <187>;
78*4882a593Smuzhiyun		};
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun		cpu1: cpu@100 {
81*4882a593Smuzhiyun			device_type = "cpu";
82*4882a593Smuzhiyun			compatible = "arm,cortex-a55";
83*4882a593Smuzhiyun			reg = <0x0 0x100>;
84*4882a593Smuzhiyun			enable-method = "psci";
85*4882a593Smuzhiyun			clocks = <&scmi_clk 0>;
86*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
87*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
88*4882a593Smuzhiyun		};
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun		cpu2: cpu@200 {
91*4882a593Smuzhiyun			device_type = "cpu";
92*4882a593Smuzhiyun			compatible = "arm,cortex-a55";
93*4882a593Smuzhiyun			reg = <0x0 0x200>;
94*4882a593Smuzhiyun			enable-method = "psci";
95*4882a593Smuzhiyun			clocks = <&scmi_clk 0>;
96*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
97*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
98*4882a593Smuzhiyun		};
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun		cpu3: cpu@300 {
101*4882a593Smuzhiyun			device_type = "cpu";
102*4882a593Smuzhiyun			compatible = "arm,cortex-a55";
103*4882a593Smuzhiyun			reg = <0x0 0x300>;
104*4882a593Smuzhiyun			enable-method = "psci";
105*4882a593Smuzhiyun			clocks = <&scmi_clk 0>;
106*4882a593Smuzhiyun			operating-points-v2 = <&cpu0_opp_table>;
107*4882a593Smuzhiyun			cpu-idle-states = <&CPU_SLEEP>;
108*4882a593Smuzhiyun		};
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun		idle-states {
111*4882a593Smuzhiyun			entry-method = "psci";
112*4882a593Smuzhiyun			CPU_SLEEP: cpu-sleep {
113*4882a593Smuzhiyun				compatible = "arm,idle-state";
114*4882a593Smuzhiyun				local-timer-stop;
115*4882a593Smuzhiyun				arm,psci-suspend-param = <0x0010000>;
116*4882a593Smuzhiyun				entry-latency-us = <100>;
117*4882a593Smuzhiyun				exit-latency-us = <120>;
118*4882a593Smuzhiyun				min-residency-us = <1000>;
119*4882a593Smuzhiyun			};
120*4882a593Smuzhiyun		};
121*4882a593Smuzhiyun	};
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun	cpu0_opp_table: cpu0-opp-table {
124*4882a593Smuzhiyun		compatible = "operating-points-v2";
125*4882a593Smuzhiyun		opp-shared;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun		mbist-vmin = <825000 900000 950000>;
128*4882a593Smuzhiyun		nvmem-cells = <&cpu_leakage>, <&core_pvtm>, <&mbist_vmin>, <&cpu_opp_info>;
129*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "pvtm", "mbist-vmin", "opp-info";
130*4882a593Smuzhiyun		rockchip,max-volt = <1150000>;
131*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
132*4882a593Smuzhiyun			0        84000   0
133*4882a593Smuzhiyun			84001    87000   1
134*4882a593Smuzhiyun			87001    91000   2
135*4882a593Smuzhiyun			91001    100000  3
136*4882a593Smuzhiyun		>;
137*4882a593Smuzhiyun		rockchip,pvtm-freq = <408000>;
138*4882a593Smuzhiyun		rockchip,pvtm-volt = <900000>;
139*4882a593Smuzhiyun		rockchip,pvtm-ch = <0 5>;
140*4882a593Smuzhiyun		rockchip,pvtm-sample-time = <1000>;
141*4882a593Smuzhiyun		rockchip,pvtm-number = <10>;
142*4882a593Smuzhiyun		rockchip,pvtm-error = <1000>;
143*4882a593Smuzhiyun		rockchip,pvtm-ref-temp = <40>;
144*4882a593Smuzhiyun		rockchip,pvtm-temp-prop = <26 26>;
145*4882a593Smuzhiyun		rockchip,thermal-zone = "soc-thermal";
146*4882a593Smuzhiyun		rockchip,temp-hysteresis = <5000>;
147*4882a593Smuzhiyun		rockchip,low-temp = <0>;
148*4882a593Smuzhiyun		rockchip,low-temp-adjust-volt = <
149*4882a593Smuzhiyun			/* MHz    MHz    uV */
150*4882a593Smuzhiyun			   0      1992   75000
151*4882a593Smuzhiyun		>;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun		opp-408000000 {
154*4882a593Smuzhiyun			opp-hz = /bits/ 64 <408000000>;
155*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1150000>;
156*4882a593Smuzhiyun			clock-latency-ns = <40000>;
157*4882a593Smuzhiyun		};
158*4882a593Smuzhiyun		opp-600000000 {
159*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
160*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1150000>;
161*4882a593Smuzhiyun			clock-latency-ns = <40000>;
162*4882a593Smuzhiyun		};
163*4882a593Smuzhiyun		opp-816000000 {
164*4882a593Smuzhiyun			opp-hz = /bits/ 64 <816000000>;
165*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1150000>;
166*4882a593Smuzhiyun			clock-latency-ns = <40000>;
167*4882a593Smuzhiyun			opp-suspend;
168*4882a593Smuzhiyun		};
169*4882a593Smuzhiyun		opp-1104000000 {
170*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1104000000>;
171*4882a593Smuzhiyun			opp-microvolt = <900000 900000 1150000>;
172*4882a593Smuzhiyun			opp-microvolt-L0 = <900000 900000 1150000>;
173*4882a593Smuzhiyun			opp-microvolt-L1 = <850000 850000 1150000>;
174*4882a593Smuzhiyun			opp-microvolt-L2 = <850000 850000 1150000>;
175*4882a593Smuzhiyun			opp-microvolt-L3 = <850000 850000 1150000>;
176*4882a593Smuzhiyun			clock-latency-ns = <40000>;
177*4882a593Smuzhiyun		};
178*4882a593Smuzhiyun		opp-1416000000 {
179*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1416000000>;
180*4882a593Smuzhiyun			opp-microvolt = <1025000 1025000 1150000>;
181*4882a593Smuzhiyun			opp-microvolt-L0 = <1025000 1025000 1150000>;
182*4882a593Smuzhiyun			opp-microvolt-L1 = <975000 975000 1150000>;
183*4882a593Smuzhiyun			opp-microvolt-L2 = <950000 950000 1150000>;
184*4882a593Smuzhiyun			opp-microvolt-L3 = <925000 925000 1150000>;
185*4882a593Smuzhiyun			clock-latency-ns = <40000>;
186*4882a593Smuzhiyun		};
187*4882a593Smuzhiyun		opp-1608000000 {
188*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1608000000>;
189*4882a593Smuzhiyun			opp-microvolt = <1100000 1100000 1150000>;
190*4882a593Smuzhiyun			opp-microvolt-L0 = <1100000 1100000 1150000>;
191*4882a593Smuzhiyun			opp-microvolt-L1 = <1050000 1050000 1150000>;
192*4882a593Smuzhiyun			opp-microvolt-L2 = <1025000 1025000 1150000>;
193*4882a593Smuzhiyun			opp-microvolt-L3 = <1000000 1000000 1150000>;
194*4882a593Smuzhiyun			clock-latency-ns = <40000>;
195*4882a593Smuzhiyun		};
196*4882a593Smuzhiyun		opp-1800000000 {
197*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1800000000>;
198*4882a593Smuzhiyun			opp-microvolt = <1150000 1150000 1150000>;
199*4882a593Smuzhiyun			opp-microvolt-L0 = <1150000 1150000 1150000>;
200*4882a593Smuzhiyun			opp-microvolt-L1 = <1100000 1100000 1150000>;
201*4882a593Smuzhiyun			opp-microvolt-L2 = <1075000 1075000 1150000>;
202*4882a593Smuzhiyun			opp-microvolt-L3 = <1050000 1050000 1150000>;
203*4882a593Smuzhiyun			clock-latency-ns = <40000>;
204*4882a593Smuzhiyun		};
205*4882a593Smuzhiyun		opp-1992000000 {
206*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1992000000>;
207*4882a593Smuzhiyun			opp-microvolt = <1150000 1150000 1150000>;
208*4882a593Smuzhiyun			opp-microvolt-L0 = <1150000 1150000 1150000>;
209*4882a593Smuzhiyun			opp-microvolt-L1 = <1150000 1150000 1150000>;
210*4882a593Smuzhiyun			opp-microvolt-L2 = <1125000 1125000 1150000>;
211*4882a593Smuzhiyun			opp-microvolt-L3 = <1100000 1100000 1150000>;
212*4882a593Smuzhiyun			clock-latency-ns = <40000>;
213*4882a593Smuzhiyun		};
214*4882a593Smuzhiyun	};
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun	arm-pmu {
217*4882a593Smuzhiyun		compatible = "arm,cortex-a55-pmu", "arm,armv8-pmuv3";
218*4882a593Smuzhiyun		interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_HIGH>,
219*4882a593Smuzhiyun			     <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
220*4882a593Smuzhiyun			     <GIC_SPI 230 IRQ_TYPE_LEVEL_HIGH>,
221*4882a593Smuzhiyun			     <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
222*4882a593Smuzhiyun		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
223*4882a593Smuzhiyun	};
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun	cpuinfo {
226*4882a593Smuzhiyun		compatible = "rockchip,cpuinfo";
227*4882a593Smuzhiyun		nvmem-cells = <&otp_id>, <&otp_cpu_version>, <&cpu_code>;
228*4882a593Smuzhiyun		nvmem-cell-names = "id", "cpu-version", "cpu-code";
229*4882a593Smuzhiyun	};
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun	display_subsystem: display-subsystem {
232*4882a593Smuzhiyun		compatible = "rockchip,display-subsystem";
233*4882a593Smuzhiyun		memory-region = <&drm_logo>, <&drm_cubic_lut>;
234*4882a593Smuzhiyun		memory-region-names = "drm-logo", "drm-cubic-lut";
235*4882a593Smuzhiyun		ports = <&vop_out>;
236*4882a593Smuzhiyun		devfreq = <&dmc>;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun		route {
239*4882a593Smuzhiyun			route_dsi0: route-dsi0 {
240*4882a593Smuzhiyun				status = "disabled";
241*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
242*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
243*4882a593Smuzhiyun				logo,mode = "center";
244*4882a593Smuzhiyun				charge_logo,mode = "center";
245*4882a593Smuzhiyun				connect = <&vp0_out_dsi0>;
246*4882a593Smuzhiyun			};
247*4882a593Smuzhiyun			route_dsi1: route-dsi1 {
248*4882a593Smuzhiyun				status = "disabled";
249*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
250*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
251*4882a593Smuzhiyun				logo,mode = "center";
252*4882a593Smuzhiyun				charge_logo,mode = "center";
253*4882a593Smuzhiyun				connect = <&vp0_out_dsi1>;
254*4882a593Smuzhiyun			};
255*4882a593Smuzhiyun			route_edp: route-edp {
256*4882a593Smuzhiyun				status = "disabled";
257*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
258*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
259*4882a593Smuzhiyun				logo,mode = "center";
260*4882a593Smuzhiyun				charge_logo,mode = "center";
261*4882a593Smuzhiyun				connect = <&vp0_out_edp>;
262*4882a593Smuzhiyun			};
263*4882a593Smuzhiyun			route_hdmi: route-hdmi {
264*4882a593Smuzhiyun				status = "disabled";
265*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
266*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
267*4882a593Smuzhiyun				logo,mode = "center";
268*4882a593Smuzhiyun				charge_logo,mode = "center";
269*4882a593Smuzhiyun				connect = <&vp1_out_hdmi>;
270*4882a593Smuzhiyun			};
271*4882a593Smuzhiyun			route_lvds: route-lvds {
272*4882a593Smuzhiyun				status = "disabled";
273*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
274*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
275*4882a593Smuzhiyun				logo,mode = "center";
276*4882a593Smuzhiyun				charge_logo,mode = "center";
277*4882a593Smuzhiyun				connect = <&vp1_out_lvds>;
278*4882a593Smuzhiyun			};
279*4882a593Smuzhiyun			route_rgb: route-rgb {
280*4882a593Smuzhiyun				status = "disabled";
281*4882a593Smuzhiyun				logo,uboot = "logo.bmp";
282*4882a593Smuzhiyun				logo,kernel = "logo_kernel.bmp";
283*4882a593Smuzhiyun				logo,mode = "center";
284*4882a593Smuzhiyun				charge_logo,mode = "center";
285*4882a593Smuzhiyun				connect = <&vp2_out_rgb>;
286*4882a593Smuzhiyun			};
287*4882a593Smuzhiyun		};
288*4882a593Smuzhiyun	};
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun	firmware {
291*4882a593Smuzhiyun		scmi: scmi {
292*4882a593Smuzhiyun			compatible = "arm,scmi-smc";
293*4882a593Smuzhiyun			shmem = <&scmi_shmem>;
294*4882a593Smuzhiyun			arm,smc-id = <0x82000010>;
295*4882a593Smuzhiyun			#address-cells = <1>;
296*4882a593Smuzhiyun			#size-cells = <0>;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun			scmi_clk: protocol@14 {
299*4882a593Smuzhiyun				reg = <0x14>;
300*4882a593Smuzhiyun				#clock-cells = <1>;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun				rockchip,clk-init = <1104000000>;
303*4882a593Smuzhiyun			};
304*4882a593Smuzhiyun		};
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun		sdei: sdei {
307*4882a593Smuzhiyun			compatible = "arm,sdei-1.0";
308*4882a593Smuzhiyun			method = "smc";
309*4882a593Smuzhiyun		};
310*4882a593Smuzhiyun	};
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun	mipi_csi2: mipi-csi2 {
313*4882a593Smuzhiyun		compatible = "rockchip,rk3568-mipi-csi2";
314*4882a593Smuzhiyun		rockchip,hw = <&mipi_csi2_hw>;
315*4882a593Smuzhiyun		status = "disabled";
316*4882a593Smuzhiyun	};
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun	mpp_srv: mpp-srv {
319*4882a593Smuzhiyun		compatible = "rockchip,mpp-service";
320*4882a593Smuzhiyun		rockchip,taskqueue-count = <6>;
321*4882a593Smuzhiyun		rockchip,resetgroup-count = <6>;
322*4882a593Smuzhiyun		status = "disabled";
323*4882a593Smuzhiyun	};
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun	psci {
326*4882a593Smuzhiyun		compatible = "arm,psci-1.0";
327*4882a593Smuzhiyun		method = "smc";
328*4882a593Smuzhiyun	};
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun	reserved_memory: reserved-memory {
331*4882a593Smuzhiyun		#address-cells = <2>;
332*4882a593Smuzhiyun		#size-cells = <2>;
333*4882a593Smuzhiyun		ranges;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun		drm_logo: drm-logo@00000000 {
336*4882a593Smuzhiyun			compatible = "rockchip,drm-logo";
337*4882a593Smuzhiyun			reg = <0x0 0x0 0x0 0x0>;
338*4882a593Smuzhiyun		};
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun		drm_cubic_lut: drm-cubic-lut@00000000 {
341*4882a593Smuzhiyun			compatible = "rockchip,drm-cubic-lut";
342*4882a593Smuzhiyun			reg = <0x0 0x0 0x0 0x0>;
343*4882a593Smuzhiyun		};
344*4882a593Smuzhiyun	};
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun	rockchip_suspend: rockchip-suspend {
347*4882a593Smuzhiyun		compatible = "rockchip,pm-rk3568";
348*4882a593Smuzhiyun		status = "disabled";
349*4882a593Smuzhiyun		rockchip,sleep-debug-en = <1>;
350*4882a593Smuzhiyun		rockchip,sleep-mode-config = <
351*4882a593Smuzhiyun			(0
352*4882a593Smuzhiyun			| RKPM_SLP_ARMOFF_LOGOFF
353*4882a593Smuzhiyun			| RKPM_SLP_CENTER_OFF
354*4882a593Smuzhiyun			| RKPM_SLP_HW_PLLS_OFF
355*4882a593Smuzhiyun			| RKPM_SLP_PMUALIVE_32K
356*4882a593Smuzhiyun			| RKPM_SLP_OSC_DIS
357*4882a593Smuzhiyun			| RKPM_SLP_PMIC_LP
358*4882a593Smuzhiyun			| RKPM_SLP_32K_PVTM
359*4882a593Smuzhiyun			)
360*4882a593Smuzhiyun		>;
361*4882a593Smuzhiyun		rockchip,wakeup-config = <
362*4882a593Smuzhiyun			(0
363*4882a593Smuzhiyun			| RKPM_GPIO_WKUP_EN
364*4882a593Smuzhiyun			)
365*4882a593Smuzhiyun		>;
366*4882a593Smuzhiyun	};
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun	rockchip_system_monitor: rockchip-system-monitor {
369*4882a593Smuzhiyun		compatible = "rockchip,system-monitor";
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun		rockchip,thermal-zone = "soc-thermal";
372*4882a593Smuzhiyun	};
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun	thermal_zones: thermal-zones {
375*4882a593Smuzhiyun		soc_thermal: soc-thermal {
376*4882a593Smuzhiyun			polling-delay-passive = <20>; /* milliseconds */
377*4882a593Smuzhiyun			polling-delay = <1000>; /* milliseconds */
378*4882a593Smuzhiyun			sustainable-power = <905>; /* milliwatts */
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun			thermal-sensors = <&tsadc 0>;
381*4882a593Smuzhiyun			trips {
382*4882a593Smuzhiyun				threshold: trip-point-0 {
383*4882a593Smuzhiyun					temperature = <75000>;
384*4882a593Smuzhiyun					hysteresis = <2000>;
385*4882a593Smuzhiyun					type = "passive";
386*4882a593Smuzhiyun				};
387*4882a593Smuzhiyun				target: trip-point-1 {
388*4882a593Smuzhiyun					temperature = <85000>;
389*4882a593Smuzhiyun					hysteresis = <2000>;
390*4882a593Smuzhiyun					type = "passive";
391*4882a593Smuzhiyun				};
392*4882a593Smuzhiyun				soc_crit: soc-crit {
393*4882a593Smuzhiyun					/* millicelsius */
394*4882a593Smuzhiyun					temperature = <125000>;
395*4882a593Smuzhiyun					/* millicelsius */
396*4882a593Smuzhiyun					hysteresis = <2000>;
397*4882a593Smuzhiyun					type = "critical";
398*4882a593Smuzhiyun				};
399*4882a593Smuzhiyun			};
400*4882a593Smuzhiyun			cooling-maps {
401*4882a593Smuzhiyun				map0 {
402*4882a593Smuzhiyun					trip = <&target>;
403*4882a593Smuzhiyun					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
404*4882a593Smuzhiyun					contribution = <1024>;
405*4882a593Smuzhiyun				};
406*4882a593Smuzhiyun				map1 {
407*4882a593Smuzhiyun					trip = <&target>;
408*4882a593Smuzhiyun					cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
409*4882a593Smuzhiyun					contribution = <1024>;
410*4882a593Smuzhiyun				};
411*4882a593Smuzhiyun			};
412*4882a593Smuzhiyun		};
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun		gpu_thermal: gpu-thermal {
415*4882a593Smuzhiyun			polling-delay-passive = <20>; /* milliseconds */
416*4882a593Smuzhiyun			polling-delay = <1000>; /* milliseconds */
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun			thermal-sensors = <&tsadc 1>;
419*4882a593Smuzhiyun		};
420*4882a593Smuzhiyun	};
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun	timer {
423*4882a593Smuzhiyun		compatible = "arm,armv8-timer";
424*4882a593Smuzhiyun		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
425*4882a593Smuzhiyun			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
426*4882a593Smuzhiyun			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
427*4882a593Smuzhiyun			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
428*4882a593Smuzhiyun		arm,no-tick-in-suspend;
429*4882a593Smuzhiyun	};
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun	gmac0_clkin: external-gmac0-clock {
432*4882a593Smuzhiyun		compatible = "fixed-clock";
433*4882a593Smuzhiyun		clock-frequency = <125000000>;
434*4882a593Smuzhiyun		clock-output-names = "gmac0_clkin";
435*4882a593Smuzhiyun		#clock-cells = <0>;
436*4882a593Smuzhiyun	};
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun	gmac1_clkin: external-gmac1-clock {
439*4882a593Smuzhiyun		compatible = "fixed-clock";
440*4882a593Smuzhiyun		clock-frequency = <125000000>;
441*4882a593Smuzhiyun		clock-output-names = "gmac1_clkin";
442*4882a593Smuzhiyun		#clock-cells = <0>;
443*4882a593Smuzhiyun	};
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun	gmac0_xpcsclk: xpcs-gmac0-clock {
446*4882a593Smuzhiyun		compatible = "fixed-clock";
447*4882a593Smuzhiyun		clock-frequency = <125000000>;
448*4882a593Smuzhiyun		clock-output-names = "clk_gmac0_xpcs_mii";
449*4882a593Smuzhiyun		#clock-cells = <0>;
450*4882a593Smuzhiyun	};
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun	gmac1_xpcsclk: xpcs-gmac1-clock {
453*4882a593Smuzhiyun		compatible = "fixed-clock";
454*4882a593Smuzhiyun		clock-frequency = <125000000>;
455*4882a593Smuzhiyun		clock-output-names = "clk_gmac1_xpcs_mii";
456*4882a593Smuzhiyun		#clock-cells = <0>;
457*4882a593Smuzhiyun	};
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun	i2s1_mclkin_rx: i2s1-mclkin-rx {
460*4882a593Smuzhiyun		compatible = "fixed-clock";
461*4882a593Smuzhiyun		#clock-cells = <0>;
462*4882a593Smuzhiyun		clock-frequency = <12288000>;
463*4882a593Smuzhiyun		clock-output-names = "i2s1_mclkin_rx";
464*4882a593Smuzhiyun	};
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun	i2s1_mclkin_tx: i2s1-mclkin-tx {
467*4882a593Smuzhiyun		compatible = "fixed-clock";
468*4882a593Smuzhiyun		#clock-cells = <0>;
469*4882a593Smuzhiyun		clock-frequency = <12288000>;
470*4882a593Smuzhiyun		clock-output-names = "i2s1_mclkin_tx";
471*4882a593Smuzhiyun	};
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun	i2s2_mclkin: i2s2-mclkin {
474*4882a593Smuzhiyun		compatible = "fixed-clock";
475*4882a593Smuzhiyun		#clock-cells = <0>;
476*4882a593Smuzhiyun		clock-frequency = <12288000>;
477*4882a593Smuzhiyun		clock-output-names = "i2s2_mclkin";
478*4882a593Smuzhiyun	};
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun	i2s3_mclkin: i2s3-mclkin {
481*4882a593Smuzhiyun		compatible = "fixed-clock";
482*4882a593Smuzhiyun		#clock-cells = <0>;
483*4882a593Smuzhiyun		clock-frequency = <12288000>;
484*4882a593Smuzhiyun		clock-output-names = "i2s3_mclkin";
485*4882a593Smuzhiyun	};
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun	mpll: mpll {
488*4882a593Smuzhiyun		compatible = "fixed-clock";
489*4882a593Smuzhiyun		#clock-cells = <0>;
490*4882a593Smuzhiyun		clock-frequency = <800000000>;
491*4882a593Smuzhiyun		clock-output-names = "mpll";
492*4882a593Smuzhiyun	};
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun	xin24m: xin24m {
495*4882a593Smuzhiyun		compatible = "fixed-clock";
496*4882a593Smuzhiyun		#clock-cells = <0>;
497*4882a593Smuzhiyun		clock-frequency = <24000000>;
498*4882a593Smuzhiyun		clock-output-names = "xin24m";
499*4882a593Smuzhiyun	};
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun	xin32k: xin32k {
502*4882a593Smuzhiyun		compatible = "fixed-clock";
503*4882a593Smuzhiyun		clock-frequency = <32768>;
504*4882a593Smuzhiyun		clock-output-names = "xin32k";
505*4882a593Smuzhiyun		#clock-cells = <0>;
506*4882a593Smuzhiyun		pinctrl-names = "default";
507*4882a593Smuzhiyun		pinctrl-0 = <&clk32k_out0>;
508*4882a593Smuzhiyun	};
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun	scmi_shmem: scmi-shmem@10f000 {
511*4882a593Smuzhiyun		compatible = "arm,scmi-shmem";
512*4882a593Smuzhiyun		reg = <0x0 0x0010f000 0x0 0x100>;
513*4882a593Smuzhiyun	};
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun	sata0: sata@fc000000 {
516*4882a593Smuzhiyun		compatible = "snps,dwc-ahci";
517*4882a593Smuzhiyun		reg = <0 0xfc000000 0 0x1000>;
518*4882a593Smuzhiyun		clocks = <&cru ACLK_SATA0>, <&cru CLK_SATA0_PMALIVE>,
519*4882a593Smuzhiyun			 <&cru CLK_SATA0_RXOOB>;
520*4882a593Smuzhiyun		clock-names = "sata", "pmalive", "rxoob";
521*4882a593Smuzhiyun		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
522*4882a593Smuzhiyun		interrupt-names = "hostc";
523*4882a593Smuzhiyun		phys = <&combphy0_us PHY_TYPE_SATA>;
524*4882a593Smuzhiyun		phy-names = "sata-phy";
525*4882a593Smuzhiyun		ports-implemented = <0x1>;
526*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_PIPE>;
527*4882a593Smuzhiyun		status = "disabled";
528*4882a593Smuzhiyun	};
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun	sata1: sata@fc400000 {
531*4882a593Smuzhiyun		compatible = "snps,dwc-ahci";
532*4882a593Smuzhiyun		reg = <0 0xfc400000 0 0x1000>;
533*4882a593Smuzhiyun		clocks = <&cru ACLK_SATA1>, <&cru CLK_SATA1_PMALIVE>,
534*4882a593Smuzhiyun			 <&cru CLK_SATA1_RXOOB>;
535*4882a593Smuzhiyun		clock-names = "sata", "pmalive", "rxoob";
536*4882a593Smuzhiyun		interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
537*4882a593Smuzhiyun		interrupt-names = "hostc";
538*4882a593Smuzhiyun		phys = <&combphy1_usq PHY_TYPE_SATA>;
539*4882a593Smuzhiyun		phy-names = "sata-phy";
540*4882a593Smuzhiyun		ports-implemented = <0x1>;
541*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_PIPE>;
542*4882a593Smuzhiyun		status = "disabled";
543*4882a593Smuzhiyun	};
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun	sata2: sata@fc800000 {
546*4882a593Smuzhiyun		compatible = "snps,dwc-ahci";
547*4882a593Smuzhiyun		reg = <0 0xfc800000 0 0x1000>;
548*4882a593Smuzhiyun		clocks = <&cru ACLK_SATA2>, <&cru CLK_SATA2_PMALIVE>,
549*4882a593Smuzhiyun			 <&cru CLK_SATA2_RXOOB>;
550*4882a593Smuzhiyun		clock-names = "sata", "pmalive", "rxoob";
551*4882a593Smuzhiyun		interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
552*4882a593Smuzhiyun		interrupt-names = "hostc";
553*4882a593Smuzhiyun		phys = <&combphy2_psq PHY_TYPE_SATA>;
554*4882a593Smuzhiyun		phy-names = "sata-phy";
555*4882a593Smuzhiyun		ports-implemented = <0x1>;
556*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_PIPE>;
557*4882a593Smuzhiyun		status = "disabled";
558*4882a593Smuzhiyun	};
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun	usbdrd30: usbdrd {
561*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dwc3", "rockchip,rk3399-dwc3";
562*4882a593Smuzhiyun		clocks = <&cru CLK_USB3OTG0_REF>, <&cru CLK_USB3OTG0_SUSPEND>,
563*4882a593Smuzhiyun			 <&cru ACLK_USB3OTG0>, <&cru PCLK_PIPE>;
564*4882a593Smuzhiyun		clock-names = "ref_clk", "suspend_clk",
565*4882a593Smuzhiyun			      "bus_clk", "pipe_clk";
566*4882a593Smuzhiyun		#address-cells = <2>;
567*4882a593Smuzhiyun		#size-cells = <2>;
568*4882a593Smuzhiyun		ranges;
569*4882a593Smuzhiyun		status = "disabled";
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun		usbdrd_dwc3: dwc3@fcc00000 {
572*4882a593Smuzhiyun			compatible = "snps,dwc3";
573*4882a593Smuzhiyun			reg = <0x0 0xfcc00000 0x0 0x400000>;
574*4882a593Smuzhiyun			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
575*4882a593Smuzhiyun			dr_mode = "otg";
576*4882a593Smuzhiyun			phys = <&u2phy0_otg>, <&combphy0_us PHY_TYPE_USB3>;
577*4882a593Smuzhiyun			phy-names = "usb2-phy", "usb3-phy";
578*4882a593Smuzhiyun			phy_type = "utmi_wide";
579*4882a593Smuzhiyun			power-domains = <&power RK3568_PD_PIPE>;
580*4882a593Smuzhiyun			resets = <&cru SRST_USB3OTG0>;
581*4882a593Smuzhiyun			reset-names = "usb3-otg";
582*4882a593Smuzhiyun			snps,dis_enblslpm_quirk;
583*4882a593Smuzhiyun			snps,dis-u1-entry-quirk;
584*4882a593Smuzhiyun			snps,dis-u2-entry-quirk;
585*4882a593Smuzhiyun			snps,dis-u2-freeclk-exists-quirk;
586*4882a593Smuzhiyun			snps,dis-del-phy-power-chg-quirk;
587*4882a593Smuzhiyun			snps,dis-tx-ipgap-linecheck-quirk;
588*4882a593Smuzhiyun			snps,dis_rxdet_inp3_quirk;
589*4882a593Smuzhiyun			snps,xhci-trb-ent-quirk;
590*4882a593Smuzhiyun			snps,parkmode-disable-ss-quirk;
591*4882a593Smuzhiyun			quirk-skip-phy-init;
592*4882a593Smuzhiyun			status = "disabled";
593*4882a593Smuzhiyun		};
594*4882a593Smuzhiyun	};
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun	usbhost30: usbhost {
597*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dwc3", "rockchip,rk3399-dwc3";
598*4882a593Smuzhiyun		clocks = <&cru CLK_USB3OTG1_REF>, <&cru CLK_USB3OTG1_SUSPEND>,
599*4882a593Smuzhiyun			 <&cru ACLK_USB3OTG1>, <&cru PCLK_PIPE>;
600*4882a593Smuzhiyun		clock-names = "ref_clk", "suspend_clk",
601*4882a593Smuzhiyun			      "bus_clk", "pipe_clk";
602*4882a593Smuzhiyun		#address-cells = <2>;
603*4882a593Smuzhiyun		#size-cells = <2>;
604*4882a593Smuzhiyun		ranges;
605*4882a593Smuzhiyun		status = "disabled";
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun		usbhost_dwc3: dwc3@fd000000 {
608*4882a593Smuzhiyun			compatible = "snps,dwc3";
609*4882a593Smuzhiyun			reg = <0x0 0xfd000000 0x0 0x400000>;
610*4882a593Smuzhiyun			interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
611*4882a593Smuzhiyun			dr_mode = "host";
612*4882a593Smuzhiyun			phys = <&u2phy0_host>, <&combphy1_usq PHY_TYPE_USB3>;
613*4882a593Smuzhiyun			phy-names = "usb2-phy", "usb3-phy";
614*4882a593Smuzhiyun			phy_type = "utmi_wide";
615*4882a593Smuzhiyun			power-domains = <&power RK3568_PD_PIPE>;
616*4882a593Smuzhiyun			resets = <&cru SRST_USB3OTG1>;
617*4882a593Smuzhiyun			reset-names = "usb3-host";
618*4882a593Smuzhiyun			snps,dis_enblslpm_quirk;
619*4882a593Smuzhiyun			snps,dis-u2-freeclk-exists-quirk;
620*4882a593Smuzhiyun			snps,dis-del-phy-power-chg-quirk;
621*4882a593Smuzhiyun			snps,dis-tx-ipgap-linecheck-quirk;
622*4882a593Smuzhiyun			snps,dis_rxdet_inp3_quirk;
623*4882a593Smuzhiyun			snps,xhci-trb-ent-quirk;
624*4882a593Smuzhiyun			snps,parkmode-disable-ss-quirk;
625*4882a593Smuzhiyun			status = "disabled";
626*4882a593Smuzhiyun		};
627*4882a593Smuzhiyun	};
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun	gic: interrupt-controller@fd400000 {
630*4882a593Smuzhiyun		compatible = "arm,gic-v3";
631*4882a593Smuzhiyun		#interrupt-cells = <3>;
632*4882a593Smuzhiyun		#address-cells = <2>;
633*4882a593Smuzhiyun		#size-cells = <2>;
634*4882a593Smuzhiyun		ranges;
635*4882a593Smuzhiyun		interrupt-controller;
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun		reg = <0x0 0xfd400000 0 0x10000>, /* GICD */
638*4882a593Smuzhiyun		      <0x0 0xfd460000 0 0xc0000>; /* GICR */
639*4882a593Smuzhiyun		interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
640*4882a593Smuzhiyun		its: interrupt-controller@fd440000 {
641*4882a593Smuzhiyun			compatible = "arm,gic-v3-its";
642*4882a593Smuzhiyun			msi-controller;
643*4882a593Smuzhiyun			#msi-cells = <1>;
644*4882a593Smuzhiyun			reg = <0x0 0xfd440000 0x0 0x20000>;
645*4882a593Smuzhiyun		};
646*4882a593Smuzhiyun	};
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun	usb_host0_ehci: usb@fd800000 {
649*4882a593Smuzhiyun		compatible = "generic-ehci";
650*4882a593Smuzhiyun		reg = <0x0 0xfd800000 0x0 0x40000>;
651*4882a593Smuzhiyun		interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
652*4882a593Smuzhiyun		clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
653*4882a593Smuzhiyun			 <&cru PCLK_USB>, <&usb2phy1>;
654*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "pclk", "utmi";
655*4882a593Smuzhiyun		phys = <&u2phy1_otg>;
656*4882a593Smuzhiyun		phy-names = "usb2-phy";
657*4882a593Smuzhiyun		status = "disabled";
658*4882a593Smuzhiyun	};
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun	usb_host0_ohci: usb@fd840000 {
661*4882a593Smuzhiyun		compatible = "generic-ohci";
662*4882a593Smuzhiyun		reg = <0x0 0xfd840000 0x0 0x40000>;
663*4882a593Smuzhiyun		interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
664*4882a593Smuzhiyun		clocks = <&cru HCLK_USB2HOST0>, <&cru HCLK_USB2HOST0_ARB>,
665*4882a593Smuzhiyun			 <&cru PCLK_USB>, <&usb2phy1>;
666*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "pclk", "utmi";
667*4882a593Smuzhiyun		phys = <&u2phy1_otg>;
668*4882a593Smuzhiyun		phy-names = "usb2-phy";
669*4882a593Smuzhiyun		status = "disabled";
670*4882a593Smuzhiyun	};
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun	usb_host1_ehci: usb@fd880000 {
673*4882a593Smuzhiyun		compatible = "generic-ehci";
674*4882a593Smuzhiyun		reg = <0x0 0xfd880000 0x0 0x40000>;
675*4882a593Smuzhiyun		interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
676*4882a593Smuzhiyun		clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
677*4882a593Smuzhiyun			 <&cru PCLK_USB>, <&usb2phy1>;
678*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "pclk", "utmi";
679*4882a593Smuzhiyun		phys = <&u2phy1_host>;
680*4882a593Smuzhiyun		phy-names = "usb2-phy";
681*4882a593Smuzhiyun		status = "disabled";
682*4882a593Smuzhiyun	};
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun	usb_host1_ohci: usb@fd8c0000 {
685*4882a593Smuzhiyun		compatible = "generic-ohci";
686*4882a593Smuzhiyun		reg = <0x0 0xfd8c0000 0x0 0x40000>;
687*4882a593Smuzhiyun		interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>;
688*4882a593Smuzhiyun		clocks = <&cru HCLK_USB2HOST1>, <&cru HCLK_USB2HOST1_ARB>,
689*4882a593Smuzhiyun			 <&cru PCLK_USB>, <&usb2phy1>;
690*4882a593Smuzhiyun		clock-names = "usbhost", "arbiter", "pclk", "utmi";
691*4882a593Smuzhiyun		phys = <&u2phy1_host>;
692*4882a593Smuzhiyun		phy-names = "usb2-phy";
693*4882a593Smuzhiyun		status = "disabled";
694*4882a593Smuzhiyun	};
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun	xpcs: syscon@fda00000 {
697*4882a593Smuzhiyun		compatible = "rockchip,rk3568-xpcs", "syscon";
698*4882a593Smuzhiyun		reg = <0x0 0xfda00000 0x0 0x200000>;
699*4882a593Smuzhiyun		status = "disabled";
700*4882a593Smuzhiyun	};
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun	pmugrf: syscon@fdc20000 {
703*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pmugrf", "syscon", "simple-mfd";
704*4882a593Smuzhiyun		reg = <0x0 0xfdc20000 0x0 0x10000>;
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun		pmu_io_domains: io-domains {
707*4882a593Smuzhiyun			compatible = "rockchip,rk3568-pmu-io-voltage-domain";
708*4882a593Smuzhiyun			status = "disabled";
709*4882a593Smuzhiyun		};
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun		reboot_mode: reboot-mode {
712*4882a593Smuzhiyun			compatible = "syscon-reboot-mode";
713*4882a593Smuzhiyun			offset = <0x200>;
714*4882a593Smuzhiyun			mode-bootloader = <BOOT_BL_DOWNLOAD>;
715*4882a593Smuzhiyun			mode-charge = <BOOT_CHARGING>;
716*4882a593Smuzhiyun			mode-fastboot = <BOOT_FASTBOOT>;
717*4882a593Smuzhiyun			mode-loader = <BOOT_BL_DOWNLOAD>;
718*4882a593Smuzhiyun			mode-normal = <BOOT_NORMAL>;
719*4882a593Smuzhiyun			mode-recovery = <BOOT_RECOVERY>;
720*4882a593Smuzhiyun			mode-ums = <BOOT_UMS>;
721*4882a593Smuzhiyun			mode-panic = <BOOT_PANIC>;
722*4882a593Smuzhiyun			mode-watchdog = <BOOT_WATCHDOG>;
723*4882a593Smuzhiyun		};
724*4882a593Smuzhiyun	};
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun	pipegrf: syscon@fdc50000 {
727*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pipegrf", "syscon";
728*4882a593Smuzhiyun		reg = <0x0 0xfdc50000 0x0 0x1000>;
729*4882a593Smuzhiyun	};
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun	grf: syscon@fdc60000 {
732*4882a593Smuzhiyun		compatible = "rockchip,rk3568-grf", "syscon", "simple-mfd";
733*4882a593Smuzhiyun		reg = <0x0 0xfdc60000 0x0 0x10000>;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun		io_domains: io-domains {
736*4882a593Smuzhiyun			compatible = "rockchip,rk3568-io-voltage-domain";
737*4882a593Smuzhiyun			status = "disabled";
738*4882a593Smuzhiyun		};
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun		lvds: lvds {
741*4882a593Smuzhiyun			compatible = "rockchip,rk3568-lvds";
742*4882a593Smuzhiyun			phys = <&video_phy0>;
743*4882a593Smuzhiyun			phy-names = "phy";
744*4882a593Smuzhiyun			status = "disabled";
745*4882a593Smuzhiyun
746*4882a593Smuzhiyun			ports {
747*4882a593Smuzhiyun				#address-cells = <1>;
748*4882a593Smuzhiyun				#size-cells = <0>;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun				port@0 {
751*4882a593Smuzhiyun					reg = <0>;
752*4882a593Smuzhiyun					#address-cells = <1>;
753*4882a593Smuzhiyun					#size-cells = <0>;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun					lvds_in_vp1: endpoint@1 {
756*4882a593Smuzhiyun						reg = <1>;
757*4882a593Smuzhiyun						remote-endpoint = <&vp1_out_lvds>;
758*4882a593Smuzhiyun						status = "disabled";
759*4882a593Smuzhiyun					};
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun					lvds_in_vp2: endpoint@2 {
762*4882a593Smuzhiyun						reg = <2>;
763*4882a593Smuzhiyun						remote-endpoint = <&vp2_out_lvds>;
764*4882a593Smuzhiyun						status = "disabled";
765*4882a593Smuzhiyun					};
766*4882a593Smuzhiyun				};
767*4882a593Smuzhiyun			};
768*4882a593Smuzhiyun		};
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun		rgb: rgb {
771*4882a593Smuzhiyun			compatible = "rockchip,rk3568-rgb";
772*4882a593Smuzhiyun			pinctrl-names = "default";
773*4882a593Smuzhiyun			pinctrl-0 = <&lcdc_ctl>;
774*4882a593Smuzhiyun			status = "disabled";
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun			ports {
777*4882a593Smuzhiyun				#address-cells = <1>;
778*4882a593Smuzhiyun				#size-cells = <0>;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun				port@0 {
781*4882a593Smuzhiyun					reg = <0>;
782*4882a593Smuzhiyun					#address-cells = <1>;
783*4882a593Smuzhiyun					#size-cells = <0>;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun					rgb_in_vp2: endpoint@2 {
786*4882a593Smuzhiyun						reg = <2>;
787*4882a593Smuzhiyun						remote-endpoint = <&vp2_out_rgb>;
788*4882a593Smuzhiyun						status = "disabled";
789*4882a593Smuzhiyun					};
790*4882a593Smuzhiyun				};
791*4882a593Smuzhiyun			};
792*4882a593Smuzhiyun		};
793*4882a593Smuzhiyun
794*4882a593Smuzhiyun	};
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun	pipe_phy_grf0: syscon@fdc70000 {
797*4882a593Smuzhiyun		compatible = "rockchip,pipe-phy-grf", "syscon";
798*4882a593Smuzhiyun		reg = <0x0 0xfdc70000 0x0 0x1000>;
799*4882a593Smuzhiyun	};
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun	pipe_phy_grf1: syscon@fdc80000 {
802*4882a593Smuzhiyun		compatible = "rockchip,pipe-phy-grf", "syscon";
803*4882a593Smuzhiyun		reg = <0x0 0xfdc80000 0x0 0x1000>;
804*4882a593Smuzhiyun	};
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun	pipe_phy_grf2: syscon@fdc90000 {
807*4882a593Smuzhiyun		compatible = "rockchip,pipe-phy-grf", "syscon";
808*4882a593Smuzhiyun		reg = <0x0 0xfdc90000 0x0 0x1000>;
809*4882a593Smuzhiyun	};
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun	usb2phy0_grf: syscon@fdca0000 {
812*4882a593Smuzhiyun		compatible = "rockchip,rk3568-usb2phy-grf", "syscon";
813*4882a593Smuzhiyun		reg = <0x0 0xfdca0000 0x0 0x8000>;
814*4882a593Smuzhiyun	};
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun	usb2phy1_grf: syscon@fdca8000 {
817*4882a593Smuzhiyun		compatible = "rockchip,rk3568-usb2phy-grf", "syscon";
818*4882a593Smuzhiyun		reg = <0x0 0xfdca8000 0x0 0x8000>;
819*4882a593Smuzhiyun	};
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun	edp_phy_grf: syscon@fdcb0000 {
822*4882a593Smuzhiyun		compatible = "rockchip,rk3568-edp-phy-grf", "syscon", "simple-mfd";
823*4882a593Smuzhiyun		reg = <0x0 0xfdcb0000 0x0 0x100>;
824*4882a593Smuzhiyun		clocks = <&cru PCLK_EDPPHY_GRF>;
825*4882a593Smuzhiyun
826*4882a593Smuzhiyun		edp_phy: edp-phy {
827*4882a593Smuzhiyun			compatible = "rockchip,rk3568-edp-phy";
828*4882a593Smuzhiyun			clocks = <&pmucru XIN_OSC0_EDPPHY_G>;
829*4882a593Smuzhiyun			clock-names = "refclk";
830*4882a593Smuzhiyun			#phy-cells = <0>;
831*4882a593Smuzhiyun			status = "disabled";
832*4882a593Smuzhiyun		};
833*4882a593Smuzhiyun	};
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun	pcie30_phy_grf: syscon@fdcb8000 {
836*4882a593Smuzhiyun		compatible = "rockchip,pcie30-phy-grf", "syscon";
837*4882a593Smuzhiyun		reg = <0x0 0xfdcb8000 0x0 0x10000>;
838*4882a593Smuzhiyun	};
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun	sram: sram@fdcc0000 {
841*4882a593Smuzhiyun		compatible = "mmio-sram";
842*4882a593Smuzhiyun		reg = <0x0 0xfdcc0000 0x0 0xb000>;
843*4882a593Smuzhiyun
844*4882a593Smuzhiyun		#address-cells = <1>;
845*4882a593Smuzhiyun		#size-cells = <1>;
846*4882a593Smuzhiyun		ranges = <0x0 0x0 0xfdcc0000 0xb000>;
847*4882a593Smuzhiyun
848*4882a593Smuzhiyun		/* start address and size should be 4k algin */
849*4882a593Smuzhiyun		rkvdec_sram: rkvdec-sram@0 {
850*4882a593Smuzhiyun			reg = <0x0 0xb000>;
851*4882a593Smuzhiyun		};
852*4882a593Smuzhiyun	};
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun	pmucru: clock-controller@fdd00000 {
855*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pmucru";
856*4882a593Smuzhiyun		reg = <0x0 0xfdd00000 0x0 0x1000>;
857*4882a593Smuzhiyun		rockchip,grf = <&grf>;
858*4882a593Smuzhiyun		rockchip,pmugrf = <&pmugrf>;
859*4882a593Smuzhiyun		#clock-cells = <1>;
860*4882a593Smuzhiyun		#reset-cells = <1>;
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun		assigned-clocks = <&pmucru SCLK_32K_IOE>;
863*4882a593Smuzhiyun		assigned-clock-parents = <&pmucru CLK_RTC_32K>;
864*4882a593Smuzhiyun	};
865*4882a593Smuzhiyun
866*4882a593Smuzhiyun	cru: clock-controller@fdd20000 {
867*4882a593Smuzhiyun		compatible = "rockchip,rk3568-cru";
868*4882a593Smuzhiyun		reg = <0x0 0xfdd20000 0x0 0x1000>;
869*4882a593Smuzhiyun		rockchip,grf = <&grf>;
870*4882a593Smuzhiyun		#clock-cells = <1>;
871*4882a593Smuzhiyun		#reset-cells = <1>;
872*4882a593Smuzhiyun
873*4882a593Smuzhiyun		assigned-clocks =
874*4882a593Smuzhiyun			<&pmucru CLK_RTC_32K>, <&cru ACLK_RKVDEC_PRE>,
875*4882a593Smuzhiyun			<&cru CLK_RKVDEC_CORE>, <&pmucru PLL_PPLL>,
876*4882a593Smuzhiyun			<&pmucru PCLK_PMU>, <&cru PLL_CPLL>,
877*4882a593Smuzhiyun			<&cru CPLL_500M>, <&cru CPLL_333M>,
878*4882a593Smuzhiyun			<&cru CPLL_250M>, <&cru CPLL_125M>,
879*4882a593Smuzhiyun			<&cru CPLL_100M>, <&cru CPLL_62P5M>,
880*4882a593Smuzhiyun			<&cru CPLL_50M>, <&cru CPLL_25M>,
881*4882a593Smuzhiyun			<&cru PLL_GPLL>,
882*4882a593Smuzhiyun			<&cru ACLK_BUS>, <&cru PCLK_BUS>,
883*4882a593Smuzhiyun			<&cru ACLK_TOP_HIGH>, <&cru ACLK_TOP_LOW>,
884*4882a593Smuzhiyun			<&cru HCLK_TOP>, <&cru PCLK_TOP>,
885*4882a593Smuzhiyun			<&cru ACLK_PERIMID>, <&cru HCLK_PERIMID>,
886*4882a593Smuzhiyun			<&cru PLL_NPLL>, <&cru ACLK_PIPE>,
887*4882a593Smuzhiyun			<&cru PCLK_PIPE>, <&cru CLK_I2S0_8CH_TX_SRC>,
888*4882a593Smuzhiyun			<&cru CLK_I2S0_8CH_RX_SRC>, <&cru CLK_I2S1_8CH_TX_SRC>,
889*4882a593Smuzhiyun			<&cru CLK_I2S1_8CH_RX_SRC>, <&cru CLK_I2S2_2CH_SRC>,
890*4882a593Smuzhiyun			<&cru CLK_I2S2_2CH_SRC>, <&cru CLK_I2S3_2CH_RX_SRC>,
891*4882a593Smuzhiyun			<&cru CLK_I2S3_2CH_TX_SRC>, <&cru MCLK_SPDIF_8CH_SRC>,
892*4882a593Smuzhiyun			<&cru ACLK_VOP>;
893*4882a593Smuzhiyun		assigned-clock-rates =
894*4882a593Smuzhiyun			<32768>, <300000000>,
895*4882a593Smuzhiyun			<300000000>, <200000000>,
896*4882a593Smuzhiyun			<100000000>, <1000000000>,
897*4882a593Smuzhiyun			<500000000>, <333000000>,
898*4882a593Smuzhiyun			<250000000>, <125000000>,
899*4882a593Smuzhiyun			<100000000>, <62500000>,
900*4882a593Smuzhiyun			<50000000>, <25000000>,
901*4882a593Smuzhiyun			<1188000000>,
902*4882a593Smuzhiyun			<150000000>, <100000000>,
903*4882a593Smuzhiyun			<500000000>, <400000000>,
904*4882a593Smuzhiyun			<150000000>, <100000000>,
905*4882a593Smuzhiyun			<300000000>, <150000000>,
906*4882a593Smuzhiyun			<1200000000>, <400000000>,
907*4882a593Smuzhiyun			<100000000>, <1188000000>,
908*4882a593Smuzhiyun			<1188000000>, <1188000000>,
909*4882a593Smuzhiyun			<1188000000>, <1188000000>,
910*4882a593Smuzhiyun			<1188000000>, <1188000000>,
911*4882a593Smuzhiyun			<1188000000>, <1188000000>,
912*4882a593Smuzhiyun			<500000000>;
913*4882a593Smuzhiyun		assigned-clock-parents =
914*4882a593Smuzhiyun			<&pmucru CLK_RTC32K_FRAC>, <&cru PLL_GPLL>,
915*4882a593Smuzhiyun			<&cru PLL_GPLL>;
916*4882a593Smuzhiyun	};
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun	i2c0: i2c@fdd40000 {
919*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
920*4882a593Smuzhiyun		reg = <0x0 0xfdd40000 0x0 0x1000>;
921*4882a593Smuzhiyun		clocks = <&pmucru CLK_I2C0>, <&pmucru PCLK_I2C0>;
922*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
923*4882a593Smuzhiyun		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
924*4882a593Smuzhiyun		pinctrl-names = "default";
925*4882a593Smuzhiyun		pinctrl-0 = <&i2c0_xfer>;
926*4882a593Smuzhiyun		#address-cells = <1>;
927*4882a593Smuzhiyun		#size-cells = <0>;
928*4882a593Smuzhiyun		status = "disabled";
929*4882a593Smuzhiyun	};
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun	uart0: serial@fdd50000 {
932*4882a593Smuzhiyun		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
933*4882a593Smuzhiyun		reg = <0x0 0xfdd50000 0x0 0x100>;
934*4882a593Smuzhiyun		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
935*4882a593Smuzhiyun		clocks = <&pmucru SCLK_UART0>, <&pmucru PCLK_UART0>;
936*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
937*4882a593Smuzhiyun		reg-shift = <2>;
938*4882a593Smuzhiyun		reg-io-width = <4>;
939*4882a593Smuzhiyun		dmas = <&dmac0 0>, <&dmac0 1>;
940*4882a593Smuzhiyun		pinctrl-names = "default";
941*4882a593Smuzhiyun		pinctrl-0 = <&uart0_xfer>;
942*4882a593Smuzhiyun		status = "disabled";
943*4882a593Smuzhiyun	};
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun	pwm0: pwm@fdd70000 {
946*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
947*4882a593Smuzhiyun		reg = <0x0 0xfdd70000 0x0 0x10>;
948*4882a593Smuzhiyun		#pwm-cells = <3>;
949*4882a593Smuzhiyun		pinctrl-names = "active";
950*4882a593Smuzhiyun		pinctrl-0 = <&pwm0m0_pins>;
951*4882a593Smuzhiyun		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
952*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
953*4882a593Smuzhiyun		status = "disabled";
954*4882a593Smuzhiyun	};
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun	pwm1: pwm@fdd70010 {
957*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
958*4882a593Smuzhiyun		reg = <0x0 0xfdd70010 0x0 0x10>;
959*4882a593Smuzhiyun		#pwm-cells = <3>;
960*4882a593Smuzhiyun		pinctrl-names = "active";
961*4882a593Smuzhiyun		pinctrl-0 = <&pwm1m0_pins>;
962*4882a593Smuzhiyun		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
963*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
964*4882a593Smuzhiyun		status = "disabled";
965*4882a593Smuzhiyun	};
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun	pwm2: pwm@fdd70020 {
968*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
969*4882a593Smuzhiyun		reg = <0x0 0xfdd70020 0x0 0x10>;
970*4882a593Smuzhiyun		#pwm-cells = <3>;
971*4882a593Smuzhiyun		pinctrl-names = "active";
972*4882a593Smuzhiyun		pinctrl-0 = <&pwm2m0_pins>;
973*4882a593Smuzhiyun		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
974*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
975*4882a593Smuzhiyun		status = "disabled";
976*4882a593Smuzhiyun	};
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun	pwm3: pwm@fdd70030 {
979*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
980*4882a593Smuzhiyun		reg = <0x0 0xfdd70030 0x0 0x10>;
981*4882a593Smuzhiyun		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
982*4882a593Smuzhiyun			     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
983*4882a593Smuzhiyun		#pwm-cells = <3>;
984*4882a593Smuzhiyun		pinctrl-names = "active";
985*4882a593Smuzhiyun		pinctrl-0 = <&pwm3_pins>;
986*4882a593Smuzhiyun		clocks = <&pmucru CLK_PWM0>, <&pmucru PCLK_PWM0>;
987*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
988*4882a593Smuzhiyun		status = "disabled";
989*4882a593Smuzhiyun	};
990*4882a593Smuzhiyun
991*4882a593Smuzhiyun	pmu: power-management@fdd90000 {
992*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pmu", "syscon", "simple-mfd";
993*4882a593Smuzhiyun		reg = <0x0 0xfdd90000 0x0 0x1000>;
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun		power: power-controller {
996*4882a593Smuzhiyun			compatible = "rockchip,rk3568-power-controller";
997*4882a593Smuzhiyun			#power-domain-cells = <1>;
998*4882a593Smuzhiyun			#address-cells = <1>;
999*4882a593Smuzhiyun			#size-cells = <0>;
1000*4882a593Smuzhiyun			status = "okay";
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun			/* These power domains are grouped by VD_NPU */
1003*4882a593Smuzhiyun			pd_npu@RK3568_PD_NPU {
1004*4882a593Smuzhiyun				reg = <RK3568_PD_NPU>;
1005*4882a593Smuzhiyun				clocks = <&cru ACLK_NPU_PRE>,
1006*4882a593Smuzhiyun					 <&cru HCLK_NPU_PRE>,
1007*4882a593Smuzhiyun					 <&cru PCLK_NPU_PRE>;
1008*4882a593Smuzhiyun				pm_qos = <&qos_npu>;
1009*4882a593Smuzhiyun			};
1010*4882a593Smuzhiyun			/* These power domains are grouped by VD_GPU */
1011*4882a593Smuzhiyun			pd_gpu@RK3568_PD_GPU {
1012*4882a593Smuzhiyun				reg = <RK3568_PD_GPU>;
1013*4882a593Smuzhiyun				clocks = <&cru ACLK_GPU_PRE>,
1014*4882a593Smuzhiyun					 <&cru PCLK_GPU_PRE>;
1015*4882a593Smuzhiyun				pm_qos = <&qos_gpu>;
1016*4882a593Smuzhiyun			};
1017*4882a593Smuzhiyun			/* These power domains are grouped by VD_LOGIC */
1018*4882a593Smuzhiyun			pd_vi@RK3568_PD_VI {
1019*4882a593Smuzhiyun				reg = <RK3568_PD_VI>;
1020*4882a593Smuzhiyun				clocks = <&cru HCLK_VI>,
1021*4882a593Smuzhiyun					 <&cru PCLK_VI>;
1022*4882a593Smuzhiyun				pm_qos = <&qos_isp>,
1023*4882a593Smuzhiyun					 <&qos_vicap0>,
1024*4882a593Smuzhiyun					 <&qos_vicap1>;
1025*4882a593Smuzhiyun			};
1026*4882a593Smuzhiyun			pd_vo@RK3568_PD_VO {
1027*4882a593Smuzhiyun				reg = <RK3568_PD_VO>;
1028*4882a593Smuzhiyun				clocks = <&cru HCLK_VO>,
1029*4882a593Smuzhiyun					 <&cru PCLK_VO>,
1030*4882a593Smuzhiyun					 <&cru ACLK_VOP_PRE>;
1031*4882a593Smuzhiyun				pm_qos = <&qos_hdcp>,
1032*4882a593Smuzhiyun					 <&qos_vop_m0>,
1033*4882a593Smuzhiyun					 <&qos_vop_m1>;
1034*4882a593Smuzhiyun			};
1035*4882a593Smuzhiyun			pd_rga@RK3568_PD_RGA {
1036*4882a593Smuzhiyun				reg = <RK3568_PD_RGA>;
1037*4882a593Smuzhiyun				clocks = <&cru HCLK_RGA_PRE>,
1038*4882a593Smuzhiyun					 <&cru PCLK_RGA_PRE>;
1039*4882a593Smuzhiyun				pm_qos = <&qos_ebc>,
1040*4882a593Smuzhiyun					 <&qos_iep>,
1041*4882a593Smuzhiyun					 <&qos_jpeg_dec>,
1042*4882a593Smuzhiyun					 <&qos_jpeg_enc>,
1043*4882a593Smuzhiyun					 <&qos_rga_rd>,
1044*4882a593Smuzhiyun					 <&qos_rga_wr>;
1045*4882a593Smuzhiyun			};
1046*4882a593Smuzhiyun			pd_vpu@RK3568_PD_VPU {
1047*4882a593Smuzhiyun				reg = <RK3568_PD_VPU>;
1048*4882a593Smuzhiyun				clocks = <&cru HCLK_VPU_PRE>;
1049*4882a593Smuzhiyun				pm_qos = <&qos_vpu>;
1050*4882a593Smuzhiyun			};
1051*4882a593Smuzhiyun			pd_rkvdec@RK3568_PD_RKVDEC {
1052*4882a593Smuzhiyun				clocks = <&cru HCLK_RKVDEC_PRE>;
1053*4882a593Smuzhiyun				reg = <RK3568_PD_RKVDEC>;
1054*4882a593Smuzhiyun				pm_qos = <&qos_rkvdec>;
1055*4882a593Smuzhiyun			};
1056*4882a593Smuzhiyun			pd_rkvenc@RK3568_PD_RKVENC {
1057*4882a593Smuzhiyun				reg = <RK3568_PD_RKVENC>;
1058*4882a593Smuzhiyun				clocks = <&cru HCLK_RKVENC_PRE>;
1059*4882a593Smuzhiyun				pm_qos = <&qos_rkvenc_rd_m0>,
1060*4882a593Smuzhiyun					 <&qos_rkvenc_rd_m1>,
1061*4882a593Smuzhiyun					 <&qos_rkvenc_wr_m0>;
1062*4882a593Smuzhiyun			};
1063*4882a593Smuzhiyun			pd_pipe@RK3568_PD_PIPE {
1064*4882a593Smuzhiyun				reg = <RK3568_PD_PIPE>;
1065*4882a593Smuzhiyun				clocks = <&cru PCLK_PIPE>;
1066*4882a593Smuzhiyun				pm_qos = <&qos_pcie2x1>,
1067*4882a593Smuzhiyun					 <&qos_pcie3x1>,
1068*4882a593Smuzhiyun					 <&qos_pcie3x2>,
1069*4882a593Smuzhiyun					 <&qos_sata0>,
1070*4882a593Smuzhiyun					 <&qos_sata1>,
1071*4882a593Smuzhiyun					 <&qos_sata2>,
1072*4882a593Smuzhiyun					 <&qos_usb3_0>,
1073*4882a593Smuzhiyun					 <&qos_usb3_1>;
1074*4882a593Smuzhiyun			};
1075*4882a593Smuzhiyun		};
1076*4882a593Smuzhiyun	};
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun	pvtm@fde00000 {
1079*4882a593Smuzhiyun		compatible = "rockchip,rk3568-core-pvtm";
1080*4882a593Smuzhiyun		reg = <0x0 0xfde00000 0x0 0x100>;
1081*4882a593Smuzhiyun		#address-cells = <1>;
1082*4882a593Smuzhiyun		#size-cells = <0>;
1083*4882a593Smuzhiyun		pvtm@0 {
1084*4882a593Smuzhiyun			reg = <0>;
1085*4882a593Smuzhiyun			clocks = <&cru CLK_CORE_PVTM>, <&cru PCLK_CORE_PVTM>;
1086*4882a593Smuzhiyun			clock-names = "clk", "pclk";
1087*4882a593Smuzhiyun			resets = <&cru SRST_CORE_PVTM>, <&cru SRST_P_CORE_PVTM>;
1088*4882a593Smuzhiyun			reset-names = "rts", "rst-p";
1089*4882a593Smuzhiyun			thermal-zone = "soc-thermal";
1090*4882a593Smuzhiyun		};
1091*4882a593Smuzhiyun	};
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun	rknpu: npu@fde40000 {
1094*4882a593Smuzhiyun		compatible = "rockchip,rk3568-rknpu", "rockchip,rknpu";
1095*4882a593Smuzhiyun		reg = <0x0 0xfde40000 0x0 0x10000>;
1096*4882a593Smuzhiyun		interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
1097*4882a593Smuzhiyun		clocks = <&scmi_clk 2>, <&cru CLK_NPU>, <&cru ACLK_NPU>, <&cru HCLK_NPU>;
1098*4882a593Smuzhiyun		clock-names = "scmi_clk", "clk", "aclk", "hclk";
1099*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_NPU>;
1100*4882a593Smuzhiyun		assigned-clock-rates = <600000000>;
1101*4882a593Smuzhiyun		resets = <&cru SRST_A_NPU>, <&cru SRST_H_NPU>;
1102*4882a593Smuzhiyun		reset-names = "srst_a", "srst_h";
1103*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_NPU>;
1104*4882a593Smuzhiyun		operating-points-v2 = <&npu_opp_table>;
1105*4882a593Smuzhiyun		iommus = <&rknpu_mmu>;
1106*4882a593Smuzhiyun		status = "disabled";
1107*4882a593Smuzhiyun	};
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun	npu_opp_table: npu-opp-table {
1110*4882a593Smuzhiyun		compatible = "operating-points-v2";
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun		mbist-vmin = <825000 900000 950000>;
1113*4882a593Smuzhiyun		nvmem-cells = <&npu_leakage>, <&core_pvtm>, <&mbist_vmin>, <&npu_opp_info>;
1114*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "pvtm", "mbist-vmin", "opp-info";
1115*4882a593Smuzhiyun		rockchip,max-volt = <1000000>;
1116*4882a593Smuzhiyun		rockchip,temp-hysteresis = <5000>;
1117*4882a593Smuzhiyun		rockchip,low-temp = <0>;
1118*4882a593Smuzhiyun		rockchip,low-temp-adjust-volt = <
1119*4882a593Smuzhiyun			/* MHz    MHz    uV */
1120*4882a593Smuzhiyun			   0      1000    50000
1121*4882a593Smuzhiyun		>;
1122*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
1123*4882a593Smuzhiyun			0        84000   0
1124*4882a593Smuzhiyun			84001    87000   1
1125*4882a593Smuzhiyun			87001    91000   2
1126*4882a593Smuzhiyun			91001    100000  3
1127*4882a593Smuzhiyun		>;
1128*4882a593Smuzhiyun		rockchip,pvtm-ch = <0 5>;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun		opp-200000000 {
1131*4882a593Smuzhiyun			opp-hz = /bits/ 64 <200000000>;
1132*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1000000>;
1133*4882a593Smuzhiyun		};
1134*4882a593Smuzhiyun		opp-300000000 {
1135*4882a593Smuzhiyun			opp-hz = /bits/ 64 <297000000>;
1136*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1000000>;
1137*4882a593Smuzhiyun		};
1138*4882a593Smuzhiyun		opp-400000000 {
1139*4882a593Smuzhiyun			opp-hz = /bits/ 64 <400000000>;
1140*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1000000>;
1141*4882a593Smuzhiyun		};
1142*4882a593Smuzhiyun		opp-600000000 {
1143*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
1144*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1000000>;
1145*4882a593Smuzhiyun		};
1146*4882a593Smuzhiyun		opp-700000000 {
1147*4882a593Smuzhiyun			opp-hz = /bits/ 64 <700000000>;
1148*4882a593Smuzhiyun			opp-microvolt = <875000 875000 1000000>;
1149*4882a593Smuzhiyun			opp-microvolt-L0 = <875000 875000 1000000>;
1150*4882a593Smuzhiyun			opp-microvolt-L1 = <850000 850000 1000000>;
1151*4882a593Smuzhiyun			opp-microvolt-L2 = <850000 850000 1000000>;
1152*4882a593Smuzhiyun			opp-microvolt-L3 = <850000 850000 1000000>;
1153*4882a593Smuzhiyun		};
1154*4882a593Smuzhiyun		opp-800000000 {
1155*4882a593Smuzhiyun			opp-hz = /bits/ 64 <800000000>;
1156*4882a593Smuzhiyun			opp-microvolt = <925000 925000 1000000>;
1157*4882a593Smuzhiyun			opp-microvolt-L0 = <925000 925000 1000000>;
1158*4882a593Smuzhiyun			opp-microvolt-L1 = <900000 900000 1000000>;
1159*4882a593Smuzhiyun			opp-microvolt-L2 = <875000 875000 1000000>;
1160*4882a593Smuzhiyun			opp-microvolt-L3 = <875000 875000 1000000>;
1161*4882a593Smuzhiyun		};
1162*4882a593Smuzhiyun		opp-900000000 {
1163*4882a593Smuzhiyun			opp-hz = /bits/ 64 <900000000>;
1164*4882a593Smuzhiyun			opp-microvolt = <975000 975000 1000000>;
1165*4882a593Smuzhiyun			opp-microvolt-L0 = <975000 975000 1000000>;
1166*4882a593Smuzhiyun			opp-microvolt-L1 = <950000 950000 1000000>;
1167*4882a593Smuzhiyun			opp-microvolt-L2 = <925000 925000 1000000>;
1168*4882a593Smuzhiyun			opp-microvolt-L3 = <900000 900000 1000000>;
1169*4882a593Smuzhiyun		};
1170*4882a593Smuzhiyun		opp-1000000000 {
1171*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1000000000>;
1172*4882a593Smuzhiyun			opp-microvolt = <1000000 1000000 1000000>;
1173*4882a593Smuzhiyun			opp-microvolt-L0 = <1000000 1000000 1000000>;
1174*4882a593Smuzhiyun			opp-microvolt-L1 = <975000 975000 1000000>;
1175*4882a593Smuzhiyun			opp-microvolt-L2 = <950000 950000 1000000>;
1176*4882a593Smuzhiyun			opp-microvolt-L3 = <925000 925000 1000000>;
1177*4882a593Smuzhiyun			status = "disabled";
1178*4882a593Smuzhiyun		};
1179*4882a593Smuzhiyun	};
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun	bus_npu: bus-npu {
1182*4882a593Smuzhiyun		compatible = "rockchip,rk3568-bus";
1183*4882a593Smuzhiyun		rockchip,busfreq-policy = "clkfreq";
1184*4882a593Smuzhiyun		clocks = <&scmi_clk 2>;
1185*4882a593Smuzhiyun		clock-names = "bus";
1186*4882a593Smuzhiyun		operating-points-v2 = <&bus_npu_opp_table>;
1187*4882a593Smuzhiyun		status = "disabled";
1188*4882a593Smuzhiyun	};
1189*4882a593Smuzhiyun
1190*4882a593Smuzhiyun	bus_npu_opp_table: bus-npu-opp-table {
1191*4882a593Smuzhiyun		compatible = "operating-points-v2";
1192*4882a593Smuzhiyun		opp-shared;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun		nvmem-cells = <&core_pvtm>;
1195*4882a593Smuzhiyun		nvmem-cell-names = "pvtm";
1196*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
1197*4882a593Smuzhiyun			0        84000   0
1198*4882a593Smuzhiyun			84001    91000   1
1199*4882a593Smuzhiyun			91001    100000  2
1200*4882a593Smuzhiyun		>;
1201*4882a593Smuzhiyun		rockchip,pvtm-ch = <0 5>;
1202*4882a593Smuzhiyun
1203*4882a593Smuzhiyun		opp-700000000 {
1204*4882a593Smuzhiyun			opp-hz = /bits/ 64 <700000000>;
1205*4882a593Smuzhiyun			opp-microvolt = <900000>;
1206*4882a593Smuzhiyun			opp-microvolt-L0 = <900000>;
1207*4882a593Smuzhiyun			opp-microvolt-L1 = <875000>;
1208*4882a593Smuzhiyun			opp-microvolt-L2 = <875000>;
1209*4882a593Smuzhiyun		};
1210*4882a593Smuzhiyun		opp-900000000 {
1211*4882a593Smuzhiyun			opp-hz = /bits/ 64 <900000000>;
1212*4882a593Smuzhiyun			opp-microvolt = <900000>;
1213*4882a593Smuzhiyun		};
1214*4882a593Smuzhiyun		opp-1000000000 {
1215*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1000000000>;
1216*4882a593Smuzhiyun			opp-microvolt = <950000>;
1217*4882a593Smuzhiyun			opp-microvolt-L0 = <950000>;
1218*4882a593Smuzhiyun			opp-microvolt-L1 = <925000>;
1219*4882a593Smuzhiyun			opp-microvolt-L2 = <900000>;
1220*4882a593Smuzhiyun		};
1221*4882a593Smuzhiyun	};
1222*4882a593Smuzhiyun
1223*4882a593Smuzhiyun	rknpu_mmu: iommu@fde4b000 {
1224*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1225*4882a593Smuzhiyun		reg = <0x0 0xfde4b000 0x0 0x40>;
1226*4882a593Smuzhiyun		interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
1227*4882a593Smuzhiyun		interrupt-names = "rknpu_mmu";
1228*4882a593Smuzhiyun		clocks = <&cru ACLK_NPU>, <&cru HCLK_NPU>;
1229*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1230*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_NPU>;
1231*4882a593Smuzhiyun		#iommu-cells = <0>;
1232*4882a593Smuzhiyun		status = "disabled";
1233*4882a593Smuzhiyun	};
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun	gpu: gpu@fde60000 {
1236*4882a593Smuzhiyun		compatible = "arm,mali-bifrost";
1237*4882a593Smuzhiyun		reg = <0x0 0xfde60000 0x0 0x4000>;
1238*4882a593Smuzhiyun
1239*4882a593Smuzhiyun		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
1240*4882a593Smuzhiyun			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
1241*4882a593Smuzhiyun			     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
1242*4882a593Smuzhiyun		interrupt-names = "GPU", "MMU", "JOB";
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun		upthreshold = <40>;
1245*4882a593Smuzhiyun		downdifferential = <10>;
1246*4882a593Smuzhiyun
1247*4882a593Smuzhiyun		clocks = <&scmi_clk 1>, <&cru CLK_GPU>;
1248*4882a593Smuzhiyun		clock-names = "clk_mali", "clk_gpu";
1249*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_GPU>;
1250*4882a593Smuzhiyun		#cooling-cells = <2>;
1251*4882a593Smuzhiyun		operating-points-v2 = <&gpu_opp_table>;
1252*4882a593Smuzhiyun
1253*4882a593Smuzhiyun		status = "disabled";
1254*4882a593Smuzhiyun		gpu_power_model: power-model {
1255*4882a593Smuzhiyun			compatible = "simple-power-model";
1256*4882a593Smuzhiyun			leakage-range= <5 15>;
1257*4882a593Smuzhiyun			ls = <(-24002) 22823 0>;
1258*4882a593Smuzhiyun			static-coefficient = <100000>;
1259*4882a593Smuzhiyun			dynamic-coefficient = <953>;
1260*4882a593Smuzhiyun			ts = <(-108890) 63610 (-1355) 20>;
1261*4882a593Smuzhiyun			thermal-zone = "gpu-thermal";
1262*4882a593Smuzhiyun		};
1263*4882a593Smuzhiyun	};
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun	gpu_opp_table: opp-table2 {
1266*4882a593Smuzhiyun		compatible = "operating-points-v2";
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun		mbist-vmin = <825000 900000 950000>;
1269*4882a593Smuzhiyun		nvmem-cells = <&gpu_leakage>, <&core_pvtm>, <&mbist_vmin>, <&gpu_opp_info>;
1270*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "pvtm", "mbist-vmin", "opp-info";
1271*4882a593Smuzhiyun		rockchip,max-volt = <1000000>;
1272*4882a593Smuzhiyun		rockchip,temp-hysteresis = <5000>;
1273*4882a593Smuzhiyun		rockchip,low-temp = <0>;
1274*4882a593Smuzhiyun		rockchip,low-temp-adjust-volt = <
1275*4882a593Smuzhiyun			/* MHz    MHz    uV */
1276*4882a593Smuzhiyun			   0      800    50000
1277*4882a593Smuzhiyun		>;
1278*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
1279*4882a593Smuzhiyun			0        84000   0
1280*4882a593Smuzhiyun			84001    87000   1
1281*4882a593Smuzhiyun			87001    91000   2
1282*4882a593Smuzhiyun			91001    100000  3
1283*4882a593Smuzhiyun		>;
1284*4882a593Smuzhiyun		rockchip,pvtm-ch = <0 5>;
1285*4882a593Smuzhiyun
1286*4882a593Smuzhiyun		opp-200000000 {
1287*4882a593Smuzhiyun			opp-hz = /bits/ 64 <200000000>;
1288*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1000000>;
1289*4882a593Smuzhiyun		};
1290*4882a593Smuzhiyun		opp-300000000 {
1291*4882a593Smuzhiyun			opp-hz = /bits/ 64 <300000000>;
1292*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1000000>;
1293*4882a593Smuzhiyun		};
1294*4882a593Smuzhiyun		opp-400000000 {
1295*4882a593Smuzhiyun			opp-hz = /bits/ 64 <400000000>;
1296*4882a593Smuzhiyun			opp-microvolt = <850000 850000 1000000>;
1297*4882a593Smuzhiyun		};
1298*4882a593Smuzhiyun		opp-600000000 {
1299*4882a593Smuzhiyun			opp-hz = /bits/ 64 <600000000>;
1300*4882a593Smuzhiyun			opp-microvolt = <900000 900000 1000000>;
1301*4882a593Smuzhiyun			opp-microvolt-L0 = <900000 900000 1000000>;
1302*4882a593Smuzhiyun			opp-microvolt-L1 = <875000 875000 1000000>;
1303*4882a593Smuzhiyun			opp-microvolt-L2 = <850000 850000 1000000>;
1304*4882a593Smuzhiyun			opp-microvolt-L3 = <850000 850000 1000000>;
1305*4882a593Smuzhiyun		};
1306*4882a593Smuzhiyun		opp-700000000 {
1307*4882a593Smuzhiyun			opp-hz = /bits/ 64 <700000000>;
1308*4882a593Smuzhiyun			opp-microvolt = <950000 950000 1000000>;
1309*4882a593Smuzhiyun			opp-microvolt-L0 = <950000 950000 1000000>;
1310*4882a593Smuzhiyun			opp-microvolt-L1 = <925000 925000 1000000>;
1311*4882a593Smuzhiyun			opp-microvolt-L2 = <900000 900000 1000000>;
1312*4882a593Smuzhiyun			opp-microvolt-L3 = <875000 875000 1000000>;
1313*4882a593Smuzhiyun		};
1314*4882a593Smuzhiyun		opp-800000000 {
1315*4882a593Smuzhiyun			opp-hz = /bits/ 64 <800000000>;
1316*4882a593Smuzhiyun			opp-microvolt = <1000000 1000000 1000000>;
1317*4882a593Smuzhiyun			opp-microvolt-L0 = <1000000 1000000 1000000>;
1318*4882a593Smuzhiyun			opp-microvolt-L1 = <975000 975000 1000000>;
1319*4882a593Smuzhiyun			opp-microvolt-L2 = <950000 950000 1000000>;
1320*4882a593Smuzhiyun			opp-microvolt-L3 = <925000 925000 1000000>;
1321*4882a593Smuzhiyun		};
1322*4882a593Smuzhiyun	};
1323*4882a593Smuzhiyun
1324*4882a593Smuzhiyun	pvtm@fde80000 {
1325*4882a593Smuzhiyun		compatible = "rockchip,rk3568-gpu-pvtm";
1326*4882a593Smuzhiyun		reg = <0x0 0xfde80000 0x0 0x100>;
1327*4882a593Smuzhiyun		#address-cells = <1>;
1328*4882a593Smuzhiyun		#size-cells = <0>;
1329*4882a593Smuzhiyun		pvtm@1 {
1330*4882a593Smuzhiyun			reg = <1>;
1331*4882a593Smuzhiyun			clocks = <&cru CLK_GPU_PVTM>, <&cru PCLK_GPU_PVTM>;
1332*4882a593Smuzhiyun			clock-names = "clk", "pclk";
1333*4882a593Smuzhiyun			resets = <&cru SRST_GPU_PVTM>, <&cru SRST_P_GPU_PVTM>;
1334*4882a593Smuzhiyun			reset-names = "rts", "rst-p";
1335*4882a593Smuzhiyun			thermal-zone = "gpu-thermal";
1336*4882a593Smuzhiyun		};
1337*4882a593Smuzhiyun	};
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun	pvtm@fde90000 {
1340*4882a593Smuzhiyun		compatible = "rockchip,rk3568-npu-pvtm";
1341*4882a593Smuzhiyun		reg = <0x0 0xfde90000 0x0 0x100>;
1342*4882a593Smuzhiyun		#address-cells = <1>;
1343*4882a593Smuzhiyun		#size-cells = <0>;
1344*4882a593Smuzhiyun		pvtm@2 {
1345*4882a593Smuzhiyun			reg = <2>;
1346*4882a593Smuzhiyun			clocks = <&cru CLK_NPU_PVTM>, <&cru PCLK_NPU_PVTM>,
1347*4882a593Smuzhiyun				 <&cru HCLK_NPU_PRE>;
1348*4882a593Smuzhiyun			clock-names = "clk", "pclk", "hclk";
1349*4882a593Smuzhiyun			resets = <&cru SRST_NPU_PVTM>, <&cru SRST_P_NPU_PVTM>;
1350*4882a593Smuzhiyun			reset-names = "rts", "rst-p";
1351*4882a593Smuzhiyun			thermal-zone = "soc-thermal";
1352*4882a593Smuzhiyun		};
1353*4882a593Smuzhiyun	};
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun	vdpu: vdpu@fdea0400 {
1356*4882a593Smuzhiyun		compatible = "rockchip,vpu-decoder-v2";
1357*4882a593Smuzhiyun		reg = <0x0 0xfdea0400 0x0 0x400>;
1358*4882a593Smuzhiyun		interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>;
1359*4882a593Smuzhiyun		interrupt-names = "irq_dec";
1360*4882a593Smuzhiyun		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
1361*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec";
1362*4882a593Smuzhiyun		resets = <&cru SRST_A_VPU>, <&cru SRST_H_VPU>;
1363*4882a593Smuzhiyun		reset-names = "video_a", "video_h";
1364*4882a593Smuzhiyun		iommus = <&vdpu_mmu>;
1365*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VPU>;
1366*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1367*4882a593Smuzhiyun		rockchip,taskqueue-node = <0>;
1368*4882a593Smuzhiyun		rockchip,resetgroup-node = <0>;
1369*4882a593Smuzhiyun		status = "disabled";
1370*4882a593Smuzhiyun	};
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun	vdpu_mmu: iommu@fdea0800 {
1373*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1374*4882a593Smuzhiyun		reg = <0x0 0xfdea0800 0x0 0x40>;
1375*4882a593Smuzhiyun		interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
1376*4882a593Smuzhiyun		interrupt-names = "vdpu_mmu";
1377*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1378*4882a593Smuzhiyun		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
1379*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VPU>;
1380*4882a593Smuzhiyun		#iommu-cells = <0>;
1381*4882a593Smuzhiyun		status = "disabled";
1382*4882a593Smuzhiyun	};
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun	rk_rga: rk_rga@fdeb0000 {
1385*4882a593Smuzhiyun		compatible = "rockchip,rga2";
1386*4882a593Smuzhiyun		reg = <0x0 0xfdeb0000 0x0 0x1000>;
1387*4882a593Smuzhiyun		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
1388*4882a593Smuzhiyun		clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru CLK_RGA_CORE>;
1389*4882a593Smuzhiyun		clock-names = "aclk_rga", "hclk_rga", "clk_rga";
1390*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RGA>;
1391*4882a593Smuzhiyun		status = "disabled";
1392*4882a593Smuzhiyun	};
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun	ebc: ebc@fdec0000 {
1395*4882a593Smuzhiyun		compatible = "rockchip,rk3568-ebc-tcon";
1396*4882a593Smuzhiyun		reg = <0x0 0xfdec0000 0x0 0x5000>;
1397*4882a593Smuzhiyun		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
1398*4882a593Smuzhiyun		clocks = <&cru HCLK_EBC>, <&cru DCLK_EBC>;
1399*4882a593Smuzhiyun		clock-names = "hclk", "dclk";
1400*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RGA>;
1401*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1402*4882a593Smuzhiyun		pinctrl-names = "default";
1403*4882a593Smuzhiyun		pinctrl-0 = <&ebc_pins>;
1404*4882a593Smuzhiyun		status = "disabled";
1405*4882a593Smuzhiyun	};
1406*4882a593Smuzhiyun
1407*4882a593Smuzhiyun	jpegd: jpegd@fded0000 {
1408*4882a593Smuzhiyun		compatible = "rockchip,rkv-jpeg-decoder-v1";
1409*4882a593Smuzhiyun		reg = <0x0 0xfded0000 0x0 0x400>;
1410*4882a593Smuzhiyun		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
1411*4882a593Smuzhiyun		clocks = <&cru ACLK_JDEC>, <&cru HCLK_JDEC>;
1412*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec";
1413*4882a593Smuzhiyun		rockchip,disable-auto-freq;
1414*4882a593Smuzhiyun		resets = <&cru SRST_A_JDEC>, <&cru SRST_H_JDEC>;
1415*4882a593Smuzhiyun		reset-names = "video_a", "video_h";
1416*4882a593Smuzhiyun		iommus = <&jpegd_mmu>;
1417*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1418*4882a593Smuzhiyun		rockchip,taskqueue-node = <1>;
1419*4882a593Smuzhiyun		rockchip,resetgroup-node = <1>;
1420*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RGA>;
1421*4882a593Smuzhiyun		status = "disabled";
1422*4882a593Smuzhiyun	};
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun	jpegd_mmu: iommu@fded0480 {
1425*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1426*4882a593Smuzhiyun		reg = <0x0 0xfded0480 0x0 0x40>;
1427*4882a593Smuzhiyun		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
1428*4882a593Smuzhiyun		interrupt-names = "jpegd_mmu";
1429*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1430*4882a593Smuzhiyun		clocks = <&cru ACLK_JDEC>, <&cru HCLK_JDEC>;
1431*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RGA>;
1432*4882a593Smuzhiyun		#iommu-cells = <0>;
1433*4882a593Smuzhiyun		status = "disabled";
1434*4882a593Smuzhiyun	};
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun	vepu: vepu@fdee0000 {
1437*4882a593Smuzhiyun		compatible = "rockchip,vpu-encoder-v2";
1438*4882a593Smuzhiyun		reg = <0x0 0xfdee0000 0x0 0x400>;
1439*4882a593Smuzhiyun		interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
1440*4882a593Smuzhiyun		clocks = <&cru ACLK_JENC>, <&cru HCLK_JENC>;
1441*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec";
1442*4882a593Smuzhiyun		rockchip,disable-auto-freq;
1443*4882a593Smuzhiyun		resets = <&cru SRST_A_JENC>, <&cru SRST_H_JENC>;
1444*4882a593Smuzhiyun		reset-names = "video_a", "video_h";
1445*4882a593Smuzhiyun		iommus = <&vepu_mmu>;
1446*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1447*4882a593Smuzhiyun		rockchip,taskqueue-node = <2>;
1448*4882a593Smuzhiyun		rockchip,resetgroup-node = <2>;
1449*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RGA>;
1450*4882a593Smuzhiyun		status = "disabled";
1451*4882a593Smuzhiyun	};
1452*4882a593Smuzhiyun
1453*4882a593Smuzhiyun	vepu_mmu: iommu@fdee0800 {
1454*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1455*4882a593Smuzhiyun		reg = <0x0 0xfdee0800 0x0 0x40>;
1456*4882a593Smuzhiyun		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
1457*4882a593Smuzhiyun		interrupt-names = "vepu_mmu";
1458*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1459*4882a593Smuzhiyun		clocks = <&cru ACLK_JENC>, <&cru HCLK_JENC>;
1460*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RGA>;
1461*4882a593Smuzhiyun		#iommu-cells = <0>;
1462*4882a593Smuzhiyun		status = "disabled";
1463*4882a593Smuzhiyun	};
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun	iep: iep@fdef0000 {
1466*4882a593Smuzhiyun		compatible = "rockchip,iep-v2";
1467*4882a593Smuzhiyun		reg = <0x0 0xfdef0000 0x0 0x500>;
1468*4882a593Smuzhiyun		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
1469*4882a593Smuzhiyun		clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>, <&cru CLK_IEP_CORE>;
1470*4882a593Smuzhiyun		clock-names = "aclk", "hclk", "sclk";
1471*4882a593Smuzhiyun		resets = <&cru SRST_A_IEP>, <&cru SRST_H_IEP>,
1472*4882a593Smuzhiyun			<&cru SRST_IEP_CORE>;
1473*4882a593Smuzhiyun		reset-names = "rst_a", "rst_h", "rst_s";
1474*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RGA>;
1475*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1476*4882a593Smuzhiyun		rockchip,taskqueue-node = <5>;
1477*4882a593Smuzhiyun		rockchip,resetgroup-node = <5>;
1478*4882a593Smuzhiyun		iommus = <&iep_mmu>;
1479*4882a593Smuzhiyun		status = "disabled";
1480*4882a593Smuzhiyun	};
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun	iep_mmu: iommu@fdef0800 {
1483*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1484*4882a593Smuzhiyun		reg = <0x0 0xfdef0800 0x0 0x100>;
1485*4882a593Smuzhiyun		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
1486*4882a593Smuzhiyun		interrupt-names = "iep_mmu";
1487*4882a593Smuzhiyun		clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>;
1488*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1489*4882a593Smuzhiyun		#iommu-cells = <0>;
1490*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RGA>;
1491*4882a593Smuzhiyun		//rockchip,disable-device-link-resume;
1492*4882a593Smuzhiyun		status = "disabled";
1493*4882a593Smuzhiyun	};
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun	eink: eink@fdf00000 {
1496*4882a593Smuzhiyun		compatible = "rockchip,rk3568-eink-tcon";
1497*4882a593Smuzhiyun		reg = <0x0 0xfdf00000 0x0 0x74>;
1498*4882a593Smuzhiyun		interrupts = <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>;
1499*4882a593Smuzhiyun		clocks = <&cru PCLK_EINK>, <&cru HCLK_EINK>;
1500*4882a593Smuzhiyun		clock-names = "pclk", "hclk";
1501*4882a593Smuzhiyun		status = "disabled";
1502*4882a593Smuzhiyun	};
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun	rkvenc: rkvenc@fdf40000 {
1505*4882a593Smuzhiyun		compatible = "rockchip,rkv-encoder-v1";
1506*4882a593Smuzhiyun		reg = <0x0 0xfdf40000 0x0 0x400>;
1507*4882a593Smuzhiyun		interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
1508*4882a593Smuzhiyun		interrupt-names = "irq_enc";
1509*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVENC>, <&cru HCLK_RKVENC>,
1510*4882a593Smuzhiyun			<&cru CLK_RKVENC_CORE>;
1511*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec", "clk_core";
1512*4882a593Smuzhiyun		rockchip,normal-rates = <297000000>, <0>, <297000000>;
1513*4882a593Smuzhiyun		resets = <&cru SRST_A_RKVENC>, <&cru SRST_H_RKVENC>,
1514*4882a593Smuzhiyun			<&cru SRST_RKVENC_CORE>;
1515*4882a593Smuzhiyun		reset-names = "video_a", "video_h", "video_core";
1516*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_RKVENC>, <&cru CLK_RKVENC_CORE>;
1517*4882a593Smuzhiyun		assigned-clock-rates = <297000000>, <297000000>;
1518*4882a593Smuzhiyun		iommus = <&rkvenc_mmu>;
1519*4882a593Smuzhiyun		node-name = "rkvenc";
1520*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1521*4882a593Smuzhiyun		rockchip,taskqueue-node = <3>;
1522*4882a593Smuzhiyun		rockchip,resetgroup-node = <3>;
1523*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RKVENC>;
1524*4882a593Smuzhiyun		operating-points-v2 = <&rkvenc_opp_table>;
1525*4882a593Smuzhiyun		status = "disabled";
1526*4882a593Smuzhiyun	};
1527*4882a593Smuzhiyun
1528*4882a593Smuzhiyun	rkvenc_opp_table: rkvenc-opp-table {
1529*4882a593Smuzhiyun		compatible = "operating-points-v2";
1530*4882a593Smuzhiyun
1531*4882a593Smuzhiyun		nvmem-cells = <&core_pvtm>;
1532*4882a593Smuzhiyun		nvmem-cell-names = "pvtm";
1533*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
1534*4882a593Smuzhiyun			0        84000   0
1535*4882a593Smuzhiyun			84001    91000   1
1536*4882a593Smuzhiyun			91001    100000  2
1537*4882a593Smuzhiyun		>;
1538*4882a593Smuzhiyun		rockchip,pvtm-ch = <0 5>;
1539*4882a593Smuzhiyun
1540*4882a593Smuzhiyun		opp-297000000 {
1541*4882a593Smuzhiyun			opp-hz = /bits/ 64 <297000000>;
1542*4882a593Smuzhiyun			opp-microvolt = <900000>;
1543*4882a593Smuzhiyun			opp-microvolt-L0 = <900000>;
1544*4882a593Smuzhiyun			opp-microvolt-L1 = <875000>;
1545*4882a593Smuzhiyun			opp-microvolt-L2 = <875000>;
1546*4882a593Smuzhiyun		};
1547*4882a593Smuzhiyun		opp-400000000 {
1548*4882a593Smuzhiyun			opp-hz = /bits/ 64 <400000000>;
1549*4882a593Smuzhiyun			opp-microvolt = <950000>;
1550*4882a593Smuzhiyun			opp-microvolt-L0 = <950000>;
1551*4882a593Smuzhiyun			opp-microvolt-L1 = <925000>;
1552*4882a593Smuzhiyun			opp-microvolt-L2 = <900000>;
1553*4882a593Smuzhiyun		};
1554*4882a593Smuzhiyun	};
1555*4882a593Smuzhiyun
1556*4882a593Smuzhiyun	rkvenc_mmu: iommu@fdf40f00 {
1557*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1558*4882a593Smuzhiyun		reg = <0x0 0xfdf40f00 0x0 0x40>, <0x0 0xfdf40f40 0x0 0x40>;
1559*4882a593Smuzhiyun		interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
1560*4882a593Smuzhiyun			<GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
1561*4882a593Smuzhiyun		interrupt-names = "rkvenc_mmu0", "rkvenc_mmu1";
1562*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVENC>, <&cru HCLK_RKVENC>;
1563*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1564*4882a593Smuzhiyun		rockchip,disable-mmu-reset;
1565*4882a593Smuzhiyun		rockchip,enable-cmd-retry;
1566*4882a593Smuzhiyun		#iommu-cells = <0>;
1567*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RKVENC>;
1568*4882a593Smuzhiyun		status = "disabled";
1569*4882a593Smuzhiyun	};
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun	rkvdec: rkvdec@fdf80200 {
1572*4882a593Smuzhiyun		compatible = "rockchip,rkv-decoder-rk3568", "rockchip,rkv-decoder-v2";
1573*4882a593Smuzhiyun		reg = <0x0 0xfdf80200 0x0 0x400>, <0x0 0xfdf80100 0x0 0x100>;
1574*4882a593Smuzhiyun		reg-names = "regs", "link";
1575*4882a593Smuzhiyun		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
1576*4882a593Smuzhiyun		interrupt-names = "irq_dec";
1577*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>,
1578*4882a593Smuzhiyun			 <&cru CLK_RKVDEC_CA>, <&cru CLK_RKVDEC_CORE>,
1579*4882a593Smuzhiyun			 <&cru CLK_RKVDEC_HEVC_CA>;
1580*4882a593Smuzhiyun		clock-names = "aclk_vcodec", "hclk_vcodec","clk_cabac",
1581*4882a593Smuzhiyun			      "clk_core", "clk_hevc_cabac";
1582*4882a593Smuzhiyun		rockchip,normal-rates = <297000000>, <0>, <297000000>,
1583*4882a593Smuzhiyun					<297000000>, <600000000>;
1584*4882a593Smuzhiyun		rockchip,advanced-rates = <396000000>, <0>, <396000000>,
1585*4882a593Smuzhiyun					<396000000>, <600000000>;
1586*4882a593Smuzhiyun		rockchip,default-max-load = <2088960>;
1587*4882a593Smuzhiyun		resets = <&cru SRST_A_RKVDEC>, <&cru SRST_H_RKVDEC>,
1588*4882a593Smuzhiyun			 <&cru SRST_RKVDEC_CA>, <&cru SRST_RKVDEC_CORE>,
1589*4882a593Smuzhiyun			 <&cru SRST_RKVDEC_HEVC_CA>;
1590*4882a593Smuzhiyun		assigned-clocks = <&cru ACLK_RKVDEC>, <&cru CLK_RKVDEC_CA>,
1591*4882a593Smuzhiyun				  <&cru CLK_RKVDEC_CORE>, <&cru CLK_RKVDEC_HEVC_CA>;
1592*4882a593Smuzhiyun		assigned-clock-rates = <297000000>, <297000000>, <297000000>, <297000000>;
1593*4882a593Smuzhiyun		reset-names = "video_a", "video_h", "video_cabac",
1594*4882a593Smuzhiyun			      "video_core", "video_hevc_cabac";
1595*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RKVDEC>;
1596*4882a593Smuzhiyun		operating-points-v2 = <&rkvdec_opp_table>;
1597*4882a593Smuzhiyun		vdec-supply = <&vdd_logic>;
1598*4882a593Smuzhiyun		iommus = <&rkvdec_mmu>;
1599*4882a593Smuzhiyun		rockchip,srv = <&mpp_srv>;
1600*4882a593Smuzhiyun		rockchip,taskqueue-node = <4>;
1601*4882a593Smuzhiyun		rockchip,resetgroup-node = <4>;
1602*4882a593Smuzhiyun		rockchip,sram = <&rkvdec_sram>;
1603*4882a593Smuzhiyun		/* rcb_iova: start and size */
1604*4882a593Smuzhiyun		rockchip,rcb-iova = <0x10000000 65536>;
1605*4882a593Smuzhiyun		rockchip,rcb-min-width = <512>;
1606*4882a593Smuzhiyun		rockchip,task-capacity = <16>;
1607*4882a593Smuzhiyun		status = "disabled";
1608*4882a593Smuzhiyun	};
1609*4882a593Smuzhiyun
1610*4882a593Smuzhiyun	rkvdec_opp_table: rkvdec-opp-table {
1611*4882a593Smuzhiyun		compatible = "operating-points-v2";
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun		nvmem-cells = <&log_leakage>, <&core_pvtm>;
1614*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "pvtm";
1615*4882a593Smuzhiyun		rockchip,leakage-voltage-sel = <
1616*4882a593Smuzhiyun			1   80    0
1617*4882a593Smuzhiyun			81  254   1
1618*4882a593Smuzhiyun		>;
1619*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
1620*4882a593Smuzhiyun			0        84000   0
1621*4882a593Smuzhiyun			84001    100000  1
1622*4882a593Smuzhiyun		>;
1623*4882a593Smuzhiyun		rockchip,pvtm-ch = <0 5>;
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun		opp-297000000 {
1626*4882a593Smuzhiyun			opp-hz = /bits/ 64 <297000000>;
1627*4882a593Smuzhiyun			opp-microvolt = <900000>;
1628*4882a593Smuzhiyun			opp-microvolt-L0 = <900000>;
1629*4882a593Smuzhiyun			opp-microvolt-L1 = <875000>;
1630*4882a593Smuzhiyun		};
1631*4882a593Smuzhiyun		opp-400000000 {
1632*4882a593Smuzhiyun			opp-hz = /bits/ 64 <400000000>;
1633*4882a593Smuzhiyun			opp-microvolt = <900000>;
1634*4882a593Smuzhiyun		};
1635*4882a593Smuzhiyun	};
1636*4882a593Smuzhiyun
1637*4882a593Smuzhiyun	rkvdec_mmu: iommu@fdf80800 {
1638*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1639*4882a593Smuzhiyun		reg = <0x0 0xfdf80800 0x0 0x40>, <0x0 0xfdf80840 0x0 0x40>;
1640*4882a593Smuzhiyun		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
1641*4882a593Smuzhiyun		interrupt-names = "rkvdec_mmu";
1642*4882a593Smuzhiyun		clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>;
1643*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1644*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_RKVDEC>;
1645*4882a593Smuzhiyun		#iommu-cells = <0>;
1646*4882a593Smuzhiyun		status = "disabled";
1647*4882a593Smuzhiyun	};
1648*4882a593Smuzhiyun
1649*4882a593Smuzhiyun	mipi_csi2_hw: mipi-csi2-hw@fdfb0000 {
1650*4882a593Smuzhiyun		compatible = "rockchip,rk3568-mipi-csi2-hw";
1651*4882a593Smuzhiyun		reg = <0x0 0xfdfb0000 0x0 0x10000>;
1652*4882a593Smuzhiyun		reg-names = "csihost_regs";
1653*4882a593Smuzhiyun		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
1654*4882a593Smuzhiyun			     <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
1655*4882a593Smuzhiyun		interrupt-names = "csi-intr1", "csi-intr2";
1656*4882a593Smuzhiyun		clocks = <&cru PCLK_CSI2HOST1>;
1657*4882a593Smuzhiyun		clock-names = "pclk_csi2host";
1658*4882a593Smuzhiyun		resets = <&cru SRST_P_CSI2HOST1>;
1659*4882a593Smuzhiyun		reset-names = "srst_csihost_p";
1660*4882a593Smuzhiyun		status = "disabled";
1661*4882a593Smuzhiyun	};
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun	rkcif: rkcif@fdfe0000 {
1664*4882a593Smuzhiyun		compatible = "rockchip,rk3568-cif";
1665*4882a593Smuzhiyun		reg = <0x0 0xfdfe0000 0x0 0x8000>;
1666*4882a593Smuzhiyun		reg-names = "cif_regs";
1667*4882a593Smuzhiyun		interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
1668*4882a593Smuzhiyun		interrupt-names = "cif-intr";
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun		clocks = <&cru ACLK_VICAP>, <&cru HCLK_VICAP>,
1671*4882a593Smuzhiyun			 <&cru DCLK_VICAP>, <&cru ICLK_VICAP_G>;
1672*4882a593Smuzhiyun		clock-names = "aclk_cif", "hclk_cif",
1673*4882a593Smuzhiyun			      "dclk_cif", "iclk_cif_g";
1674*4882a593Smuzhiyun		resets = <&cru SRST_A_VICAP>, <&cru SRST_H_VICAP>,
1675*4882a593Smuzhiyun			 <&cru SRST_D_VICAP>, <&cru SRST_P_VICAP>,
1676*4882a593Smuzhiyun			 <&cru SRST_I_VICAP>;
1677*4882a593Smuzhiyun		reset-names = "rst_cif_a", "rst_cif_h",
1678*4882a593Smuzhiyun			      "rst_cif_d", "rst_cif_p",
1679*4882a593Smuzhiyun			      "rst_cif_i";
1680*4882a593Smuzhiyun		assigned-clocks = <&cru DCLK_VICAP>;
1681*4882a593Smuzhiyun		assigned-clock-rates = <300000000>;
1682*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VI>;
1683*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1684*4882a593Smuzhiyun		iommus = <&rkcif_mmu>;
1685*4882a593Smuzhiyun		status = "disabled";
1686*4882a593Smuzhiyun	};
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun	rkcif_mmu: iommu@fdfe0800 {
1689*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1690*4882a593Smuzhiyun		reg = <0x0 0xfdfe0800 0x0 0x100>;
1691*4882a593Smuzhiyun		interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
1692*4882a593Smuzhiyun		interrupt-names = "cif_mmu";
1693*4882a593Smuzhiyun		clocks = <&cru ACLK_VICAP>, <&cru HCLK_VICAP>;
1694*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1695*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VI>;
1696*4882a593Smuzhiyun		rockchip,disable-mmu-reset;
1697*4882a593Smuzhiyun		#iommu-cells = <0>;
1698*4882a593Smuzhiyun		status = "disabled";
1699*4882a593Smuzhiyun	};
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun	rkcif_dvp: rkcif_dvp {
1702*4882a593Smuzhiyun		compatible = "rockchip,rkcif-dvp";
1703*4882a593Smuzhiyun		rockchip,hw = <&rkcif>;
1704*4882a593Smuzhiyun		status = "disabled";
1705*4882a593Smuzhiyun	};
1706*4882a593Smuzhiyun
1707*4882a593Smuzhiyun	rkcif_dvp_sditf: rkcif_dvp_sditf {
1708*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
1709*4882a593Smuzhiyun		rockchip,cif = <&rkcif_dvp>;
1710*4882a593Smuzhiyun		status = "disabled";
1711*4882a593Smuzhiyun	};
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun	rkcif_mipi_lvds: rkcif_mipi_lvds {
1714*4882a593Smuzhiyun		compatible = "rockchip,rkcif-mipi-lvds";
1715*4882a593Smuzhiyun		rockchip,hw = <&rkcif>;
1716*4882a593Smuzhiyun		status = "disabled";
1717*4882a593Smuzhiyun	};
1718*4882a593Smuzhiyun
1719*4882a593Smuzhiyun	rkcif_mipi_lvds_sditf: rkcif_mipi_lvds_sditf {
1720*4882a593Smuzhiyun		compatible = "rockchip,rkcif-sditf";
1721*4882a593Smuzhiyun		rockchip,cif = <&rkcif_mipi_lvds>;
1722*4882a593Smuzhiyun		status = "disabled";
1723*4882a593Smuzhiyun	};
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun	rkisp: rkisp@fdff0000 {
1726*4882a593Smuzhiyun		compatible = "rockchip,rk3568-rkisp";
1727*4882a593Smuzhiyun		reg = <0x0 0xfdff0000 0x0 0x10000>;
1728*4882a593Smuzhiyun		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
1729*4882a593Smuzhiyun			     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
1730*4882a593Smuzhiyun			     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
1731*4882a593Smuzhiyun		interrupt-names = "mipi_irq", "mi_irq", "isp_irq";
1732*4882a593Smuzhiyun		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>, <&cru CLK_ISP>;
1733*4882a593Smuzhiyun		clock-names = "aclk_isp", "hclk_isp", "clk_isp";
1734*4882a593Smuzhiyun		resets = <&cru SRST_ISP>, <&cru SRST_H_ISP>;
1735*4882a593Smuzhiyun		reset-names = "isp", "isp-h";
1736*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1737*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VI>;
1738*4882a593Smuzhiyun		iommus = <&rkisp_mmu>;
1739*4882a593Smuzhiyun		rockchip,iq-feature = /bits/ 64 <0x1BFBFFFE67FF>;
1740*4882a593Smuzhiyun		status = "disabled";
1741*4882a593Smuzhiyun	};
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun	rkisp_mmu: iommu@fdff1a00 {
1744*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1745*4882a593Smuzhiyun		reg = <0x0 0xfdff1a00 0x0 0x100>;
1746*4882a593Smuzhiyun		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
1747*4882a593Smuzhiyun		interrupt-names = "isp_mmu";
1748*4882a593Smuzhiyun		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>;
1749*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1750*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VI>;
1751*4882a593Smuzhiyun		#iommu-cells = <0>;
1752*4882a593Smuzhiyun		rockchip,disable-mmu-reset;
1753*4882a593Smuzhiyun		status = "disabled";
1754*4882a593Smuzhiyun	};
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun	rkisp_vir0: rkisp-vir0 {
1757*4882a593Smuzhiyun		compatible = "rockchip,rkisp-vir";
1758*4882a593Smuzhiyun		rockchip,hw = <&rkisp>;
1759*4882a593Smuzhiyun		status = "disabled";
1760*4882a593Smuzhiyun	};
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun	rkisp_vir1: rkisp-vir1 {
1763*4882a593Smuzhiyun		compatible = "rockchip,rkisp-vir";
1764*4882a593Smuzhiyun		rockchip,hw = <&rkisp>;
1765*4882a593Smuzhiyun		status = "disabled";
1766*4882a593Smuzhiyun	};
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun	gmac_uio1: uio@fe010000 {
1769*4882a593Smuzhiyun		compatible = "rockchip,uio-gmac";
1770*4882a593Smuzhiyun		reg = <0x0 0xfe010000 0x0 0x10000>;
1771*4882a593Smuzhiyun		rockchip,ethernet = <&gmac1>;
1772*4882a593Smuzhiyun		status = "disabled";
1773*4882a593Smuzhiyun	};
1774*4882a593Smuzhiyun
1775*4882a593Smuzhiyun	gmac0: ethernet@fe2a0000 {
1776*4882a593Smuzhiyun		compatible = "rockchip,rk3568-gmac", "snps,dwmac-4.20a";
1777*4882a593Smuzhiyun		reg = <0x0 0xfe2a0000 0x0 0x10000>;
1778*4882a593Smuzhiyun		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
1779*4882a593Smuzhiyun			     <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
1780*4882a593Smuzhiyun		interrupt-names = "macirq", "eth_wake_irq";
1781*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1782*4882a593Smuzhiyun		clocks = <&cru SCLK_GMAC0>, <&cru SCLK_GMAC0_RX_TX>,
1783*4882a593Smuzhiyun			 <&cru SCLK_GMAC0_RX_TX>, <&cru CLK_MAC0_REFOUT>,
1784*4882a593Smuzhiyun			 <&cru ACLK_GMAC0>, <&cru PCLK_GMAC0>,
1785*4882a593Smuzhiyun			 <&cru SCLK_GMAC0_RX_TX>, <&cru CLK_GMAC0_PTP_REF>,
1786*4882a593Smuzhiyun			 <&cru PCLK_XPCS>, <&cru CLK_XPCS_EEE>;
1787*4882a593Smuzhiyun		clock-names = "stmmaceth", "mac_clk_rx",
1788*4882a593Smuzhiyun			      "mac_clk_tx", "clk_mac_refout",
1789*4882a593Smuzhiyun			      "aclk_mac", "pclk_mac",
1790*4882a593Smuzhiyun			      "clk_mac_speed", "ptp_ref",
1791*4882a593Smuzhiyun			      "pclk_xpcs", "clk_xpcs_eee";
1792*4882a593Smuzhiyun		resets = <&cru SRST_A_GMAC0>;
1793*4882a593Smuzhiyun		reset-names = "stmmaceth";
1794*4882a593Smuzhiyun
1795*4882a593Smuzhiyun		snps,mixed-burst;
1796*4882a593Smuzhiyun		snps,tso;
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun		snps,axi-config = <&gmac0_stmmac_axi_setup>;
1799*4882a593Smuzhiyun		snps,mtl-rx-config = <&gmac0_mtl_rx_setup>;
1800*4882a593Smuzhiyun		snps,mtl-tx-config = <&gmac0_mtl_tx_setup>;
1801*4882a593Smuzhiyun		status = "disabled";
1802*4882a593Smuzhiyun
1803*4882a593Smuzhiyun		mdio0: mdio {
1804*4882a593Smuzhiyun			compatible = "snps,dwmac-mdio";
1805*4882a593Smuzhiyun			#address-cells = <0x1>;
1806*4882a593Smuzhiyun			#size-cells = <0x0>;
1807*4882a593Smuzhiyun		};
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun		gmac0_stmmac_axi_setup: stmmac-axi-config {
1810*4882a593Smuzhiyun			snps,wr_osr_lmt = <4>;
1811*4882a593Smuzhiyun			snps,rd_osr_lmt = <8>;
1812*4882a593Smuzhiyun			snps,blen = <0 0 0 0 16 8 4>;
1813*4882a593Smuzhiyun		};
1814*4882a593Smuzhiyun
1815*4882a593Smuzhiyun		gmac0_mtl_rx_setup: rx-queues-config {
1816*4882a593Smuzhiyun			snps,rx-queues-to-use = <1>;
1817*4882a593Smuzhiyun			queue0 {};
1818*4882a593Smuzhiyun		};
1819*4882a593Smuzhiyun
1820*4882a593Smuzhiyun		gmac0_mtl_tx_setup: tx-queues-config {
1821*4882a593Smuzhiyun			snps,tx-queues-to-use = <1>;
1822*4882a593Smuzhiyun			queue0 {};
1823*4882a593Smuzhiyun		};
1824*4882a593Smuzhiyun	};
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun	gmac1: ethernet@fe010000 {
1827*4882a593Smuzhiyun		compatible = "rockchip,rk3568-gmac", "snps,dwmac-4.20a";
1828*4882a593Smuzhiyun		reg = <0x0 0xfe010000 0x0 0x10000>;
1829*4882a593Smuzhiyun		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
1830*4882a593Smuzhiyun			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
1831*4882a593Smuzhiyun		interrupt-names = "macirq", "eth_wake_irq";
1832*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1833*4882a593Smuzhiyun		clocks = <&cru SCLK_GMAC1>, <&cru SCLK_GMAC1_RX_TX>,
1834*4882a593Smuzhiyun			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_MAC1_REFOUT>,
1835*4882a593Smuzhiyun			 <&cru ACLK_GMAC1>, <&cru PCLK_GMAC1>,
1836*4882a593Smuzhiyun			 <&cru SCLK_GMAC1_RX_TX>, <&cru CLK_GMAC1_PTP_REF>,
1837*4882a593Smuzhiyun			 <&cru PCLK_XPCS>, <&cru CLK_XPCS_EEE>;
1838*4882a593Smuzhiyun		clock-names = "stmmaceth", "mac_clk_rx",
1839*4882a593Smuzhiyun			      "mac_clk_tx", "clk_mac_refout",
1840*4882a593Smuzhiyun			      "aclk_mac", "pclk_mac",
1841*4882a593Smuzhiyun			      "clk_mac_speed", "ptp_ref",
1842*4882a593Smuzhiyun			      "pclk_xpcs", "clk_xpcs_eee";
1843*4882a593Smuzhiyun		resets = <&cru SRST_A_GMAC1>;
1844*4882a593Smuzhiyun		reset-names = "stmmaceth";
1845*4882a593Smuzhiyun
1846*4882a593Smuzhiyun		snps,mixed-burst;
1847*4882a593Smuzhiyun		snps,tso;
1848*4882a593Smuzhiyun
1849*4882a593Smuzhiyun		snps,axi-config = <&gmac1_stmmac_axi_setup>;
1850*4882a593Smuzhiyun		snps,mtl-rx-config = <&gmac1_mtl_rx_setup>;
1851*4882a593Smuzhiyun		snps,mtl-tx-config = <&gmac1_mtl_tx_setup>;
1852*4882a593Smuzhiyun		status = "disabled";
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun		mdio1: mdio {
1855*4882a593Smuzhiyun			compatible = "snps,dwmac-mdio";
1856*4882a593Smuzhiyun			#address-cells = <0x1>;
1857*4882a593Smuzhiyun			#size-cells = <0x0>;
1858*4882a593Smuzhiyun		};
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun		gmac1_stmmac_axi_setup: stmmac-axi-config {
1861*4882a593Smuzhiyun			snps,wr_osr_lmt = <4>;
1862*4882a593Smuzhiyun			snps,rd_osr_lmt = <8>;
1863*4882a593Smuzhiyun			snps,blen = <0 0 0 0 16 8 4>;
1864*4882a593Smuzhiyun		};
1865*4882a593Smuzhiyun
1866*4882a593Smuzhiyun		gmac1_mtl_rx_setup: rx-queues-config {
1867*4882a593Smuzhiyun			snps,rx-queues-to-use = <1>;
1868*4882a593Smuzhiyun			queue0 {};
1869*4882a593Smuzhiyun		};
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun		gmac1_mtl_tx_setup: tx-queues-config {
1872*4882a593Smuzhiyun			snps,tx-queues-to-use = <1>;
1873*4882a593Smuzhiyun			queue0 {};
1874*4882a593Smuzhiyun		};
1875*4882a593Smuzhiyun	};
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun	vop: vop@fe040000 {
1878*4882a593Smuzhiyun		compatible = "rockchip,rk3568-vop";
1879*4882a593Smuzhiyun		reg = <0x0 0xfe040000 0x0 0x3000>, <0x0 0xfe044000 0x0 0x1000>;
1880*4882a593Smuzhiyun		reg-names = "regs", "gamma_lut";
1881*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1882*4882a593Smuzhiyun		interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
1883*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>, <&cru DCLK_VOP0>, <&cru DCLK_VOP1>, <&cru DCLK_VOP2>;
1884*4882a593Smuzhiyun		clock-names = "aclk_vop", "hclk_vop", "dclk_vp0", "dclk_vp1", "dclk_vp2";
1885*4882a593Smuzhiyun		iommus = <&vop_mmu>;
1886*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VO>;
1887*4882a593Smuzhiyun		status = "disabled";
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun		vop_out: ports {
1890*4882a593Smuzhiyun			#address-cells = <1>;
1891*4882a593Smuzhiyun			#size-cells = <0>;
1892*4882a593Smuzhiyun
1893*4882a593Smuzhiyun			vp0: port@0 {
1894*4882a593Smuzhiyun				#address-cells = <1>;
1895*4882a593Smuzhiyun				#size-cells = <0>;
1896*4882a593Smuzhiyun				reg = <0>;
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun				vp0_out_dsi0: endpoint@0 {
1899*4882a593Smuzhiyun					reg = <0>;
1900*4882a593Smuzhiyun					remote-endpoint = <&dsi0_in_vp0>;
1901*4882a593Smuzhiyun				};
1902*4882a593Smuzhiyun
1903*4882a593Smuzhiyun				vp0_out_dsi1: endpoint@1 {
1904*4882a593Smuzhiyun					reg = <1>;
1905*4882a593Smuzhiyun					remote-endpoint = <&dsi1_in_vp0>;
1906*4882a593Smuzhiyun				};
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun				vp0_out_edp: endpoint@2 {
1909*4882a593Smuzhiyun					reg = <2>;
1910*4882a593Smuzhiyun					remote-endpoint = <&edp_in_vp0>;
1911*4882a593Smuzhiyun				};
1912*4882a593Smuzhiyun
1913*4882a593Smuzhiyun				vp0_out_hdmi: endpoint@3 {
1914*4882a593Smuzhiyun					reg = <3>;
1915*4882a593Smuzhiyun					remote-endpoint = <&hdmi_in_vp0>;
1916*4882a593Smuzhiyun				};
1917*4882a593Smuzhiyun			};
1918*4882a593Smuzhiyun
1919*4882a593Smuzhiyun			vp1: port@1 {
1920*4882a593Smuzhiyun				#address-cells = <1>;
1921*4882a593Smuzhiyun				#size-cells = <0>;
1922*4882a593Smuzhiyun				reg = <1>;
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun				vp1_out_dsi0: endpoint@0 {
1925*4882a593Smuzhiyun					reg = <0>;
1926*4882a593Smuzhiyun					remote-endpoint = <&dsi0_in_vp1>;
1927*4882a593Smuzhiyun				};
1928*4882a593Smuzhiyun
1929*4882a593Smuzhiyun				vp1_out_dsi1: endpoint@1 {
1930*4882a593Smuzhiyun					reg = <1>;
1931*4882a593Smuzhiyun					remote-endpoint = <&dsi1_in_vp1>;
1932*4882a593Smuzhiyun				};
1933*4882a593Smuzhiyun
1934*4882a593Smuzhiyun				vp1_out_edp: endpoint@2 {
1935*4882a593Smuzhiyun					reg = <2>;
1936*4882a593Smuzhiyun					remote-endpoint = <&edp_in_vp1>;
1937*4882a593Smuzhiyun				};
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun				vp1_out_hdmi: endpoint@3 {
1940*4882a593Smuzhiyun					reg = <3>;
1941*4882a593Smuzhiyun					remote-endpoint = <&hdmi_in_vp1>;
1942*4882a593Smuzhiyun				};
1943*4882a593Smuzhiyun
1944*4882a593Smuzhiyun				vp1_out_lvds: endpoint@4 {
1945*4882a593Smuzhiyun					reg = <4>;
1946*4882a593Smuzhiyun					remote-endpoint = <&lvds_in_vp1>;
1947*4882a593Smuzhiyun				};
1948*4882a593Smuzhiyun			};
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun			vp2: port@2 {
1951*4882a593Smuzhiyun				#address-cells = <1>;
1952*4882a593Smuzhiyun				#size-cells = <0>;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun				reg = <2>;
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun				vp2_out_lvds: endpoint@0 {
1957*4882a593Smuzhiyun					reg = <0>;
1958*4882a593Smuzhiyun					remote-endpoint = <&lvds_in_vp2>;
1959*4882a593Smuzhiyun				};
1960*4882a593Smuzhiyun
1961*4882a593Smuzhiyun				vp2_out_rgb: endpoint@1 {
1962*4882a593Smuzhiyun					reg = <1>;
1963*4882a593Smuzhiyun					remote-endpoint = <&rgb_in_vp2>;
1964*4882a593Smuzhiyun				};
1965*4882a593Smuzhiyun			};
1966*4882a593Smuzhiyun		};
1967*4882a593Smuzhiyun	};
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun	vop_mmu: iommu@fe043e00 {
1970*4882a593Smuzhiyun		compatible = "rockchip,iommu-v2";
1971*4882a593Smuzhiyun		reg = <0x0 0xfe043e00 0x0 0x100>, <0x0 0xfe043f00 0x0 0x100>;
1972*4882a593Smuzhiyun		interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
1973*4882a593Smuzhiyun		interrupt-names = "vop_mmu";
1974*4882a593Smuzhiyun		clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>;
1975*4882a593Smuzhiyun		clock-names = "aclk", "iface";
1976*4882a593Smuzhiyun		#iommu-cells = <0>;
1977*4882a593Smuzhiyun		rockchip,disable-device-link-resume;
1978*4882a593Smuzhiyun		status = "disabled";
1979*4882a593Smuzhiyun	};
1980*4882a593Smuzhiyun
1981*4882a593Smuzhiyun	dsi0: dsi@fe060000 {
1982*4882a593Smuzhiyun		compatible = "rockchip,rk3568-mipi-dsi";
1983*4882a593Smuzhiyun		reg = <0x0 0xfe060000 0x0 0x10000>;
1984*4882a593Smuzhiyun		interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
1985*4882a593Smuzhiyun		clocks = <&cru PCLK_DSITX_0>, <&cru HCLK_VO>;
1986*4882a593Smuzhiyun		clock-names = "pclk", "hclk";
1987*4882a593Smuzhiyun		resets = <&cru SRST_P_DSITX_0>;
1988*4882a593Smuzhiyun		reset-names = "apb";
1989*4882a593Smuzhiyun		phys = <&video_phy0>;
1990*4882a593Smuzhiyun		phy-names = "dphy";
1991*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VO>;
1992*4882a593Smuzhiyun		rockchip,grf = <&grf>;
1993*4882a593Smuzhiyun		#address-cells = <1>;
1994*4882a593Smuzhiyun		#size-cells = <0>;
1995*4882a593Smuzhiyun		status = "disabled";
1996*4882a593Smuzhiyun
1997*4882a593Smuzhiyun		ports {
1998*4882a593Smuzhiyun			#address-cells = <1>;
1999*4882a593Smuzhiyun			#size-cells = <0>;
2000*4882a593Smuzhiyun
2001*4882a593Smuzhiyun			dsi0_in: port@0 {
2002*4882a593Smuzhiyun				reg = <0>;
2003*4882a593Smuzhiyun				#address-cells = <1>;
2004*4882a593Smuzhiyun				#size-cells = <0>;
2005*4882a593Smuzhiyun
2006*4882a593Smuzhiyun				dsi0_in_vp0: endpoint@0 {
2007*4882a593Smuzhiyun					reg = <0>;
2008*4882a593Smuzhiyun					remote-endpoint = <&vp0_out_dsi0>;
2009*4882a593Smuzhiyun					status = "disabled";
2010*4882a593Smuzhiyun				};
2011*4882a593Smuzhiyun
2012*4882a593Smuzhiyun				dsi0_in_vp1: endpoint@1 {
2013*4882a593Smuzhiyun					reg = <1>;
2014*4882a593Smuzhiyun					remote-endpoint = <&vp1_out_dsi0>;
2015*4882a593Smuzhiyun					status = "disabled";
2016*4882a593Smuzhiyun				};
2017*4882a593Smuzhiyun			};
2018*4882a593Smuzhiyun		};
2019*4882a593Smuzhiyun	};
2020*4882a593Smuzhiyun
2021*4882a593Smuzhiyun	dsi1: dsi@fe070000 {
2022*4882a593Smuzhiyun		compatible = "rockchip,rk3568-mipi-dsi";
2023*4882a593Smuzhiyun		reg = <0x0 0xfe070000 0x0 0x10000>;
2024*4882a593Smuzhiyun		interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
2025*4882a593Smuzhiyun		clocks = <&cru PCLK_DSITX_1>, <&cru HCLK_VO>;
2026*4882a593Smuzhiyun		clock-names = "pclk", "hclk";
2027*4882a593Smuzhiyun		resets = <&cru SRST_P_DSITX_1>;
2028*4882a593Smuzhiyun		reset-names = "apb";
2029*4882a593Smuzhiyun		phys = <&video_phy1>;
2030*4882a593Smuzhiyun		phy-names = "dphy";
2031*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VO>;
2032*4882a593Smuzhiyun		rockchip,grf = <&grf>;
2033*4882a593Smuzhiyun		#address-cells = <1>;
2034*4882a593Smuzhiyun		#size-cells = <0>;
2035*4882a593Smuzhiyun		status = "disabled";
2036*4882a593Smuzhiyun
2037*4882a593Smuzhiyun		ports {
2038*4882a593Smuzhiyun			#address-cells = <1>;
2039*4882a593Smuzhiyun			#size-cells = <0>;
2040*4882a593Smuzhiyun
2041*4882a593Smuzhiyun			dsi1_in: port@0 {
2042*4882a593Smuzhiyun				reg = <0>;
2043*4882a593Smuzhiyun				#address-cells = <1>;
2044*4882a593Smuzhiyun				#size-cells = <0>;
2045*4882a593Smuzhiyun
2046*4882a593Smuzhiyun				dsi1_in_vp0: endpoint@0 {
2047*4882a593Smuzhiyun					reg = <0>;
2048*4882a593Smuzhiyun					remote-endpoint = <&vp0_out_dsi1>;
2049*4882a593Smuzhiyun					status = "disabled";
2050*4882a593Smuzhiyun				};
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun				dsi1_in_vp1: endpoint@1 {
2053*4882a593Smuzhiyun					reg = <1>;
2054*4882a593Smuzhiyun					remote-endpoint = <&vp1_out_dsi1>;
2055*4882a593Smuzhiyun					status = "disabled";
2056*4882a593Smuzhiyun				};
2057*4882a593Smuzhiyun			};
2058*4882a593Smuzhiyun		};
2059*4882a593Smuzhiyun	};
2060*4882a593Smuzhiyun
2061*4882a593Smuzhiyun	hdmi: hdmi@fe0a0000 {
2062*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dw-hdmi";
2063*4882a593Smuzhiyun		reg = <0x0 0xfe0a0000 0x0 0x20000>;
2064*4882a593Smuzhiyun		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
2065*4882a593Smuzhiyun		clocks = <&cru PCLK_HDMI_HOST>,
2066*4882a593Smuzhiyun			 <&cru CLK_HDMI_SFR>,
2067*4882a593Smuzhiyun			 <&cru CLK_HDMI_CEC>,
2068*4882a593Smuzhiyun			 <&pmucru PLL_HPLL>,
2069*4882a593Smuzhiyun			 <&cru HCLK_VOP>;
2070*4882a593Smuzhiyun		clock-names = "iahb", "isfr", "cec", "ref", "hclk";
2071*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VO>;
2072*4882a593Smuzhiyun		reg-io-width = <4>;
2073*4882a593Smuzhiyun		rockchip,grf = <&grf>;
2074*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2075*4882a593Smuzhiyun		pinctrl-names = "default";
2076*4882a593Smuzhiyun		pinctrl-0 = <&hdmitx_scl &hdmitx_sda &hdmitxm0_cec>;
2077*4882a593Smuzhiyun		status = "disabled";
2078*4882a593Smuzhiyun
2079*4882a593Smuzhiyun		ports {
2080*4882a593Smuzhiyun			#address-cells = <1>;
2081*4882a593Smuzhiyun			#size-cells = <0>;
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun			port@0 {
2084*4882a593Smuzhiyun				reg = <0>;
2085*4882a593Smuzhiyun				#address-cells = <1>;
2086*4882a593Smuzhiyun				#size-cells = <0>;
2087*4882a593Smuzhiyun
2088*4882a593Smuzhiyun				hdmi_in_vp0: endpoint@0 {
2089*4882a593Smuzhiyun					reg = <0>;
2090*4882a593Smuzhiyun					remote-endpoint = <&vp0_out_hdmi>;
2091*4882a593Smuzhiyun					status = "disabled";
2092*4882a593Smuzhiyun				};
2093*4882a593Smuzhiyun
2094*4882a593Smuzhiyun				hdmi_in_vp1: endpoint@1 {
2095*4882a593Smuzhiyun					reg = <1>;
2096*4882a593Smuzhiyun					remote-endpoint = <&vp1_out_hdmi>;
2097*4882a593Smuzhiyun					status = "disabled";
2098*4882a593Smuzhiyun				};
2099*4882a593Smuzhiyun			};
2100*4882a593Smuzhiyun		};
2101*4882a593Smuzhiyun	};
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun	edp: edp@fe0c0000 {
2104*4882a593Smuzhiyun		compatible = "rockchip,rk3568-edp";
2105*4882a593Smuzhiyun		reg = <0x0 0xfe0c0000 0x0 0x10000>;
2106*4882a593Smuzhiyun		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
2107*4882a593Smuzhiyun		clocks = <&pmucru XIN_OSC0_EDPPHY_G>, <&cru PCLK_EDP_CTRL>,
2108*4882a593Smuzhiyun			 <&cru CLK_EDP_200M>, <&cru HCLK_VO>;
2109*4882a593Smuzhiyun		clock-names = "dp", "pclk", "spdif", "hclk";
2110*4882a593Smuzhiyun		resets = <&cru SRST_EDP_24M>, <&cru SRST_P_EDP_CTRL>;
2111*4882a593Smuzhiyun		reset-names = "dp", "apb";
2112*4882a593Smuzhiyun		phys = <&edp_phy>;
2113*4882a593Smuzhiyun		phy-names = "dp";
2114*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VO>;
2115*4882a593Smuzhiyun		status = "disabled";
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun		ports {
2118*4882a593Smuzhiyun			#address-cells = <1>;
2119*4882a593Smuzhiyun			#size-cells = <0>;
2120*4882a593Smuzhiyun
2121*4882a593Smuzhiyun			edp_in: port@0 {
2122*4882a593Smuzhiyun				reg = <0>;
2123*4882a593Smuzhiyun				#address-cells = <1>;
2124*4882a593Smuzhiyun				#size-cells = <0>;
2125*4882a593Smuzhiyun
2126*4882a593Smuzhiyun				edp_in_vp0: endpoint@0 {
2127*4882a593Smuzhiyun					reg = <0>;
2128*4882a593Smuzhiyun					remote-endpoint = <&vp0_out_edp>;
2129*4882a593Smuzhiyun					status = "disabled";
2130*4882a593Smuzhiyun				};
2131*4882a593Smuzhiyun
2132*4882a593Smuzhiyun				edp_in_vp1: endpoint@1 {
2133*4882a593Smuzhiyun					reg = <1>;
2134*4882a593Smuzhiyun					remote-endpoint = <&vp1_out_edp>;
2135*4882a593Smuzhiyun					status = "disabled";
2136*4882a593Smuzhiyun				};
2137*4882a593Smuzhiyun			};
2138*4882a593Smuzhiyun		};
2139*4882a593Smuzhiyun	};
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun	nocp_cpu: nocp-cpu@fe102000 {
2142*4882a593Smuzhiyun		compatible = "rockchip,rk3568-nocp";
2143*4882a593Smuzhiyun		reg = <0x0 0xfe102000 0x0 0x400>;
2144*4882a593Smuzhiyun	};
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun	nocp_gpu_vpu_rga_venc: nocp-gpu-vpu-rga-venc@fe102400 {
2147*4882a593Smuzhiyun		compatible = "rockchip,rk3568-nocp";
2148*4882a593Smuzhiyun		reg = <0x0 0xfe102400 0x0 0x400>;
2149*4882a593Smuzhiyun	};
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun	nocp_npu_vdec: nocp-vdec@fe102800 {
2152*4882a593Smuzhiyun		compatible = "rockchip,rk3568-nocp";
2153*4882a593Smuzhiyun		reg = <0x0 0xfe102800 0x0 0x400>;
2154*4882a593Smuzhiyun	};
2155*4882a593Smuzhiyun
2156*4882a593Smuzhiyun	nocp_vi_usb_peri_pipe: nocp-vi-usb-peri-pipe@fe102c00 {
2157*4882a593Smuzhiyun		compatible = "rockchip,rk3568-nocp";
2158*4882a593Smuzhiyun		reg = <0x0 0xfe102c00 0x0 0x400>;
2159*4882a593Smuzhiyun	};
2160*4882a593Smuzhiyun
2161*4882a593Smuzhiyun	nocp_vo: nocp-vo@fe103000 {
2162*4882a593Smuzhiyun		compatible = "rockchip,rk3568-nocp";
2163*4882a593Smuzhiyun		reg = <0x0 0xfe103000 0x0 0x400>;
2164*4882a593Smuzhiyun	};
2165*4882a593Smuzhiyun
2166*4882a593Smuzhiyun	qos_gpu: qos@fe128000 {
2167*4882a593Smuzhiyun		compatible = "syscon";
2168*4882a593Smuzhiyun		reg = <0x0 0xfe128000 0x0 0x20>;
2169*4882a593Smuzhiyun	};
2170*4882a593Smuzhiyun
2171*4882a593Smuzhiyun	qos_rkvenc_rd_m0: qos@fe138080 {
2172*4882a593Smuzhiyun		compatible = "syscon";
2173*4882a593Smuzhiyun		reg = <0x0 0xfe138080 0x0 0x20>;
2174*4882a593Smuzhiyun	};
2175*4882a593Smuzhiyun
2176*4882a593Smuzhiyun	qos_rkvenc_rd_m1: qos@fe138100 {
2177*4882a593Smuzhiyun		compatible = "syscon";
2178*4882a593Smuzhiyun		reg = <0x0 0xfe138100 0x0 0x20>;
2179*4882a593Smuzhiyun	};
2180*4882a593Smuzhiyun
2181*4882a593Smuzhiyun	qos_rkvenc_wr_m0: qos@fe138180 {
2182*4882a593Smuzhiyun		compatible = "syscon";
2183*4882a593Smuzhiyun		reg = <0x0 0xfe138180 0x0 0x20>;
2184*4882a593Smuzhiyun	};
2185*4882a593Smuzhiyun
2186*4882a593Smuzhiyun	qos_isp: qos@fe148000 {
2187*4882a593Smuzhiyun		compatible = "syscon";
2188*4882a593Smuzhiyun		reg = <0x0 0xfe148000 0x0 0x20>;
2189*4882a593Smuzhiyun	};
2190*4882a593Smuzhiyun
2191*4882a593Smuzhiyun	qos_vicap0: qos@fe148080 {
2192*4882a593Smuzhiyun		compatible = "syscon";
2193*4882a593Smuzhiyun		reg = <0x0 0xfe148080 0x0 0x20>;
2194*4882a593Smuzhiyun	};
2195*4882a593Smuzhiyun
2196*4882a593Smuzhiyun	qos_vicap1: qos@fe148100 {
2197*4882a593Smuzhiyun		compatible = "syscon";
2198*4882a593Smuzhiyun		reg = <0x0 0xfe148100 0x0 0x20>;
2199*4882a593Smuzhiyun	};
2200*4882a593Smuzhiyun
2201*4882a593Smuzhiyun	qos_vpu: qos@fe150000 {
2202*4882a593Smuzhiyun		compatible = "syscon";
2203*4882a593Smuzhiyun		reg = <0x0 0xfe150000 0x0 0x20>;
2204*4882a593Smuzhiyun	};
2205*4882a593Smuzhiyun
2206*4882a593Smuzhiyun	qos_ebc: qos@fe158000 {
2207*4882a593Smuzhiyun		compatible = "syscon";
2208*4882a593Smuzhiyun		reg = <0x0 0xfe158000 0x0 0x20>;
2209*4882a593Smuzhiyun	};
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun	qos_iep: qos@fe158100 {
2212*4882a593Smuzhiyun		compatible = "syscon";
2213*4882a593Smuzhiyun		reg = <0x0 0xfe158100 0x0 0x20>;
2214*4882a593Smuzhiyun	};
2215*4882a593Smuzhiyun
2216*4882a593Smuzhiyun	qos_jpeg_dec: qos@fe158180 {
2217*4882a593Smuzhiyun		compatible = "syscon";
2218*4882a593Smuzhiyun		reg = <0x0 0xfe158180 0x0 0x20>;
2219*4882a593Smuzhiyun	};
2220*4882a593Smuzhiyun
2221*4882a593Smuzhiyun	qos_jpeg_enc: qos@fe158200 {
2222*4882a593Smuzhiyun		compatible = "syscon";
2223*4882a593Smuzhiyun		reg = <0x0 0xfe158200 0x0 0x20>;
2224*4882a593Smuzhiyun	};
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun	qos_rga_rd: qos@fe158280 {
2227*4882a593Smuzhiyun		compatible = "syscon";
2228*4882a593Smuzhiyun		reg = <0x0 0xfe158280 0x0 0x20>;
2229*4882a593Smuzhiyun	};
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun	qos_rga_wr: qos@fe158300 {
2232*4882a593Smuzhiyun		compatible = "syscon";
2233*4882a593Smuzhiyun		reg = <0x0 0xfe158300 0x0 0x20>;
2234*4882a593Smuzhiyun	};
2235*4882a593Smuzhiyun
2236*4882a593Smuzhiyun	qos_npu: qos@fe180000 {
2237*4882a593Smuzhiyun		compatible = "syscon";
2238*4882a593Smuzhiyun		reg = <0x0 0xfe180000 0x0 0x20>;
2239*4882a593Smuzhiyun	};
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun	qos_pcie2x1: qos@fe190000 {
2242*4882a593Smuzhiyun		compatible = "syscon";
2243*4882a593Smuzhiyun		reg = <0x0 0xfe190000 0x0 0x20>;
2244*4882a593Smuzhiyun	};
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun	qos_pcie3x1: qos@fe190080 {
2247*4882a593Smuzhiyun		compatible = "syscon";
2248*4882a593Smuzhiyun		reg = <0x0 0xfe190080 0x0 0x20>;
2249*4882a593Smuzhiyun	};
2250*4882a593Smuzhiyun
2251*4882a593Smuzhiyun	qos_pcie3x2: qos@fe190100 {
2252*4882a593Smuzhiyun		compatible = "syscon";
2253*4882a593Smuzhiyun		reg = <0x0 0xfe190100 0x0 0x20>;
2254*4882a593Smuzhiyun	};
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun	qos_sata0: qos@fe190200 {
2257*4882a593Smuzhiyun		compatible = "syscon";
2258*4882a593Smuzhiyun		reg = <0x0 0xfe190200 0x0 0x20>;
2259*4882a593Smuzhiyun	};
2260*4882a593Smuzhiyun
2261*4882a593Smuzhiyun	qos_sata1: qos@fe190280 {
2262*4882a593Smuzhiyun		compatible = "syscon";
2263*4882a593Smuzhiyun		reg = <0x0 0xfe190280 0x0 0x20>;
2264*4882a593Smuzhiyun	};
2265*4882a593Smuzhiyun
2266*4882a593Smuzhiyun	qos_sata2: qos@fe190300 {
2267*4882a593Smuzhiyun		compatible = "syscon";
2268*4882a593Smuzhiyun		reg = <0x0 0xfe190300 0x0 0x20>;
2269*4882a593Smuzhiyun	};
2270*4882a593Smuzhiyun
2271*4882a593Smuzhiyun	qos_usb3_0: qos@fe190380 {
2272*4882a593Smuzhiyun		compatible = "syscon";
2273*4882a593Smuzhiyun		reg = <0x0 0xfe190380 0x0 0x20>;
2274*4882a593Smuzhiyun	};
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun	qos_usb3_1: qos@fe190400 {
2277*4882a593Smuzhiyun		compatible = "syscon";
2278*4882a593Smuzhiyun		reg = <0x0 0xfe190400 0x0 0x20>;
2279*4882a593Smuzhiyun	};
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun	qos_rkvdec: qos@fe198000 {
2282*4882a593Smuzhiyun		compatible = "syscon";
2283*4882a593Smuzhiyun		reg = <0x0 0xfe198000 0x0 0x20>;
2284*4882a593Smuzhiyun	};
2285*4882a593Smuzhiyun
2286*4882a593Smuzhiyun	qos_hdcp: qos@fe1a8000 {
2287*4882a593Smuzhiyun		compatible = "syscon";
2288*4882a593Smuzhiyun		reg = <0x0 0xfe1a8000 0x0 0x20>;
2289*4882a593Smuzhiyun	};
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun	qos_vop_m0: qos@fe1a8080 {
2292*4882a593Smuzhiyun		compatible = "syscon";
2293*4882a593Smuzhiyun		reg = <0x0 0xfe1a8080 0x0 0x20>;
2294*4882a593Smuzhiyun	};
2295*4882a593Smuzhiyun
2296*4882a593Smuzhiyun	qos_vop_m1: qos@fe1a8100 {
2297*4882a593Smuzhiyun		compatible = "syscon";
2298*4882a593Smuzhiyun		reg = <0x0 0xfe1a8100 0x0 0x20>;
2299*4882a593Smuzhiyun	};
2300*4882a593Smuzhiyun
2301*4882a593Smuzhiyun	sdmmc2: dwmmc@fe000000 {
2302*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dw-mshc",
2303*4882a593Smuzhiyun			     "rockchip,rk3288-dw-mshc";
2304*4882a593Smuzhiyun		reg = <0x0 0xfe000000 0x0 0x4000>;
2305*4882a593Smuzhiyun		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
2306*4882a593Smuzhiyun		max-frequency = <150000000>;
2307*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC2>, <&cru CLK_SDMMC2>,
2308*4882a593Smuzhiyun			 <&cru SCLK_SDMMC2_DRV>, <&cru SCLK_SDMMC2_SAMPLE>;
2309*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2310*4882a593Smuzhiyun		fifo-depth = <0x100>;
2311*4882a593Smuzhiyun		resets = <&cru SRST_SDMMC2>;
2312*4882a593Smuzhiyun		reset-names = "reset";
2313*4882a593Smuzhiyun		status = "disabled";
2314*4882a593Smuzhiyun	};
2315*4882a593Smuzhiyun
2316*4882a593Smuzhiyun	dfi: dfi@fe230000 {
2317*4882a593Smuzhiyun		reg = <0x00 0xfe230000 0x00 0x400>;
2318*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dfi";
2319*4882a593Smuzhiyun		rockchip,pmugrf = <&pmugrf>;
2320*4882a593Smuzhiyun		status = "disabled";
2321*4882a593Smuzhiyun	};
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun	dmc: dmc {
2324*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dmc";
2325*4882a593Smuzhiyun		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
2326*4882a593Smuzhiyun		interrupt-names = "complete";
2327*4882a593Smuzhiyun		devfreq-events = <&dfi>, <&nocp_cpu>;
2328*4882a593Smuzhiyun		clocks = <&scmi_clk 3>;
2329*4882a593Smuzhiyun		clock-names = "dmc_clk";
2330*4882a593Smuzhiyun		operating-points-v2 = <&dmc_opp_table>;
2331*4882a593Smuzhiyun		vop-bw-dmc-freq = <
2332*4882a593Smuzhiyun		/* min_bw(MB/s) max_bw(MB/s) freq(KHz) */
2333*4882a593Smuzhiyun			0	286	324000
2334*4882a593Smuzhiyun			287	99999	528000
2335*4882a593Smuzhiyun		>;
2336*4882a593Smuzhiyun		vop-frame-bw-dmc-freq = <
2337*4882a593Smuzhiyun		/* min_bw(MB/s) max_bw(MB/s) freq(KHz) */
2338*4882a593Smuzhiyun			0	620	324000
2339*4882a593Smuzhiyun			621	99999	780000
2340*4882a593Smuzhiyun		>;
2341*4882a593Smuzhiyun		cpu-bw-dmc-freq = <
2342*4882a593Smuzhiyun		/* min_bw(MB/s) max_bw(MB/s) freq(KHz) */
2343*4882a593Smuzhiyun			0	350	324000
2344*4882a593Smuzhiyun			351	400	528000
2345*4882a593Smuzhiyun			401	99999	780000
2346*4882a593Smuzhiyun		>;
2347*4882a593Smuzhiyun		upthreshold = <40>;
2348*4882a593Smuzhiyun		downdifferential = <20>;
2349*4882a593Smuzhiyun		system-status-level = <
2350*4882a593Smuzhiyun			/*system status         freq level*/
2351*4882a593Smuzhiyun			SYS_STATUS_NORMAL       DMC_FREQ_LEVEL_MID_HIGH
2352*4882a593Smuzhiyun			SYS_STATUS_REBOOT       DMC_FREQ_LEVEL_HIGH
2353*4882a593Smuzhiyun			SYS_STATUS_SUSPEND      DMC_FREQ_LEVEL_LOW
2354*4882a593Smuzhiyun			SYS_STATUS_VIDEO_4K     DMC_FREQ_LEVEL_MID_HIGH
2355*4882a593Smuzhiyun			SYS_STATUS_VIDEO_4K_10B DMC_FREQ_LEVEL_MID_HIGH
2356*4882a593Smuzhiyun			SYS_STATUS_BOOST        DMC_FREQ_LEVEL_HIGH
2357*4882a593Smuzhiyun			SYS_STATUS_ISP          DMC_FREQ_LEVEL_HIGH
2358*4882a593Smuzhiyun			SYS_STATUS_PERFORMANCE  DMC_FREQ_LEVEL_HIGH
2359*4882a593Smuzhiyun			SYS_STATUS_DUALVIEW     DMC_FREQ_LEVEL_HIGH
2360*4882a593Smuzhiyun		>;
2361*4882a593Smuzhiyun		auto-min-freq = <324000>;
2362*4882a593Smuzhiyun		auto-freq-en = <1>;
2363*4882a593Smuzhiyun		#cooling-cells = <2>;
2364*4882a593Smuzhiyun		status = "disabled";
2365*4882a593Smuzhiyun	};
2366*4882a593Smuzhiyun
2367*4882a593Smuzhiyun	dmc_fsp: dmc-fsp {
2368*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dmc-fsp";
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun		debug_print_level = <0>;
2371*4882a593Smuzhiyun		ddr3_params = <&ddr3_params>;
2372*4882a593Smuzhiyun		ddr4_params = <&ddr4_params>;
2373*4882a593Smuzhiyun		lpddr3_params = <&lpddr3_params>;
2374*4882a593Smuzhiyun		lpddr4_params = <&lpddr4_params>;
2375*4882a593Smuzhiyun		lpddr4x_params = <&lpddr4x_params>;
2376*4882a593Smuzhiyun
2377*4882a593Smuzhiyun		status = "okay";
2378*4882a593Smuzhiyun	};
2379*4882a593Smuzhiyun
2380*4882a593Smuzhiyun	dmc_opp_table: dmc-opp-table {
2381*4882a593Smuzhiyun		compatible = "operating-points-v2";
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun		mbist-vmin = <825000 900000 950000>;
2384*4882a593Smuzhiyun		nvmem-cells = <&log_leakage>, <&core_pvtm>, <&mbist_vmin>, <&dmc_opp_info>;
2385*4882a593Smuzhiyun		nvmem-cell-names = "leakage", "pvtm", "mbist-vmin", "opp-info";
2386*4882a593Smuzhiyun		rockchip,max-volt = <1000000>;
2387*4882a593Smuzhiyun		rockchip,temp-hysteresis = <5000>;
2388*4882a593Smuzhiyun		rockchip,low-temp = <0>;
2389*4882a593Smuzhiyun		rockchip,low-temp-adjust-volt = <
2390*4882a593Smuzhiyun			/* MHz    MHz    uV */
2391*4882a593Smuzhiyun			   0      1560   75000
2392*4882a593Smuzhiyun		>;
2393*4882a593Smuzhiyun		rockchip,leakage-voltage-sel = <
2394*4882a593Smuzhiyun			1   80    0
2395*4882a593Smuzhiyun			81  254   1
2396*4882a593Smuzhiyun		>;
2397*4882a593Smuzhiyun		rockchip,pvtm-voltage-sel = <
2398*4882a593Smuzhiyun			0        84000   0
2399*4882a593Smuzhiyun			84001    100000  1
2400*4882a593Smuzhiyun		>;
2401*4882a593Smuzhiyun		rockchip,pvtm-ch = <0 5>;
2402*4882a593Smuzhiyun
2403*4882a593Smuzhiyun		opp-1560000000 {
2404*4882a593Smuzhiyun			opp-hz = /bits/ 64 <1560000000>;
2405*4882a593Smuzhiyun			opp-microvolt = <900000 900000 1000000>;
2406*4882a593Smuzhiyun			opp-microvolt-L0 = <900000 900000 1000000>;
2407*4882a593Smuzhiyun			opp-microvolt-L1 = <875000 875000 1000000>;
2408*4882a593Smuzhiyun		};
2409*4882a593Smuzhiyun	};
2410*4882a593Smuzhiyun
2411*4882a593Smuzhiyun	pcie2x1: pcie@fe260000 {
2412*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pcie", "snps,dw-pcie";
2413*4882a593Smuzhiyun		#address-cells = <3>;
2414*4882a593Smuzhiyun		#size-cells = <2>;
2415*4882a593Smuzhiyun		bus-range = <0x0 0xf>;
2416*4882a593Smuzhiyun		clocks = <&cru ACLK_PCIE20_MST>, <&cru ACLK_PCIE20_SLV>,
2417*4882a593Smuzhiyun			 <&cru ACLK_PCIE20_DBI>, <&cru PCLK_PCIE20>,
2418*4882a593Smuzhiyun			 <&cru CLK_PCIE20_AUX_NDFT>;
2419*4882a593Smuzhiyun		clock-names = "aclk_mst", "aclk_slv",
2420*4882a593Smuzhiyun			      "aclk_dbi", "pclk", "aux";
2421*4882a593Smuzhiyun		device_type = "pci";
2422*4882a593Smuzhiyun		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>,
2423*4882a593Smuzhiyun			     <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
2424*4882a593Smuzhiyun			     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
2425*4882a593Smuzhiyun			     <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
2426*4882a593Smuzhiyun			     <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
2427*4882a593Smuzhiyun		interrupt-names = "sys", "pmc", "msg", "legacy", "err";
2428*4882a593Smuzhiyun		#interrupt-cells = <1>;
2429*4882a593Smuzhiyun		interrupt-map-mask = <0 0 0 7>;
2430*4882a593Smuzhiyun		interrupt-map = <0 0 0 1 &pcie2x1_intc 0>,
2431*4882a593Smuzhiyun				<0 0 0 2 &pcie2x1_intc 1>,
2432*4882a593Smuzhiyun				<0 0 0 3 &pcie2x1_intc 2>,
2433*4882a593Smuzhiyun				<0 0 0 4 &pcie2x1_intc 3>;
2434*4882a593Smuzhiyun		linux,pci-domain = <0>;
2435*4882a593Smuzhiyun		num-ib-windows = <6>;
2436*4882a593Smuzhiyun		num-viewport = <8>;
2437*4882a593Smuzhiyun		num-ob-windows = <2>;
2438*4882a593Smuzhiyun		max-link-speed = <2>;
2439*4882a593Smuzhiyun		msi-map = <0x0 &its 0x0 0x1000>;
2440*4882a593Smuzhiyun		num-lanes = <1>;
2441*4882a593Smuzhiyun		phys = <&combphy2_psq PHY_TYPE_PCIE>;
2442*4882a593Smuzhiyun		phy-names = "pcie-phy";
2443*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_PIPE>;
2444*4882a593Smuzhiyun		ranges = <0x00000800 0x0 0xf4000000 0x0 0xf4000000 0x0 0x100000
2445*4882a593Smuzhiyun			  0x81000000 0x0 0xf4100000 0x0 0xf4100000 0x0 0x100000
2446*4882a593Smuzhiyun			  0x82000000 0x0 0xf4200000 0x0 0xf4200000 0x0 0x1e00000
2447*4882a593Smuzhiyun			  0xc3000000 0x3 0x00000000 0x3 0x00000000 0x0 0x40000000>;
2448*4882a593Smuzhiyun		reg = <0x3 0xc0000000 0x0 0x400000>,
2449*4882a593Smuzhiyun		      <0x0 0xfe260000 0x0 0x10000>;
2450*4882a593Smuzhiyun		reg-names = "pcie-dbi", "pcie-apb";
2451*4882a593Smuzhiyun		resets = <&cru SRST_PCIE20_POWERUP>;
2452*4882a593Smuzhiyun		reset-names = "pipe";
2453*4882a593Smuzhiyun		status = "disabled";
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun		pcie2x1_intc: legacy-interrupt-controller {
2456*4882a593Smuzhiyun			interrupt-controller;
2457*4882a593Smuzhiyun			#address-cells = <0>;
2458*4882a593Smuzhiyun			#interrupt-cells = <1>;
2459*4882a593Smuzhiyun			interrupt-parent = <&gic>;
2460*4882a593Smuzhiyun			interrupts = <GIC_SPI 72 IRQ_TYPE_EDGE_RISING>;
2461*4882a593Smuzhiyun		};
2462*4882a593Smuzhiyun	};
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun	pcie3x1: pcie@fe270000 {
2465*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pcie", "snps,dw-pcie";
2466*4882a593Smuzhiyun		#address-cells = <3>;
2467*4882a593Smuzhiyun		#size-cells = <2>;
2468*4882a593Smuzhiyun		bus-range = <0x10 0x1f>;
2469*4882a593Smuzhiyun		clocks = <&cru ACLK_PCIE30X1_MST>, <&cru ACLK_PCIE30X1_SLV>,
2470*4882a593Smuzhiyun			 <&cru ACLK_PCIE30X1_DBI>, <&cru PCLK_PCIE30X1>,
2471*4882a593Smuzhiyun			 <&cru CLK_PCIE30X1_AUX_NDFT>;
2472*4882a593Smuzhiyun		clock-names = "aclk_mst", "aclk_slv",
2473*4882a593Smuzhiyun			      "aclk_dbi", "pclk", "aux";
2474*4882a593Smuzhiyun		device_type = "pci";
2475*4882a593Smuzhiyun		interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH>,
2476*4882a593Smuzhiyun			     <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>,
2477*4882a593Smuzhiyun			     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>,
2478*4882a593Smuzhiyun			     <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
2479*4882a593Smuzhiyun			     <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
2480*4882a593Smuzhiyun		interrupt-names = "sys", "pmc", "msg", "legacy", "err";
2481*4882a593Smuzhiyun		#interrupt-cells = <1>;
2482*4882a593Smuzhiyun		interrupt-map-mask = <0 0 0 7>;
2483*4882a593Smuzhiyun		interrupt-map = <0 0 0 1 &pcie3x1_intc 0>,
2484*4882a593Smuzhiyun				<0 0 0 2 &pcie3x1_intc 1>,
2485*4882a593Smuzhiyun				<0 0 0 3 &pcie3x1_intc 2>,
2486*4882a593Smuzhiyun				<0 0 0 4 &pcie3x1_intc 3>;
2487*4882a593Smuzhiyun		linux,pci-domain = <1>;
2488*4882a593Smuzhiyun		num-ib-windows = <6>;
2489*4882a593Smuzhiyun		num-ob-windows = <2>;
2490*4882a593Smuzhiyun		num-viewport = <8>;
2491*4882a593Smuzhiyun		max-link-speed = <3>;
2492*4882a593Smuzhiyun		msi-map = <0x1000 &its 0x1000 0x1000>;
2493*4882a593Smuzhiyun		num-lanes = <1>;
2494*4882a593Smuzhiyun		phys = <&pcie30phy>;
2495*4882a593Smuzhiyun		phy-names = "pcie-phy";
2496*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_PIPE>;
2497*4882a593Smuzhiyun		ranges = <0x00000800 0x0 0xf2000000 0x0 0xf2000000 0x0 0x100000
2498*4882a593Smuzhiyun			  0x81000000 0x0 0xf2100000 0x0 0xf2100000 0x0 0x100000
2499*4882a593Smuzhiyun			  0x82000000 0x0 0xf2200000 0x0 0xf2200000 0x0 0x1e00000
2500*4882a593Smuzhiyun			  0xc3000000 0x3 0x40000000 0x3 0x40000000 0x0 0x40000000>;
2501*4882a593Smuzhiyun		reg = <0x3 0xc0400000 0x0 0x400000>,
2502*4882a593Smuzhiyun		      <0x0 0xfe270000 0x0 0x10000>;
2503*4882a593Smuzhiyun		reg-names = "pcie-dbi", "pcie-apb";
2504*4882a593Smuzhiyun		resets = <&cru SRST_PCIE30X1_POWERUP>;
2505*4882a593Smuzhiyun		reset-names = "pipe";
2506*4882a593Smuzhiyun		/* rockchip,bifurcation; lane1 when using 1+1 */
2507*4882a593Smuzhiyun		status = "disabled";
2508*4882a593Smuzhiyun
2509*4882a593Smuzhiyun		pcie3x1_intc: legacy-interrupt-controller {
2510*4882a593Smuzhiyun			interrupt-controller;
2511*4882a593Smuzhiyun			#address-cells = <0>;
2512*4882a593Smuzhiyun			#interrupt-cells = <1>;
2513*4882a593Smuzhiyun			interrupt-parent = <&gic>;
2514*4882a593Smuzhiyun			interrupts = <GIC_SPI 157 IRQ_TYPE_EDGE_RISING>;
2515*4882a593Smuzhiyun		};
2516*4882a593Smuzhiyun	};
2517*4882a593Smuzhiyun
2518*4882a593Smuzhiyun	pcie3x2: pcie@fe280000 {
2519*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pcie", "snps,dw-pcie";
2520*4882a593Smuzhiyun		#address-cells = <3>;
2521*4882a593Smuzhiyun		#size-cells = <2>;
2522*4882a593Smuzhiyun		bus-range = <0x20 0x2f>;
2523*4882a593Smuzhiyun		clocks = <&cru ACLK_PCIE30X2_MST>, <&cru ACLK_PCIE30X2_SLV>,
2524*4882a593Smuzhiyun			 <&cru ACLK_PCIE30X2_DBI>, <&cru PCLK_PCIE30X2>,
2525*4882a593Smuzhiyun			 <&cru CLK_PCIE30X2_AUX_NDFT>;
2526*4882a593Smuzhiyun		clock-names = "aclk_mst", "aclk_slv",
2527*4882a593Smuzhiyun			      "aclk_dbi", "pclk", "aux";
2528*4882a593Smuzhiyun		device_type = "pci";
2529*4882a593Smuzhiyun		interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>,
2530*4882a593Smuzhiyun			     <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>,
2531*4882a593Smuzhiyun			     <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>,
2532*4882a593Smuzhiyun			     <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>,
2533*4882a593Smuzhiyun			     <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
2534*4882a593Smuzhiyun		interrupt-names = "sys", "pmc", "msg", "legacy", "err";
2535*4882a593Smuzhiyun		#interrupt-cells = <1>;
2536*4882a593Smuzhiyun		interrupt-map-mask = <0 0 0 7>;
2537*4882a593Smuzhiyun		interrupt-map = <0 0 0 1 &pcie3x2_intc 0>,
2538*4882a593Smuzhiyun				<0 0 0 2 &pcie3x2_intc 1>,
2539*4882a593Smuzhiyun				<0 0 0 3 &pcie3x2_intc 2>,
2540*4882a593Smuzhiyun				<0 0 0 4 &pcie3x2_intc 3>;
2541*4882a593Smuzhiyun		linux,pci-domain = <2>;
2542*4882a593Smuzhiyun		num-ib-windows = <6>;
2543*4882a593Smuzhiyun		num-viewport = <8>;
2544*4882a593Smuzhiyun		num-ob-windows = <2>;
2545*4882a593Smuzhiyun		max-link-speed = <3>;
2546*4882a593Smuzhiyun		msi-map = <0x2000 &its 0x2000 0x1000>;
2547*4882a593Smuzhiyun		num-lanes = <2>;
2548*4882a593Smuzhiyun		phys = <&pcie30phy>;
2549*4882a593Smuzhiyun		phy-names = "pcie-phy";
2550*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_PIPE>;
2551*4882a593Smuzhiyun		ranges = <0x00000800 0x0 0xf0000000 0x0 0xf0000000 0x0 0x100000
2552*4882a593Smuzhiyun			  0x81000000 0x0 0xf0100000 0x0 0xf0100000 0x0 0x100000
2553*4882a593Smuzhiyun			  0x82000000 0x0 0xf0200000 0x0 0xf0200000 0x0 0x1e00000
2554*4882a593Smuzhiyun			  0xc3000000 0x3 0x80000000 0x3 0x80000000 0x0 0x40000000>;
2555*4882a593Smuzhiyun		reg = <0x3 0xc0800000 0x0 0x400000>,
2556*4882a593Smuzhiyun		      <0x0 0xfe280000 0x0 0x10000>;
2557*4882a593Smuzhiyun		reg-names = "pcie-dbi", "pcie-apb";
2558*4882a593Smuzhiyun		resets = <&cru SRST_PCIE30X2_POWERUP>;
2559*4882a593Smuzhiyun		reset-names = "pipe";
2560*4882a593Smuzhiyun		/* rockchip,bifurcation; lane0 when using 1+1 */
2561*4882a593Smuzhiyun		status = "disabled";
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun		pcie3x2_intc: legacy-interrupt-controller {
2564*4882a593Smuzhiyun			interrupt-controller;
2565*4882a593Smuzhiyun			#address-cells = <0>;
2566*4882a593Smuzhiyun			#interrupt-cells = <1>;
2567*4882a593Smuzhiyun			interrupt-parent = <&gic>;
2568*4882a593Smuzhiyun			interrupts = <GIC_SPI 162 IRQ_TYPE_EDGE_RISING>;
2569*4882a593Smuzhiyun		};
2570*4882a593Smuzhiyun	};
2571*4882a593Smuzhiyun
2572*4882a593Smuzhiyun	gmac_uio0: uio@fe2a0000 {
2573*4882a593Smuzhiyun		compatible = "rockchip,uio-gmac";
2574*4882a593Smuzhiyun		reg = <0x0 0xfe2a0000 0x0 0x10000>;
2575*4882a593Smuzhiyun		rockchip,ethernet = <&gmac0>;
2576*4882a593Smuzhiyun		status = "disabled";
2577*4882a593Smuzhiyun	};
2578*4882a593Smuzhiyun
2579*4882a593Smuzhiyun	sdmmc0: dwmmc@fe2b0000 {
2580*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dw-mshc",
2581*4882a593Smuzhiyun			     "rockchip,rk3288-dw-mshc";
2582*4882a593Smuzhiyun		reg = <0x0 0xfe2b0000 0x0 0x4000>;
2583*4882a593Smuzhiyun		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
2584*4882a593Smuzhiyun		max-frequency = <150000000>;
2585*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC0>, <&cru CLK_SDMMC0>,
2586*4882a593Smuzhiyun			 <&cru SCLK_SDMMC0_DRV>, <&cru SCLK_SDMMC0_SAMPLE>;
2587*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2588*4882a593Smuzhiyun		fifo-depth = <0x100>;
2589*4882a593Smuzhiyun		resets = <&cru SRST_SDMMC0>;
2590*4882a593Smuzhiyun		reset-names = "reset";
2591*4882a593Smuzhiyun		status = "disabled";
2592*4882a593Smuzhiyun	};
2593*4882a593Smuzhiyun
2594*4882a593Smuzhiyun	sdmmc1: dwmmc@fe2c0000 {
2595*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dw-mshc",
2596*4882a593Smuzhiyun			     "rockchip,rk3288-dw-mshc";
2597*4882a593Smuzhiyun		reg = <0x0 0xfe2c0000 0x0 0x4000>;
2598*4882a593Smuzhiyun		interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
2599*4882a593Smuzhiyun		max-frequency = <150000000>;
2600*4882a593Smuzhiyun		clocks = <&cru HCLK_SDMMC1>, <&cru CLK_SDMMC1>,
2601*4882a593Smuzhiyun			 <&cru SCLK_SDMMC1_DRV>, <&cru SCLK_SDMMC1_SAMPLE>;
2602*4882a593Smuzhiyun		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
2603*4882a593Smuzhiyun		fifo-depth = <0x100>;
2604*4882a593Smuzhiyun		resets = <&cru SRST_SDMMC1>;
2605*4882a593Smuzhiyun		reset-names = "reset";
2606*4882a593Smuzhiyun		status = "disabled";
2607*4882a593Smuzhiyun	};
2608*4882a593Smuzhiyun
2609*4882a593Smuzhiyun	sfc: spi@fe300000 {
2610*4882a593Smuzhiyun		compatible = "rockchip,sfc";
2611*4882a593Smuzhiyun		reg = <0x0 0xfe300000 0x0 0x4000>;
2612*4882a593Smuzhiyun		interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
2613*4882a593Smuzhiyun		clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
2614*4882a593Smuzhiyun		clock-names = "clk_sfc", "hclk_sfc";
2615*4882a593Smuzhiyun		assigned-clocks = <&cru SCLK_SFC>;
2616*4882a593Smuzhiyun		assigned-clock-rates = <100000000>;
2617*4882a593Smuzhiyun		#address-cells = <1>;
2618*4882a593Smuzhiyun		#size-cells = <0>;
2619*4882a593Smuzhiyun		status = "disabled";
2620*4882a593Smuzhiyun	};
2621*4882a593Smuzhiyun
2622*4882a593Smuzhiyun	sdhci: sdhci@fe310000 {
2623*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dwcmshc", "rockchip,dwcmshc-sdhci";
2624*4882a593Smuzhiyun		reg = <0x0 0xfe310000 0x0 0x10000>;
2625*4882a593Smuzhiyun		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
2626*4882a593Smuzhiyun		assigned-clocks = <&cru BCLK_EMMC>, <&cru TCLK_EMMC>,
2627*4882a593Smuzhiyun				  <&cru CCLK_EMMC>;
2628*4882a593Smuzhiyun		assigned-clock-rates = <200000000>, <24000000>, <200000000>;
2629*4882a593Smuzhiyun		clocks = <&cru CCLK_EMMC>, <&cru HCLK_EMMC>,
2630*4882a593Smuzhiyun			 <&cru ACLK_EMMC>, <&cru BCLK_EMMC>,
2631*4882a593Smuzhiyun			 <&cru TCLK_EMMC>;
2632*4882a593Smuzhiyun		clock-names = "core", "bus", "axi", "block", "timer";
2633*4882a593Smuzhiyun		resets = <&cru SRST_C_EMMC>, <&cru SRST_H_EMMC>,
2634*4882a593Smuzhiyun			 <&cru SRST_A_EMMC>, <&cru SRST_B_EMMC>,
2635*4882a593Smuzhiyun			 <&cru SRST_T_EMMC>;
2636*4882a593Smuzhiyun		reset-names = "core", "bus", "axi", "block", "timer";
2637*4882a593Smuzhiyun		status = "disabled";
2638*4882a593Smuzhiyun	};
2639*4882a593Smuzhiyun
2640*4882a593Smuzhiyun	nandc0: nandc@fe330000 {
2641*4882a593Smuzhiyun		compatible = "rockchip,rk-nandc-v9";
2642*4882a593Smuzhiyun		reg = <0x0 0xfe330000 0x0 0x4000>;
2643*4882a593Smuzhiyun		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
2644*4882a593Smuzhiyun		nandc_id = <0>;
2645*4882a593Smuzhiyun		clocks = <&cru NCLK_NANDC>, <&cru HCLK_NANDC>;
2646*4882a593Smuzhiyun		clock-names = "clk_nandc", "hclk_nandc";
2647*4882a593Smuzhiyun		status = "disabled";
2648*4882a593Smuzhiyun	};
2649*4882a593Smuzhiyun
2650*4882a593Smuzhiyun	crypto: crypto@fe380000 {
2651*4882a593Smuzhiyun		compatible = "rockchip,rk3568-crypto";
2652*4882a593Smuzhiyun		reg = <0x0 0xfe380000 0x0 0x4000>;
2653*4882a593Smuzhiyun		interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
2654*4882a593Smuzhiyun		clocks = <&cru ACLK_CRYPTO_NS>, <&cru HCLK_CRYPTO_NS>,
2655*4882a593Smuzhiyun			<&cru CLK_CRYPTO_NS_CORE>, <&cru CLK_CRYPTO_NS_PKA>;
2656*4882a593Smuzhiyun		clock-names = "aclk", "hclk", "sclk", "apb_pclk";
2657*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_CRYPTO_NS_CORE>;
2658*4882a593Smuzhiyun		assigned-clock-rates = <200000000>;
2659*4882a593Smuzhiyun		resets = <&cru SRST_CRYPTO_NS_CORE>;
2660*4882a593Smuzhiyun		reset-names = "crypto-rst";
2661*4882a593Smuzhiyun		status = "disabled";
2662*4882a593Smuzhiyun	};
2663*4882a593Smuzhiyun
2664*4882a593Smuzhiyun	rng: rng@fe388000 {
2665*4882a593Smuzhiyun		compatible = "rockchip,cryptov2-rng";
2666*4882a593Smuzhiyun		reg = <0x0 0xfe388000 0x0 0x2000>;
2667*4882a593Smuzhiyun		clocks = <&cru CLK_TRNG_NS>, <&cru HCLK_TRNG_NS>;
2668*4882a593Smuzhiyun		clock-names = "clk_trng", "hclk_trng";
2669*4882a593Smuzhiyun		resets = <&cru SRST_TRNG_NS>;
2670*4882a593Smuzhiyun		reset-names = "reset";
2671*4882a593Smuzhiyun		status = "disabled";
2672*4882a593Smuzhiyun	};
2673*4882a593Smuzhiyun
2674*4882a593Smuzhiyun	otp: otp@fe38c000 {
2675*4882a593Smuzhiyun		compatible = "rockchip,rk3568-otp";
2676*4882a593Smuzhiyun		reg = <0x0 0xfe38c000 0x0 0x4000>;
2677*4882a593Smuzhiyun		#address-cells = <1>;
2678*4882a593Smuzhiyun		#size-cells = <1>;
2679*4882a593Smuzhiyun		clocks = <&cru CLK_OTPC_NS_USR>, <&cru CLK_OTPC_NS_SBPI>,
2680*4882a593Smuzhiyun			 <&cru PCLK_OTPC_NS>, <&cru PCLK_OTPPHY>;
2681*4882a593Smuzhiyun		clock-names = "usr", "sbpi", "apb", "phy";
2682*4882a593Smuzhiyun		resets = <&cru SRST_OTPPHY>;
2683*4882a593Smuzhiyun		reset-names = "otp_phy";
2684*4882a593Smuzhiyun
2685*4882a593Smuzhiyun		/* Data cells */
2686*4882a593Smuzhiyun		cpu_code: cpu-code@2 {
2687*4882a593Smuzhiyun			reg = <0x02 0x2>;
2688*4882a593Smuzhiyun		};
2689*4882a593Smuzhiyun		otp_cpu_version: cpu-version@8 {
2690*4882a593Smuzhiyun			reg = <0x08 0x1>;
2691*4882a593Smuzhiyun			bits = <3 3>;
2692*4882a593Smuzhiyun		};
2693*4882a593Smuzhiyun		mbist_vmin: mbist-vmin@9 {
2694*4882a593Smuzhiyun			reg = <0x09 0x1>;
2695*4882a593Smuzhiyun			bits = <0 4>;
2696*4882a593Smuzhiyun		};
2697*4882a593Smuzhiyun		otp_id: id@a {
2698*4882a593Smuzhiyun			reg = <0x0a 0x10>;
2699*4882a593Smuzhiyun		};
2700*4882a593Smuzhiyun		cpu_leakage: cpu-leakage@1a {
2701*4882a593Smuzhiyun			reg = <0x1a 0x1>;
2702*4882a593Smuzhiyun		};
2703*4882a593Smuzhiyun		log_leakage: log-leakage@1b {
2704*4882a593Smuzhiyun			reg = <0x1b 0x1>;
2705*4882a593Smuzhiyun		};
2706*4882a593Smuzhiyun		npu_leakage: npu-leakage@1c {
2707*4882a593Smuzhiyun			reg = <0x1c 0x1>;
2708*4882a593Smuzhiyun		};
2709*4882a593Smuzhiyun		gpu_leakage: gpu-leakage@1d {
2710*4882a593Smuzhiyun			reg = <0x1d 0x1>;
2711*4882a593Smuzhiyun		};
2712*4882a593Smuzhiyun		core_pvtm:core-pvtm@2a {
2713*4882a593Smuzhiyun			reg = <0x2a 0x2>;
2714*4882a593Smuzhiyun		};
2715*4882a593Smuzhiyun		cpu_tsadc_trim_l: cpu-tsadc-trim-l@2e {
2716*4882a593Smuzhiyun			reg = <0x2e 0x1>;
2717*4882a593Smuzhiyun		};
2718*4882a593Smuzhiyun		cpu_tsadc_trim_h: cpu-tsadc-trim-h@2f {
2719*4882a593Smuzhiyun			reg = <0x2f 0x1>;
2720*4882a593Smuzhiyun			bits = <0 4>;
2721*4882a593Smuzhiyun		};
2722*4882a593Smuzhiyun		gpu_tsadc_trim_l: npu-tsadc-trim-l@30 {
2723*4882a593Smuzhiyun			reg = <0x30 0x1>;
2724*4882a593Smuzhiyun		};
2725*4882a593Smuzhiyun		gpu_tsadc_trim_h: npu-tsadc-trim-h@31 {
2726*4882a593Smuzhiyun			reg = <0x31 0x1>;
2727*4882a593Smuzhiyun			bits = <0 4>;
2728*4882a593Smuzhiyun		};
2729*4882a593Smuzhiyun		tsadc_trim_base_frac: tsadc-trim-base-frac@31 {
2730*4882a593Smuzhiyun			reg = <0x31 0x1>;
2731*4882a593Smuzhiyun			bits = <4 4>;
2732*4882a593Smuzhiyun		};
2733*4882a593Smuzhiyun		tsadc_trim_base: tsadc-trim-base@32 {
2734*4882a593Smuzhiyun			reg = <0x32 0x1>;
2735*4882a593Smuzhiyun		};
2736*4882a593Smuzhiyun		cpu_opp_info: cpu-opp-info@36 {
2737*4882a593Smuzhiyun			reg = <0x36 0x6>;
2738*4882a593Smuzhiyun		};
2739*4882a593Smuzhiyun		gpu_opp_info: gpu-opp-info@3c {
2740*4882a593Smuzhiyun			reg = <0x3c 0x6>;
2741*4882a593Smuzhiyun		};
2742*4882a593Smuzhiyun		npu_opp_info: npu-opp-info@42 {
2743*4882a593Smuzhiyun			reg = <0x42 0x6>;
2744*4882a593Smuzhiyun		};
2745*4882a593Smuzhiyun		dmc_opp_info: dmc-opp-info@48 {
2746*4882a593Smuzhiyun			reg = <0x48 0x6>;
2747*4882a593Smuzhiyun		};
2748*4882a593Smuzhiyun	};
2749*4882a593Smuzhiyun
2750*4882a593Smuzhiyun	i2s0_8ch: i2s@fe400000 {
2751*4882a593Smuzhiyun		compatible = "rockchip,rk3568-i2s-tdm";
2752*4882a593Smuzhiyun		reg = <0x0 0xfe400000 0x0 0x1000>;
2753*4882a593Smuzhiyun		interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
2754*4882a593Smuzhiyun		clocks = <&cru MCLK_I2S0_8CH_TX>, <&cru MCLK_I2S0_8CH_RX>, <&cru HCLK_I2S0_8CH>;
2755*4882a593Smuzhiyun		clock-names = "mclk_tx", "mclk_rx", "hclk";
2756*4882a593Smuzhiyun		dmas = <&dmac1 0>;
2757*4882a593Smuzhiyun		dma-names = "tx";
2758*4882a593Smuzhiyun		resets = <&cru SRST_M_I2S0_8CH_TX>, <&cru SRST_M_I2S0_8CH_RX>;
2759*4882a593Smuzhiyun		reset-names = "tx-m", "rx-m";
2760*4882a593Smuzhiyun		rockchip,cru = <&cru>;
2761*4882a593Smuzhiyun		rockchip,grf = <&grf>;
2762*4882a593Smuzhiyun		rockchip,playback-only;
2763*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2764*4882a593Smuzhiyun		status = "disabled";
2765*4882a593Smuzhiyun	};
2766*4882a593Smuzhiyun
2767*4882a593Smuzhiyun	i2s1_8ch: i2s@fe410000 {
2768*4882a593Smuzhiyun		compatible = "rockchip,rk3568-i2s-tdm";
2769*4882a593Smuzhiyun		reg = <0x0 0xfe410000 0x0 0x1000>;
2770*4882a593Smuzhiyun		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
2771*4882a593Smuzhiyun		clocks = <&cru MCLK_I2S1_8CH_TX>, <&cru MCLK_I2S1_8CH_RX>, <&cru HCLK_I2S1_8CH>;
2772*4882a593Smuzhiyun		clock-names = "mclk_tx", "mclk_rx", "hclk";
2773*4882a593Smuzhiyun		dmas = <&dmac1 2>, <&dmac1 3>;
2774*4882a593Smuzhiyun		dma-names = "tx", "rx";
2775*4882a593Smuzhiyun		resets = <&cru SRST_M_I2S1_8CH_TX>, <&cru SRST_M_I2S1_8CH_RX>;
2776*4882a593Smuzhiyun		reset-names = "tx-m", "rx-m";
2777*4882a593Smuzhiyun		rockchip,cru = <&cru>;
2778*4882a593Smuzhiyun		rockchip,grf = <&grf>;
2779*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2780*4882a593Smuzhiyun		pinctrl-names = "default";
2781*4882a593Smuzhiyun		pinctrl-0 = <&i2s1m0_sclktx
2782*4882a593Smuzhiyun			     &i2s1m0_sclkrx
2783*4882a593Smuzhiyun			     &i2s1m0_lrcktx
2784*4882a593Smuzhiyun			     &i2s1m0_lrckrx
2785*4882a593Smuzhiyun			     &i2s1m0_sdi0
2786*4882a593Smuzhiyun			     &i2s1m0_sdi1
2787*4882a593Smuzhiyun			     &i2s1m0_sdi2
2788*4882a593Smuzhiyun			     &i2s1m0_sdi3
2789*4882a593Smuzhiyun			     &i2s1m0_sdo0
2790*4882a593Smuzhiyun			     &i2s1m0_sdo1
2791*4882a593Smuzhiyun			     &i2s1m0_sdo2
2792*4882a593Smuzhiyun			     &i2s1m0_sdo3>;
2793*4882a593Smuzhiyun		status = "disabled";
2794*4882a593Smuzhiyun	};
2795*4882a593Smuzhiyun
2796*4882a593Smuzhiyun	i2s2_2ch: i2s@fe420000 {
2797*4882a593Smuzhiyun		compatible = "rockchip,rk3568-i2s-tdm";
2798*4882a593Smuzhiyun		reg = <0x0 0xfe420000 0x0 0x1000>;
2799*4882a593Smuzhiyun		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
2800*4882a593Smuzhiyun		clocks = <&cru MCLK_I2S2_2CH>, <&cru MCLK_I2S2_2CH>, <&cru HCLK_I2S2_2CH>;
2801*4882a593Smuzhiyun		clock-names = "mclk_tx", "mclk_rx", "hclk";
2802*4882a593Smuzhiyun		dmas = <&dmac1 4>, <&dmac1 5>;
2803*4882a593Smuzhiyun		dma-names = "tx", "rx";
2804*4882a593Smuzhiyun		rockchip,cru = <&cru>;
2805*4882a593Smuzhiyun		rockchip,grf = <&grf>;
2806*4882a593Smuzhiyun		rockchip,clk-trcm = <1>;
2807*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2808*4882a593Smuzhiyun		pinctrl-names = "default";
2809*4882a593Smuzhiyun		pinctrl-0 = <&i2s2m0_sclktx
2810*4882a593Smuzhiyun			     &i2s2m0_lrcktx
2811*4882a593Smuzhiyun			     &i2s2m0_sdi
2812*4882a593Smuzhiyun			     &i2s2m0_sdo>;
2813*4882a593Smuzhiyun		status = "disabled";
2814*4882a593Smuzhiyun	};
2815*4882a593Smuzhiyun
2816*4882a593Smuzhiyun	i2s3_2ch: i2s@fe430000 {
2817*4882a593Smuzhiyun		compatible = "rockchip,rk3568-i2s-tdm";
2818*4882a593Smuzhiyun		reg = <0x0 0xfe430000 0x0 0x1000>;
2819*4882a593Smuzhiyun		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
2820*4882a593Smuzhiyun		clocks = <&cru MCLK_I2S3_2CH_TX>, <&cru MCLK_I2S3_2CH_RX>, <&cru HCLK_I2S3_2CH>;
2821*4882a593Smuzhiyun		clock-names = "mclk_tx", "mclk_rx", "hclk";
2822*4882a593Smuzhiyun		dmas = <&dmac1 6>, <&dmac1 7>;
2823*4882a593Smuzhiyun		dma-names = "tx", "rx";
2824*4882a593Smuzhiyun		resets = <&cru SRST_M_I2S3_2CH_TX>, <&cru SRST_M_I2S3_2CH_RX>;
2825*4882a593Smuzhiyun		reset-names = "tx-m", "rx-m";
2826*4882a593Smuzhiyun		rockchip,cru = <&cru>;
2827*4882a593Smuzhiyun		rockchip,grf = <&grf>;
2828*4882a593Smuzhiyun		rockchip,clk-trcm = <1>;
2829*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2830*4882a593Smuzhiyun		pinctrl-names = "default";
2831*4882a593Smuzhiyun		pinctrl-0 = <&i2s3m0_sclk
2832*4882a593Smuzhiyun			     &i2s3m0_lrck
2833*4882a593Smuzhiyun			     &i2s3m0_sdi
2834*4882a593Smuzhiyun			     &i2s3m0_sdo>;
2835*4882a593Smuzhiyun		status = "disabled";
2836*4882a593Smuzhiyun	};
2837*4882a593Smuzhiyun
2838*4882a593Smuzhiyun	pdm: pdm@fe440000 {
2839*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pdm", "rockchip,pdm";
2840*4882a593Smuzhiyun		reg = <0x0 0xfe440000 0x0 0x1000>;
2841*4882a593Smuzhiyun		clocks = <&cru MCLK_PDM>, <&cru HCLK_PDM>;
2842*4882a593Smuzhiyun		clock-names = "pdm_clk", "pdm_hclk";
2843*4882a593Smuzhiyun		dmas = <&dmac1 9>;
2844*4882a593Smuzhiyun		dma-names = "rx";
2845*4882a593Smuzhiyun		pinctrl-names = "default";
2846*4882a593Smuzhiyun		pinctrl-0 = <&pdmm0_clk
2847*4882a593Smuzhiyun			     &pdmm0_clk1
2848*4882a593Smuzhiyun			     &pdmm0_sdi0
2849*4882a593Smuzhiyun			     &pdmm0_sdi1
2850*4882a593Smuzhiyun			     &pdmm0_sdi2
2851*4882a593Smuzhiyun			     &pdmm0_sdi3>;
2852*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2853*4882a593Smuzhiyun		status = "disabled";
2854*4882a593Smuzhiyun	};
2855*4882a593Smuzhiyun
2856*4882a593Smuzhiyun	vad: vad@fe450000 {
2857*4882a593Smuzhiyun		compatible = "rockchip,rk3568-vad";
2858*4882a593Smuzhiyun		reg = <0x0 0xfe450000 0x0 0x10000>;
2859*4882a593Smuzhiyun		reg-names = "vad";
2860*4882a593Smuzhiyun		clocks = <&cru HCLK_VAD>;
2861*4882a593Smuzhiyun		clock-names = "hclk";
2862*4882a593Smuzhiyun		interrupts = <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>;
2863*4882a593Smuzhiyun		rockchip,audio-src = <0>;
2864*4882a593Smuzhiyun		rockchip,det-channel = <0>;
2865*4882a593Smuzhiyun		rockchip,mode = <0>;
2866*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2867*4882a593Smuzhiyun		status = "disabled";
2868*4882a593Smuzhiyun	};
2869*4882a593Smuzhiyun
2870*4882a593Smuzhiyun	spdif_8ch: spdif@fe460000 {
2871*4882a593Smuzhiyun		compatible = "rockchip,rk3568-spdif";
2872*4882a593Smuzhiyun		reg = <0x0 0xfe460000 0x0 0x1000>;
2873*4882a593Smuzhiyun		interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
2874*4882a593Smuzhiyun		dmas = <&dmac1 1>;
2875*4882a593Smuzhiyun		dma-names = "tx";
2876*4882a593Smuzhiyun		clock-names = "mclk", "hclk";
2877*4882a593Smuzhiyun		clocks = <&cru MCLK_SPDIF_8CH>, <&cru HCLK_SPDIF_8CH>;
2878*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2879*4882a593Smuzhiyun		pinctrl-names = "default";
2880*4882a593Smuzhiyun		pinctrl-0 = <&spdifm0_tx>;
2881*4882a593Smuzhiyun		status = "disabled";
2882*4882a593Smuzhiyun	};
2883*4882a593Smuzhiyun
2884*4882a593Smuzhiyun	audpwm: audpwm@fe470000 {
2885*4882a593Smuzhiyun		compatible = "rockchip,rk3568-audio-pwm", "rockchip,audio-pwm-v1";
2886*4882a593Smuzhiyun		reg = <0x0 0xfe470000 0x0 0x1000>;
2887*4882a593Smuzhiyun		clocks = <&cru SCLK_AUDPWM>, <&cru HCLK_AUDPWM>;
2888*4882a593Smuzhiyun		clock-names = "clk", "hclk";
2889*4882a593Smuzhiyun		dmas = <&dmac1 8>;
2890*4882a593Smuzhiyun		dma-names = "tx";
2891*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2892*4882a593Smuzhiyun		rockchip,sample-width-bits = <11>;
2893*4882a593Smuzhiyun		rockchip,interpolat-points = <1>;
2894*4882a593Smuzhiyun		status = "disabled";
2895*4882a593Smuzhiyun	};
2896*4882a593Smuzhiyun
2897*4882a593Smuzhiyun	dig_acodec: codec-digital@fe478000 {
2898*4882a593Smuzhiyun		compatible = "rockchip,rk3568-codec-digital", "rockchip,codec-digital-v1";
2899*4882a593Smuzhiyun		reg = <0x0 0xfe478000 0x0 0x1000>;
2900*4882a593Smuzhiyun		clocks = <&cru CLK_ACDCDIG_ADC>, <&cru CLK_ACDCDIG_DAC>,
2901*4882a593Smuzhiyun			 <&cru CLK_ACDCDIG_I2C>, <&cru HCLK_ACDCDIG>;
2902*4882a593Smuzhiyun		clock-names = "adc", "dac", "i2c", "pclk";
2903*4882a593Smuzhiyun		pinctrl-names = "default";
2904*4882a593Smuzhiyun		pinctrl-0 = <&acodec_pins>;
2905*4882a593Smuzhiyun		resets = <&cru SRST_ACDCDIG>;
2906*4882a593Smuzhiyun		reset-names = "reset" ;
2907*4882a593Smuzhiyun		rockchip,grf = <&grf>;
2908*4882a593Smuzhiyun		#sound-dai-cells = <0>;
2909*4882a593Smuzhiyun		status = "disabled";
2910*4882a593Smuzhiyun	};
2911*4882a593Smuzhiyun
2912*4882a593Smuzhiyun	dmac0: dmac@fe530000 {
2913*4882a593Smuzhiyun		compatible = "arm,pl330", "arm,primecell";
2914*4882a593Smuzhiyun		reg = <0x0 0xfe530000 0x0 0x4000>;
2915*4882a593Smuzhiyun		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
2916*4882a593Smuzhiyun			     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
2917*4882a593Smuzhiyun		clocks = <&cru ACLK_BUS>;
2918*4882a593Smuzhiyun		clock-names = "apb_pclk";
2919*4882a593Smuzhiyun		#dma-cells = <1>;
2920*4882a593Smuzhiyun		arm,pl330-periph-burst;
2921*4882a593Smuzhiyun	};
2922*4882a593Smuzhiyun
2923*4882a593Smuzhiyun	dmac1: dmac@fe550000 {
2924*4882a593Smuzhiyun		compatible = "arm,pl330", "arm,primecell";
2925*4882a593Smuzhiyun		reg = <0x0 0xfe550000 0x0 0x4000>;
2926*4882a593Smuzhiyun		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
2927*4882a593Smuzhiyun			     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
2928*4882a593Smuzhiyun		clocks = <&cru ACLK_BUS>;
2929*4882a593Smuzhiyun		clock-names = "apb_pclk";
2930*4882a593Smuzhiyun		#dma-cells = <1>;
2931*4882a593Smuzhiyun		arm,pl330-periph-burst;
2932*4882a593Smuzhiyun	};
2933*4882a593Smuzhiyun
2934*4882a593Smuzhiyun	scr: rkscr@fe560000 {
2935*4882a593Smuzhiyun		compatible = "rockchip-scr";
2936*4882a593Smuzhiyun		reg = <0x0 0xfe560000 0x0 0x10000>;
2937*4882a593Smuzhiyun		interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>;
2938*4882a593Smuzhiyun		pinctrl-names = "default";
2939*4882a593Smuzhiyun		pinctrl-0 = <&scr_pins>;
2940*4882a593Smuzhiyun		clocks = <&cru PCLK_SCR>;
2941*4882a593Smuzhiyun		clock-names = "g_pclk_sim_card";
2942*4882a593Smuzhiyun		status = "disabled";
2943*4882a593Smuzhiyun	};
2944*4882a593Smuzhiyun
2945*4882a593Smuzhiyun	can0: can@fe570000 {
2946*4882a593Smuzhiyun		compatible = "forlinx,rk3568-can-2.0";				// Can also use rockchip,rk3568-can-2.0 with rockchip_canfd.o
2947*4882a593Smuzhiyun		reg = <0x0 0xfe570000 0x0 0x1000>;					// Default uses forlinx,rk3568-can-2.0 with forlinx_canfd.lo
2948*4882a593Smuzhiyun		interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;		// Forlinx optimized the problem of ID and data mismatch
2949*4882a593Smuzhiyun		clocks = <&cru CLK_CAN0>, <&cru PCLK_CAN0>;			// by manic
2950*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
2951*4882a593Smuzhiyun		resets = <&cru SRST_CAN0>, <&cru SRST_P_CAN0>;
2952*4882a593Smuzhiyun		reset-names = "can", "can-apb";
2953*4882a593Smuzhiyun		tx-fifo-depth = <1>;
2954*4882a593Smuzhiyun		rx-fifo-depth = <6>;
2955*4882a593Smuzhiyun		rockchip,tx-invalid-info = <0x40 0x0 0x0 0x0>;
2956*4882a593Smuzhiyun		status = "disabled";
2957*4882a593Smuzhiyun	};
2958*4882a593Smuzhiyun
2959*4882a593Smuzhiyun	can1: can@fe580000 {
2960*4882a593Smuzhiyun		compatible = "forlinx,rk3568-can-2.0";
2961*4882a593Smuzhiyun		reg = <0x0 0xfe580000 0x0 0x1000>;
2962*4882a593Smuzhiyun		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
2963*4882a593Smuzhiyun		clocks = <&cru CLK_CAN1>, <&cru PCLK_CAN1>;
2964*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
2965*4882a593Smuzhiyun		resets = <&cru SRST_CAN1>, <&cru SRST_P_CAN1>;
2966*4882a593Smuzhiyun		reset-names = "can", "can-apb";
2967*4882a593Smuzhiyun		tx-fifo-depth = <1>;
2968*4882a593Smuzhiyun		rx-fifo-depth = <6>;
2969*4882a593Smuzhiyun		rockchip,tx-invalid-info = <0x40 0x0 0x0 0x0>;
2970*4882a593Smuzhiyun		status = "disabled";
2971*4882a593Smuzhiyun	};
2972*4882a593Smuzhiyun
2973*4882a593Smuzhiyun	can2: can@fe590000 {
2974*4882a593Smuzhiyun		compatible = "forlinx,rk3568-can-2.0";
2975*4882a593Smuzhiyun		reg = <0x0 0xfe590000 0x0 0x1000>;
2976*4882a593Smuzhiyun		interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
2977*4882a593Smuzhiyun		clocks = <&cru CLK_CAN2>, <&cru PCLK_CAN2>;
2978*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
2979*4882a593Smuzhiyun		resets = <&cru SRST_CAN2>, <&cru SRST_P_CAN2>;
2980*4882a593Smuzhiyun		reset-names = "can", "can-apb";
2981*4882a593Smuzhiyun		tx-fifo-depth = <1>;
2982*4882a593Smuzhiyun		rx-fifo-depth = <6>;
2983*4882a593Smuzhiyun		rockchip,tx-invalid-info = <0x40 0x0 0x0 0x0>;
2984*4882a593Smuzhiyun		status = "disabled";
2985*4882a593Smuzhiyun	};
2986*4882a593Smuzhiyun
2987*4882a593Smuzhiyun	i2c1: i2c@fe5a0000 {
2988*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
2989*4882a593Smuzhiyun		reg = <0x0 0xfe5a0000 0x0 0x1000>;
2990*4882a593Smuzhiyun		clocks = <&cru CLK_I2C1>, <&cru PCLK_I2C1>;
2991*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
2992*4882a593Smuzhiyun		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
2993*4882a593Smuzhiyun		pinctrl-names = "default";
2994*4882a593Smuzhiyun		pinctrl-0 = <&i2c1_xfer>;
2995*4882a593Smuzhiyun		#address-cells = <1>;
2996*4882a593Smuzhiyun		#size-cells = <0>;
2997*4882a593Smuzhiyun		status = "disabled";
2998*4882a593Smuzhiyun	};
2999*4882a593Smuzhiyun
3000*4882a593Smuzhiyun	i2c2: i2c@fe5b0000 {
3001*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
3002*4882a593Smuzhiyun		reg = <0x0 0xfe5b0000 0x0 0x1000>;
3003*4882a593Smuzhiyun		clocks = <&cru CLK_I2C2>, <&cru PCLK_I2C2>;
3004*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
3005*4882a593Smuzhiyun		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
3006*4882a593Smuzhiyun		pinctrl-names = "default";
3007*4882a593Smuzhiyun		pinctrl-0 = <&i2c2m0_xfer>;
3008*4882a593Smuzhiyun		#address-cells = <1>;
3009*4882a593Smuzhiyun		#size-cells = <0>;
3010*4882a593Smuzhiyun		status = "disabled";
3011*4882a593Smuzhiyun	};
3012*4882a593Smuzhiyun
3013*4882a593Smuzhiyun	i2c3: i2c@fe5c0000 {
3014*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
3015*4882a593Smuzhiyun		reg = <0x0 0xfe5c0000 0x0 0x1000>;
3016*4882a593Smuzhiyun		clocks = <&cru CLK_I2C3>, <&cru PCLK_I2C3>;
3017*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
3018*4882a593Smuzhiyun		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
3019*4882a593Smuzhiyun		pinctrl-names = "default";
3020*4882a593Smuzhiyun		pinctrl-0 = <&i2c3m0_xfer>;
3021*4882a593Smuzhiyun		#address-cells = <1>;
3022*4882a593Smuzhiyun		#size-cells = <0>;
3023*4882a593Smuzhiyun		status = "disabled";
3024*4882a593Smuzhiyun	};
3025*4882a593Smuzhiyun
3026*4882a593Smuzhiyun	i2c4: i2c@fe5d0000 {
3027*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
3028*4882a593Smuzhiyun		reg = <0x0 0xfe5d0000 0x0 0x1000>;
3029*4882a593Smuzhiyun		clocks = <&cru CLK_I2C4>, <&cru PCLK_I2C4>;
3030*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
3031*4882a593Smuzhiyun		interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
3032*4882a593Smuzhiyun		pinctrl-names = "default";
3033*4882a593Smuzhiyun		pinctrl-0 = <&i2c4m0_xfer>;
3034*4882a593Smuzhiyun		#address-cells = <1>;
3035*4882a593Smuzhiyun		#size-cells = <0>;
3036*4882a593Smuzhiyun		status = "disabled";
3037*4882a593Smuzhiyun	};
3038*4882a593Smuzhiyun
3039*4882a593Smuzhiyun	i2c5: i2c@fe5e0000 {
3040*4882a593Smuzhiyun		compatible = "rockchip,rk3399-i2c";
3041*4882a593Smuzhiyun		reg = <0x0 0xfe5e0000 0x0 0x1000>;
3042*4882a593Smuzhiyun		clocks = <&cru CLK_I2C5>, <&cru PCLK_I2C5>;
3043*4882a593Smuzhiyun		clock-names = "i2c", "pclk";
3044*4882a593Smuzhiyun		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
3045*4882a593Smuzhiyun		pinctrl-names = "default";
3046*4882a593Smuzhiyun		pinctrl-0 = <&i2c5m0_xfer>;
3047*4882a593Smuzhiyun		#address-cells = <1>;
3048*4882a593Smuzhiyun		#size-cells = <0>;
3049*4882a593Smuzhiyun		status = "disabled";
3050*4882a593Smuzhiyun	};
3051*4882a593Smuzhiyun
3052*4882a593Smuzhiyun	rktimer: timer@fe5f0000 {
3053*4882a593Smuzhiyun		compatible = "rockchip,rk3568-timer", "rockchip,rk3288-timer";
3054*4882a593Smuzhiyun		reg = <0x0 0xfe5f0000 0x0 0x1000>;
3055*4882a593Smuzhiyun		interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
3056*4882a593Smuzhiyun		clocks = <&cru PCLK_TIMER>, <&cru CLK_TIMER0>;
3057*4882a593Smuzhiyun		clock-names = "pclk", "timer";
3058*4882a593Smuzhiyun	};
3059*4882a593Smuzhiyun
3060*4882a593Smuzhiyun	wdt: watchdog@fe600000 {
3061*4882a593Smuzhiyun		compatible = "snps,dw-wdt";
3062*4882a593Smuzhiyun		reg = <0x0 0xfe600000 0x0 0x100>;
3063*4882a593Smuzhiyun		clocks = <&cru TCLK_WDT_NS>, <&cru PCLK_WDT_NS>;
3064*4882a593Smuzhiyun		clock-names = "tclk", "pclk";
3065*4882a593Smuzhiyun		interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
3066*4882a593Smuzhiyun		status = "okay";
3067*4882a593Smuzhiyun	};
3068*4882a593Smuzhiyun
3069*4882a593Smuzhiyun	spi0: spi@fe610000 {
3070*4882a593Smuzhiyun		compatible = "rockchip,rk3066-spi";
3071*4882a593Smuzhiyun		reg = <0x0 0xfe610000 0x0 0x1000>;
3072*4882a593Smuzhiyun		interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
3073*4882a593Smuzhiyun		#address-cells = <1>;
3074*4882a593Smuzhiyun		#size-cells = <0>;
3075*4882a593Smuzhiyun		clocks = <&cru CLK_SPI0>, <&cru PCLK_SPI0>;
3076*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
3077*4882a593Smuzhiyun		dmas = <&dmac0 20>, <&dmac0 21>;
3078*4882a593Smuzhiyun		dma-names = "tx", "rx";
3079*4882a593Smuzhiyun		pinctrl-names = "default", "high_speed";
3080*4882a593Smuzhiyun		pinctrl-0 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins>;
3081*4882a593Smuzhiyun		pinctrl-1 = <&spi0m0_cs0 &spi0m0_cs1 &spi0m0_pins_hs>;
3082*4882a593Smuzhiyun		num-cs = <2>;
3083*4882a593Smuzhiyun		status = "disabled";
3084*4882a593Smuzhiyun	};
3085*4882a593Smuzhiyun
3086*4882a593Smuzhiyun	spi1: spi@fe620000 {
3087*4882a593Smuzhiyun		compatible = "rockchip,rk3066-spi";
3088*4882a593Smuzhiyun		reg = <0x0 0xfe620000 0x0 0x1000>;
3089*4882a593Smuzhiyun		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
3090*4882a593Smuzhiyun		#address-cells = <1>;
3091*4882a593Smuzhiyun		#size-cells = <0>;
3092*4882a593Smuzhiyun		clocks = <&cru CLK_SPI1>, <&cru PCLK_SPI1>;
3093*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
3094*4882a593Smuzhiyun		dmas = <&dmac0 22>, <&dmac0 23>;
3095*4882a593Smuzhiyun		dma-names = "tx", "rx";
3096*4882a593Smuzhiyun		pinctrl-names = "default", "high_speed";
3097*4882a593Smuzhiyun		pinctrl-0 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins>;
3098*4882a593Smuzhiyun		pinctrl-1 = <&spi1m0_cs0 &spi1m0_cs1 &spi1m0_pins_hs>;
3099*4882a593Smuzhiyun		num-cs = <2>;
3100*4882a593Smuzhiyun		status = "disabled";
3101*4882a593Smuzhiyun	};
3102*4882a593Smuzhiyun
3103*4882a593Smuzhiyun	spi2: spi@fe630000 {
3104*4882a593Smuzhiyun		compatible = "rockchip,rk3066-spi";
3105*4882a593Smuzhiyun		reg = <0x0 0xfe630000 0x0 0x1000>;
3106*4882a593Smuzhiyun		interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
3107*4882a593Smuzhiyun		#address-cells = <1>;
3108*4882a593Smuzhiyun		#size-cells = <0>;
3109*4882a593Smuzhiyun		clocks = <&cru CLK_SPI2>, <&cru PCLK_SPI2>;
3110*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
3111*4882a593Smuzhiyun		dmas = <&dmac0 24>, <&dmac0 25>;
3112*4882a593Smuzhiyun		dma-names = "tx", "rx";
3113*4882a593Smuzhiyun		pinctrl-names = "default", "high_speed";
3114*4882a593Smuzhiyun		pinctrl-0 = <&spi2m0_cs0 &spi2m0_cs1 &spi2m0_pins>;
3115*4882a593Smuzhiyun		pinctrl-1 = <&spi2m0_cs0 &spi2m0_cs1 &spi2m0_pins_hs>;
3116*4882a593Smuzhiyun		num-cs = <2>;
3117*4882a593Smuzhiyun		status = "disabled";
3118*4882a593Smuzhiyun	};
3119*4882a593Smuzhiyun
3120*4882a593Smuzhiyun	spi3: spi@fe640000 {
3121*4882a593Smuzhiyun		compatible = "rockchip,rk3066-spi";
3122*4882a593Smuzhiyun		reg = <0x0 0xfe640000 0x0 0x1000>;
3123*4882a593Smuzhiyun		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
3124*4882a593Smuzhiyun		#address-cells = <1>;
3125*4882a593Smuzhiyun		#size-cells = <0>;
3126*4882a593Smuzhiyun		clocks = <&cru CLK_SPI3>, <&cru PCLK_SPI3>;
3127*4882a593Smuzhiyun		clock-names = "spiclk", "apb_pclk";
3128*4882a593Smuzhiyun		dmas = <&dmac0 26>, <&dmac0 27>;
3129*4882a593Smuzhiyun		dma-names = "tx", "rx";
3130*4882a593Smuzhiyun		pinctrl-names = "default", "high_speed";
3131*4882a593Smuzhiyun		pinctrl-0 = <&spi3m0_cs0 &spi3m0_cs1 &spi3m0_pins>;
3132*4882a593Smuzhiyun		pinctrl-1 = <&spi3m0_cs0 &spi3m0_cs1 &spi3m0_pins_hs>;
3133*4882a593Smuzhiyun		num-cs = <2>;
3134*4882a593Smuzhiyun		status = "disabled";
3135*4882a593Smuzhiyun	};
3136*4882a593Smuzhiyun
3137*4882a593Smuzhiyun	uart1: serial@fe650000 {
3138*4882a593Smuzhiyun		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3139*4882a593Smuzhiyun		reg = <0x0 0xfe650000 0x0 0x100>;
3140*4882a593Smuzhiyun		interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
3141*4882a593Smuzhiyun		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
3142*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
3143*4882a593Smuzhiyun		reg-shift = <2>;
3144*4882a593Smuzhiyun		reg-io-width = <4>;
3145*4882a593Smuzhiyun		dmas = <&dmac0 2>, <&dmac0 3>;
3146*4882a593Smuzhiyun		pinctrl-names = "default";
3147*4882a593Smuzhiyun		pinctrl-0 = <&uart1m0_xfer>;
3148*4882a593Smuzhiyun		status = "disabled";
3149*4882a593Smuzhiyun	};
3150*4882a593Smuzhiyun
3151*4882a593Smuzhiyun	uart2: serial@fe660000 {
3152*4882a593Smuzhiyun		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3153*4882a593Smuzhiyun		reg = <0x0 0xfe660000 0x0 0x100>;
3154*4882a593Smuzhiyun		interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
3155*4882a593Smuzhiyun		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
3156*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
3157*4882a593Smuzhiyun		reg-shift = <2>;
3158*4882a593Smuzhiyun		reg-io-width = <4>;
3159*4882a593Smuzhiyun		dmas = <&dmac0 4>, <&dmac0 5>;
3160*4882a593Smuzhiyun		pinctrl-names = "default";
3161*4882a593Smuzhiyun		pinctrl-0 = <&uart2m0_xfer>;
3162*4882a593Smuzhiyun		status = "disabled";
3163*4882a593Smuzhiyun	};
3164*4882a593Smuzhiyun
3165*4882a593Smuzhiyun	uart3: serial@fe670000 {
3166*4882a593Smuzhiyun		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3167*4882a593Smuzhiyun		reg = <0x0 0xfe670000 0x0 0x100>;
3168*4882a593Smuzhiyun		interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
3169*4882a593Smuzhiyun		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
3170*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
3171*4882a593Smuzhiyun		reg-shift = <2>;
3172*4882a593Smuzhiyun		reg-io-width = <4>;
3173*4882a593Smuzhiyun		dmas = <&dmac0 6>, <&dmac0 7>;
3174*4882a593Smuzhiyun		pinctrl-names = "default";
3175*4882a593Smuzhiyun		pinctrl-0 = <&uart3m0_xfer>;
3176*4882a593Smuzhiyun		status = "disabled";
3177*4882a593Smuzhiyun	};
3178*4882a593Smuzhiyun
3179*4882a593Smuzhiyun	uart4: serial@fe680000 {
3180*4882a593Smuzhiyun		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3181*4882a593Smuzhiyun		reg = <0x0 0xfe680000 0x0 0x100>;
3182*4882a593Smuzhiyun		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
3183*4882a593Smuzhiyun		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
3184*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
3185*4882a593Smuzhiyun		reg-shift = <2>;
3186*4882a593Smuzhiyun		reg-io-width = <4>;
3187*4882a593Smuzhiyun		dmas = <&dmac0 8>, <&dmac0 9>;
3188*4882a593Smuzhiyun		pinctrl-names = "default";
3189*4882a593Smuzhiyun		pinctrl-0 = <&uart4m0_xfer>;
3190*4882a593Smuzhiyun		status = "disabled";
3191*4882a593Smuzhiyun	};
3192*4882a593Smuzhiyun
3193*4882a593Smuzhiyun	uart5: serial@fe690000 {
3194*4882a593Smuzhiyun		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3195*4882a593Smuzhiyun		reg = <0x0 0xfe690000 0x0 0x100>;
3196*4882a593Smuzhiyun		interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
3197*4882a593Smuzhiyun		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
3198*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
3199*4882a593Smuzhiyun		reg-shift = <2>;
3200*4882a593Smuzhiyun		reg-io-width = <4>;
3201*4882a593Smuzhiyun		dmas = <&dmac0 10>, <&dmac0 11>;
3202*4882a593Smuzhiyun		pinctrl-names = "default";
3203*4882a593Smuzhiyun		pinctrl-0 = <&uart5m0_xfer>;
3204*4882a593Smuzhiyun		status = "disabled";
3205*4882a593Smuzhiyun	};
3206*4882a593Smuzhiyun
3207*4882a593Smuzhiyun	uart6: serial@fe6a0000 {
3208*4882a593Smuzhiyun		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3209*4882a593Smuzhiyun		reg = <0x0 0xfe6a0000 0x0 0x100>;
3210*4882a593Smuzhiyun		interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
3211*4882a593Smuzhiyun		clocks = <&cru SCLK_UART6>, <&cru PCLK_UART6>;
3212*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
3213*4882a593Smuzhiyun		reg-shift = <2>;
3214*4882a593Smuzhiyun		reg-io-width = <4>;
3215*4882a593Smuzhiyun		dmas = <&dmac0 12>, <&dmac0 13>;
3216*4882a593Smuzhiyun		pinctrl-names = "default";
3217*4882a593Smuzhiyun		pinctrl-0 = <&uart6m0_xfer>;
3218*4882a593Smuzhiyun		status = "disabled";
3219*4882a593Smuzhiyun	};
3220*4882a593Smuzhiyun
3221*4882a593Smuzhiyun	uart7: serial@fe6b0000 {
3222*4882a593Smuzhiyun		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3223*4882a593Smuzhiyun		reg = <0x0 0xfe6b0000 0x0 0x100>;
3224*4882a593Smuzhiyun		interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
3225*4882a593Smuzhiyun		clocks = <&cru SCLK_UART7>, <&cru PCLK_UART7>;
3226*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
3227*4882a593Smuzhiyun		reg-shift = <2>;
3228*4882a593Smuzhiyun		reg-io-width = <4>;
3229*4882a593Smuzhiyun		dmas = <&dmac0 14>, <&dmac0 15>;
3230*4882a593Smuzhiyun		pinctrl-names = "default";
3231*4882a593Smuzhiyun		pinctrl-0 = <&uart7m0_xfer>;
3232*4882a593Smuzhiyun		status = "disabled";
3233*4882a593Smuzhiyun	};
3234*4882a593Smuzhiyun
3235*4882a593Smuzhiyun	uart8: serial@fe6c0000 {
3236*4882a593Smuzhiyun		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3237*4882a593Smuzhiyun		reg = <0x0 0xfe6c0000 0x0 0x100>;
3238*4882a593Smuzhiyun		interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>;
3239*4882a593Smuzhiyun		clocks = <&cru SCLK_UART8>, <&cru PCLK_UART8>;
3240*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
3241*4882a593Smuzhiyun		reg-shift = <2>;
3242*4882a593Smuzhiyun		reg-io-width = <4>;
3243*4882a593Smuzhiyun		dmas = <&dmac0 16>, <&dmac0 17>;
3244*4882a593Smuzhiyun		pinctrl-names = "default";
3245*4882a593Smuzhiyun		pinctrl-0 = <&uart8m0_xfer>;
3246*4882a593Smuzhiyun		status = "disabled";
3247*4882a593Smuzhiyun	};
3248*4882a593Smuzhiyun
3249*4882a593Smuzhiyun	uart9: serial@fe6d0000 {
3250*4882a593Smuzhiyun		compatible = "rockchip,rk3568-uart", "snps,dw-apb-uart";
3251*4882a593Smuzhiyun		reg = <0x0 0xfe6d0000 0x0 0x100>;
3252*4882a593Smuzhiyun		interrupts = <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
3253*4882a593Smuzhiyun		clocks = <&cru SCLK_UART9>, <&cru PCLK_UART9>;
3254*4882a593Smuzhiyun		clock-names = "baudclk", "apb_pclk";
3255*4882a593Smuzhiyun		reg-shift = <2>;
3256*4882a593Smuzhiyun		reg-io-width = <4>;
3257*4882a593Smuzhiyun		dmas = <&dmac0 18>, <&dmac0 19>;
3258*4882a593Smuzhiyun		pinctrl-names = "default";
3259*4882a593Smuzhiyun		pinctrl-0 = <&uart9m0_xfer>;
3260*4882a593Smuzhiyun		status = "disabled";
3261*4882a593Smuzhiyun	};
3262*4882a593Smuzhiyun
3263*4882a593Smuzhiyun	pwm4: pwm@fe6e0000 {
3264*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3265*4882a593Smuzhiyun		reg = <0x0 0xfe6e0000 0x0 0x10>;
3266*4882a593Smuzhiyun		#pwm-cells = <3>;
3267*4882a593Smuzhiyun		pinctrl-names = "active";
3268*4882a593Smuzhiyun		pinctrl-0 = <&pwm4_pins>;
3269*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
3270*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3271*4882a593Smuzhiyun		status = "disabled";
3272*4882a593Smuzhiyun	};
3273*4882a593Smuzhiyun
3274*4882a593Smuzhiyun	pwm5: pwm@fe6e0010 {
3275*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3276*4882a593Smuzhiyun		reg = <0x0 0xfe6e0010 0x0 0x10>;
3277*4882a593Smuzhiyun		#pwm-cells = <3>;
3278*4882a593Smuzhiyun		pinctrl-names = "active";
3279*4882a593Smuzhiyun		pinctrl-0 = <&pwm5_pins>;
3280*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
3281*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3282*4882a593Smuzhiyun		status = "disabled";
3283*4882a593Smuzhiyun	};
3284*4882a593Smuzhiyun
3285*4882a593Smuzhiyun	pwm6: pwm@fe6e0020 {
3286*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3287*4882a593Smuzhiyun		reg = <0x0 0xfe6e0020 0x0 0x10>;
3288*4882a593Smuzhiyun		#pwm-cells = <3>;
3289*4882a593Smuzhiyun		pinctrl-names = "active";
3290*4882a593Smuzhiyun		pinctrl-0 = <&pwm6_pins>;
3291*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
3292*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3293*4882a593Smuzhiyun		status = "disabled";
3294*4882a593Smuzhiyun	};
3295*4882a593Smuzhiyun
3296*4882a593Smuzhiyun	pwm7: pwm@fe6e0030 {
3297*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3298*4882a593Smuzhiyun		reg = <0x0 0xfe6e0030 0x0 0x10>;
3299*4882a593Smuzhiyun		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
3300*4882a593Smuzhiyun			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
3301*4882a593Smuzhiyun		#pwm-cells = <3>;
3302*4882a593Smuzhiyun		pinctrl-names = "active";
3303*4882a593Smuzhiyun		pinctrl-0 = <&pwm7_pins>;
3304*4882a593Smuzhiyun		clocks = <&cru CLK_PWM1>, <&cru PCLK_PWM1>;
3305*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3306*4882a593Smuzhiyun		status = "disabled";
3307*4882a593Smuzhiyun	};
3308*4882a593Smuzhiyun
3309*4882a593Smuzhiyun	pwm8: pwm@fe6f0000 {
3310*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3311*4882a593Smuzhiyun		reg = <0x0 0xfe6f0000 0x0 0x10>;
3312*4882a593Smuzhiyun		#pwm-cells = <3>;
3313*4882a593Smuzhiyun		pinctrl-names = "active";
3314*4882a593Smuzhiyun		pinctrl-0 = <&pwm8m0_pins>;
3315*4882a593Smuzhiyun		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
3316*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3317*4882a593Smuzhiyun		status = "disabled";
3318*4882a593Smuzhiyun	};
3319*4882a593Smuzhiyun
3320*4882a593Smuzhiyun	pwm9: pwm@fe6f0010 {
3321*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3322*4882a593Smuzhiyun		reg = <0x0 0xfe6f0010 0x0 0x10>;
3323*4882a593Smuzhiyun		#pwm-cells = <3>;
3324*4882a593Smuzhiyun		pinctrl-names = "active";
3325*4882a593Smuzhiyun		pinctrl-0 = <&pwm9m0_pins>;
3326*4882a593Smuzhiyun		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
3327*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3328*4882a593Smuzhiyun		status = "disabled";
3329*4882a593Smuzhiyun	};
3330*4882a593Smuzhiyun
3331*4882a593Smuzhiyun	pwm10: pwm@fe6f0020 {
3332*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3333*4882a593Smuzhiyun		reg = <0x0 0xfe6f0020 0x0 0x10>;
3334*4882a593Smuzhiyun		#pwm-cells = <3>;
3335*4882a593Smuzhiyun		pinctrl-names = "active";
3336*4882a593Smuzhiyun		pinctrl-0 = <&pwm10m0_pins>;
3337*4882a593Smuzhiyun		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
3338*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3339*4882a593Smuzhiyun		status = "disabled";
3340*4882a593Smuzhiyun	};
3341*4882a593Smuzhiyun
3342*4882a593Smuzhiyun	pwm11: pwm@fe6f0030 {
3343*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3344*4882a593Smuzhiyun		reg = <0x0 0xfe6f0030 0x0 0x10>;
3345*4882a593Smuzhiyun		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
3346*4882a593Smuzhiyun			     <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
3347*4882a593Smuzhiyun		#pwm-cells = <3>;
3348*4882a593Smuzhiyun		pinctrl-names = "active";
3349*4882a593Smuzhiyun		pinctrl-0 = <&pwm11m0_pins>;
3350*4882a593Smuzhiyun		clocks = <&cru CLK_PWM2>, <&cru PCLK_PWM2>;
3351*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3352*4882a593Smuzhiyun		status = "disabled";
3353*4882a593Smuzhiyun	};
3354*4882a593Smuzhiyun
3355*4882a593Smuzhiyun	pwm12: pwm@fe700000 {
3356*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3357*4882a593Smuzhiyun		reg = <0x0 0xfe700000 0x0 0x10>;
3358*4882a593Smuzhiyun		#pwm-cells = <3>;
3359*4882a593Smuzhiyun		pinctrl-names = "active";
3360*4882a593Smuzhiyun		pinctrl-0 = <&pwm12m0_pins>;
3361*4882a593Smuzhiyun		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
3362*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3363*4882a593Smuzhiyun		status = "disabled";
3364*4882a593Smuzhiyun	};
3365*4882a593Smuzhiyun
3366*4882a593Smuzhiyun	pwm13: pwm@fe700010 {
3367*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3368*4882a593Smuzhiyun		reg = <0x0 0xfe700010 0x0 0x10>;
3369*4882a593Smuzhiyun		#pwm-cells = <3>;
3370*4882a593Smuzhiyun		pinctrl-names = "active";
3371*4882a593Smuzhiyun		pinctrl-0 = <&pwm13m0_pins>;
3372*4882a593Smuzhiyun		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
3373*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3374*4882a593Smuzhiyun		status = "disabled";
3375*4882a593Smuzhiyun	};
3376*4882a593Smuzhiyun
3377*4882a593Smuzhiyun	pwm14: pwm@fe700020 {
3378*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3379*4882a593Smuzhiyun		reg = <0x0 0xfe700020 0x0 0x10>;
3380*4882a593Smuzhiyun		#pwm-cells = <3>;
3381*4882a593Smuzhiyun		pinctrl-names = "active";
3382*4882a593Smuzhiyun		pinctrl-0 = <&pwm14m0_pins>;
3383*4882a593Smuzhiyun		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
3384*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3385*4882a593Smuzhiyun		status = "disabled";
3386*4882a593Smuzhiyun	};
3387*4882a593Smuzhiyun
3388*4882a593Smuzhiyun	pwm15: pwm@fe700030 {
3389*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pwm", "rockchip,rk3328-pwm";
3390*4882a593Smuzhiyun		reg = <0x0 0xfe700030 0x0 0x10>;
3391*4882a593Smuzhiyun		interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
3392*4882a593Smuzhiyun			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
3393*4882a593Smuzhiyun		#pwm-cells = <3>;
3394*4882a593Smuzhiyun		pinctrl-names = "active";
3395*4882a593Smuzhiyun		pinctrl-0 = <&pwm15m0_pins>;
3396*4882a593Smuzhiyun		clocks = <&cru CLK_PWM3>, <&cru PCLK_PWM3>;
3397*4882a593Smuzhiyun		clock-names = "pwm", "pclk";
3398*4882a593Smuzhiyun		status = "disabled";
3399*4882a593Smuzhiyun	};
3400*4882a593Smuzhiyun
3401*4882a593Smuzhiyun	tsadc: tsadc@fe710000 {
3402*4882a593Smuzhiyun		compatible = "rockchip,rk3568-tsadc";
3403*4882a593Smuzhiyun		reg = <0x0 0xfe710000 0x0 0x100>;
3404*4882a593Smuzhiyun		interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
3405*4882a593Smuzhiyun		rockchip,grf = <&grf>;
3406*4882a593Smuzhiyun		clocks = <&cru CLK_TSADC>, <&cru PCLK_TSADC>;
3407*4882a593Smuzhiyun		clock-names = "tsadc", "apb_pclk";
3408*4882a593Smuzhiyun		assigned-clocks = <&cru CLK_TSADC_TSEN>, <&cru CLK_TSADC>;
3409*4882a593Smuzhiyun		assigned-clock-rates = <17000000>, <700000>;
3410*4882a593Smuzhiyun		resets = <&cru SRST_TSADC>, <&cru SRST_P_TSADC>,
3411*4882a593Smuzhiyun			 <&cru SRST_TSADCPHY>;
3412*4882a593Smuzhiyun		reset-names = "tsadc", "tsadc-apb", "tsadc-phy";
3413*4882a593Smuzhiyun		#thermal-sensor-cells = <1>;
3414*4882a593Smuzhiyun		nvmem-cells = <&tsadc_trim_base>, <&tsadc_trim_base_frac>;
3415*4882a593Smuzhiyun		nvmem-cell-names = "trim_base", "trim_base_frac";
3416*4882a593Smuzhiyun		rockchip,hw-tshut-temp = <125000>;
3417*4882a593Smuzhiyun		rockchip,hw-tshut-mode = <0>; /* tshut mode 0:CRU 1:GPIO */
3418*4882a593Smuzhiyun		rockchip,hw-tshut-polarity = <0>; /* tshut polarity 0:LOW 1:HIGH */
3419*4882a593Smuzhiyun		pinctrl-names = "gpio", "otpout";
3420*4882a593Smuzhiyun		pinctrl-0 = <&tsadc_gpio_func>;
3421*4882a593Smuzhiyun		pinctrl-1 = <&tsadc_shutorg>;
3422*4882a593Smuzhiyun		#address-cells = <1>;
3423*4882a593Smuzhiyun		#size-cells = <0>;
3424*4882a593Smuzhiyun		status = "disabled";
3425*4882a593Smuzhiyun
3426*4882a593Smuzhiyun		tsadc@0 {
3427*4882a593Smuzhiyun			reg = <0>;
3428*4882a593Smuzhiyun			nvmem-cells = <&cpu_tsadc_trim_l>, <&cpu_tsadc_trim_h>;
3429*4882a593Smuzhiyun			nvmem-cell-names = "trim_l", "trim_h";
3430*4882a593Smuzhiyun		};
3431*4882a593Smuzhiyun		tsadc@1 {
3432*4882a593Smuzhiyun			reg = <1>;
3433*4882a593Smuzhiyun			nvmem-cells = <&gpu_tsadc_trim_l>, <&gpu_tsadc_trim_h>;
3434*4882a593Smuzhiyun			nvmem-cell-names = "trim_l", "trim_h";
3435*4882a593Smuzhiyun		};
3436*4882a593Smuzhiyun	};
3437*4882a593Smuzhiyun
3438*4882a593Smuzhiyun	saradc: saradc@fe720000 {
3439*4882a593Smuzhiyun		compatible = "rockchip,rk3568-saradc", "rockchip,rk3399-saradc";
3440*4882a593Smuzhiyun		reg = <0x0 0xfe720000 0x0 0x100>;
3441*4882a593Smuzhiyun		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
3442*4882a593Smuzhiyun		#io-channel-cells = <1>;
3443*4882a593Smuzhiyun		clocks = <&cru CLK_SARADC>, <&cru PCLK_SARADC>;
3444*4882a593Smuzhiyun		clock-names = "saradc", "apb_pclk";
3445*4882a593Smuzhiyun		resets = <&cru SRST_P_SARADC>;
3446*4882a593Smuzhiyun		reset-names = "saradc-apb";
3447*4882a593Smuzhiyun		status = "disabled";
3448*4882a593Smuzhiyun	};
3449*4882a593Smuzhiyun
3450*4882a593Smuzhiyun	mailbox: mailbox@fe780000 {
3451*4882a593Smuzhiyun		compatible = "rockchip,rk3568-mailbox",
3452*4882a593Smuzhiyun			     "rockchip,rk3368-mailbox";
3453*4882a593Smuzhiyun		reg = <0x0 0xfe780000 0x0 0x1000>;
3454*4882a593Smuzhiyun		interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
3455*4882a593Smuzhiyun			     <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
3456*4882a593Smuzhiyun			     <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
3457*4882a593Smuzhiyun			     <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
3458*4882a593Smuzhiyun		clocks = <&cru PCLK_MAILBOX>;
3459*4882a593Smuzhiyun		clock-names = "pclk_mailbox";
3460*4882a593Smuzhiyun		#mbox-cells = <1>;
3461*4882a593Smuzhiyun		status = "disabled";
3462*4882a593Smuzhiyun	};
3463*4882a593Smuzhiyun
3464*4882a593Smuzhiyun	combphy0_us: phy@fe820000 {
3465*4882a593Smuzhiyun		compatible = "rockchip,rk3568-naneng-combphy";
3466*4882a593Smuzhiyun		reg = <0x0 0xfe820000 0x0 0x100>;
3467*4882a593Smuzhiyun		#phy-cells = <1>;
3468*4882a593Smuzhiyun		clocks = <&pmucru CLK_PCIEPHY0_REF>, <&cru PCLK_PIPEPHY0>,
3469*4882a593Smuzhiyun			 <&cru PCLK_PIPE>;
3470*4882a593Smuzhiyun		clock-names = "refclk", "apbclk", "pipe_clk";
3471*4882a593Smuzhiyun		assigned-clocks = <&pmucru CLK_PCIEPHY0_REF>;
3472*4882a593Smuzhiyun		assigned-clock-rates = <100000000>;
3473*4882a593Smuzhiyun		resets = <&cru SRST_P_PIPEPHY0>, <&cru SRST_PIPEPHY0>;
3474*4882a593Smuzhiyun		reset-names = "combphy-apb", "combphy";
3475*4882a593Smuzhiyun		rockchip,pipe-grf = <&pipegrf>;
3476*4882a593Smuzhiyun		rockchip,pipe-phy-grf = <&pipe_phy_grf0>;
3477*4882a593Smuzhiyun		status = "disabled";
3478*4882a593Smuzhiyun	};
3479*4882a593Smuzhiyun
3480*4882a593Smuzhiyun	combphy1_usq: phy@fe830000 {
3481*4882a593Smuzhiyun		compatible = "rockchip,rk3568-naneng-combphy";
3482*4882a593Smuzhiyun		reg = <0x0 0xfe830000 0x0 0x100>;
3483*4882a593Smuzhiyun		#phy-cells = <1>;
3484*4882a593Smuzhiyun		clocks = <&pmucru CLK_PCIEPHY1_REF>, <&cru PCLK_PIPEPHY1>,
3485*4882a593Smuzhiyun			 <&cru PCLK_PIPE>;
3486*4882a593Smuzhiyun		clock-names = "refclk", "apbclk", "pipe_clk";
3487*4882a593Smuzhiyun		assigned-clocks = <&pmucru CLK_PCIEPHY1_REF>;
3488*4882a593Smuzhiyun		assigned-clock-rates = <100000000>;
3489*4882a593Smuzhiyun		resets = <&cru SRST_P_PIPEPHY1>, <&cru SRST_PIPEPHY1>;
3490*4882a593Smuzhiyun		reset-names = "combphy-apb", "combphy";
3491*4882a593Smuzhiyun		rockchip,pipe-grf = <&pipegrf>;
3492*4882a593Smuzhiyun		rockchip,pipe-phy-grf = <&pipe_phy_grf1>;
3493*4882a593Smuzhiyun		status = "disabled";
3494*4882a593Smuzhiyun	};
3495*4882a593Smuzhiyun
3496*4882a593Smuzhiyun	combphy2_psq: phy@fe840000 {
3497*4882a593Smuzhiyun		compatible = "rockchip,rk3568-naneng-combphy";
3498*4882a593Smuzhiyun		reg = <0x0 0xfe840000 0x0 0x100>;
3499*4882a593Smuzhiyun		#phy-cells = <1>;
3500*4882a593Smuzhiyun		clocks = <&pmucru CLK_PCIEPHY2_REF>, <&cru PCLK_PIPEPHY2>,
3501*4882a593Smuzhiyun			 <&cru PCLK_PIPE>;
3502*4882a593Smuzhiyun		clock-names = "refclk", "apbclk", "pipe_clk";
3503*4882a593Smuzhiyun		assigned-clocks = <&pmucru CLK_PCIEPHY2_REF>;
3504*4882a593Smuzhiyun		assigned-clock-rates = <100000000>;
3505*4882a593Smuzhiyun		resets = <&cru SRST_P_PIPEPHY2>, <&cru SRST_PIPEPHY2>;
3506*4882a593Smuzhiyun		reset-names = "combphy-apb", "combphy";
3507*4882a593Smuzhiyun		rockchip,pipe-grf = <&pipegrf>;
3508*4882a593Smuzhiyun		rockchip,pipe-phy-grf = <&pipe_phy_grf2>;
3509*4882a593Smuzhiyun		status = "disabled";
3510*4882a593Smuzhiyun	};
3511*4882a593Smuzhiyun
3512*4882a593Smuzhiyun	video_phy0: phy@fe850000 {
3513*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dsi-dphy", "rockchip,rk3568-video-phy";
3514*4882a593Smuzhiyun		reg = <0x0 0xfe850000  0x0 0x10000>,
3515*4882a593Smuzhiyun		      <0x0 0xfe060000 0x0 0x10000>;
3516*4882a593Smuzhiyun		reg-names = "phy", "host";
3517*4882a593Smuzhiyun		clocks = <&pmucru CLK_MIPIDSIPHY0_REF>,
3518*4882a593Smuzhiyun			 <&cru PCLK_MIPIDSIPHY0>, <&cru PCLK_DSITX_0>;
3519*4882a593Smuzhiyun		clock-names = "ref", "pclk", "pclk_host";
3520*4882a593Smuzhiyun		#clock-cells = <0>;
3521*4882a593Smuzhiyun		resets = <&cru SRST_P_MIPIDSIPHY0>;
3522*4882a593Smuzhiyun		reset-names = "apb";
3523*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VO>;
3524*4882a593Smuzhiyun		#phy-cells = <0>;
3525*4882a593Smuzhiyun		status = "disabled";
3526*4882a593Smuzhiyun	};
3527*4882a593Smuzhiyun
3528*4882a593Smuzhiyun	video_phy1: phy@fe860000 {
3529*4882a593Smuzhiyun		compatible = "rockchip,rk3568-dsi-dphy", "rockchip,rk3568-video-phy";
3530*4882a593Smuzhiyun		reg = <0x0 0xfe860000  0x0 0x10000>,
3531*4882a593Smuzhiyun		      <0x0 0xfe070000 0x0 0x10000>;
3532*4882a593Smuzhiyun		reg-names = "phy", "host";
3533*4882a593Smuzhiyun		clocks = <&pmucru CLK_MIPIDSIPHY1_REF>,
3534*4882a593Smuzhiyun			 <&cru PCLK_MIPIDSIPHY1>, <&cru PCLK_DSITX_1>;
3535*4882a593Smuzhiyun		clock-names = "ref", "pclk", "pclk_host";
3536*4882a593Smuzhiyun		#clock-cells = <0>;
3537*4882a593Smuzhiyun		resets = <&cru SRST_P_MIPIDSIPHY1>;
3538*4882a593Smuzhiyun		reset-names = "apb";
3539*4882a593Smuzhiyun		power-domains = <&power RK3568_PD_VO>;
3540*4882a593Smuzhiyun		#phy-cells = <0>;
3541*4882a593Smuzhiyun		status = "disabled";
3542*4882a593Smuzhiyun	};
3543*4882a593Smuzhiyun
3544*4882a593Smuzhiyun	csi2_dphy_hw: csi2-dphy-hw@fe870000 {
3545*4882a593Smuzhiyun		compatible = "rockchip,rk3568-csi2-dphy-hw";
3546*4882a593Smuzhiyun		reg = <0x0 0xfe870000 0x0 0x1000>;
3547*4882a593Smuzhiyun		clocks = <&cru PCLK_MIPICSIPHY>;
3548*4882a593Smuzhiyun		clock-names = "pclk";
3549*4882a593Smuzhiyun		rockchip,grf = <&grf>;
3550*4882a593Smuzhiyun		status = "disabled";
3551*4882a593Smuzhiyun	};
3552*4882a593Smuzhiyun
3553*4882a593Smuzhiyun	/*
3554*4882a593Smuzhiyun	 * csi2_dphy0: used for csi2 dphy full mode,
3555*4882a593Smuzhiyun		       is mutually exclusive with
3556*4882a593Smuzhiyun		       csi2_dphy1 and csi2_dphy2
3557*4882a593Smuzhiyun	 * csi2_dphy1: used for csi2 dphy split mode,
3558*4882a593Smuzhiyun		       physical lanes use lane0 and lane1,
3559*4882a593Smuzhiyun		       can be used with csi2_dphy2  parallel
3560*4882a593Smuzhiyun	 * csi2_dphy2: used for csi2 dphy split mode,
3561*4882a593Smuzhiyun		       physical lanes use lane2 and lane3,
3562*4882a593Smuzhiyun		       can be used with csi2_dphy1  parallel
3563*4882a593Smuzhiyun	 */
3564*4882a593Smuzhiyun	csi2_dphy0: csi2-dphy0 {
3565*4882a593Smuzhiyun		compatible = "rockchip,rk3568-csi2-dphy";
3566*4882a593Smuzhiyun		rockchip,hw = <&csi2_dphy_hw>;
3567*4882a593Smuzhiyun		status = "disabled";
3568*4882a593Smuzhiyun	};
3569*4882a593Smuzhiyun
3570*4882a593Smuzhiyun	csi2_dphy1: csi2-dphy1 {
3571*4882a593Smuzhiyun		compatible = "rockchip,rk3568-csi2-dphy";
3572*4882a593Smuzhiyun		rockchip,hw = <&csi2_dphy_hw>;
3573*4882a593Smuzhiyun		status = "disabled";
3574*4882a593Smuzhiyun	};
3575*4882a593Smuzhiyun
3576*4882a593Smuzhiyun	csi2_dphy2: csi2-dphy2 {
3577*4882a593Smuzhiyun		compatible = "rockchip,rk3568-csi2-dphy";
3578*4882a593Smuzhiyun		rockchip,hw = <&csi2_dphy_hw>;
3579*4882a593Smuzhiyun		status = "disabled";
3580*4882a593Smuzhiyun	};
3581*4882a593Smuzhiyun
3582*4882a593Smuzhiyun	usb2phy0: usb2-phy@fe8a0000 {
3583*4882a593Smuzhiyun		compatible = "rockchip,rk3568-usb2phy";
3584*4882a593Smuzhiyun		reg = <0x0 0xfe8a0000 0x0 0x10000>;
3585*4882a593Smuzhiyun		interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
3586*4882a593Smuzhiyun		clocks = <&pmucru CLK_USBPHY0_REF>;
3587*4882a593Smuzhiyun		clock-names = "phyclk";
3588*4882a593Smuzhiyun		#clock-cells = <0>;
3589*4882a593Smuzhiyun		assigned-clocks = <&cru USB480M>;
3590*4882a593Smuzhiyun		assigned-clock-parents = <&usb2phy0>;
3591*4882a593Smuzhiyun		clock-output-names = "usb480m_phy";
3592*4882a593Smuzhiyun		rockchip,usbgrf = <&usb2phy0_grf>;
3593*4882a593Smuzhiyun		status = "disabled";
3594*4882a593Smuzhiyun
3595*4882a593Smuzhiyun		u2phy0_host: host-port {
3596*4882a593Smuzhiyun			#phy-cells = <0>;
3597*4882a593Smuzhiyun			status = "disabled";
3598*4882a593Smuzhiyun		};
3599*4882a593Smuzhiyun
3600*4882a593Smuzhiyun		u2phy0_otg: otg-port {
3601*4882a593Smuzhiyun			#phy-cells = <0>;
3602*4882a593Smuzhiyun			status = "disabled";
3603*4882a593Smuzhiyun		};
3604*4882a593Smuzhiyun	};
3605*4882a593Smuzhiyun
3606*4882a593Smuzhiyun	usb2phy1: usb2-phy@fe8b0000 {
3607*4882a593Smuzhiyun		compatible = "rockchip,rk3568-usb2phy";
3608*4882a593Smuzhiyun		reg = <0x0 0xfe8b0000 0x0 0x10000>;
3609*4882a593Smuzhiyun		interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
3610*4882a593Smuzhiyun		clocks = <&pmucru CLK_USBPHY1_REF>;
3611*4882a593Smuzhiyun		clock-names = "phyclk";
3612*4882a593Smuzhiyun		#clock-cells = <0>;
3613*4882a593Smuzhiyun		rockchip,usbgrf = <&usb2phy1_grf>;
3614*4882a593Smuzhiyun		status = "disabled";
3615*4882a593Smuzhiyun
3616*4882a593Smuzhiyun		u2phy1_host: host-port {
3617*4882a593Smuzhiyun			#phy-cells = <0>;
3618*4882a593Smuzhiyun			status = "disabled";
3619*4882a593Smuzhiyun		};
3620*4882a593Smuzhiyun
3621*4882a593Smuzhiyun		u2phy1_otg: otg-port {
3622*4882a593Smuzhiyun			#phy-cells = <0>;
3623*4882a593Smuzhiyun			status = "disabled";
3624*4882a593Smuzhiyun		};
3625*4882a593Smuzhiyun	};
3626*4882a593Smuzhiyun
3627*4882a593Smuzhiyun	pcie30phy: phy@fe8c0000 {
3628*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pcie3-phy";
3629*4882a593Smuzhiyun		reg = <0x0 0xfe8c0000 0x0 0x20000>;
3630*4882a593Smuzhiyun		#phy-cells = <0>;
3631*4882a593Smuzhiyun		clocks = <&pmucru CLK_PCIE30PHY_REF_M>, <&pmucru CLK_PCIE30PHY_REF_N>,
3632*4882a593Smuzhiyun			 <&cru PCLK_PCIE30PHY>;
3633*4882a593Smuzhiyun		clock-names = "refclk_m", "refclk_n", "pclk";
3634*4882a593Smuzhiyun		resets = <&cru SRST_PCIE30PHY>;
3635*4882a593Smuzhiyun		reset-names = "phy";
3636*4882a593Smuzhiyun		rockchip,phy-grf = <&pcie30_phy_grf>;
3637*4882a593Smuzhiyun		status = "disabled";
3638*4882a593Smuzhiyun	};
3639*4882a593Smuzhiyun
3640*4882a593Smuzhiyun	pinctrl: pinctrl {
3641*4882a593Smuzhiyun		compatible = "rockchip,rk3568-pinctrl";
3642*4882a593Smuzhiyun		rockchip,grf = <&grf>;
3643*4882a593Smuzhiyun		rockchip,pmu = <&pmugrf>;
3644*4882a593Smuzhiyun		#address-cells = <2>;
3645*4882a593Smuzhiyun		#size-cells = <2>;
3646*4882a593Smuzhiyun		ranges;
3647*4882a593Smuzhiyun
3648*4882a593Smuzhiyun		gpio0: gpio0@fdd60000 {
3649*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
3650*4882a593Smuzhiyun			reg = <0x0 0xfdd60000 0x0 0x100>;
3651*4882a593Smuzhiyun			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
3652*4882a593Smuzhiyun			clocks = <&pmucru PCLK_GPIO0>, <&pmucru DBCLK_GPIO0>;
3653*4882a593Smuzhiyun
3654*4882a593Smuzhiyun			gpio-controller;
3655*4882a593Smuzhiyun			#gpio-cells = <2>;
3656*4882a593Smuzhiyun			interrupt-controller;
3657*4882a593Smuzhiyun			#interrupt-cells = <2>;
3658*4882a593Smuzhiyun		};
3659*4882a593Smuzhiyun
3660*4882a593Smuzhiyun		gpio1: gpio1@fe740000 {
3661*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
3662*4882a593Smuzhiyun			reg = <0x0 0xfe740000 0x0 0x100>;
3663*4882a593Smuzhiyun			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
3664*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO1>, <&cru DBCLK_GPIO1>;
3665*4882a593Smuzhiyun
3666*4882a593Smuzhiyun			gpio-controller;
3667*4882a593Smuzhiyun			#gpio-cells = <2>;
3668*4882a593Smuzhiyun			interrupt-controller;
3669*4882a593Smuzhiyun			#interrupt-cells = <2>;
3670*4882a593Smuzhiyun		};
3671*4882a593Smuzhiyun
3672*4882a593Smuzhiyun		gpio2: gpio2@fe750000 {
3673*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
3674*4882a593Smuzhiyun			reg = <0x0 0xfe750000 0x0 0x100>;
3675*4882a593Smuzhiyun			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
3676*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO2>, <&cru DBCLK_GPIO2>;
3677*4882a593Smuzhiyun
3678*4882a593Smuzhiyun			gpio-controller;
3679*4882a593Smuzhiyun			#gpio-cells = <2>;
3680*4882a593Smuzhiyun			interrupt-controller;
3681*4882a593Smuzhiyun			#interrupt-cells = <2>;
3682*4882a593Smuzhiyun		};
3683*4882a593Smuzhiyun
3684*4882a593Smuzhiyun		gpio3: gpio3@fe760000 {
3685*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
3686*4882a593Smuzhiyun			reg = <0x0 0xfe760000 0x0 0x100>;
3687*4882a593Smuzhiyun			interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
3688*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO3>, <&cru DBCLK_GPIO3>;
3689*4882a593Smuzhiyun
3690*4882a593Smuzhiyun			gpio-controller;
3691*4882a593Smuzhiyun			#gpio-cells = <2>;
3692*4882a593Smuzhiyun			interrupt-controller;
3693*4882a593Smuzhiyun			#interrupt-cells = <2>;
3694*4882a593Smuzhiyun		};
3695*4882a593Smuzhiyun
3696*4882a593Smuzhiyun		gpio4: gpio4@fe770000 {
3697*4882a593Smuzhiyun			compatible = "rockchip,gpio-bank";
3698*4882a593Smuzhiyun			reg = <0x0 0xfe770000 0x0 0x100>;
3699*4882a593Smuzhiyun			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
3700*4882a593Smuzhiyun			clocks = <&cru PCLK_GPIO4>, <&cru DBCLK_GPIO4>;
3701*4882a593Smuzhiyun
3702*4882a593Smuzhiyun			gpio-controller;
3703*4882a593Smuzhiyun			#gpio-cells = <2>;
3704*4882a593Smuzhiyun			interrupt-controller;
3705*4882a593Smuzhiyun			#interrupt-cells = <2>;
3706*4882a593Smuzhiyun		};
3707*4882a593Smuzhiyun	};
3708*4882a593Smuzhiyun};
3709*4882a593Smuzhiyun
3710*4882a593Smuzhiyun#include "rk3568-pinctrl.dtsi"
3711