xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/rockchip/rk3562-evb2-image-reverse.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/{
8*4882a593Smuzhiyun	reserved-memory {
9*4882a593Smuzhiyun		#address-cells = <2>;
10*4882a593Smuzhiyun		#size-cells = <2>;
11*4882a593Smuzhiyun		ranges;
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun		drm_vehicle: drm-vehicle@0{
14*4882a593Smuzhiyun			compatible = "shared-dma-pool";
15*4882a593Smuzhiyun			inactive;
16*4882a593Smuzhiyun			reusable;
17*4882a593Smuzhiyun			reg = <0x0 (512 * 0x100000) 0x0 (256 * 0x100000)>;//512M ~ 512M+256M
18*4882a593Smuzhiyun			linux,cma-default;
19*4882a593Smuzhiyun		};
20*4882a593Smuzhiyun	};
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun	gpio_det: gpio-det {
23*4882a593Smuzhiyun		status = "okay";
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun		pinctrl-names = "default";
26*4882a593Smuzhiyun		pinctrl-0 = <&vehicle_gpios>;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		/*if use the reverse, please config this*/
29*4882a593Smuzhiyun		car-reverse {
30*4882a593Smuzhiyun			car-reverse-gpios = <&gpio3 RK_PD0 GPIO_ACTIVE_HIGH>;
31*4882a593Smuzhiyun			linux,debounce-ms = <5>;
32*4882a593Smuzhiyun			label = "car-reverse";
33*4882a593Smuzhiyun			gpio,wakeup;
34*4882a593Smuzhiyun		};
35*4882a593Smuzhiyun	};
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun	vehicle: vehicle {
38*4882a593Smuzhiyun		compatible = "rockchip,vehicle";
39*4882a593Smuzhiyun		status = "okay";
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun		// pinctrl-names = "default";
42*4882a593Smuzhiyun		// pinctrl-0 = <&camm0_clk0_out>;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun		clocks = <&cru ACLK_VICAP>,
45*4882a593Smuzhiyun			<&cru HCLK_VICAP>,
46*4882a593Smuzhiyun			<&cru DCLK_VICAP>,
47*4882a593Smuzhiyun			<&cru CSIRX0_CLK_DATA>,
48*4882a593Smuzhiyun			<&cru CSIRX1_CLK_DATA>,
49*4882a593Smuzhiyun			<&cru CSIRX2_CLK_DATA>,
50*4882a593Smuzhiyun			<&cru CSIRX3_CLK_DATA>;
51*4882a593Smuzhiyun		clock-names = "aclk_cif",
52*4882a593Smuzhiyun			      "hclk_cif",
53*4882a593Smuzhiyun			      "dclk_cif",
54*4882a593Smuzhiyun			      "csirx0_data",
55*4882a593Smuzhiyun			      "csirx1_data",
56*4882a593Smuzhiyun			      "csirx2_data",
57*4882a593Smuzhiyun			      "csirx3_data";
58*4882a593Smuzhiyun		resets = <&cru SRST_A_VICAP>,
59*4882a593Smuzhiyun			<&cru SRST_H_VICAP>,
60*4882a593Smuzhiyun			<&cru SRST_D_VICAP>,
61*4882a593Smuzhiyun			<&cru SRST_I0_VICAP>,
62*4882a593Smuzhiyun			<&cru SRST_I1_VICAP>,
63*4882a593Smuzhiyun			<&cru SRST_I2_VICAP>,
64*4882a593Smuzhiyun			<&cru SRST_I3_VICAP>;
65*4882a593Smuzhiyun		reset-names = "rst_cif_a",
66*4882a593Smuzhiyun			      "rst_cif_h",
67*4882a593Smuzhiyun			      "rst_cif_d",
68*4882a593Smuzhiyun			      "rst_cif_i0",
69*4882a593Smuzhiyun			      "rst_cif_i1",
70*4882a593Smuzhiyun			      "rst_cif_i2",
71*4882a593Smuzhiyun			      "rst_cif_i3";
72*4882a593Smuzhiyun		power-domains = <&power RK3562_PD_VI>;
73*4882a593Smuzhiyun		cif,drop-frames = <4>; //frames to drop
74*4882a593Smuzhiyun		cif,chip-id = <2>; /*0:rk3568 1:rk3588 2:rk3562*/
75*4882a593Smuzhiyun		rockchip,grf = <&sys_grf>;
76*4882a593Smuzhiyun		rockchip,cru = <&cru>;
77*4882a593Smuzhiyun		rockchip,cif = <&rkcif>;
78*4882a593Smuzhiyun		rockchip,gpio-det = <&gpio_det>;
79*4882a593Smuzhiyun		rockchip,cif-sensor = <&cif_sensor>;
80*4882a593Smuzhiyun		rockchip,cif-phy = <&cif_phy>;
81*4882a593Smuzhiyun		ad,fix-format = <0>;//0:auto detect,1:pal;2:ntsc;3:720p50;4:720p30;5:720p25
82*4882a593Smuzhiyun		/*0:no, 1:90; 2:180; 4:270; 0x10:mirror-y; 0x20:mirror-x*/
83*4882a593Smuzhiyun		vehicle,rotate-mirror = <0x00>;
84*4882a593Smuzhiyun		vehicle,crtc_name = "video_port0";
85*4882a593Smuzhiyun		vehicle,plane_name = "Esmart0-win0";
86*4882a593Smuzhiyun	};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun	cif_phy: cif_phy {
89*4882a593Smuzhiyun		status = "okay";
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun		csi2_dphy0 {
92*4882a593Smuzhiyun			status = "okay";
93*4882a593Smuzhiyun			clocks = <&cru CLK_CAM0_OUT2IO>,
94*4882a593Smuzhiyun				 <&cru PCLK_CSIPHY0>,
95*4882a593Smuzhiyun				 <&cru PCLK_CSIHOST0>;
96*4882a593Smuzhiyun			clock-names = "xvclk",
97*4882a593Smuzhiyun				      "pclk",
98*4882a593Smuzhiyun				      "pclk_csi2host";
99*4882a593Smuzhiyun			resets = <&cru SRST_P_CSIPHY0>,
100*4882a593Smuzhiyun				 <&cru SRST_P_CSIHOST0>;
101*4882a593Smuzhiyun			reset-names = "srst_p_csiphy",
102*4882a593Smuzhiyun				      "srst_csihost_p";
103*4882a593Smuzhiyun			csihost-idx = <0>;
104*4882a593Smuzhiyun			rockchip,csi2-dphy = <&csi2_dphy0_hw>;
105*4882a593Smuzhiyun			rockchip,csi2 = <&mipi0_csi2>;
106*4882a593Smuzhiyun		};
107*4882a593Smuzhiyun		csi2_dphy3 {
108*4882a593Smuzhiyun			status = "disabled";
109*4882a593Smuzhiyun			clocks = <&cru CLK_CAM2_OUT2IO>,
110*4882a593Smuzhiyun				<&cru PCLK_CSIPHY1>,
111*4882a593Smuzhiyun				<&cru PCLK_CSIHOST2>;
112*4882a593Smuzhiyun			clock-names = "xvclk",
113*4882a593Smuzhiyun				      "pclk",
114*4882a593Smuzhiyun				      "pclk_csi2host";
115*4882a593Smuzhiyun			resets = <&cru SRST_P_CSIPHY1>,
116*4882a593Smuzhiyun				 <&cru SRST_P_CSIHOST2>;
117*4882a593Smuzhiyun			reset-names = "srst_p_csiphy",
118*4882a593Smuzhiyun				      "srst_csihost_p";
119*4882a593Smuzhiyun			csihost-idx = <2>;
120*4882a593Smuzhiyun			rockchip,csi2-dphy = <&csi2_dphy1_hw>;
121*4882a593Smuzhiyun			rockchip,csi2 = <&mipi2_csi2>;
122*4882a593Smuzhiyun		};
123*4882a593Smuzhiyun	};
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun	cif_sensor: cif_sensor {
126*4882a593Smuzhiyun		compatible = "rockchip,sensor";
127*4882a593Smuzhiyun		status = "okay";
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun		nvp6324 {
130*4882a593Smuzhiyun			status = "okay";
131*4882a593Smuzhiyun			// dphy0
132*4882a593Smuzhiyun			powerdown-gpios = <&gpio3 RK_PC0 GPIO_ACTIVE_HIGH>;
133*4882a593Smuzhiyun			pwdn_active = <1>;
134*4882a593Smuzhiyun			reset-gpios = <&gpio4 RK_PB6 GPIO_ACTIVE_HIGH>;
135*4882a593Smuzhiyun			rst_active = <1>;
136*4882a593Smuzhiyun			// dphy3
137*4882a593Smuzhiyun			// powerdown-gpios = <&gpio3 RK_PC1 GPIO_ACTIVE_HIGH>;
138*4882a593Smuzhiyun			// pwdn_active = <1>;
139*4882a593Smuzhiyun			// reset-gpios = <&gpio4 RK_PB5 GPIO_ACTIVE_HIGH>;
140*4882a593Smuzhiyun			// rst_active = <1>;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun			orientation = <90>;
143*4882a593Smuzhiyun			i2c_add = <0x60>;
144*4882a593Smuzhiyun			i2c_chl = <4>;
145*4882a593Smuzhiyun			cif_chl = <0>;
146*4882a593Smuzhiyun			ad_chl = <0>;
147*4882a593Smuzhiyun			mclk_rate = <24>;
148*4882a593Smuzhiyun			rockchip,camera-module-defrect0 = <1920 1080 0 0 1920 1080>;
149*4882a593Smuzhiyun		};
150*4882a593Smuzhiyun	};
151*4882a593Smuzhiyun};
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun&display_subsystem {
154*4882a593Smuzhiyun	memory-region = <&drm_logo>, <&drm_vehicle>;
155*4882a593Smuzhiyun	memory-region-names = "drm-logo", "drm-vehicle";
156*4882a593Smuzhiyun};
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun&i2c4 {
159*4882a593Smuzhiyun	status = "okay";
160*4882a593Smuzhiyun};
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun&pinctrl {
163*4882a593Smuzhiyun	vehicle {
164*4882a593Smuzhiyun		vehicle_gpios: vehicle-pins {
165*4882a593Smuzhiyun			/* gpios */
166*4882a593Smuzhiyun			rockchip,pins =
167*4882a593Smuzhiyun				/* car-reverse */
168*4882a593Smuzhiyun				<3 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>;
169*4882a593Smuzhiyun		};
170*4882a593Smuzhiyun	};
171*4882a593Smuzhiyun};
172