1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun// Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd 3*4882a593Smuzhiyun 4*4882a593Smuzhiyun/dts-v1/; 5*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 6*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 7*4882a593Smuzhiyun#include <dt-bindings/input/input.h> 8*4882a593Smuzhiyun#include <dt-bindings/display/drm_mipi_dsi.h> 9*4882a593Smuzhiyun#include <dt-bindings/sensor-dev.h> 10*4882a593Smuzhiyun#include <dt-bindings/pwm/pwm.h> 11*4882a593Smuzhiyun#include "rk3399pro.dtsi" 12*4882a593Smuzhiyun#include "rk3399-android.dtsi" 13*4882a593Smuzhiyun#include "rk3399-opp.dtsi" 14*4882a593Smuzhiyun#include "rk3399-vop-clk-set.dtsi" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun/ { 17*4882a593Smuzhiyun compatible = "rockchip,rk3399pro-evb-v10", "rockchip,rk3399pro"; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun adc-keys { 20*4882a593Smuzhiyun compatible = "adc-keys"; 21*4882a593Smuzhiyun io-channels = <&saradc 2>; 22*4882a593Smuzhiyun io-channel-names = "buttons"; 23*4882a593Smuzhiyun poll-interval = <100>; 24*4882a593Smuzhiyun keyup-threshold-microvolt = <1800000>; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun esc-key { 27*4882a593Smuzhiyun linux,code = <KEY_ESC>; 28*4882a593Smuzhiyun label = "esc"; 29*4882a593Smuzhiyun press-threshold-microvolt = <1310000>; 30*4882a593Smuzhiyun }; 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun menu-key { 33*4882a593Smuzhiyun linux,code = <KEY_MENU>; 34*4882a593Smuzhiyun label = "menu"; 35*4882a593Smuzhiyun press-threshold-microvolt = <987000>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun home-key { 39*4882a593Smuzhiyun linux,code = <KEY_HOME>; 40*4882a593Smuzhiyun label = "home"; 41*4882a593Smuzhiyun press-threshold-microvolt = <624000>; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun vol-down-key { 45*4882a593Smuzhiyun linux,code = <KEY_VOLUMEDOWN>; 46*4882a593Smuzhiyun label = "volume down"; 47*4882a593Smuzhiyun press-threshold-microvolt = <300000>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun vol-up-key { 51*4882a593Smuzhiyun linux,code = <KEY_VOLUMEUP>; 52*4882a593Smuzhiyun label = "volume up"; 53*4882a593Smuzhiyun press-threshold-microvolt = <17000>; 54*4882a593Smuzhiyun }; 55*4882a593Smuzhiyun }; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun backlight: backlight { 58*4882a593Smuzhiyun compatible = "pwm-backlight"; 59*4882a593Smuzhiyun pwms = <&pwm0 0 25000 0>; 60*4882a593Smuzhiyun brightness-levels = < 61*4882a593Smuzhiyun 0 20 20 21 21 22 22 23 62*4882a593Smuzhiyun 23 24 24 25 25 26 26 27 63*4882a593Smuzhiyun 27 28 28 29 29 30 30 31 64*4882a593Smuzhiyun 31 32 32 33 33 34 34 35 65*4882a593Smuzhiyun 35 36 36 37 37 38 38 39 66*4882a593Smuzhiyun 40 41 42 43 44 45 46 47 67*4882a593Smuzhiyun 48 49 50 51 52 53 54 55 68*4882a593Smuzhiyun 56 57 58 59 60 61 62 63 69*4882a593Smuzhiyun 64 65 66 67 68 69 70 71 70*4882a593Smuzhiyun 72 73 74 75 76 77 78 79 71*4882a593Smuzhiyun 80 81 82 83 84 85 86 87 72*4882a593Smuzhiyun 88 89 90 91 92 93 94 95 73*4882a593Smuzhiyun 96 97 98 99 100 101 102 103 74*4882a593Smuzhiyun 104 105 106 107 108 109 110 111 75*4882a593Smuzhiyun 112 113 114 115 116 117 118 119 76*4882a593Smuzhiyun 120 121 122 123 124 125 126 127 77*4882a593Smuzhiyun 128 129 130 131 132 133 134 135 78*4882a593Smuzhiyun 136 137 138 139 140 141 142 143 79*4882a593Smuzhiyun 144 145 146 147 148 149 150 151 80*4882a593Smuzhiyun 152 153 154 155 156 157 158 159 81*4882a593Smuzhiyun 160 161 162 163 164 165 166 167 82*4882a593Smuzhiyun 168 169 170 171 172 173 174 175 83*4882a593Smuzhiyun 176 177 178 179 180 181 182 183 84*4882a593Smuzhiyun 184 185 186 187 188 189 190 191 85*4882a593Smuzhiyun 192 193 194 195 196 197 198 199 86*4882a593Smuzhiyun 200 201 202 203 204 205 206 207 87*4882a593Smuzhiyun 208 209 210 211 212 213 214 215 88*4882a593Smuzhiyun 216 217 218 219 220 221 222 223 89*4882a593Smuzhiyun 224 225 226 227 228 229 230 231 90*4882a593Smuzhiyun 232 233 234 235 236 237 238 239 91*4882a593Smuzhiyun 240 241 242 243 244 245 246 247 92*4882a593Smuzhiyun 248 249 250 251 252 253 254 255 93*4882a593Smuzhiyun >; 94*4882a593Smuzhiyun default-brightness-level = <200>; 95*4882a593Smuzhiyun enable-gpios = <&gpio1 RK_PB5 GPIO_ACTIVE_HIGH>; 96*4882a593Smuzhiyun }; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun clkin_gmac: external-gmac-clock { 99*4882a593Smuzhiyun compatible = "fixed-clock"; 100*4882a593Smuzhiyun clock-frequency = <125000000>; 101*4882a593Smuzhiyun clock-output-names = "clkin_gmac"; 102*4882a593Smuzhiyun #clock-cells = <0>; 103*4882a593Smuzhiyun }; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun hdmi_sound: hdmi-sound { 106*4882a593Smuzhiyun status = "okay"; 107*4882a593Smuzhiyun compatible = "simple-audio-card"; 108*4882a593Smuzhiyun simple-audio-card,format = "i2s"; 109*4882a593Smuzhiyun simple-audio-card,mclk-fs = <256>; 110*4882a593Smuzhiyun simple-audio-card,name = "rockchip,hdmi"; 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun simple-audio-card,cpu { 113*4882a593Smuzhiyun sound-dai = <&i2s2>; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun simple-audio-card,codec { 116*4882a593Smuzhiyun sound-dai = <&hdmi>; 117*4882a593Smuzhiyun }; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun panel: panel { 121*4882a593Smuzhiyun compatible = "simple-panel"; 122*4882a593Smuzhiyun backlight = <&backlight>; 123*4882a593Smuzhiyun enable-gpios = <&gpio4 RK_PD6 GPIO_ACTIVE_HIGH>; 124*4882a593Smuzhiyun prepare-delay-ms = <20>; 125*4882a593Smuzhiyun enable-delay-ms = <20>; 126*4882a593Smuzhiyun reset-delay-ms = <20>; 127*4882a593Smuzhiyun 128*4882a593Smuzhiyun display-timings { 129*4882a593Smuzhiyun native-mode = <&timing0>; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun timing0: timing0 { 132*4882a593Smuzhiyun clock-frequency = <200000000>; 133*4882a593Smuzhiyun hactive = <1536>; 134*4882a593Smuzhiyun vactive = <2048>; 135*4882a593Smuzhiyun hfront-porch = <12>; 136*4882a593Smuzhiyun hsync-len = <16>; 137*4882a593Smuzhiyun hback-porch = <48>; 138*4882a593Smuzhiyun vfront-porch = <8>; 139*4882a593Smuzhiyun vsync-len = <4>; 140*4882a593Smuzhiyun vback-porch = <8>; 141*4882a593Smuzhiyun hsync-active = <0>; 142*4882a593Smuzhiyun vsync-active = <0>; 143*4882a593Smuzhiyun de-active = <0>; 144*4882a593Smuzhiyun pixelclk-active = <0>; 145*4882a593Smuzhiyun }; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun ports { 149*4882a593Smuzhiyun panel_in: endpoint { 150*4882a593Smuzhiyun remote-endpoint = <&edp_out>; 151*4882a593Smuzhiyun }; 152*4882a593Smuzhiyun }; 153*4882a593Smuzhiyun }; 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun rk809-sound { 156*4882a593Smuzhiyun compatible = "simple-audio-card"; 157*4882a593Smuzhiyun simple-audio-card,format = "i2s"; 158*4882a593Smuzhiyun simple-audio-card,name = "rockchip,rk809-codec"; 159*4882a593Smuzhiyun simple-audio-card,mclk-fs = <256>; 160*4882a593Smuzhiyun simple-audio-card,widgets = 161*4882a593Smuzhiyun "Microphone", "Mic Jack", 162*4882a593Smuzhiyun "Headphone", "Headphone Jack"; 163*4882a593Smuzhiyun simple-audio-card,routing = 164*4882a593Smuzhiyun "Mic Jack", "MICBIAS1", 165*4882a593Smuzhiyun "IN1P", "Mic Jack", 166*4882a593Smuzhiyun "Headphone Jack", "HPOL", 167*4882a593Smuzhiyun "Headphone Jack", "HPOR"; 168*4882a593Smuzhiyun simple-audio-card,cpu { 169*4882a593Smuzhiyun sound-dai = <&i2s1>; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun simple-audio-card,codec { 172*4882a593Smuzhiyun sound-dai = <&rk809_codec>; 173*4882a593Smuzhiyun }; 174*4882a593Smuzhiyun }; 175*4882a593Smuzhiyun 176*4882a593Smuzhiyun rk_headset: rk-headset { 177*4882a593Smuzhiyun compatible = "rockchip_headset"; 178*4882a593Smuzhiyun headset_gpio = <&gpio0 RK_PB5 GPIO_ACTIVE_HIGH>; 179*4882a593Smuzhiyun pinctrl-names = "default"; 180*4882a593Smuzhiyun pinctrl-0 = <&hp_det>; 181*4882a593Smuzhiyun io-channels = <&saradc 3>; 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun sdio_pwrseq: sdio-pwrseq { 185*4882a593Smuzhiyun compatible = "mmc-pwrseq-simple"; 186*4882a593Smuzhiyun clocks = <&rk809 1>; 187*4882a593Smuzhiyun clock-names = "ext_clock"; 188*4882a593Smuzhiyun pinctrl-names = "default"; 189*4882a593Smuzhiyun pinctrl-0 = <&wifi_enable_h>; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun /* 192*4882a593Smuzhiyun * On the module itself this is one of these (depending 193*4882a593Smuzhiyun * on the actual card populated): 194*4882a593Smuzhiyun * - SDIO_RESET_L_WL_REG_ON 195*4882a593Smuzhiyun * - PDN (power down when low) 196*4882a593Smuzhiyun */ 197*4882a593Smuzhiyun reset-gpios = <&gpio2 RK_PD3 GPIO_ACTIVE_LOW>; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun vbus_typec: vbus-typec-regulator { 201*4882a593Smuzhiyun compatible = "regulator-fixed"; 202*4882a593Smuzhiyun enable-active-high; 203*4882a593Smuzhiyun gpio = <&gpio1 18 GPIO_ACTIVE_HIGH>; 204*4882a593Smuzhiyun pinctrl-names = "default"; 205*4882a593Smuzhiyun pinctrl-0 = <&vcc5v0_typec0_en>; 206*4882a593Smuzhiyun regulator-name = "vbus_typec"; 207*4882a593Smuzhiyun vin-supply = <&vcc5v0_sys>; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun vcc_phy: vcc-phy-regulator { 211*4882a593Smuzhiyun compatible = "regulator-fixed"; 212*4882a593Smuzhiyun regulator-name = "vcc_phy"; 213*4882a593Smuzhiyun regulator-always-on; 214*4882a593Smuzhiyun regulator-boot-on; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun vcc5v0_sys: vccsys { 218*4882a593Smuzhiyun compatible = "regulator-fixed"; 219*4882a593Smuzhiyun regulator-name = "vcc5v0_sys"; 220*4882a593Smuzhiyun regulator-always-on; 221*4882a593Smuzhiyun regulator-boot-on; 222*4882a593Smuzhiyun regulator-min-microvolt = <5000000>; 223*4882a593Smuzhiyun regulator-max-microvolt = <5000000>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun wireless-wlan { 227*4882a593Smuzhiyun compatible = "wlan-platdata"; 228*4882a593Smuzhiyun rockchip,grf = <&grf>; 229*4882a593Smuzhiyun wifi_chip_type = "ap6398s"; 230*4882a593Smuzhiyun sdio_vref = <1800>; 231*4882a593Smuzhiyun WIFI,host_wake_irq = <&gpio0 RK_PA3 GPIO_ACTIVE_HIGH>; 232*4882a593Smuzhiyun status = "okay"; 233*4882a593Smuzhiyun }; 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun wireless-bluetooth { 236*4882a593Smuzhiyun compatible = "bluetooth-platdata"; 237*4882a593Smuzhiyun clocks = <&rk809 1>; 238*4882a593Smuzhiyun clock-names = "ext_clock"; 239*4882a593Smuzhiyun uart_rts_gpios = <&gpio2 RK_PC3 GPIO_ACTIVE_LOW>; 240*4882a593Smuzhiyun pinctrl-names = "default", "rts_gpio"; 241*4882a593Smuzhiyun pinctrl-0 = <&uart0_rts>, <&bt_irq_gpio>; 242*4882a593Smuzhiyun pinctrl-1 = <&uart0_gpios>; 243*4882a593Smuzhiyun BT,reset_gpio = <&gpio2 RK_PD4 GPIO_ACTIVE_HIGH>; 244*4882a593Smuzhiyun BT,wake_gpio = <&gpio2 RK_PD2 GPIO_ACTIVE_HIGH>; 245*4882a593Smuzhiyun BT,wake_host_irq = <&gpio0 RK_PA5 GPIO_ACTIVE_HIGH>; 246*4882a593Smuzhiyun status = "okay"; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun}; 249*4882a593Smuzhiyun 250*4882a593Smuzhiyun&cdn_dp { 251*4882a593Smuzhiyun status = "okay"; 252*4882a593Smuzhiyun phys = <&tcphy0_dp>; 253*4882a593Smuzhiyun}; 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun&cpu_l0 { 256*4882a593Smuzhiyun cpu-supply = <&vdd_cpu_l>; 257*4882a593Smuzhiyun}; 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun&cpu_l1 { 260*4882a593Smuzhiyun cpu-supply = <&vdd_cpu_l>; 261*4882a593Smuzhiyun}; 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun&cpu_l2 { 264*4882a593Smuzhiyun cpu-supply = <&vdd_cpu_l>; 265*4882a593Smuzhiyun}; 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun&cpu_l3 { 268*4882a593Smuzhiyun cpu-supply = <&vdd_cpu_l>; 269*4882a593Smuzhiyun}; 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun&cpu_b0 { 272*4882a593Smuzhiyun cpu-supply = <&vdd_cpu_b>; 273*4882a593Smuzhiyun}; 274*4882a593Smuzhiyun 275*4882a593Smuzhiyun&cpu_b1 { 276*4882a593Smuzhiyun cpu-supply = <&vdd_cpu_b>; 277*4882a593Smuzhiyun}; 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun&dp_in_vopb { 280*4882a593Smuzhiyun status = "disabled"; 281*4882a593Smuzhiyun}; 282*4882a593Smuzhiyun 283*4882a593Smuzhiyun&edp { 284*4882a593Smuzhiyun status = "okay"; 285*4882a593Smuzhiyun force-hpd; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun ports { 288*4882a593Smuzhiyun port@1 { 289*4882a593Smuzhiyun reg = <1>; 290*4882a593Smuzhiyun 291*4882a593Smuzhiyun edp_out: endpoint { 292*4882a593Smuzhiyun remote-endpoint = <&panel_in>; 293*4882a593Smuzhiyun }; 294*4882a593Smuzhiyun }; 295*4882a593Smuzhiyun }; 296*4882a593Smuzhiyun}; 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun&edp_in_vopl { 299*4882a593Smuzhiyun status = "disabled"; 300*4882a593Smuzhiyun}; 301*4882a593Smuzhiyun 302*4882a593Smuzhiyun&emmc_phy { 303*4882a593Smuzhiyun status = "okay"; 304*4882a593Smuzhiyun}; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun&fiq_debugger { 307*4882a593Smuzhiyun pinctrl-0 = <&uart2a_xfer>; 308*4882a593Smuzhiyun}; 309*4882a593Smuzhiyun 310*4882a593Smuzhiyun&firmware_android { 311*4882a593Smuzhiyun compatible = "android,firmware"; 312*4882a593Smuzhiyun fstab { 313*4882a593Smuzhiyun compatible = "android,fstab"; 314*4882a593Smuzhiyun system { 315*4882a593Smuzhiyun compatible = "android,system"; 316*4882a593Smuzhiyun dev = "/dev/block/by-name/system"; 317*4882a593Smuzhiyun type = "ext4"; 318*4882a593Smuzhiyun mnt_flags = "ro,barrier=1,inode_readahead_blks=8"; 319*4882a593Smuzhiyun fsmgr_flags = "wait,verify"; 320*4882a593Smuzhiyun }; 321*4882a593Smuzhiyun vendor { 322*4882a593Smuzhiyun compatible = "android,vendor"; 323*4882a593Smuzhiyun dev = "/dev/block/by-name/vendor"; 324*4882a593Smuzhiyun type = "ext4"; 325*4882a593Smuzhiyun mnt_flags = "ro,barrier=1,inode_readahead_blks=8"; 326*4882a593Smuzhiyun fsmgr_flags = "wait,verify"; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun }; 329*4882a593Smuzhiyun}; 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun&gmac { 332*4882a593Smuzhiyun phy-supply = <&vcc_phy>; 333*4882a593Smuzhiyun phy-mode = "rgmii"; 334*4882a593Smuzhiyun clock_in_out = "input"; 335*4882a593Smuzhiyun snps,reset-gpio = <&gpio3 RK_PB7 GPIO_ACTIVE_LOW>; 336*4882a593Smuzhiyun snps,reset-active-low; 337*4882a593Smuzhiyun snps,reset-delays-us = <0 10000 50000>; 338*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_RMII_SRC>; 339*4882a593Smuzhiyun assigned-clock-parents = <&clkin_gmac>; 340*4882a593Smuzhiyun pinctrl-names = "default"; 341*4882a593Smuzhiyun pinctrl-0 = <&rgmii_pins>; 342*4882a593Smuzhiyun tx_delay = <0x28>; 343*4882a593Smuzhiyun rx_delay = <0x11>; 344*4882a593Smuzhiyun status = "okay"; 345*4882a593Smuzhiyun}; 346*4882a593Smuzhiyun 347*4882a593Smuzhiyun&gpu { 348*4882a593Smuzhiyun status = "okay"; 349*4882a593Smuzhiyun mali-supply = <&vdd_gpu>; 350*4882a593Smuzhiyun}; 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun&hdmi { 353*4882a593Smuzhiyun status = "okay"; 354*4882a593Smuzhiyun #sound-dai-cells = <0>; 355*4882a593Smuzhiyun rockchip,phy-table = 356*4882a593Smuzhiyun <74250000 0x8009 0x0004 0x0272>, 357*4882a593Smuzhiyun <165000000 0x802b 0x0004 0x0209>, 358*4882a593Smuzhiyun <297000000 0x8039 0x0005 0x028d>, 359*4882a593Smuzhiyun <594000000 0x8039 0x0000 0x00f6>, 360*4882a593Smuzhiyun <000000000 0x0000 0x0000 0x0000>; 361*4882a593Smuzhiyun}; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun&hdmi_dp_sound { 364*4882a593Smuzhiyun status = "okay"; 365*4882a593Smuzhiyun}; 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun&hdmi_in_vopb { 368*4882a593Smuzhiyun status = "disabled"; 369*4882a593Smuzhiyun}; 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun&i2s2 { 372*4882a593Smuzhiyun #sound-dai-cells = <0>; 373*4882a593Smuzhiyun status = "okay"; 374*4882a593Smuzhiyun}; 375*4882a593Smuzhiyun 376*4882a593Smuzhiyun&i2c0 { 377*4882a593Smuzhiyun status = "okay"; 378*4882a593Smuzhiyun i2c-scl-rising-time-ns = <180>; 379*4882a593Smuzhiyun i2c-scl-falling-time-ns = <30>; 380*4882a593Smuzhiyun clock-frequency = <400000>; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun rk809: pmic@20 { 383*4882a593Smuzhiyun compatible = "rockchip,rk809"; 384*4882a593Smuzhiyun reg = <0x20>; 385*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 386*4882a593Smuzhiyun interrupts = <RK_PC2 IRQ_TYPE_LEVEL_LOW>; 387*4882a593Smuzhiyun pinctrl-names = "default", "pmic-sleep", 388*4882a593Smuzhiyun "pmic-power-off", "pmic-reset"; 389*4882a593Smuzhiyun pinctrl-0 = <&pmic_int_l>; 390*4882a593Smuzhiyun pinctrl-1 = <&soc_slppin_slp>, <&rk809_slppin_slp>; 391*4882a593Smuzhiyun pinctrl-2 = <&soc_slppin_gpio>, <&rk809_slppin_pwrdn>; 392*4882a593Smuzhiyun pinctrl-3 = <&soc_slppin_gpio>,<&rk809_slppin_rst>; 393*4882a593Smuzhiyun rockchip,system-power-controller; 394*4882a593Smuzhiyun pmic-reset-func = <0>; 395*4882a593Smuzhiyun wakeup-source; 396*4882a593Smuzhiyun #clock-cells = <1>; 397*4882a593Smuzhiyun clock-output-names = "rk808-clkout1", "rk808-clkout2"; 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun vcc1-supply = <&vcc5v0_sys>; 400*4882a593Smuzhiyun vcc2-supply = <&vcc5v0_sys>; 401*4882a593Smuzhiyun vcc3-supply = <&vcc5v0_sys>; 402*4882a593Smuzhiyun vcc4-supply = <&vcc5v0_sys>; 403*4882a593Smuzhiyun vcc5-supply = <&vcc_buck5>; 404*4882a593Smuzhiyun vcc6-supply = <&vcc_buck5>; 405*4882a593Smuzhiyun vcc7-supply = <&vcc3v3_sys>; 406*4882a593Smuzhiyun vcc8-supply = <&vcc3v3_sys>; 407*4882a593Smuzhiyun vcc9-supply = <&vcc5v0_sys>; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun pwrkey { 410*4882a593Smuzhiyun status = "okay"; 411*4882a593Smuzhiyun }; 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun rtc { 414*4882a593Smuzhiyun status = "okay"; 415*4882a593Smuzhiyun }; 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun pinctrl_rk8xx: pinctrl_rk8xx { 418*4882a593Smuzhiyun gpio-controller; 419*4882a593Smuzhiyun #gpio-cells = <2>; 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun rk809_slppin_null: rk809_slppin_null { 422*4882a593Smuzhiyun pins = "gpio_slp"; 423*4882a593Smuzhiyun function = "pin_fun0"; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun rk809_slppin_slp: rk809_slppin_slp { 427*4882a593Smuzhiyun pins = "gpio_slp"; 428*4882a593Smuzhiyun function = "pin_fun1"; 429*4882a593Smuzhiyun }; 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun rk809_slppin_pwrdn: rk809_slppin_pwrdn { 432*4882a593Smuzhiyun pins = "gpio_slp"; 433*4882a593Smuzhiyun function = "pin_fun2"; 434*4882a593Smuzhiyun }; 435*4882a593Smuzhiyun 436*4882a593Smuzhiyun rk809_slppin_rst: rk809_slppin_rst { 437*4882a593Smuzhiyun pins = "gpio_slp"; 438*4882a593Smuzhiyun function = "pin_fun3"; 439*4882a593Smuzhiyun }; 440*4882a593Smuzhiyun }; 441*4882a593Smuzhiyun 442*4882a593Smuzhiyun regulators { 443*4882a593Smuzhiyun vdd_log: DCDC_REG1 { 444*4882a593Smuzhiyun regulator-always-on; 445*4882a593Smuzhiyun regulator-boot-on; 446*4882a593Smuzhiyun regulator-min-microvolt = <750000>; 447*4882a593Smuzhiyun regulator-max-microvolt = <1350000>; 448*4882a593Smuzhiyun regulator-initial-mode = <0x2>; 449*4882a593Smuzhiyun regulator-name = "vdd_log"; 450*4882a593Smuzhiyun regulator-state-mem { 451*4882a593Smuzhiyun regulator-on-in-suspend; 452*4882a593Smuzhiyun regulator-suspend-microvolt = <900000>; 453*4882a593Smuzhiyun }; 454*4882a593Smuzhiyun }; 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun vdd_cpu_l: DCDC_REG2 { 457*4882a593Smuzhiyun regulator-always-on; 458*4882a593Smuzhiyun regulator-boot-on; 459*4882a593Smuzhiyun regulator-min-microvolt = <750000>; 460*4882a593Smuzhiyun regulator-max-microvolt = <1350000>; 461*4882a593Smuzhiyun regulator-ramp-delay = <6001>; 462*4882a593Smuzhiyun regulator-initial-mode = <0x2>; 463*4882a593Smuzhiyun regulator-name = "vdd_cpu_l"; 464*4882a593Smuzhiyun regulator-state-mem { 465*4882a593Smuzhiyun regulator-off-in-suspend; 466*4882a593Smuzhiyun }; 467*4882a593Smuzhiyun }; 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun vcc_ddr: DCDC_REG3 { 470*4882a593Smuzhiyun regulator-always-on; 471*4882a593Smuzhiyun regulator-boot-on; 472*4882a593Smuzhiyun regulator-name = "vcc_ddr"; 473*4882a593Smuzhiyun regulator-initial-mode = <0x2>; 474*4882a593Smuzhiyun regulator-state-mem { 475*4882a593Smuzhiyun regulator-on-in-suspend; 476*4882a593Smuzhiyun }; 477*4882a593Smuzhiyun }; 478*4882a593Smuzhiyun 479*4882a593Smuzhiyun vcc3v3_sys: DCDC_REG4 { 480*4882a593Smuzhiyun regulator-always-on; 481*4882a593Smuzhiyun regulator-boot-on; 482*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 483*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 484*4882a593Smuzhiyun regulator-initial-mode = <0x2>; 485*4882a593Smuzhiyun regulator-name = "vcc3v3_sys"; 486*4882a593Smuzhiyun regulator-state-mem { 487*4882a593Smuzhiyun regulator-on-in-suspend; 488*4882a593Smuzhiyun regulator-suspend-microvolt = <3300000>; 489*4882a593Smuzhiyun }; 490*4882a593Smuzhiyun }; 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun vcc_buck5: DCDC_REG5 { 493*4882a593Smuzhiyun regulator-always-on; 494*4882a593Smuzhiyun regulator-boot-on; 495*4882a593Smuzhiyun regulator-min-microvolt = <2200000>; 496*4882a593Smuzhiyun regulator-max-microvolt = <2200000>; 497*4882a593Smuzhiyun regulator-name = "vcc_buck5"; 498*4882a593Smuzhiyun regulator-state-mem { 499*4882a593Smuzhiyun regulator-on-in-suspend; 500*4882a593Smuzhiyun regulator-suspend-microvolt = <2200000>; 501*4882a593Smuzhiyun }; 502*4882a593Smuzhiyun }; 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun vcca_0v9: LDO_REG1 { 505*4882a593Smuzhiyun regulator-always-on; 506*4882a593Smuzhiyun regulator-boot-on; 507*4882a593Smuzhiyun regulator-min-microvolt = <900000>; 508*4882a593Smuzhiyun regulator-max-microvolt = <900000>; 509*4882a593Smuzhiyun regulator-name = "vcca_0v9"; 510*4882a593Smuzhiyun regulator-state-mem { 511*4882a593Smuzhiyun regulator-off-in-suspend; 512*4882a593Smuzhiyun }; 513*4882a593Smuzhiyun }; 514*4882a593Smuzhiyun 515*4882a593Smuzhiyun vcc_1v8: LDO_REG2 { 516*4882a593Smuzhiyun regulator-always-on; 517*4882a593Smuzhiyun regulator-boot-on; 518*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 519*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun regulator-name = "vcc_1v8"; 522*4882a593Smuzhiyun regulator-state-mem { 523*4882a593Smuzhiyun regulator-on-in-suspend; 524*4882a593Smuzhiyun regulator-suspend-microvolt = <1800000>; 525*4882a593Smuzhiyun }; 526*4882a593Smuzhiyun }; 527*4882a593Smuzhiyun 528*4882a593Smuzhiyun vcc0v9_soc: LDO_REG3 { 529*4882a593Smuzhiyun regulator-always-on; 530*4882a593Smuzhiyun regulator-boot-on; 531*4882a593Smuzhiyun regulator-min-microvolt = <900000>; 532*4882a593Smuzhiyun regulator-max-microvolt = <900000>; 533*4882a593Smuzhiyun 534*4882a593Smuzhiyun regulator-name = "vcc0v9_soc"; 535*4882a593Smuzhiyun regulator-state-mem { 536*4882a593Smuzhiyun regulator-on-in-suspend; 537*4882a593Smuzhiyun regulator-suspend-microvolt = <900000>; 538*4882a593Smuzhiyun }; 539*4882a593Smuzhiyun }; 540*4882a593Smuzhiyun 541*4882a593Smuzhiyun vcca_1v8: LDO_REG4 { 542*4882a593Smuzhiyun regulator-always-on; 543*4882a593Smuzhiyun regulator-boot-on; 544*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 545*4882a593Smuzhiyun regulator-max-microvolt = <1800000>; 546*4882a593Smuzhiyun 547*4882a593Smuzhiyun regulator-name = "vcca_1v8"; 548*4882a593Smuzhiyun regulator-state-mem { 549*4882a593Smuzhiyun regulator-off-in-suspend; 550*4882a593Smuzhiyun }; 551*4882a593Smuzhiyun }; 552*4882a593Smuzhiyun 553*4882a593Smuzhiyun vdd1v5_dvp: LDO_REG5 { 554*4882a593Smuzhiyun regulator-always-on; 555*4882a593Smuzhiyun regulator-boot-on; 556*4882a593Smuzhiyun regulator-min-microvolt = <1500000>; 557*4882a593Smuzhiyun regulator-max-microvolt = <1500000>; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun regulator-name = "vdd1v5_dvp"; 560*4882a593Smuzhiyun regulator-state-mem { 561*4882a593Smuzhiyun regulator-off-in-suspend; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun }; 564*4882a593Smuzhiyun 565*4882a593Smuzhiyun vcc_1v5: LDO_REG6 { 566*4882a593Smuzhiyun regulator-always-on; 567*4882a593Smuzhiyun regulator-boot-on; 568*4882a593Smuzhiyun regulator-min-microvolt = <1500000>; 569*4882a593Smuzhiyun regulator-max-microvolt = <1500000>; 570*4882a593Smuzhiyun 571*4882a593Smuzhiyun regulator-name = "vcc_1v5"; 572*4882a593Smuzhiyun regulator-state-mem { 573*4882a593Smuzhiyun regulator-off-in-suspend; 574*4882a593Smuzhiyun }; 575*4882a593Smuzhiyun }; 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun vcc_3v0: LDO_REG7 { 578*4882a593Smuzhiyun regulator-always-on; 579*4882a593Smuzhiyun regulator-boot-on; 580*4882a593Smuzhiyun regulator-min-microvolt = <3000000>; 581*4882a593Smuzhiyun regulator-max-microvolt = <3000000>; 582*4882a593Smuzhiyun 583*4882a593Smuzhiyun regulator-name = "vcc_3v0"; 584*4882a593Smuzhiyun regulator-state-mem { 585*4882a593Smuzhiyun regulator-off-in-suspend; 586*4882a593Smuzhiyun }; 587*4882a593Smuzhiyun }; 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun vccio_sd: LDO_REG8 { 590*4882a593Smuzhiyun regulator-always-on; 591*4882a593Smuzhiyun regulator-boot-on; 592*4882a593Smuzhiyun regulator-min-microvolt = <1800000>; 593*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun regulator-name = "vccio_sd"; 596*4882a593Smuzhiyun regulator-state-mem { 597*4882a593Smuzhiyun regulator-off-in-suspend; 598*4882a593Smuzhiyun }; 599*4882a593Smuzhiyun }; 600*4882a593Smuzhiyun 601*4882a593Smuzhiyun vcc_sd: LDO_REG9 { 602*4882a593Smuzhiyun regulator-always-on; 603*4882a593Smuzhiyun regulator-boot-on; 604*4882a593Smuzhiyun regulator-min-microvolt = <3300000>; 605*4882a593Smuzhiyun regulator-max-microvolt = <3300000>; 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun regulator-name = "vcc_sd"; 608*4882a593Smuzhiyun regulator-state-mem { 609*4882a593Smuzhiyun regulator-off-in-suspend; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun }; 612*4882a593Smuzhiyun 613*4882a593Smuzhiyun vcc5v0_usb: SWITCH_REG1 { 614*4882a593Smuzhiyun regulator-always-on; 615*4882a593Smuzhiyun regulator-boot-on; 616*4882a593Smuzhiyun regulator-name = "vcc5v0_usb"; 617*4882a593Smuzhiyun regulator-state-mem { 618*4882a593Smuzhiyun regulator-on-in-suspend; 619*4882a593Smuzhiyun }; 620*4882a593Smuzhiyun }; 621*4882a593Smuzhiyun 622*4882a593Smuzhiyun vccio_3v3: SWITCH_REG2 { 623*4882a593Smuzhiyun regulator-always-on; 624*4882a593Smuzhiyun regulator-boot-on; 625*4882a593Smuzhiyun regulator-name = "vccio_3v3"; 626*4882a593Smuzhiyun regulator-state-mem { 627*4882a593Smuzhiyun regulator-off-in-suspend; 628*4882a593Smuzhiyun }; 629*4882a593Smuzhiyun }; 630*4882a593Smuzhiyun }; 631*4882a593Smuzhiyun 632*4882a593Smuzhiyun rk809_codec: codec { 633*4882a593Smuzhiyun #sound-dai-cells = <0>; 634*4882a593Smuzhiyun compatible = "rockchip,rk809-codec", "rockchip,rk817-codec"; 635*4882a593Smuzhiyun clocks = <&cru SCLK_I2S_8CH_OUT>; 636*4882a593Smuzhiyun clock-names = "mclk"; 637*4882a593Smuzhiyun pinctrl-names = "default"; 638*4882a593Smuzhiyun pinctrl-0 = <&i2s_8ch_mclk>; 639*4882a593Smuzhiyun hp-volume = <20>; 640*4882a593Smuzhiyun spk-volume = <3>; 641*4882a593Smuzhiyun status = "okay"; 642*4882a593Smuzhiyun }; 643*4882a593Smuzhiyun }; 644*4882a593Smuzhiyun 645*4882a593Smuzhiyun vdd_cpu_b: syr837@40 { 646*4882a593Smuzhiyun compatible = "silergy,syr827"; 647*4882a593Smuzhiyun reg = <0x40>; 648*4882a593Smuzhiyun vin-supply = <&vcc5v0_sys>; 649*4882a593Smuzhiyun regulator-compatible = "fan53555-reg"; 650*4882a593Smuzhiyun pinctrl-0 = <&vsel1_gpio>; 651*4882a593Smuzhiyun vsel-gpios = <&gpio1 RK_PC1 GPIO_ACTIVE_HIGH>; 652*4882a593Smuzhiyun regulator-name = "vdd_cpu_b"; 653*4882a593Smuzhiyun regulator-min-microvolt = <712500>; 654*4882a593Smuzhiyun regulator-max-microvolt = <1500000>; 655*4882a593Smuzhiyun regulator-ramp-delay = <1000>; 656*4882a593Smuzhiyun fcs,suspend-voltage-selector = <1>; 657*4882a593Smuzhiyun regulator-always-on; 658*4882a593Smuzhiyun regulator-boot-on; 659*4882a593Smuzhiyun regulator-initial-state = <3>; 660*4882a593Smuzhiyun regulator-state-mem { 661*4882a593Smuzhiyun regulator-off-in-suspend; 662*4882a593Smuzhiyun }; 663*4882a593Smuzhiyun }; 664*4882a593Smuzhiyun 665*4882a593Smuzhiyun vdd_gpu: syr828@41 { 666*4882a593Smuzhiyun compatible = "silergy,syr828"; 667*4882a593Smuzhiyun status = "okay"; 668*4882a593Smuzhiyun reg = <0x41>; 669*4882a593Smuzhiyun vin-supply = <&vcc5v0_sys>; 670*4882a593Smuzhiyun regulator-compatible = "fan53555-reg"; 671*4882a593Smuzhiyun pinctrl-0 = <&vsel2_gpio>; 672*4882a593Smuzhiyun vsel-gpios = <&gpio1 RK_PB6 GPIO_ACTIVE_HIGH>; 673*4882a593Smuzhiyun regulator-name = "vdd_gpu"; 674*4882a593Smuzhiyun regulator-min-microvolt = <735000>; 675*4882a593Smuzhiyun regulator-max-microvolt = <1400000>; 676*4882a593Smuzhiyun regulator-ramp-delay = <1000>; 677*4882a593Smuzhiyun fcs,suspend-voltage-selector = <1>; 678*4882a593Smuzhiyun regulator-always-on; 679*4882a593Smuzhiyun regulator-boot-on; 680*4882a593Smuzhiyun regulator-state-mem { 681*4882a593Smuzhiyun regulator-off-in-suspend; 682*4882a593Smuzhiyun }; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun bq25700: bq25700@6b { 686*4882a593Smuzhiyun compatible = "ti,bq25703"; 687*4882a593Smuzhiyun reg = <0x6b>; 688*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 689*4882a593Smuzhiyun interrupts = <RK_PA1 IRQ_TYPE_LEVEL_LOW>; 690*4882a593Smuzhiyun pinctrl-names = "default"; 691*4882a593Smuzhiyun pinctrl-0 = <&charger_ok_int>; 692*4882a593Smuzhiyun ti,charge-current = <1500000>; 693*4882a593Smuzhiyun ti,max-charge-voltage = <8704000>; 694*4882a593Smuzhiyun ti,max-input-voltage = <20000000>; 695*4882a593Smuzhiyun ti,max-input-current = <6000000>; 696*4882a593Smuzhiyun ti,input-current-sdp = <500000>; 697*4882a593Smuzhiyun ti,input-current-dcp = <2000000>; 698*4882a593Smuzhiyun ti,input-current-cdp = <2000000>; 699*4882a593Smuzhiyun ti,input-current-dc = <2000000>; 700*4882a593Smuzhiyun ti,minimum-sys-voltage = <6700000>; 701*4882a593Smuzhiyun ti,otg-voltage = <5000000>; 702*4882a593Smuzhiyun ti,otg-current = <500000>; 703*4882a593Smuzhiyun ti,input-current = <500000>; 704*4882a593Smuzhiyun pd-charge-only = <0>; 705*4882a593Smuzhiyun status = "disabled"; 706*4882a593Smuzhiyun }; 707*4882a593Smuzhiyun}; 708*4882a593Smuzhiyun 709*4882a593Smuzhiyun&i2c1 { 710*4882a593Smuzhiyun status = "okay"; 711*4882a593Smuzhiyun i2c-scl-rising-time-ns = <140>; 712*4882a593Smuzhiyun i2c-scl-falling-time-ns = <30>; 713*4882a593Smuzhiyun 714*4882a593Smuzhiyun mpu6500@68 { 715*4882a593Smuzhiyun status = "okay"; 716*4882a593Smuzhiyun compatible = "invensense,mpu6500"; 717*4882a593Smuzhiyun reg = <0x68>; 718*4882a593Smuzhiyun irq-gpio = <&gpio3 RK_PD2 IRQ_TYPE_EDGE_RISING>; 719*4882a593Smuzhiyun mpu-int_config = <0x10>; 720*4882a593Smuzhiyun mpu-level_shifter = <0>; 721*4882a593Smuzhiyun mpu-orientation = <0 1 0 1 0 0 0 0 1>; 722*4882a593Smuzhiyun orientation-x= <0>; 723*4882a593Smuzhiyun orientation-y= <0>; 724*4882a593Smuzhiyun orientation-z= <1>; 725*4882a593Smuzhiyun mpu-debug = <1>; 726*4882a593Smuzhiyun }; 727*4882a593Smuzhiyun 728*4882a593Smuzhiyun sensor@d { 729*4882a593Smuzhiyun status = "okay"; 730*4882a593Smuzhiyun compatible = "ak8963"; 731*4882a593Smuzhiyun reg = <0x0d>; 732*4882a593Smuzhiyun type = <SENSOR_TYPE_COMPASS>; 733*4882a593Smuzhiyun irq-gpio = <&gpio3 RK_PD7 IRQ_TYPE_EDGE_RISING>; 734*4882a593Smuzhiyun irq_enable = <0>; 735*4882a593Smuzhiyun poll_delay_ms = <30>; 736*4882a593Smuzhiyun layout = <3>; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun}; 739*4882a593Smuzhiyun 740*4882a593Smuzhiyun&i2c4 { 741*4882a593Smuzhiyun status = "okay"; 742*4882a593Smuzhiyun i2c-scl-rising-time-ns = <345>; 743*4882a593Smuzhiyun i2c-scl-falling-time-ns = <11>; 744*4882a593Smuzhiyun 745*4882a593Smuzhiyun gsl3673: gsl3673@40 { 746*4882a593Smuzhiyun compatible = "GSL,GSL3673"; 747*4882a593Smuzhiyun reg = <0x40>; 748*4882a593Smuzhiyun screen_max_x = <1536>; 749*4882a593Smuzhiyun screen_max_y = <2048>; 750*4882a593Smuzhiyun irq_gpio_number = <&gpio4 RK_PC3 IRQ_TYPE_LEVEL_LOW>; 751*4882a593Smuzhiyun rst_gpio_number = <&gpio4 RK_PC6 GPIO_ACTIVE_HIGH>; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun}; 754*4882a593Smuzhiyun 755*4882a593Smuzhiyun&i2c8 { 756*4882a593Smuzhiyun status = "okay"; 757*4882a593Smuzhiyun i2c-scl-rising-time-ns = <345>; 758*4882a593Smuzhiyun i2c-scl-falling-time-ns = <11>; 759*4882a593Smuzhiyun clock-frequency = <100000>; 760*4882a593Smuzhiyun 761*4882a593Smuzhiyun usbc0: fusb302@22 { 762*4882a593Smuzhiyun compatible = "fcs,fusb302"; 763*4882a593Smuzhiyun reg = <0x22>; 764*4882a593Smuzhiyun interrupt-parent = <&gpio1>; 765*4882a593Smuzhiyun interrupts = <RK_PA2 IRQ_TYPE_LEVEL_LOW>; 766*4882a593Smuzhiyun pinctrl-names = "default"; 767*4882a593Smuzhiyun pinctrl-0 = <&usbc0_int>; 768*4882a593Smuzhiyun vbus-supply = <&vbus_typec>; 769*4882a593Smuzhiyun status = "okay"; 770*4882a593Smuzhiyun 771*4882a593Smuzhiyun ports { 772*4882a593Smuzhiyun #address-cells = <1>; 773*4882a593Smuzhiyun #size-cells = <0>; 774*4882a593Smuzhiyun 775*4882a593Smuzhiyun port@0 { 776*4882a593Smuzhiyun reg = <0>; 777*4882a593Smuzhiyun usbc0_role_sw: endpoint@0 { 778*4882a593Smuzhiyun remote-endpoint = <&dwc3_0_role_switch>; 779*4882a593Smuzhiyun }; 780*4882a593Smuzhiyun }; 781*4882a593Smuzhiyun }; 782*4882a593Smuzhiyun 783*4882a593Smuzhiyun usb_con: connector { 784*4882a593Smuzhiyun compatible = "usb-c-connector"; 785*4882a593Smuzhiyun label = "USB-C"; 786*4882a593Smuzhiyun data-role = "dual"; 787*4882a593Smuzhiyun power-role = "dual"; 788*4882a593Smuzhiyun try-power-role = "sink"; 789*4882a593Smuzhiyun op-sink-microwatt = <1000000>; 790*4882a593Smuzhiyun sink-pdos = 791*4882a593Smuzhiyun <PDO_FIXED(5000, 2500, PDO_FIXED_USB_COMM)>; 792*4882a593Smuzhiyun source-pdos = 793*4882a593Smuzhiyun <PDO_FIXED(5000, 1500, PDO_FIXED_USB_COMM)>; 794*4882a593Smuzhiyun 795*4882a593Smuzhiyun ports { 796*4882a593Smuzhiyun #address-cells = <1>; 797*4882a593Smuzhiyun #size-cells = <0>; 798*4882a593Smuzhiyun 799*4882a593Smuzhiyun port@0 { 800*4882a593Smuzhiyun reg = <0>; 801*4882a593Smuzhiyun usbc0_orien_sw: endpoint { 802*4882a593Smuzhiyun remote-endpoint = <&tcphy0_orientation_switch>; 803*4882a593Smuzhiyun }; 804*4882a593Smuzhiyun }; 805*4882a593Smuzhiyun }; 806*4882a593Smuzhiyun }; 807*4882a593Smuzhiyun }; 808*4882a593Smuzhiyun}; 809*4882a593Smuzhiyun 810*4882a593Smuzhiyun&i2s1 { 811*4882a593Smuzhiyun status = "okay"; 812*4882a593Smuzhiyun #sound-dai-cells = <0>; 813*4882a593Smuzhiyun}; 814*4882a593Smuzhiyun 815*4882a593Smuzhiyun&io_domains { 816*4882a593Smuzhiyun status = "okay"; 817*4882a593Smuzhiyun bt656-supply = <&vcca_1v8>; 818*4882a593Smuzhiyun audio-supply = <&vcca_1v8>; 819*4882a593Smuzhiyun sdmmc-supply = <&vccio_sd>; 820*4882a593Smuzhiyun gpio1830-supply = <&vcc_3v0>; 821*4882a593Smuzhiyun}; 822*4882a593Smuzhiyun 823*4882a593Smuzhiyun&isp0_mmu { 824*4882a593Smuzhiyun status = "okay"; 825*4882a593Smuzhiyun}; 826*4882a593Smuzhiyun 827*4882a593Smuzhiyun&isp1_mmu { 828*4882a593Smuzhiyun status = "okay"; 829*4882a593Smuzhiyun}; 830*4882a593Smuzhiyun 831*4882a593Smuzhiyun&pcie_phy { 832*4882a593Smuzhiyun status = "disabled"; 833*4882a593Smuzhiyun}; 834*4882a593Smuzhiyun 835*4882a593Smuzhiyun&pcie0 { 836*4882a593Smuzhiyun status = "disabled"; 837*4882a593Smuzhiyun}; 838*4882a593Smuzhiyun 839*4882a593Smuzhiyun&pmu_io_domains { 840*4882a593Smuzhiyun status = "okay"; 841*4882a593Smuzhiyun pmu1830-supply = <&vcc_1v8>; 842*4882a593Smuzhiyun}; 843*4882a593Smuzhiyun 844*4882a593Smuzhiyun&pwm0 { 845*4882a593Smuzhiyun status = "okay"; 846*4882a593Smuzhiyun}; 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun&pwm2 { 849*4882a593Smuzhiyun status = "okay"; 850*4882a593Smuzhiyun}; 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun&rk_key { 853*4882a593Smuzhiyun status = "disabled"; 854*4882a593Smuzhiyun}; 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun&rockchip_suspend { 857*4882a593Smuzhiyun status = "okay"; 858*4882a593Smuzhiyun rockchip,sleep-debug-en = <1>; 859*4882a593Smuzhiyun rockchip,sleep-mode-config = < 860*4882a593Smuzhiyun (0 861*4882a593Smuzhiyun | RKPM_SLP_ARMPD 862*4882a593Smuzhiyun | RKPM_SLP_PERILPPD 863*4882a593Smuzhiyun | RKPM_SLP_DDR_RET 864*4882a593Smuzhiyun | RKPM_SLP_PLLPD 865*4882a593Smuzhiyun | RKPM_SLP_CENTER_PD 866*4882a593Smuzhiyun | RKPM_SLP_OSC_DIS 867*4882a593Smuzhiyun | RKPM_SLP_AP_PWROFF 868*4882a593Smuzhiyun ) 869*4882a593Smuzhiyun >; 870*4882a593Smuzhiyun rockchip,wakeup-config = <RKPM_GPIO_WKUP_EN>; 871*4882a593Smuzhiyun rockchip,pwm-regulator-config = <PWM2_REGULATOR_EN>; 872*4882a593Smuzhiyun rockchip,power-ctrl = 873*4882a593Smuzhiyun <&gpio1 RK_PC1 GPIO_ACTIVE_HIGH>, 874*4882a593Smuzhiyun <&gpio1 RK_PB6 GPIO_ACTIVE_HIGH>; 875*4882a593Smuzhiyun}; 876*4882a593Smuzhiyun 877*4882a593Smuzhiyun&route_edp { 878*4882a593Smuzhiyun status = "okay"; 879*4882a593Smuzhiyun}; 880*4882a593Smuzhiyun 881*4882a593Smuzhiyun&saradc { 882*4882a593Smuzhiyun status = "okay"; 883*4882a593Smuzhiyun vref-supply = <&vcc_1v8>; 884*4882a593Smuzhiyun}; 885*4882a593Smuzhiyun 886*4882a593Smuzhiyun&sdmmc { 887*4882a593Smuzhiyun sd-uhs-sdr12; 888*4882a593Smuzhiyun sd-uhs-sdr25; 889*4882a593Smuzhiyun sd-uhs-sdr50; 890*4882a593Smuzhiyun sd-uhs-sdr104; 891*4882a593Smuzhiyun}; 892*4882a593Smuzhiyun 893*4882a593Smuzhiyun&spi1 { 894*4882a593Smuzhiyun status = "okay"; 895*4882a593Smuzhiyun max-freq = <48000000>; /* spi internal clk, don't modify */ 896*4882a593Smuzhiyun spi_dev@0 { 897*4882a593Smuzhiyun compatible = "rockchip,spidev"; 898*4882a593Smuzhiyun reg = <0>; 899*4882a593Smuzhiyun spi-max-frequency = <12000000>; 900*4882a593Smuzhiyun spi-lsb-first; 901*4882a593Smuzhiyun }; 902*4882a593Smuzhiyun}; 903*4882a593Smuzhiyun 904*4882a593Smuzhiyun&tcphy0 { 905*4882a593Smuzhiyun status = "okay"; 906*4882a593Smuzhiyun orientation-switch; 907*4882a593Smuzhiyun port { 908*4882a593Smuzhiyun #address-cells = <1>; 909*4882a593Smuzhiyun #size-cells = <0>; 910*4882a593Smuzhiyun tcphy0_orientation_switch: endpoint@0 { 911*4882a593Smuzhiyun reg = <0>; 912*4882a593Smuzhiyun remote-endpoint = <&usbc0_orien_sw>; 913*4882a593Smuzhiyun }; 914*4882a593Smuzhiyun }; 915*4882a593Smuzhiyun}; 916*4882a593Smuzhiyun 917*4882a593Smuzhiyun&tcphy1 { 918*4882a593Smuzhiyun status = "okay"; 919*4882a593Smuzhiyun}; 920*4882a593Smuzhiyun 921*4882a593Smuzhiyun&tsadc { 922*4882a593Smuzhiyun rockchip,hw-tshut-mode = <1>; /* tshut mode 0:CRU 1:GPIO */ 923*4882a593Smuzhiyun rockchip,hw-tshut-polarity = <1>; /* tshut polarity 0:LOW 1:HIGH */ 924*4882a593Smuzhiyun status = "okay"; 925*4882a593Smuzhiyun}; 926*4882a593Smuzhiyun 927*4882a593Smuzhiyun&u2phy0 { 928*4882a593Smuzhiyun status = "okay"; 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun u2phy0_otg: otg-port { 931*4882a593Smuzhiyun status = "okay"; 932*4882a593Smuzhiyun }; 933*4882a593Smuzhiyun 934*4882a593Smuzhiyun u2phy0_host: host-port { 935*4882a593Smuzhiyun phy-supply = <&vcc5v0_usb>; 936*4882a593Smuzhiyun status = "okay"; 937*4882a593Smuzhiyun }; 938*4882a593Smuzhiyun}; 939*4882a593Smuzhiyun 940*4882a593Smuzhiyun&u2phy1 { 941*4882a593Smuzhiyun status = "okay"; 942*4882a593Smuzhiyun 943*4882a593Smuzhiyun u2phy1_otg: otg-port { 944*4882a593Smuzhiyun status = "okay"; 945*4882a593Smuzhiyun }; 946*4882a593Smuzhiyun 947*4882a593Smuzhiyun u2phy1_host: host-port { 948*4882a593Smuzhiyun phy-supply = <&vcc5v0_usb>; 949*4882a593Smuzhiyun status = "okay"; 950*4882a593Smuzhiyun }; 951*4882a593Smuzhiyun}; 952*4882a593Smuzhiyun 953*4882a593Smuzhiyun&uart0 { 954*4882a593Smuzhiyun pinctrl-names = "default"; 955*4882a593Smuzhiyun pinctrl-0 = <&uart0_xfer &uart0_cts>; 956*4882a593Smuzhiyun status = "okay"; 957*4882a593Smuzhiyun}; 958*4882a593Smuzhiyun 959*4882a593Smuzhiyun&usb_host0_ehci { 960*4882a593Smuzhiyun status = "okay"; 961*4882a593Smuzhiyun}; 962*4882a593Smuzhiyun 963*4882a593Smuzhiyun&usb_host1_ehci { 964*4882a593Smuzhiyun status = "okay"; 965*4882a593Smuzhiyun}; 966*4882a593Smuzhiyun&usb_host0_ohci { 967*4882a593Smuzhiyun status = "okay"; 968*4882a593Smuzhiyun}; 969*4882a593Smuzhiyun 970*4882a593Smuzhiyun&usb_host1_ohci { 971*4882a593Smuzhiyun status = "okay"; 972*4882a593Smuzhiyun}; 973*4882a593Smuzhiyun 974*4882a593Smuzhiyun&usbdrd3_0 { 975*4882a593Smuzhiyun status = "okay"; 976*4882a593Smuzhiyun}; 977*4882a593Smuzhiyun 978*4882a593Smuzhiyun&usbdrd3_1 { 979*4882a593Smuzhiyun status = "okay"; 980*4882a593Smuzhiyun}; 981*4882a593Smuzhiyun 982*4882a593Smuzhiyun&usbdrd_dwc3_0 { 983*4882a593Smuzhiyun status = "okay"; 984*4882a593Smuzhiyun usb-role-switch; 985*4882a593Smuzhiyun port { 986*4882a593Smuzhiyun #address-cells = <1>; 987*4882a593Smuzhiyun #size-cells = <0>; 988*4882a593Smuzhiyun dwc3_0_role_switch: endpoint@0 { 989*4882a593Smuzhiyun reg = <0>; 990*4882a593Smuzhiyun remote-endpoint = <&usbc0_role_sw>; 991*4882a593Smuzhiyun }; 992*4882a593Smuzhiyun }; 993*4882a593Smuzhiyun}; 994*4882a593Smuzhiyun 995*4882a593Smuzhiyun&usbdrd_dwc3_1 { 996*4882a593Smuzhiyun status = "okay"; 997*4882a593Smuzhiyun}; 998*4882a593Smuzhiyun 999*4882a593Smuzhiyun&vopb { 1000*4882a593Smuzhiyun assigned-clocks = <&cru DCLK_VOP0_DIV>; 1001*4882a593Smuzhiyun assigned-clock-parents = <&cru PLL_CPLL>; 1002*4882a593Smuzhiyun}; 1003*4882a593Smuzhiyun 1004*4882a593Smuzhiyun&vopl { 1005*4882a593Smuzhiyun assigned-clocks = <&cru DCLK_VOP1_DIV>; 1006*4882a593Smuzhiyun assigned-clock-parents = <&cru PLL_VPLL>; 1007*4882a593Smuzhiyun}; 1008*4882a593Smuzhiyun 1009*4882a593Smuzhiyun&pinctrl { 1010*4882a593Smuzhiyun pinctrl-names = "default"; 1011*4882a593Smuzhiyun pinctrl-0 = <&npu_ref_clk>; 1012*4882a593Smuzhiyun 1013*4882a593Smuzhiyun bq2570 { 1014*4882a593Smuzhiyun charger_ok_int: charger-ok-int { 1015*4882a593Smuzhiyun rockchip,pins = 1016*4882a593Smuzhiyun <1 RK_PA1 RK_FUNC_GPIO &pcfg_pull_up>; 1017*4882a593Smuzhiyun }; 1018*4882a593Smuzhiyun }; 1019*4882a593Smuzhiyun 1020*4882a593Smuzhiyun headphone { 1021*4882a593Smuzhiyun hp_det: hp-det { 1022*4882a593Smuzhiyun rockchip,pins = 1023*4882a593Smuzhiyun <0 RK_PB5 RK_FUNC_GPIO &pcfg_pull_up>; 1024*4882a593Smuzhiyun }; 1025*4882a593Smuzhiyun }; 1026*4882a593Smuzhiyun 1027*4882a593Smuzhiyun lcd_rst { 1028*4882a593Smuzhiyun lcd_rst_gpio: lcd-rst-gpio { 1029*4882a593Smuzhiyun rockchip,pins = 1030*4882a593Smuzhiyun <3 RK_PA4 RK_FUNC_GPIO &pcfg_pull_none>; 1031*4882a593Smuzhiyun }; 1032*4882a593Smuzhiyun }; 1033*4882a593Smuzhiyun 1034*4882a593Smuzhiyun npu_clk { 1035*4882a593Smuzhiyun npu_ref_clk: npu-ref-clk { 1036*4882a593Smuzhiyun rockchip,pins = 1037*4882a593Smuzhiyun <0 RK_PA2 1 &pcfg_pull_none>; 1038*4882a593Smuzhiyun }; 1039*4882a593Smuzhiyun }; 1040*4882a593Smuzhiyun 1041*4882a593Smuzhiyun pmic { 1042*4882a593Smuzhiyun pmic_int_l: pmic-int-l { 1043*4882a593Smuzhiyun rockchip,pins = 1044*4882a593Smuzhiyun <1 RK_PC2 RK_FUNC_GPIO &pcfg_pull_up>; 1045*4882a593Smuzhiyun }; 1046*4882a593Smuzhiyun vsel1_gpio: vsel1-gpio { 1047*4882a593Smuzhiyun rockchip,pins = 1048*4882a593Smuzhiyun <1 RK_PC1 RK_FUNC_GPIO &pcfg_pull_down>; 1049*4882a593Smuzhiyun }; 1050*4882a593Smuzhiyun vsel2_gpio: vsel2-gpio { 1051*4882a593Smuzhiyun rockchip,pins = 1052*4882a593Smuzhiyun <1 RK_PB6 RK_FUNC_GPIO &pcfg_pull_down>; 1053*4882a593Smuzhiyun }; 1054*4882a593Smuzhiyun 1055*4882a593Smuzhiyun soc_slppin_gpio: soc-slppin-gpio { 1056*4882a593Smuzhiyun rockchip,pins = 1057*4882a593Smuzhiyun <1 RK_PA5 RK_FUNC_GPIO &pcfg_output_low>; 1058*4882a593Smuzhiyun }; 1059*4882a593Smuzhiyun 1060*4882a593Smuzhiyun soc_slppin_slp: soc-slppin-slp { 1061*4882a593Smuzhiyun rockchip,pins = 1062*4882a593Smuzhiyun <1 RK_PA5 1 &pcfg_pull_none>; 1063*4882a593Smuzhiyun }; 1064*4882a593Smuzhiyun }; 1065*4882a593Smuzhiyun 1066*4882a593Smuzhiyun sdio-pwrseq { 1067*4882a593Smuzhiyun wifi_enable_h: wifi-enable-h { 1068*4882a593Smuzhiyun rockchip,pins = 1069*4882a593Smuzhiyun <2 RK_PD3 RK_FUNC_GPIO &pcfg_pull_none>; 1070*4882a593Smuzhiyun }; 1071*4882a593Smuzhiyun }; 1072*4882a593Smuzhiyun 1073*4882a593Smuzhiyun sdmmc { 1074*4882a593Smuzhiyun sdmmc_bus1: sdmmc-bus1 { 1075*4882a593Smuzhiyun rockchip,pins = 1076*4882a593Smuzhiyun <4 RK_PB0 1 &pcfg_pull_up_10ma>; 1077*4882a593Smuzhiyun }; 1078*4882a593Smuzhiyun 1079*4882a593Smuzhiyun sdmmc_bus4: sdmmc-bus4 { 1080*4882a593Smuzhiyun rockchip,pins = 1081*4882a593Smuzhiyun <4 RK_PB0 1 &pcfg_pull_up_10ma>, 1082*4882a593Smuzhiyun <4 RK_PB1 1 &pcfg_pull_up_10ma>, 1083*4882a593Smuzhiyun <4 RK_PB2 1 &pcfg_pull_up_10ma>, 1084*4882a593Smuzhiyun <4 RK_PB3 1 &pcfg_pull_up_10ma>; 1085*4882a593Smuzhiyun }; 1086*4882a593Smuzhiyun 1087*4882a593Smuzhiyun sdmmc_clk: sdmmc-clk { 1088*4882a593Smuzhiyun rockchip,pins = 1089*4882a593Smuzhiyun <4 RK_PB4 1 &pcfg_pull_none_10ma>; 1090*4882a593Smuzhiyun }; 1091*4882a593Smuzhiyun 1092*4882a593Smuzhiyun sdmmc_cmd: sdmmc-cmd { 1093*4882a593Smuzhiyun rockchip,pins = 1094*4882a593Smuzhiyun <4 RK_PB5 1 &pcfg_pull_up_10ma>; 1095*4882a593Smuzhiyun }; 1096*4882a593Smuzhiyun }; 1097*4882a593Smuzhiyun 1098*4882a593Smuzhiyun tp_irq { 1099*4882a593Smuzhiyun tp_irq_gpio: tp-irq-gpio { 1100*4882a593Smuzhiyun rockchip,pins = 1101*4882a593Smuzhiyun <3 RK_PB0 RK_FUNC_GPIO &pcfg_pull_up>; 1102*4882a593Smuzhiyun }; 1103*4882a593Smuzhiyun }; 1104*4882a593Smuzhiyun 1105*4882a593Smuzhiyun usb-typec { 1106*4882a593Smuzhiyun usbc0_int: usbc0-int { 1107*4882a593Smuzhiyun rockchip,pins = <1 RK_PA2 RK_FUNC_GPIO &pcfg_pull_up>; 1108*4882a593Smuzhiyun }; 1109*4882a593Smuzhiyun 1110*4882a593Smuzhiyun vcc5v0_typec0_en: vcc5v0-typec0-en { 1111*4882a593Smuzhiyun rockchip,pins = <1 RK_PC2 RK_FUNC_GPIO &pcfg_pull_none>; 1112*4882a593Smuzhiyun }; 1113*4882a593Smuzhiyun }; 1114*4882a593Smuzhiyun 1115*4882a593Smuzhiyun wireless-bluetooth { 1116*4882a593Smuzhiyun uart0_gpios: uart0-gpios { 1117*4882a593Smuzhiyun rockchip,pins = 1118*4882a593Smuzhiyun <2 RK_PC3 RK_FUNC_GPIO &pcfg_pull_none>; 1119*4882a593Smuzhiyun }; 1120*4882a593Smuzhiyun bt_irq_gpio: bt-irq-gpio { 1121*4882a593Smuzhiyun rockchip,pins = 1122*4882a593Smuzhiyun <0 RK_PA5 RK_FUNC_GPIO &pcfg_pull_down>; 1123*4882a593Smuzhiyun }; 1124*4882a593Smuzhiyun }; 1125*4882a593Smuzhiyun}; 1126