1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2016 Fuzhou Rockchip Electronics Co., Ltd 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/clock/rk3399-cru.h> 7*4882a593Smuzhiyun#include <dt-bindings/gpio/gpio.h> 8*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 9*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/irq.h> 10*4882a593Smuzhiyun#include <dt-bindings/pinctrl/rockchip.h> 11*4882a593Smuzhiyun#include <dt-bindings/power/rk3399-power.h> 12*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip,boot-mode.h> 13*4882a593Smuzhiyun#include <dt-bindings/soc/rockchip-system-status.h> 14*4882a593Smuzhiyun#include <dt-bindings/suspend/rockchip-rk3399.h> 15*4882a593Smuzhiyun#include <dt-bindings/thermal/thermal.h> 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun#include "rk3399-dram-default-timing.dtsi" 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun/ { 20*4882a593Smuzhiyun compatible = "rockchip,rk3399"; 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun interrupt-parent = <&gic>; 23*4882a593Smuzhiyun #address-cells = <2>; 24*4882a593Smuzhiyun #size-cells = <2>; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun aliases { 27*4882a593Smuzhiyun dsi0 = &dsi; 28*4882a593Smuzhiyun dsi1 = &dsi1; 29*4882a593Smuzhiyun ethernet0 = &gmac; 30*4882a593Smuzhiyun gpio0 = &gpio0; 31*4882a593Smuzhiyun gpio1 = &gpio1; 32*4882a593Smuzhiyun gpio2 = &gpio2; 33*4882a593Smuzhiyun gpio3 = &gpio3; 34*4882a593Smuzhiyun gpio4 = &gpio4; 35*4882a593Smuzhiyun i2c0 = &i2c0; 36*4882a593Smuzhiyun i2c1 = &i2c1; 37*4882a593Smuzhiyun i2c2 = &i2c2; 38*4882a593Smuzhiyun i2c3 = &i2c3; 39*4882a593Smuzhiyun i2c4 = &i2c4; 40*4882a593Smuzhiyun i2c5 = &i2c5; 41*4882a593Smuzhiyun i2c6 = &i2c6; 42*4882a593Smuzhiyun i2c7 = &i2c7; 43*4882a593Smuzhiyun i2c8 = &i2c8; 44*4882a593Smuzhiyun mmc0 = &sdio0; 45*4882a593Smuzhiyun mmc1 = &sdmmc; 46*4882a593Smuzhiyun mmc2 = &sdhci; 47*4882a593Smuzhiyun serial0 = &uart0; 48*4882a593Smuzhiyun serial1 = &uart1; 49*4882a593Smuzhiyun serial2 = &uart2; 50*4882a593Smuzhiyun serial3 = &uart3; 51*4882a593Smuzhiyun serial4 = &uart4; 52*4882a593Smuzhiyun }; 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun cpus { 55*4882a593Smuzhiyun #address-cells = <2>; 56*4882a593Smuzhiyun #size-cells = <0>; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun cpu-map { 59*4882a593Smuzhiyun cluster0 { 60*4882a593Smuzhiyun core0 { 61*4882a593Smuzhiyun cpu = <&cpu_l0>; 62*4882a593Smuzhiyun }; 63*4882a593Smuzhiyun core1 { 64*4882a593Smuzhiyun cpu = <&cpu_l1>; 65*4882a593Smuzhiyun }; 66*4882a593Smuzhiyun core2 { 67*4882a593Smuzhiyun cpu = <&cpu_l2>; 68*4882a593Smuzhiyun }; 69*4882a593Smuzhiyun core3 { 70*4882a593Smuzhiyun cpu = <&cpu_l3>; 71*4882a593Smuzhiyun }; 72*4882a593Smuzhiyun }; 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun cluster1 { 75*4882a593Smuzhiyun core0 { 76*4882a593Smuzhiyun cpu = <&cpu_b0>; 77*4882a593Smuzhiyun }; 78*4882a593Smuzhiyun core1 { 79*4882a593Smuzhiyun cpu = <&cpu_b1>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun }; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun cpu_l0: cpu@0 { 85*4882a593Smuzhiyun device_type = "cpu"; 86*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 87*4882a593Smuzhiyun reg = <0x0 0x0>; 88*4882a593Smuzhiyun enable-method = "psci"; 89*4882a593Smuzhiyun capacity-dmips-mhz = <485>; 90*4882a593Smuzhiyun clocks = <&cru ARMCLKL>; 91*4882a593Smuzhiyun #cooling-cells = <2>; /* min followed by max */ 92*4882a593Smuzhiyun dynamic-power-coefficient = <100>; 93*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun cpu_l1: cpu@1 { 97*4882a593Smuzhiyun device_type = "cpu"; 98*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 99*4882a593Smuzhiyun reg = <0x0 0x1>; 100*4882a593Smuzhiyun enable-method = "psci"; 101*4882a593Smuzhiyun capacity-dmips-mhz = <485>; 102*4882a593Smuzhiyun clocks = <&cru ARMCLKL>; 103*4882a593Smuzhiyun #cooling-cells = <2>; /* min followed by max */ 104*4882a593Smuzhiyun dynamic-power-coefficient = <100>; 105*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 106*4882a593Smuzhiyun }; 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun cpu_l2: cpu@2 { 109*4882a593Smuzhiyun device_type = "cpu"; 110*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 111*4882a593Smuzhiyun reg = <0x0 0x2>; 112*4882a593Smuzhiyun enable-method = "psci"; 113*4882a593Smuzhiyun capacity-dmips-mhz = <485>; 114*4882a593Smuzhiyun clocks = <&cru ARMCLKL>; 115*4882a593Smuzhiyun #cooling-cells = <2>; /* min followed by max */ 116*4882a593Smuzhiyun dynamic-power-coefficient = <100>; 117*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 118*4882a593Smuzhiyun }; 119*4882a593Smuzhiyun 120*4882a593Smuzhiyun cpu_l3: cpu@3 { 121*4882a593Smuzhiyun device_type = "cpu"; 122*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 123*4882a593Smuzhiyun reg = <0x0 0x3>; 124*4882a593Smuzhiyun enable-method = "psci"; 125*4882a593Smuzhiyun capacity-dmips-mhz = <485>; 126*4882a593Smuzhiyun clocks = <&cru ARMCLKL>; 127*4882a593Smuzhiyun #cooling-cells = <2>; /* min followed by max */ 128*4882a593Smuzhiyun dynamic-power-coefficient = <100>; 129*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun cpu_b0: cpu@100 { 133*4882a593Smuzhiyun device_type = "cpu"; 134*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 135*4882a593Smuzhiyun reg = <0x0 0x100>; 136*4882a593Smuzhiyun enable-method = "psci"; 137*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 138*4882a593Smuzhiyun clocks = <&cru ARMCLKB>; 139*4882a593Smuzhiyun #cooling-cells = <2>; /* min followed by max */ 140*4882a593Smuzhiyun dynamic-power-coefficient = <436>; 141*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 142*4882a593Smuzhiyun }; 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun cpu_b1: cpu@101 { 145*4882a593Smuzhiyun device_type = "cpu"; 146*4882a593Smuzhiyun compatible = "arm,cortex-a72"; 147*4882a593Smuzhiyun reg = <0x0 0x101>; 148*4882a593Smuzhiyun enable-method = "psci"; 149*4882a593Smuzhiyun capacity-dmips-mhz = <1024>; 150*4882a593Smuzhiyun clocks = <&cru ARMCLKB>; 151*4882a593Smuzhiyun #cooling-cells = <2>; /* min followed by max */ 152*4882a593Smuzhiyun dynamic-power-coefficient = <436>; 153*4882a593Smuzhiyun cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun idle-states { 157*4882a593Smuzhiyun entry-method = "psci"; 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun CPU_SLEEP: cpu-sleep { 160*4882a593Smuzhiyun compatible = "arm,idle-state"; 161*4882a593Smuzhiyun local-timer-stop; 162*4882a593Smuzhiyun arm,psci-suspend-param = <0x0010000>; 163*4882a593Smuzhiyun entry-latency-us = <120>; 164*4882a593Smuzhiyun exit-latency-us = <250>; 165*4882a593Smuzhiyun min-residency-us = <900>; 166*4882a593Smuzhiyun }; 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun CLUSTER_SLEEP: cluster-sleep { 169*4882a593Smuzhiyun compatible = "arm,idle-state"; 170*4882a593Smuzhiyun local-timer-stop; 171*4882a593Smuzhiyun arm,psci-suspend-param = <0x1010000>; 172*4882a593Smuzhiyun entry-latency-us = <400>; 173*4882a593Smuzhiyun exit-latency-us = <500>; 174*4882a593Smuzhiyun min-residency-us = <2000>; 175*4882a593Smuzhiyun }; 176*4882a593Smuzhiyun }; 177*4882a593Smuzhiyun }; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun display_subsystem: display-subsystem { 180*4882a593Smuzhiyun compatible = "rockchip,display-subsystem"; 181*4882a593Smuzhiyun ports = <&vopl_out>, <&vopb_out>; 182*4882a593Smuzhiyun clocks = <&cru PLL_VPLL>, <&cru PLL_CPLL>; 183*4882a593Smuzhiyun clock-names = "hdmi-tmds-pll", "default-vop-pll"; 184*4882a593Smuzhiyun }; 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun pmu_a53 { 187*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 188*4882a593Smuzhiyun interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW &ppi_cluster0>; 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun pmu_a72 { 192*4882a593Smuzhiyun compatible = "arm,cortex-a72-pmu"; 193*4882a593Smuzhiyun interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW &ppi_cluster1>; 194*4882a593Smuzhiyun }; 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun psci { 197*4882a593Smuzhiyun compatible = "arm,psci-1.0"; 198*4882a593Smuzhiyun method = "smc"; 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun timer { 202*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 203*4882a593Smuzhiyun interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW 0>, 204*4882a593Smuzhiyun <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW 0>, 205*4882a593Smuzhiyun <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW 0>, 206*4882a593Smuzhiyun <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW 0>; 207*4882a593Smuzhiyun arm,no-tick-in-suspend; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun xin24m: xin24m { 211*4882a593Smuzhiyun compatible = "fixed-clock"; 212*4882a593Smuzhiyun clock-frequency = <24000000>; 213*4882a593Smuzhiyun clock-output-names = "xin24m"; 214*4882a593Smuzhiyun #clock-cells = <0>; 215*4882a593Smuzhiyun }; 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun dummy_cpll: dummy_cpll { 218*4882a593Smuzhiyun compatible = "fixed-clock"; 219*4882a593Smuzhiyun clock-frequency = <0>; 220*4882a593Smuzhiyun clock-output-names = "dummy_cpll"; 221*4882a593Smuzhiyun #clock-cells = <0>; 222*4882a593Smuzhiyun }; 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun dummy_vpll: dummy_vpll { 225*4882a593Smuzhiyun compatible = "fixed-clock"; 226*4882a593Smuzhiyun clock-frequency = <0>; 227*4882a593Smuzhiyun clock-output-names = "dummy_vpll"; 228*4882a593Smuzhiyun #clock-cells = <0>; 229*4882a593Smuzhiyun }; 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun amba: bus { 232*4882a593Smuzhiyun compatible = "simple-bus"; 233*4882a593Smuzhiyun #address-cells = <2>; 234*4882a593Smuzhiyun #size-cells = <2>; 235*4882a593Smuzhiyun ranges; 236*4882a593Smuzhiyun 237*4882a593Smuzhiyun dmac_bus: dma-controller@ff6d0000 { 238*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 239*4882a593Smuzhiyun reg = <0x0 0xff6d0000 0x0 0x4000>; 240*4882a593Smuzhiyun interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH 0>, 241*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH 0>; 242*4882a593Smuzhiyun #dma-cells = <1>; 243*4882a593Smuzhiyun arm,pl330-periph-burst; 244*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC0_PERILP>; 245*4882a593Smuzhiyun clock-names = "apb_pclk"; 246*4882a593Smuzhiyun }; 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun dmac_peri: dma-controller@ff6e0000 { 249*4882a593Smuzhiyun compatible = "arm,pl330", "arm,primecell"; 250*4882a593Smuzhiyun reg = <0x0 0xff6e0000 0x0 0x4000>; 251*4882a593Smuzhiyun interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH 0>, 252*4882a593Smuzhiyun <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH 0>; 253*4882a593Smuzhiyun #dma-cells = <1>; 254*4882a593Smuzhiyun arm,pl330-periph-burst; 255*4882a593Smuzhiyun clocks = <&cru ACLK_DMAC1_PERILP>; 256*4882a593Smuzhiyun clock-names = "apb_pclk"; 257*4882a593Smuzhiyun }; 258*4882a593Smuzhiyun }; 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun pcie0: pcie@f8000000 { 261*4882a593Smuzhiyun compatible = "rockchip,rk3399-pcie"; 262*4882a593Smuzhiyun reg = <0x0 0xf8000000 0x0 0x2000000>, 263*4882a593Smuzhiyun <0x0 0xfd000000 0x0 0x1000000>; 264*4882a593Smuzhiyun reg-names = "axi-base", "apb-base"; 265*4882a593Smuzhiyun device_type = "pci"; 266*4882a593Smuzhiyun #address-cells = <3>; 267*4882a593Smuzhiyun #size-cells = <2>; 268*4882a593Smuzhiyun #interrupt-cells = <1>; 269*4882a593Smuzhiyun aspm-no-l0s; 270*4882a593Smuzhiyun bus-range = <0x0 0x1f>; 271*4882a593Smuzhiyun clocks = <&cru ACLK_PCIE>, <&cru ACLK_PERF_PCIE>, 272*4882a593Smuzhiyun <&cru PCLK_PCIE>, <&cru SCLK_PCIE_PM>; 273*4882a593Smuzhiyun clock-names = "aclk", "aclk-perf", 274*4882a593Smuzhiyun "hclk", "pm"; 275*4882a593Smuzhiyun interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH 0>, 276*4882a593Smuzhiyun <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH 0>, 277*4882a593Smuzhiyun <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH 0>; 278*4882a593Smuzhiyun interrupt-names = "sys", "legacy", "client"; 279*4882a593Smuzhiyun interrupt-map-mask = <0 0 0 7>; 280*4882a593Smuzhiyun interrupt-map = <0 0 0 1 &pcie0_intc 0>, 281*4882a593Smuzhiyun <0 0 0 2 &pcie0_intc 1>, 282*4882a593Smuzhiyun <0 0 0 3 &pcie0_intc 2>, 283*4882a593Smuzhiyun <0 0 0 4 &pcie0_intc 3>; 284*4882a593Smuzhiyun max-link-speed = <1>; 285*4882a593Smuzhiyun msi-map = <0x0 &its 0x0 0x1000>; 286*4882a593Smuzhiyun phys = <&pcie_phy 0>, <&pcie_phy 1>, 287*4882a593Smuzhiyun <&pcie_phy 2>, <&pcie_phy 3>; 288*4882a593Smuzhiyun phy-names = "pcie-phy-0", "pcie-phy-1", 289*4882a593Smuzhiyun "pcie-phy-2", "pcie-phy-3"; 290*4882a593Smuzhiyun power-domains = <&power RK3399_PD_PERIHP>; 291*4882a593Smuzhiyun ranges = <0x83000000 0x0 0xfa000000 0x0 0xfa000000 0x0 0x1e00000 292*4882a593Smuzhiyun 0x81000000 0x0 0xfbe00000 0x0 0xfbe00000 0x0 0x100000>; 293*4882a593Smuzhiyun resets = <&cru SRST_PCIE_CORE>, <&cru SRST_PCIE_MGMT>, 294*4882a593Smuzhiyun <&cru SRST_PCIE_MGMT_STICKY>, <&cru SRST_PCIE_PIPE>, 295*4882a593Smuzhiyun <&cru SRST_PCIE_PM>, <&cru SRST_P_PCIE>, 296*4882a593Smuzhiyun <&cru SRST_A_PCIE>; 297*4882a593Smuzhiyun reset-names = "core", "mgmt", "mgmt-sticky", "pipe", 298*4882a593Smuzhiyun "pm", "pclk", "aclk"; 299*4882a593Smuzhiyun status = "disabled"; 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun pcie0_intc: interrupt-controller { 302*4882a593Smuzhiyun interrupt-controller; 303*4882a593Smuzhiyun #address-cells = <0>; 304*4882a593Smuzhiyun #interrupt-cells = <1>; 305*4882a593Smuzhiyun }; 306*4882a593Smuzhiyun }; 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun gmac: ethernet@fe300000 { 309*4882a593Smuzhiyun compatible = "rockchip,rk3399-gmac"; 310*4882a593Smuzhiyun reg = <0x0 0xfe300000 0x0 0x10000>; 311*4882a593Smuzhiyun interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH 0>; 312*4882a593Smuzhiyun interrupt-names = "macirq"; 313*4882a593Smuzhiyun clocks = <&cru SCLK_MAC>, <&cru SCLK_MAC_RX>, 314*4882a593Smuzhiyun <&cru SCLK_MAC_TX>, <&cru SCLK_MACREF>, 315*4882a593Smuzhiyun <&cru SCLK_MACREF_OUT>, <&cru ACLK_GMAC>, 316*4882a593Smuzhiyun <&cru PCLK_GMAC>; 317*4882a593Smuzhiyun clock-names = "stmmaceth", "mac_clk_rx", 318*4882a593Smuzhiyun "mac_clk_tx", "clk_mac_ref", 319*4882a593Smuzhiyun "clk_mac_refout", "aclk_mac", 320*4882a593Smuzhiyun "pclk_mac"; 321*4882a593Smuzhiyun power-domains = <&power RK3399_PD_GMAC>; 322*4882a593Smuzhiyun resets = <&cru SRST_A_GMAC>; 323*4882a593Smuzhiyun reset-names = "stmmaceth"; 324*4882a593Smuzhiyun rockchip,grf = <&grf>; 325*4882a593Smuzhiyun snps,txpbl = <0x4>; 326*4882a593Smuzhiyun status = "disabled"; 327*4882a593Smuzhiyun }; 328*4882a593Smuzhiyun 329*4882a593Smuzhiyun sdio0: mmc@fe310000 { 330*4882a593Smuzhiyun compatible = "rockchip,rk3399-dw-mshc", 331*4882a593Smuzhiyun "rockchip,rk3288-dw-mshc"; 332*4882a593Smuzhiyun reg = <0x0 0xfe310000 0x0 0x4000>; 333*4882a593Smuzhiyun interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH 0>; 334*4882a593Smuzhiyun max-frequency = <150000000>; 335*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>, 336*4882a593Smuzhiyun <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 337*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 338*4882a593Smuzhiyun fifo-depth = <0x100>; 339*4882a593Smuzhiyun power-domains = <&power RK3399_PD_SDIOAUDIO>; 340*4882a593Smuzhiyun resets = <&cru SRST_SDIO0>; 341*4882a593Smuzhiyun reset-names = "reset"; 342*4882a593Smuzhiyun status = "disabled"; 343*4882a593Smuzhiyun }; 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun sdmmc: mmc@fe320000 { 346*4882a593Smuzhiyun compatible = "rockchip,rk3399-dw-mshc", 347*4882a593Smuzhiyun "rockchip,rk3288-dw-mshc"; 348*4882a593Smuzhiyun reg = <0x0 0xfe320000 0x0 0x4000>; 349*4882a593Smuzhiyun interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH 0>; 350*4882a593Smuzhiyun max-frequency = <150000000>; 351*4882a593Smuzhiyun assigned-clocks = <&cru HCLK_SD>; 352*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 353*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>, 354*4882a593Smuzhiyun <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 355*4882a593Smuzhiyun clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 356*4882a593Smuzhiyun fifo-depth = <0x100>; 357*4882a593Smuzhiyun power-domains = <&power RK3399_PD_SD>; 358*4882a593Smuzhiyun resets = <&cru SRST_SDMMC>; 359*4882a593Smuzhiyun reset-names = "reset"; 360*4882a593Smuzhiyun status = "disabled"; 361*4882a593Smuzhiyun }; 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun sdhci: sdhci@fe330000 { 364*4882a593Smuzhiyun compatible = "rockchip,rk3399-sdhci-5.1", "arasan,sdhci-5.1"; 365*4882a593Smuzhiyun reg = <0x0 0xfe330000 0x0 0x10000>; 366*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH 0>; 367*4882a593Smuzhiyun arasan,soc-ctl-syscon = <&grf>; 368*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_EMMC>; 369*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 370*4882a593Smuzhiyun clocks = <&cru SCLK_EMMC>, <&cru ACLK_EMMC>; 371*4882a593Smuzhiyun clock-names = "clk_xin", "clk_ahb"; 372*4882a593Smuzhiyun clock-output-names = "emmc_cardclock"; 373*4882a593Smuzhiyun #clock-cells = <0>; 374*4882a593Smuzhiyun phys = <&emmc_phy>; 375*4882a593Smuzhiyun phy-names = "phy_arasan"; 376*4882a593Smuzhiyun power-domains = <&power RK3399_PD_EMMC>; 377*4882a593Smuzhiyun disable-cqe-dcmd; 378*4882a593Smuzhiyun disable-cqe; 379*4882a593Smuzhiyun status = "disabled"; 380*4882a593Smuzhiyun }; 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun usb_host0_ehci: usb@fe380000 { 383*4882a593Smuzhiyun compatible = "generic-ehci"; 384*4882a593Smuzhiyun reg = <0x0 0xfe380000 0x0 0x20000>; 385*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH 0>; 386*4882a593Smuzhiyun clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST0_ARB>, 387*4882a593Smuzhiyun <&u2phy0>; 388*4882a593Smuzhiyun phys = <&u2phy0_host>; 389*4882a593Smuzhiyun phy-names = "usb"; 390*4882a593Smuzhiyun status = "disabled"; 391*4882a593Smuzhiyun }; 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun usb_host0_ohci: usb@fe3a0000 { 394*4882a593Smuzhiyun compatible = "generic-ohci"; 395*4882a593Smuzhiyun reg = <0x0 0xfe3a0000 0x0 0x20000>; 396*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH 0>; 397*4882a593Smuzhiyun clocks = <&cru HCLK_HOST0>, <&cru HCLK_HOST0_ARB>, 398*4882a593Smuzhiyun <&u2phy0>; 399*4882a593Smuzhiyun phys = <&u2phy0_host>; 400*4882a593Smuzhiyun phy-names = "usb"; 401*4882a593Smuzhiyun status = "disabled"; 402*4882a593Smuzhiyun }; 403*4882a593Smuzhiyun 404*4882a593Smuzhiyun usb_host1_ehci: usb@fe3c0000 { 405*4882a593Smuzhiyun compatible = "generic-ehci"; 406*4882a593Smuzhiyun reg = <0x0 0xfe3c0000 0x0 0x20000>; 407*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH 0>; 408*4882a593Smuzhiyun clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST1_ARB>, 409*4882a593Smuzhiyun <&u2phy1>; 410*4882a593Smuzhiyun phys = <&u2phy1_host>; 411*4882a593Smuzhiyun phy-names = "usb"; 412*4882a593Smuzhiyun status = "disabled"; 413*4882a593Smuzhiyun }; 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun usb_host1_ohci: usb@fe3e0000 { 416*4882a593Smuzhiyun compatible = "generic-ohci"; 417*4882a593Smuzhiyun reg = <0x0 0xfe3e0000 0x0 0x20000>; 418*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH 0>; 419*4882a593Smuzhiyun clocks = <&cru HCLK_HOST1>, <&cru HCLK_HOST1_ARB>, 420*4882a593Smuzhiyun <&u2phy1>; 421*4882a593Smuzhiyun phys = <&u2phy1_host>; 422*4882a593Smuzhiyun phy-names = "usb"; 423*4882a593Smuzhiyun status = "disabled"; 424*4882a593Smuzhiyun }; 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun usbdrd3_0: usb@fe800000 { 427*4882a593Smuzhiyun compatible = "rockchip,rk3399-dwc3"; 428*4882a593Smuzhiyun #address-cells = <2>; 429*4882a593Smuzhiyun #size-cells = <2>; 430*4882a593Smuzhiyun ranges; 431*4882a593Smuzhiyun clocks = <&cru SCLK_USB3OTG0_REF>, <&cru SCLK_USB3OTG0_SUSPEND>, 432*4882a593Smuzhiyun <&cru ACLK_USB3OTG0>, <&cru ACLK_USB3_RKSOC_AXI_PERF>, 433*4882a593Smuzhiyun <&cru ACLK_USB3>, <&cru ACLK_USB3_GRF>; 434*4882a593Smuzhiyun clock-names = "ref_clk", "suspend_clk", 435*4882a593Smuzhiyun "bus_clk", "aclk_usb3_rksoc_axi_perf", 436*4882a593Smuzhiyun "aclk_usb3", "grf_clk"; 437*4882a593Smuzhiyun status = "disabled"; 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun usbdrd_dwc3_0: usb@fe800000 { 440*4882a593Smuzhiyun compatible = "snps,dwc3"; 441*4882a593Smuzhiyun reg = <0x0 0xfe800000 0x0 0x100000>; 442*4882a593Smuzhiyun interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH 0>; 443*4882a593Smuzhiyun clocks = <&cru SCLK_USB3OTG0_REF>, <&cru ACLK_USB3OTG0>, 444*4882a593Smuzhiyun <&cru SCLK_USB3OTG0_SUSPEND>; 445*4882a593Smuzhiyun clock-names = "ref", "bus_early", "suspend"; 446*4882a593Smuzhiyun resets = <&cru SRST_A_USB3_OTG0>; 447*4882a593Smuzhiyun reset-names = "usb3-otg"; 448*4882a593Smuzhiyun dr_mode = "otg"; 449*4882a593Smuzhiyun phys = <&u2phy0_otg>, <&tcphy0_usb3>; 450*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 451*4882a593Smuzhiyun phy_type = "utmi_wide"; 452*4882a593Smuzhiyun snps,dis_enblslpm_quirk; 453*4882a593Smuzhiyun snps,dis-u1-entry-quirk; 454*4882a593Smuzhiyun snps,dis-u2-entry-quirk; 455*4882a593Smuzhiyun snps,dis-u2-freeclk-exists-quirk; 456*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 457*4882a593Smuzhiyun snps,dis-del-phy-power-chg-quirk; 458*4882a593Smuzhiyun snps,dis-tx-ipgap-linecheck-quirk; 459*4882a593Smuzhiyun snps,parkmode-disable-ss-quirk; 460*4882a593Smuzhiyun power-domains = <&power RK3399_PD_USB3>; 461*4882a593Smuzhiyun status = "disabled"; 462*4882a593Smuzhiyun }; 463*4882a593Smuzhiyun }; 464*4882a593Smuzhiyun 465*4882a593Smuzhiyun usbdrd3_1: usb@fe900000 { 466*4882a593Smuzhiyun compatible = "rockchip,rk3399-dwc3"; 467*4882a593Smuzhiyun #address-cells = <2>; 468*4882a593Smuzhiyun #size-cells = <2>; 469*4882a593Smuzhiyun ranges; 470*4882a593Smuzhiyun clocks = <&cru SCLK_USB3OTG1_REF>, <&cru SCLK_USB3OTG1_SUSPEND>, 471*4882a593Smuzhiyun <&cru ACLK_USB3OTG1>, <&cru ACLK_USB3_RKSOC_AXI_PERF>, 472*4882a593Smuzhiyun <&cru ACLK_USB3>, <&cru ACLK_USB3_GRF>; 473*4882a593Smuzhiyun clock-names = "ref_clk", "suspend_clk", 474*4882a593Smuzhiyun "bus_clk", "aclk_usb3_rksoc_axi_perf", 475*4882a593Smuzhiyun "aclk_usb3", "grf_clk"; 476*4882a593Smuzhiyun status = "disabled"; 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun usbdrd_dwc3_1: usb@fe900000 { 479*4882a593Smuzhiyun compatible = "snps,dwc3"; 480*4882a593Smuzhiyun reg = <0x0 0xfe900000 0x0 0x100000>; 481*4882a593Smuzhiyun interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH 0>; 482*4882a593Smuzhiyun clocks = <&cru SCLK_USB3OTG1_REF>, <&cru ACLK_USB3OTG1>, 483*4882a593Smuzhiyun <&cru SCLK_USB3OTG1_SUSPEND>; 484*4882a593Smuzhiyun clock-names = "ref", "bus_early", "suspend"; 485*4882a593Smuzhiyun resets = <&cru SRST_A_USB3_OTG1>; 486*4882a593Smuzhiyun reset-names = "usb3-otg"; 487*4882a593Smuzhiyun dr_mode = "otg"; 488*4882a593Smuzhiyun phys = <&u2phy1_otg>, <&tcphy1_usb3>; 489*4882a593Smuzhiyun phy-names = "usb2-phy", "usb3-phy"; 490*4882a593Smuzhiyun phy_type = "utmi_wide"; 491*4882a593Smuzhiyun snps,dis_enblslpm_quirk; 492*4882a593Smuzhiyun snps,dis-u2-freeclk-exists-quirk; 493*4882a593Smuzhiyun snps,dis_u2_susphy_quirk; 494*4882a593Smuzhiyun snps,dis-del-phy-power-chg-quirk; 495*4882a593Smuzhiyun snps,dis-tx-ipgap-linecheck-quirk; 496*4882a593Smuzhiyun snps,parkmode-disable-ss-quirk; 497*4882a593Smuzhiyun power-domains = <&power RK3399_PD_USB3>; 498*4882a593Smuzhiyun status = "disabled"; 499*4882a593Smuzhiyun }; 500*4882a593Smuzhiyun }; 501*4882a593Smuzhiyun 502*4882a593Smuzhiyun cdn_dp: dp@fec00000 { 503*4882a593Smuzhiyun compatible = "rockchip,rk3399-cdn-dp"; 504*4882a593Smuzhiyun reg = <0x0 0xfec00000 0x0 0x100000>; 505*4882a593Smuzhiyun interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 506*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_DP_CORE>, <&cru SCLK_SPDIF_REC_DPTX>; 507*4882a593Smuzhiyun assigned-clock-rates = <100000000>, <200000000>; 508*4882a593Smuzhiyun clocks = <&cru SCLK_DP_CORE>, <&cru PCLK_DP_CTRL>, 509*4882a593Smuzhiyun <&cru SCLK_SPDIF_REC_DPTX>, <&cru PCLK_VIO_GRF>; 510*4882a593Smuzhiyun clock-names = "core-clk", "pclk", "spdif", "grf"; 511*4882a593Smuzhiyun phys = <&tcphy0_dp>, <&tcphy1_dp>; 512*4882a593Smuzhiyun power-domains = <&power RK3399_PD_HDCP>; 513*4882a593Smuzhiyun resets = <&cru SRST_DPTX_SPDIF_REC>, <&cru SRST_P_UPHY0_DPTX>, 514*4882a593Smuzhiyun <&cru SRST_P_UPHY0_APB>, <&cru SRST_DP_CORE>; 515*4882a593Smuzhiyun reset-names = "spdif", "dptx", "apb", "core"; 516*4882a593Smuzhiyun rockchip,grf = <&grf>; 517*4882a593Smuzhiyun #sound-dai-cells = <1>; 518*4882a593Smuzhiyun status = "disabled"; 519*4882a593Smuzhiyun 520*4882a593Smuzhiyun ports { 521*4882a593Smuzhiyun dp_in: port { 522*4882a593Smuzhiyun #address-cells = <1>; 523*4882a593Smuzhiyun #size-cells = <0>; 524*4882a593Smuzhiyun 525*4882a593Smuzhiyun dp_in_vopb: endpoint@0 { 526*4882a593Smuzhiyun reg = <0>; 527*4882a593Smuzhiyun remote-endpoint = <&vopb_out_dp>; 528*4882a593Smuzhiyun }; 529*4882a593Smuzhiyun 530*4882a593Smuzhiyun dp_in_vopl: endpoint@1 { 531*4882a593Smuzhiyun reg = <1>; 532*4882a593Smuzhiyun remote-endpoint = <&vopl_out_dp>; 533*4882a593Smuzhiyun }; 534*4882a593Smuzhiyun }; 535*4882a593Smuzhiyun }; 536*4882a593Smuzhiyun }; 537*4882a593Smuzhiyun 538*4882a593Smuzhiyun gic: interrupt-controller@fee00000 { 539*4882a593Smuzhiyun compatible = "arm,gic-v3"; 540*4882a593Smuzhiyun #interrupt-cells = <4>; 541*4882a593Smuzhiyun #address-cells = <2>; 542*4882a593Smuzhiyun #size-cells = <2>; 543*4882a593Smuzhiyun ranges; 544*4882a593Smuzhiyun interrupt-controller; 545*4882a593Smuzhiyun 546*4882a593Smuzhiyun reg = <0x0 0xfee00000 0 0x10000>, /* GICD */ 547*4882a593Smuzhiyun <0x0 0xfef00000 0 0xc0000>, /* GICR */ 548*4882a593Smuzhiyun <0x0 0xfff00000 0 0x10000>, /* GICC */ 549*4882a593Smuzhiyun <0x0 0xfff10000 0 0x10000>, /* GICH */ 550*4882a593Smuzhiyun <0x0 0xfff20000 0 0x10000>; /* GICV */ 551*4882a593Smuzhiyun interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>; 552*4882a593Smuzhiyun its: interrupt-controller@fee20000 { 553*4882a593Smuzhiyun compatible = "arm,gic-v3-its"; 554*4882a593Smuzhiyun msi-controller; 555*4882a593Smuzhiyun #msi-cells = <1>; 556*4882a593Smuzhiyun reg = <0x0 0xfee20000 0x0 0x20000>; 557*4882a593Smuzhiyun }; 558*4882a593Smuzhiyun 559*4882a593Smuzhiyun ppi-partitions { 560*4882a593Smuzhiyun ppi_cluster0: interrupt-partition-0 { 561*4882a593Smuzhiyun affinity = <&cpu_l0 &cpu_l1 &cpu_l2 &cpu_l3>; 562*4882a593Smuzhiyun }; 563*4882a593Smuzhiyun 564*4882a593Smuzhiyun ppi_cluster1: interrupt-partition-1 { 565*4882a593Smuzhiyun affinity = <&cpu_b0 &cpu_b1>; 566*4882a593Smuzhiyun }; 567*4882a593Smuzhiyun }; 568*4882a593Smuzhiyun }; 569*4882a593Smuzhiyun 570*4882a593Smuzhiyun saradc: saradc@ff100000 { 571*4882a593Smuzhiyun compatible = "rockchip,rk3399-saradc"; 572*4882a593Smuzhiyun reg = <0x0 0xff100000 0x0 0x100>; 573*4882a593Smuzhiyun interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH 0>; 574*4882a593Smuzhiyun #io-channel-cells = <1>; 575*4882a593Smuzhiyun clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>; 576*4882a593Smuzhiyun clock-names = "saradc", "apb_pclk"; 577*4882a593Smuzhiyun resets = <&cru SRST_P_SARADC>; 578*4882a593Smuzhiyun reset-names = "saradc-apb"; 579*4882a593Smuzhiyun status = "disabled"; 580*4882a593Smuzhiyun }; 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun i2c1: i2c@ff110000 { 583*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2c"; 584*4882a593Smuzhiyun reg = <0x0 0xff110000 0x0 0x1000>; 585*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_I2C1>; 586*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 587*4882a593Smuzhiyun clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>; 588*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 589*4882a593Smuzhiyun interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH 0>; 590*4882a593Smuzhiyun pinctrl-names = "default"; 591*4882a593Smuzhiyun pinctrl-0 = <&i2c1_xfer>; 592*4882a593Smuzhiyun #address-cells = <1>; 593*4882a593Smuzhiyun #size-cells = <0>; 594*4882a593Smuzhiyun status = "disabled"; 595*4882a593Smuzhiyun }; 596*4882a593Smuzhiyun 597*4882a593Smuzhiyun i2c2: i2c@ff120000 { 598*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2c"; 599*4882a593Smuzhiyun reg = <0x0 0xff120000 0x0 0x1000>; 600*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_I2C2>; 601*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 602*4882a593Smuzhiyun clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>; 603*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 604*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH 0>; 605*4882a593Smuzhiyun pinctrl-names = "default"; 606*4882a593Smuzhiyun pinctrl-0 = <&i2c2_xfer>; 607*4882a593Smuzhiyun #address-cells = <1>; 608*4882a593Smuzhiyun #size-cells = <0>; 609*4882a593Smuzhiyun status = "disabled"; 610*4882a593Smuzhiyun }; 611*4882a593Smuzhiyun 612*4882a593Smuzhiyun i2c3: i2c@ff130000 { 613*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2c"; 614*4882a593Smuzhiyun reg = <0x0 0xff130000 0x0 0x1000>; 615*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_I2C3>; 616*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 617*4882a593Smuzhiyun clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>; 618*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 619*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH 0>; 620*4882a593Smuzhiyun pinctrl-names = "default"; 621*4882a593Smuzhiyun pinctrl-0 = <&i2c3_xfer>; 622*4882a593Smuzhiyun #address-cells = <1>; 623*4882a593Smuzhiyun #size-cells = <0>; 624*4882a593Smuzhiyun status = "disabled"; 625*4882a593Smuzhiyun }; 626*4882a593Smuzhiyun 627*4882a593Smuzhiyun i2c5: i2c@ff140000 { 628*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2c"; 629*4882a593Smuzhiyun reg = <0x0 0xff140000 0x0 0x1000>; 630*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_I2C5>; 631*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 632*4882a593Smuzhiyun clocks = <&cru SCLK_I2C5>, <&cru PCLK_I2C5>; 633*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 634*4882a593Smuzhiyun interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH 0>; 635*4882a593Smuzhiyun pinctrl-names = "default"; 636*4882a593Smuzhiyun pinctrl-0 = <&i2c5_xfer>; 637*4882a593Smuzhiyun #address-cells = <1>; 638*4882a593Smuzhiyun #size-cells = <0>; 639*4882a593Smuzhiyun status = "disabled"; 640*4882a593Smuzhiyun }; 641*4882a593Smuzhiyun 642*4882a593Smuzhiyun i2c6: i2c@ff150000 { 643*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2c"; 644*4882a593Smuzhiyun reg = <0x0 0xff150000 0x0 0x1000>; 645*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_I2C6>; 646*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 647*4882a593Smuzhiyun clocks = <&cru SCLK_I2C6>, <&cru PCLK_I2C6>; 648*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 649*4882a593Smuzhiyun interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH 0>; 650*4882a593Smuzhiyun pinctrl-names = "default"; 651*4882a593Smuzhiyun pinctrl-0 = <&i2c6_xfer>; 652*4882a593Smuzhiyun #address-cells = <1>; 653*4882a593Smuzhiyun #size-cells = <0>; 654*4882a593Smuzhiyun status = "disabled"; 655*4882a593Smuzhiyun }; 656*4882a593Smuzhiyun 657*4882a593Smuzhiyun i2c7: i2c@ff160000 { 658*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2c"; 659*4882a593Smuzhiyun reg = <0x0 0xff160000 0x0 0x1000>; 660*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_I2C7>; 661*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 662*4882a593Smuzhiyun clocks = <&cru SCLK_I2C7>, <&cru PCLK_I2C7>; 663*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 664*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH 0>; 665*4882a593Smuzhiyun pinctrl-names = "default"; 666*4882a593Smuzhiyun pinctrl-0 = <&i2c7_xfer>; 667*4882a593Smuzhiyun #address-cells = <1>; 668*4882a593Smuzhiyun #size-cells = <0>; 669*4882a593Smuzhiyun status = "disabled"; 670*4882a593Smuzhiyun }; 671*4882a593Smuzhiyun 672*4882a593Smuzhiyun uart0: serial@ff180000 { 673*4882a593Smuzhiyun compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart"; 674*4882a593Smuzhiyun reg = <0x0 0xff180000 0x0 0x100>; 675*4882a593Smuzhiyun clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 676*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 677*4882a593Smuzhiyun interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH 0>; 678*4882a593Smuzhiyun reg-shift = <2>; 679*4882a593Smuzhiyun reg-io-width = <4>; 680*4882a593Smuzhiyun pinctrl-names = "default"; 681*4882a593Smuzhiyun pinctrl-0 = <&uart0_xfer>; 682*4882a593Smuzhiyun status = "disabled"; 683*4882a593Smuzhiyun }; 684*4882a593Smuzhiyun 685*4882a593Smuzhiyun uart1: serial@ff190000 { 686*4882a593Smuzhiyun compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart"; 687*4882a593Smuzhiyun reg = <0x0 0xff190000 0x0 0x100>; 688*4882a593Smuzhiyun clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 689*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 690*4882a593Smuzhiyun interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH 0>; 691*4882a593Smuzhiyun reg-shift = <2>; 692*4882a593Smuzhiyun reg-io-width = <4>; 693*4882a593Smuzhiyun pinctrl-names = "default"; 694*4882a593Smuzhiyun pinctrl-0 = <&uart1_xfer>; 695*4882a593Smuzhiyun status = "disabled"; 696*4882a593Smuzhiyun }; 697*4882a593Smuzhiyun 698*4882a593Smuzhiyun uart2: serial@ff1a0000 { 699*4882a593Smuzhiyun compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart"; 700*4882a593Smuzhiyun reg = <0x0 0xff1a0000 0x0 0x100>; 701*4882a593Smuzhiyun clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 702*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 703*4882a593Smuzhiyun interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH 0>; 704*4882a593Smuzhiyun reg-shift = <2>; 705*4882a593Smuzhiyun reg-io-width = <4>; 706*4882a593Smuzhiyun pinctrl-names = "default"; 707*4882a593Smuzhiyun pinctrl-0 = <&uart2c_xfer>; 708*4882a593Smuzhiyun status = "disabled"; 709*4882a593Smuzhiyun }; 710*4882a593Smuzhiyun 711*4882a593Smuzhiyun uart3: serial@ff1b0000 { 712*4882a593Smuzhiyun compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart"; 713*4882a593Smuzhiyun reg = <0x0 0xff1b0000 0x0 0x100>; 714*4882a593Smuzhiyun clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>; 715*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 716*4882a593Smuzhiyun interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH 0>; 717*4882a593Smuzhiyun reg-shift = <2>; 718*4882a593Smuzhiyun reg-io-width = <4>; 719*4882a593Smuzhiyun pinctrl-names = "default"; 720*4882a593Smuzhiyun pinctrl-0 = <&uart3_xfer>; 721*4882a593Smuzhiyun status = "disabled"; 722*4882a593Smuzhiyun }; 723*4882a593Smuzhiyun 724*4882a593Smuzhiyun spi0: spi@ff1c0000 { 725*4882a593Smuzhiyun compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi"; 726*4882a593Smuzhiyun reg = <0x0 0xff1c0000 0x0 0x1000>; 727*4882a593Smuzhiyun clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>; 728*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 729*4882a593Smuzhiyun interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH 0>; 730*4882a593Smuzhiyun dmas = <&dmac_peri 10>, <&dmac_peri 11>; 731*4882a593Smuzhiyun dma-names = "tx", "rx"; 732*4882a593Smuzhiyun pinctrl-names = "default"; 733*4882a593Smuzhiyun pinctrl-0 = <&spi0_clk &spi0_tx &spi0_rx &spi0_cs0>; 734*4882a593Smuzhiyun #address-cells = <1>; 735*4882a593Smuzhiyun #size-cells = <0>; 736*4882a593Smuzhiyun status = "disabled"; 737*4882a593Smuzhiyun }; 738*4882a593Smuzhiyun 739*4882a593Smuzhiyun spi1: spi@ff1d0000 { 740*4882a593Smuzhiyun compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi"; 741*4882a593Smuzhiyun reg = <0x0 0xff1d0000 0x0 0x1000>; 742*4882a593Smuzhiyun clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>; 743*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 744*4882a593Smuzhiyun interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH 0>; 745*4882a593Smuzhiyun dmas = <&dmac_peri 12>, <&dmac_peri 13>; 746*4882a593Smuzhiyun dma-names = "tx", "rx"; 747*4882a593Smuzhiyun pinctrl-names = "default"; 748*4882a593Smuzhiyun pinctrl-0 = <&spi1_clk &spi1_tx &spi1_rx &spi1_cs0>; 749*4882a593Smuzhiyun #address-cells = <1>; 750*4882a593Smuzhiyun #size-cells = <0>; 751*4882a593Smuzhiyun status = "disabled"; 752*4882a593Smuzhiyun }; 753*4882a593Smuzhiyun 754*4882a593Smuzhiyun spi2: spi@ff1e0000 { 755*4882a593Smuzhiyun compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi"; 756*4882a593Smuzhiyun reg = <0x0 0xff1e0000 0x0 0x1000>; 757*4882a593Smuzhiyun clocks = <&cru SCLK_SPI2>, <&cru PCLK_SPI2>; 758*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 759*4882a593Smuzhiyun interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH 0>; 760*4882a593Smuzhiyun dmas = <&dmac_peri 14>, <&dmac_peri 15>; 761*4882a593Smuzhiyun dma-names = "tx", "rx"; 762*4882a593Smuzhiyun pinctrl-names = "default"; 763*4882a593Smuzhiyun pinctrl-0 = <&spi2_clk &spi2_tx &spi2_rx &spi2_cs0>; 764*4882a593Smuzhiyun #address-cells = <1>; 765*4882a593Smuzhiyun #size-cells = <0>; 766*4882a593Smuzhiyun status = "disabled"; 767*4882a593Smuzhiyun }; 768*4882a593Smuzhiyun 769*4882a593Smuzhiyun spi4: spi@ff1f0000 { 770*4882a593Smuzhiyun compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi"; 771*4882a593Smuzhiyun reg = <0x0 0xff1f0000 0x0 0x1000>; 772*4882a593Smuzhiyun clocks = <&cru SCLK_SPI4>, <&cru PCLK_SPI4>; 773*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 774*4882a593Smuzhiyun interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH 0>; 775*4882a593Smuzhiyun dmas = <&dmac_peri 18>, <&dmac_peri 19>; 776*4882a593Smuzhiyun dma-names = "tx", "rx"; 777*4882a593Smuzhiyun pinctrl-names = "default"; 778*4882a593Smuzhiyun pinctrl-0 = <&spi4_clk &spi4_tx &spi4_rx &spi4_cs0>; 779*4882a593Smuzhiyun #address-cells = <1>; 780*4882a593Smuzhiyun #size-cells = <0>; 781*4882a593Smuzhiyun status = "disabled"; 782*4882a593Smuzhiyun }; 783*4882a593Smuzhiyun 784*4882a593Smuzhiyun spi5: spi@ff200000 { 785*4882a593Smuzhiyun compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi"; 786*4882a593Smuzhiyun reg = <0x0 0xff200000 0x0 0x1000>; 787*4882a593Smuzhiyun clocks = <&cru SCLK_SPI5>, <&cru PCLK_SPI5>; 788*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 789*4882a593Smuzhiyun interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH 0>; 790*4882a593Smuzhiyun dmas = <&dmac_bus 8>, <&dmac_bus 9>; 791*4882a593Smuzhiyun dma-names = "tx", "rx"; 792*4882a593Smuzhiyun pinctrl-names = "default"; 793*4882a593Smuzhiyun pinctrl-0 = <&spi5_clk &spi5_tx &spi5_rx &spi5_cs0>; 794*4882a593Smuzhiyun power-domains = <&power RK3399_PD_SDIOAUDIO>; 795*4882a593Smuzhiyun #address-cells = <1>; 796*4882a593Smuzhiyun #size-cells = <0>; 797*4882a593Smuzhiyun status = "disabled"; 798*4882a593Smuzhiyun }; 799*4882a593Smuzhiyun 800*4882a593Smuzhiyun thermal_zones: thermal-zones { 801*4882a593Smuzhiyun soc_thermal: cpu_thermal: cpu-thermal { 802*4882a593Smuzhiyun polling-delay-passive = <20>; 803*4882a593Smuzhiyun polling-delay = <1000>; 804*4882a593Smuzhiyun sustainable-power = <1000>; /* milliwatts */ 805*4882a593Smuzhiyun 806*4882a593Smuzhiyun thermal-sensors = <&tsadc 0>; 807*4882a593Smuzhiyun 808*4882a593Smuzhiyun trips { 809*4882a593Smuzhiyun threshold: cpu_alert0: cpu_alert0 { 810*4882a593Smuzhiyun temperature = <70000>; 811*4882a593Smuzhiyun hysteresis = <2000>; 812*4882a593Smuzhiyun type = "passive"; 813*4882a593Smuzhiyun }; 814*4882a593Smuzhiyun target: cpu_alert1: cpu_alert1 { 815*4882a593Smuzhiyun temperature = <85000>; 816*4882a593Smuzhiyun hysteresis = <2000>; 817*4882a593Smuzhiyun type = "passive"; 818*4882a593Smuzhiyun }; 819*4882a593Smuzhiyun soc_crit: cpu_crit: cpu_crit { 820*4882a593Smuzhiyun temperature = <115000>; /* millicelsius */ 821*4882a593Smuzhiyun hysteresis = <2000>; /* millicelsius */ 822*4882a593Smuzhiyun type = "critical"; 823*4882a593Smuzhiyun }; 824*4882a593Smuzhiyun }; 825*4882a593Smuzhiyun 826*4882a593Smuzhiyun cooling-maps { 827*4882a593Smuzhiyun map0 { 828*4882a593Smuzhiyun trip = <&target>; 829*4882a593Smuzhiyun cooling-device = 830*4882a593Smuzhiyun <&cpu_l0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 831*4882a593Smuzhiyun contribution = <4096>; 832*4882a593Smuzhiyun }; 833*4882a593Smuzhiyun map1 { 834*4882a593Smuzhiyun trip = <&target>; 835*4882a593Smuzhiyun cooling-device = 836*4882a593Smuzhiyun <&cpu_b0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 837*4882a593Smuzhiyun contribution = <1024>; 838*4882a593Smuzhiyun }; 839*4882a593Smuzhiyun map2 { 840*4882a593Smuzhiyun trip = <&target>; 841*4882a593Smuzhiyun cooling-device = 842*4882a593Smuzhiyun <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 843*4882a593Smuzhiyun contribution = <4096>; 844*4882a593Smuzhiyun }; 845*4882a593Smuzhiyun }; 846*4882a593Smuzhiyun }; 847*4882a593Smuzhiyun 848*4882a593Smuzhiyun gpu_thermal: gpu-thermal { 849*4882a593Smuzhiyun polling-delay-passive = <100>; 850*4882a593Smuzhiyun polling-delay = <1000>; 851*4882a593Smuzhiyun 852*4882a593Smuzhiyun thermal-sensors = <&tsadc 1>; 853*4882a593Smuzhiyun }; 854*4882a593Smuzhiyun }; 855*4882a593Smuzhiyun 856*4882a593Smuzhiyun tsadc: tsadc@ff260000 { 857*4882a593Smuzhiyun compatible = "rockchip,rk3399-tsadc"; 858*4882a593Smuzhiyun reg = <0x0 0xff260000 0x0 0x100>; 859*4882a593Smuzhiyun interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH 0>; 860*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_TSADC>; 861*4882a593Smuzhiyun assigned-clock-rates = <750000>; 862*4882a593Smuzhiyun clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>; 863*4882a593Smuzhiyun clock-names = "tsadc", "apb_pclk"; 864*4882a593Smuzhiyun resets = <&cru SRST_TSADC>; 865*4882a593Smuzhiyun reset-names = "tsadc-apb"; 866*4882a593Smuzhiyun rockchip,grf = <&grf>; 867*4882a593Smuzhiyun rockchip,hw-tshut-temp = <95000>; 868*4882a593Smuzhiyun pinctrl-names = "gpio", "otpout"; 869*4882a593Smuzhiyun pinctrl-0 = <&otp_pin>; 870*4882a593Smuzhiyun pinctrl-1 = <&otp_out>; 871*4882a593Smuzhiyun #thermal-sensor-cells = <1>; 872*4882a593Smuzhiyun status = "disabled"; 873*4882a593Smuzhiyun }; 874*4882a593Smuzhiyun 875*4882a593Smuzhiyun qos_emmc: qos@ffa58000 { 876*4882a593Smuzhiyun compatible = "syscon"; 877*4882a593Smuzhiyun reg = <0x0 0xffa58000 0x0 0x20>; 878*4882a593Smuzhiyun }; 879*4882a593Smuzhiyun 880*4882a593Smuzhiyun qos_gmac: qos@ffa5c000 { 881*4882a593Smuzhiyun compatible = "syscon"; 882*4882a593Smuzhiyun reg = <0x0 0xffa5c000 0x0 0x20>; 883*4882a593Smuzhiyun }; 884*4882a593Smuzhiyun 885*4882a593Smuzhiyun qos_pcie: qos@ffa60080 { 886*4882a593Smuzhiyun compatible = "syscon"; 887*4882a593Smuzhiyun reg = <0x0 0xffa60080 0x0 0x20>; 888*4882a593Smuzhiyun }; 889*4882a593Smuzhiyun 890*4882a593Smuzhiyun qos_usb_host0: qos@ffa60100 { 891*4882a593Smuzhiyun compatible = "syscon"; 892*4882a593Smuzhiyun reg = <0x0 0xffa60100 0x0 0x20>; 893*4882a593Smuzhiyun }; 894*4882a593Smuzhiyun 895*4882a593Smuzhiyun qos_usb_host1: qos@ffa60180 { 896*4882a593Smuzhiyun compatible = "syscon"; 897*4882a593Smuzhiyun reg = <0x0 0xffa60180 0x0 0x20>; 898*4882a593Smuzhiyun }; 899*4882a593Smuzhiyun 900*4882a593Smuzhiyun qos_usb_otg0: qos@ffa70000 { 901*4882a593Smuzhiyun compatible = "syscon"; 902*4882a593Smuzhiyun reg = <0x0 0xffa70000 0x0 0x20>; 903*4882a593Smuzhiyun }; 904*4882a593Smuzhiyun 905*4882a593Smuzhiyun qos_usb_otg1: qos@ffa70080 { 906*4882a593Smuzhiyun compatible = "syscon"; 907*4882a593Smuzhiyun reg = <0x0 0xffa70080 0x0 0x20>; 908*4882a593Smuzhiyun }; 909*4882a593Smuzhiyun 910*4882a593Smuzhiyun qos_sd: qos@ffa74000 { 911*4882a593Smuzhiyun compatible = "syscon"; 912*4882a593Smuzhiyun reg = <0x0 0xffa74000 0x0 0x20>; 913*4882a593Smuzhiyun }; 914*4882a593Smuzhiyun 915*4882a593Smuzhiyun qos_sdioaudio: qos@ffa76000 { 916*4882a593Smuzhiyun compatible = "syscon"; 917*4882a593Smuzhiyun reg = <0x0 0xffa76000 0x0 0x20>; 918*4882a593Smuzhiyun }; 919*4882a593Smuzhiyun 920*4882a593Smuzhiyun qos_hdcp: qos@ffa90000 { 921*4882a593Smuzhiyun compatible = "syscon"; 922*4882a593Smuzhiyun reg = <0x0 0xffa90000 0x0 0x20>; 923*4882a593Smuzhiyun }; 924*4882a593Smuzhiyun 925*4882a593Smuzhiyun qos_iep: qos@ffa98000 { 926*4882a593Smuzhiyun compatible = "syscon"; 927*4882a593Smuzhiyun reg = <0x0 0xffa98000 0x0 0x20>; 928*4882a593Smuzhiyun }; 929*4882a593Smuzhiyun 930*4882a593Smuzhiyun qos_isp0_m0: qos@ffaa0000 { 931*4882a593Smuzhiyun compatible = "syscon"; 932*4882a593Smuzhiyun reg = <0x0 0xffaa0000 0x0 0x20>; 933*4882a593Smuzhiyun }; 934*4882a593Smuzhiyun 935*4882a593Smuzhiyun qos_isp0_m1: qos@ffaa0080 { 936*4882a593Smuzhiyun compatible = "syscon"; 937*4882a593Smuzhiyun reg = <0x0 0xffaa0080 0x0 0x20>; 938*4882a593Smuzhiyun }; 939*4882a593Smuzhiyun 940*4882a593Smuzhiyun qos_isp1_m0: qos@ffaa8000 { 941*4882a593Smuzhiyun compatible = "syscon"; 942*4882a593Smuzhiyun reg = <0x0 0xffaa8000 0x0 0x20>; 943*4882a593Smuzhiyun }; 944*4882a593Smuzhiyun 945*4882a593Smuzhiyun qos_isp1_m1: qos@ffaa8080 { 946*4882a593Smuzhiyun compatible = "syscon"; 947*4882a593Smuzhiyun reg = <0x0 0xffaa8080 0x0 0x20>; 948*4882a593Smuzhiyun }; 949*4882a593Smuzhiyun 950*4882a593Smuzhiyun qos_rga_r: qos@ffab0000 { 951*4882a593Smuzhiyun compatible = "syscon"; 952*4882a593Smuzhiyun reg = <0x0 0xffab0000 0x0 0x20>; 953*4882a593Smuzhiyun }; 954*4882a593Smuzhiyun 955*4882a593Smuzhiyun qos_rga_w: qos@ffab0080 { 956*4882a593Smuzhiyun compatible = "syscon"; 957*4882a593Smuzhiyun reg = <0x0 0xffab0080 0x0 0x20>; 958*4882a593Smuzhiyun }; 959*4882a593Smuzhiyun 960*4882a593Smuzhiyun qos_video_m0: qos@ffab8000 { 961*4882a593Smuzhiyun compatible = "syscon"; 962*4882a593Smuzhiyun reg = <0x0 0xffab8000 0x0 0x20>; 963*4882a593Smuzhiyun }; 964*4882a593Smuzhiyun 965*4882a593Smuzhiyun qos_video_m1_r: qos@ffac0000 { 966*4882a593Smuzhiyun compatible = "syscon"; 967*4882a593Smuzhiyun reg = <0x0 0xffac0000 0x0 0x20>; 968*4882a593Smuzhiyun }; 969*4882a593Smuzhiyun 970*4882a593Smuzhiyun qos_video_m1_w: qos@ffac0080 { 971*4882a593Smuzhiyun compatible = "syscon"; 972*4882a593Smuzhiyun reg = <0x0 0xffac0080 0x0 0x20>; 973*4882a593Smuzhiyun }; 974*4882a593Smuzhiyun 975*4882a593Smuzhiyun qos_vop_big_r: qos@ffac8000 { 976*4882a593Smuzhiyun compatible = "syscon"; 977*4882a593Smuzhiyun reg = <0x0 0xffac8000 0x0 0x20>; 978*4882a593Smuzhiyun }; 979*4882a593Smuzhiyun 980*4882a593Smuzhiyun qos_vop_big_w: qos@ffac8080 { 981*4882a593Smuzhiyun compatible = "syscon"; 982*4882a593Smuzhiyun reg = <0x0 0xffac8080 0x0 0x20>; 983*4882a593Smuzhiyun }; 984*4882a593Smuzhiyun 985*4882a593Smuzhiyun qos_vop_little: qos@ffad0000 { 986*4882a593Smuzhiyun compatible = "syscon"; 987*4882a593Smuzhiyun reg = <0x0 0xffad0000 0x0 0x20>; 988*4882a593Smuzhiyun }; 989*4882a593Smuzhiyun 990*4882a593Smuzhiyun qos_perihp: qos@ffad8080 { 991*4882a593Smuzhiyun compatible = "syscon"; 992*4882a593Smuzhiyun reg = <0x0 0xffad8080 0x0 0x20>; 993*4882a593Smuzhiyun }; 994*4882a593Smuzhiyun 995*4882a593Smuzhiyun qos_gpu: qos@ffae0000 { 996*4882a593Smuzhiyun compatible = "syscon"; 997*4882a593Smuzhiyun reg = <0x0 0xffae0000 0x0 0x20>; 998*4882a593Smuzhiyun }; 999*4882a593Smuzhiyun 1000*4882a593Smuzhiyun pmu: power-management@ff310000 { 1001*4882a593Smuzhiyun compatible = "rockchip,rk3399-pmu", "syscon", "simple-mfd"; 1002*4882a593Smuzhiyun reg = <0x0 0xff310000 0x0 0x1000>; 1003*4882a593Smuzhiyun 1004*4882a593Smuzhiyun /* 1005*4882a593Smuzhiyun * Note: RK3399 supports 6 voltage domains including VD_CORE_L, 1006*4882a593Smuzhiyun * VD_CORE_B, VD_CENTER, VD_GPU, VD_LOGIC and VD_PMU. 1007*4882a593Smuzhiyun * Some of the power domains are grouped together for every 1008*4882a593Smuzhiyun * voltage domain. 1009*4882a593Smuzhiyun * The detail contents as below. 1010*4882a593Smuzhiyun */ 1011*4882a593Smuzhiyun power: power-controller { 1012*4882a593Smuzhiyun compatible = "rockchip,rk3399-power-controller"; 1013*4882a593Smuzhiyun #power-domain-cells = <1>; 1014*4882a593Smuzhiyun #address-cells = <1>; 1015*4882a593Smuzhiyun #size-cells = <0>; 1016*4882a593Smuzhiyun 1017*4882a593Smuzhiyun /* These power domains are grouped by VD_CENTER */ 1018*4882a593Smuzhiyun power-domain@RK3399_PD_IEP { 1019*4882a593Smuzhiyun reg = <RK3399_PD_IEP>; 1020*4882a593Smuzhiyun clocks = <&cru ACLK_IEP>, 1021*4882a593Smuzhiyun <&cru HCLK_IEP>; 1022*4882a593Smuzhiyun pm_qos = <&qos_iep>; 1023*4882a593Smuzhiyun }; 1024*4882a593Smuzhiyun power-domain@RK3399_PD_RGA { 1025*4882a593Smuzhiyun reg = <RK3399_PD_RGA>; 1026*4882a593Smuzhiyun clocks = <&cru ACLK_RGA>, 1027*4882a593Smuzhiyun <&cru HCLK_RGA>; 1028*4882a593Smuzhiyun pm_qos = <&qos_rga_r>, 1029*4882a593Smuzhiyun <&qos_rga_w>; 1030*4882a593Smuzhiyun }; 1031*4882a593Smuzhiyun power-domain@RK3399_PD_VCODEC { 1032*4882a593Smuzhiyun reg = <RK3399_PD_VCODEC>; 1033*4882a593Smuzhiyun clocks = <&cru ACLK_VCODEC>, 1034*4882a593Smuzhiyun <&cru HCLK_VCODEC>; 1035*4882a593Smuzhiyun pm_qos = <&qos_video_m0>; 1036*4882a593Smuzhiyun }; 1037*4882a593Smuzhiyun power-domain@RK3399_PD_VDU { 1038*4882a593Smuzhiyun reg = <RK3399_PD_VDU>; 1039*4882a593Smuzhiyun clocks = <&cru ACLK_VDU>, 1040*4882a593Smuzhiyun <&cru HCLK_VDU>; 1041*4882a593Smuzhiyun pm_qos = <&qos_video_m1_r>, 1042*4882a593Smuzhiyun <&qos_video_m1_w>; 1043*4882a593Smuzhiyun }; 1044*4882a593Smuzhiyun 1045*4882a593Smuzhiyun /* These power domains are grouped by VD_GPU */ 1046*4882a593Smuzhiyun power-domain@RK3399_PD_GPU { 1047*4882a593Smuzhiyun reg = <RK3399_PD_GPU>; 1048*4882a593Smuzhiyun clocks = <&cru ACLK_GPU>; 1049*4882a593Smuzhiyun pm_qos = <&qos_gpu>; 1050*4882a593Smuzhiyun }; 1051*4882a593Smuzhiyun 1052*4882a593Smuzhiyun /* These power domains are grouped by VD_LOGIC */ 1053*4882a593Smuzhiyun power-domain@RK3399_PD_EDP { 1054*4882a593Smuzhiyun reg = <RK3399_PD_EDP>; 1055*4882a593Smuzhiyun clocks = <&cru PCLK_EDP_CTRL>; 1056*4882a593Smuzhiyun }; 1057*4882a593Smuzhiyun power-domain@RK3399_PD_EMMC { 1058*4882a593Smuzhiyun reg = <RK3399_PD_EMMC>; 1059*4882a593Smuzhiyun clocks = <&cru ACLK_EMMC>; 1060*4882a593Smuzhiyun pm_qos = <&qos_emmc>; 1061*4882a593Smuzhiyun }; 1062*4882a593Smuzhiyun power-domain@RK3399_PD_GMAC { 1063*4882a593Smuzhiyun reg = <RK3399_PD_GMAC>; 1064*4882a593Smuzhiyun clocks = <&cru ACLK_GMAC>, 1065*4882a593Smuzhiyun <&cru PCLK_GMAC>; 1066*4882a593Smuzhiyun pm_qos = <&qos_gmac>; 1067*4882a593Smuzhiyun }; 1068*4882a593Smuzhiyun power-domain@RK3399_PD_PERIHP { 1069*4882a593Smuzhiyun reg = <RK3399_PD_PERIHP>; 1070*4882a593Smuzhiyun #address-cells = <1>; 1071*4882a593Smuzhiyun #size-cells = <0>; 1072*4882a593Smuzhiyun clocks = <&cru ACLK_PERIHP>; 1073*4882a593Smuzhiyun pm_qos = <&qos_perihp>, 1074*4882a593Smuzhiyun <&qos_pcie>, 1075*4882a593Smuzhiyun <&qos_usb_host0>, 1076*4882a593Smuzhiyun <&qos_usb_host1>; 1077*4882a593Smuzhiyun 1078*4882a593Smuzhiyun power-domain@RK3399_PD_SD { 1079*4882a593Smuzhiyun reg = <RK3399_PD_SD>; 1080*4882a593Smuzhiyun clocks = <&cru HCLK_SDMMC>, 1081*4882a593Smuzhiyun <&cru SCLK_SDMMC>; 1082*4882a593Smuzhiyun pm_qos = <&qos_sd>; 1083*4882a593Smuzhiyun }; 1084*4882a593Smuzhiyun }; 1085*4882a593Smuzhiyun power-domain@RK3399_PD_SDIOAUDIO { 1086*4882a593Smuzhiyun reg = <RK3399_PD_SDIOAUDIO>; 1087*4882a593Smuzhiyun clocks = <&cru HCLK_SDIO>; 1088*4882a593Smuzhiyun pm_qos = <&qos_sdioaudio>; 1089*4882a593Smuzhiyun }; 1090*4882a593Smuzhiyun power-domain@RK3399_PD_TCPD0 { 1091*4882a593Smuzhiyun reg = <RK3399_PD_TCPD0>; 1092*4882a593Smuzhiyun clocks = <&cru SCLK_UPHY0_TCPDCORE>, 1093*4882a593Smuzhiyun <&cru SCLK_UPHY0_TCPDPHY_REF>; 1094*4882a593Smuzhiyun }; 1095*4882a593Smuzhiyun power-domain@RK3399_PD_TCPD1 { 1096*4882a593Smuzhiyun reg = <RK3399_PD_TCPD1>; 1097*4882a593Smuzhiyun clocks = <&cru SCLK_UPHY1_TCPDCORE>, 1098*4882a593Smuzhiyun <&cru SCLK_UPHY1_TCPDPHY_REF>; 1099*4882a593Smuzhiyun }; 1100*4882a593Smuzhiyun power-domain@RK3399_PD_USB3 { 1101*4882a593Smuzhiyun reg = <RK3399_PD_USB3>; 1102*4882a593Smuzhiyun clocks = <&cru ACLK_USB3>; 1103*4882a593Smuzhiyun pm_qos = <&qos_usb_otg0>, 1104*4882a593Smuzhiyun <&qos_usb_otg1>; 1105*4882a593Smuzhiyun }; 1106*4882a593Smuzhiyun power-domain@RK3399_PD_VIO { 1107*4882a593Smuzhiyun reg = <RK3399_PD_VIO>; 1108*4882a593Smuzhiyun #address-cells = <1>; 1109*4882a593Smuzhiyun #size-cells = <0>; 1110*4882a593Smuzhiyun 1111*4882a593Smuzhiyun power-domain@RK3399_PD_HDCP { 1112*4882a593Smuzhiyun reg = <RK3399_PD_HDCP>; 1113*4882a593Smuzhiyun clocks = <&cru ACLK_HDCP>, 1114*4882a593Smuzhiyun <&cru HCLK_HDCP>, 1115*4882a593Smuzhiyun <&cru PCLK_HDCP>; 1116*4882a593Smuzhiyun pm_qos = <&qos_hdcp>; 1117*4882a593Smuzhiyun }; 1118*4882a593Smuzhiyun power-domain@RK3399_PD_ISP0 { 1119*4882a593Smuzhiyun reg = <RK3399_PD_ISP0>; 1120*4882a593Smuzhiyun clocks = <&cru ACLK_ISP0>, 1121*4882a593Smuzhiyun <&cru HCLK_ISP0>; 1122*4882a593Smuzhiyun pm_qos = <&qos_isp0_m0>, 1123*4882a593Smuzhiyun <&qos_isp0_m1>; 1124*4882a593Smuzhiyun }; 1125*4882a593Smuzhiyun power-domain@RK3399_PD_ISP1 { 1126*4882a593Smuzhiyun reg = <RK3399_PD_ISP1>; 1127*4882a593Smuzhiyun clocks = <&cru ACLK_ISP1>, 1128*4882a593Smuzhiyun <&cru HCLK_ISP1>; 1129*4882a593Smuzhiyun pm_qos = <&qos_isp1_m0>, 1130*4882a593Smuzhiyun <&qos_isp1_m1>; 1131*4882a593Smuzhiyun }; 1132*4882a593Smuzhiyun power-domain@RK3399_PD_VO { 1133*4882a593Smuzhiyun reg = <RK3399_PD_VO>; 1134*4882a593Smuzhiyun #address-cells = <1>; 1135*4882a593Smuzhiyun #size-cells = <0>; 1136*4882a593Smuzhiyun 1137*4882a593Smuzhiyun power-domain@RK3399_PD_VOPB { 1138*4882a593Smuzhiyun reg = <RK3399_PD_VOPB>; 1139*4882a593Smuzhiyun clocks = <&cru ACLK_VOP0>, 1140*4882a593Smuzhiyun <&cru HCLK_VOP0>; 1141*4882a593Smuzhiyun pm_qos = <&qos_vop_big_r>, 1142*4882a593Smuzhiyun <&qos_vop_big_w>; 1143*4882a593Smuzhiyun }; 1144*4882a593Smuzhiyun power-domain@RK3399_PD_VOPL { 1145*4882a593Smuzhiyun reg = <RK3399_PD_VOPL>; 1146*4882a593Smuzhiyun clocks = <&cru ACLK_VOP1>, 1147*4882a593Smuzhiyun <&cru HCLK_VOP1>; 1148*4882a593Smuzhiyun pm_qos = <&qos_vop_little>; 1149*4882a593Smuzhiyun }; 1150*4882a593Smuzhiyun }; 1151*4882a593Smuzhiyun }; 1152*4882a593Smuzhiyun }; 1153*4882a593Smuzhiyun }; 1154*4882a593Smuzhiyun 1155*4882a593Smuzhiyun pmugrf: syscon@ff320000 { 1156*4882a593Smuzhiyun compatible = "rockchip,rk3399-pmugrf", "syscon", "simple-mfd"; 1157*4882a593Smuzhiyun reg = <0x0 0xff320000 0x0 0x1000>; 1158*4882a593Smuzhiyun 1159*4882a593Smuzhiyun pmu_io_domains: io-domains { 1160*4882a593Smuzhiyun compatible = "rockchip,rk3399-pmu-io-voltage-domain"; 1161*4882a593Smuzhiyun status = "disabled"; 1162*4882a593Smuzhiyun }; 1163*4882a593Smuzhiyun 1164*4882a593Smuzhiyun reboot_mode: reboot-mode { 1165*4882a593Smuzhiyun compatible = "syscon-reboot-mode"; 1166*4882a593Smuzhiyun offset = <0x300>; 1167*4882a593Smuzhiyun mode-charge = <BOOT_CHARGING>; 1168*4882a593Smuzhiyun mode-fastboot = <BOOT_FASTBOOT>; 1169*4882a593Smuzhiyun mode-loader = <BOOT_BL_DOWNLOAD>; 1170*4882a593Smuzhiyun mode-normal = <BOOT_NORMAL>; 1171*4882a593Smuzhiyun mode-panic = <BOOT_PANIC>; 1172*4882a593Smuzhiyun mode-recovery = <BOOT_RECOVERY>; 1173*4882a593Smuzhiyun mode-ums = <BOOT_UMS>; 1174*4882a593Smuzhiyun }; 1175*4882a593Smuzhiyun 1176*4882a593Smuzhiyun pmu_pvtm: pmu-pvtm { 1177*4882a593Smuzhiyun compatible = "rockchip,rk3399-pmu-pvtm"; 1178*4882a593Smuzhiyun #address-cells = <1>; 1179*4882a593Smuzhiyun #size-cells = <0>; 1180*4882a593Smuzhiyun status = "disabled"; 1181*4882a593Smuzhiyun 1182*4882a593Smuzhiyun pvtm@4 { 1183*4882a593Smuzhiyun reg = <4>; 1184*4882a593Smuzhiyun clocks = <&pmucru SCLK_PVTM_PMU>; 1185*4882a593Smuzhiyun clock-names = "clk"; 1186*4882a593Smuzhiyun resets = <&pmucru SRST_PVTM>; 1187*4882a593Smuzhiyun reset-names = "rst"; 1188*4882a593Smuzhiyun }; 1189*4882a593Smuzhiyun }; 1190*4882a593Smuzhiyun }; 1191*4882a593Smuzhiyun 1192*4882a593Smuzhiyun spi3: spi@ff350000 { 1193*4882a593Smuzhiyun compatible = "rockchip,rk3399-spi", "rockchip,rk3066-spi"; 1194*4882a593Smuzhiyun reg = <0x0 0xff350000 0x0 0x1000>; 1195*4882a593Smuzhiyun clocks = <&pmucru SCLK_SPI3_PMU>, <&pmucru PCLK_SPI3_PMU>; 1196*4882a593Smuzhiyun clock-names = "spiclk", "apb_pclk"; 1197*4882a593Smuzhiyun interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH 0>; 1198*4882a593Smuzhiyun pinctrl-names = "default"; 1199*4882a593Smuzhiyun pinctrl-0 = <&spi3_clk &spi3_tx &spi3_rx &spi3_cs0>; 1200*4882a593Smuzhiyun #address-cells = <1>; 1201*4882a593Smuzhiyun #size-cells = <0>; 1202*4882a593Smuzhiyun status = "disabled"; 1203*4882a593Smuzhiyun }; 1204*4882a593Smuzhiyun 1205*4882a593Smuzhiyun uart4: serial@ff370000 { 1206*4882a593Smuzhiyun compatible = "rockchip,rk3399-uart", "snps,dw-apb-uart"; 1207*4882a593Smuzhiyun reg = <0x0 0xff370000 0x0 0x100>; 1208*4882a593Smuzhiyun clocks = <&pmucru SCLK_UART4_PMU>, <&pmucru PCLK_UART4_PMU>; 1209*4882a593Smuzhiyun clock-names = "baudclk", "apb_pclk"; 1210*4882a593Smuzhiyun interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH 0>; 1211*4882a593Smuzhiyun reg-shift = <2>; 1212*4882a593Smuzhiyun reg-io-width = <4>; 1213*4882a593Smuzhiyun pinctrl-names = "default"; 1214*4882a593Smuzhiyun pinctrl-0 = <&uart4_xfer>; 1215*4882a593Smuzhiyun status = "disabled"; 1216*4882a593Smuzhiyun }; 1217*4882a593Smuzhiyun 1218*4882a593Smuzhiyun i2c0: i2c@ff3c0000 { 1219*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2c"; 1220*4882a593Smuzhiyun reg = <0x0 0xff3c0000 0x0 0x1000>; 1221*4882a593Smuzhiyun assigned-clocks = <&pmucru SCLK_I2C0_PMU>; 1222*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 1223*4882a593Smuzhiyun clocks = <&pmucru SCLK_I2C0_PMU>, <&pmucru PCLK_I2C0_PMU>; 1224*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1225*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH 0>; 1226*4882a593Smuzhiyun pinctrl-names = "default"; 1227*4882a593Smuzhiyun pinctrl-0 = <&i2c0_xfer>; 1228*4882a593Smuzhiyun #address-cells = <1>; 1229*4882a593Smuzhiyun #size-cells = <0>; 1230*4882a593Smuzhiyun status = "disabled"; 1231*4882a593Smuzhiyun }; 1232*4882a593Smuzhiyun 1233*4882a593Smuzhiyun i2c4: i2c@ff3d0000 { 1234*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2c"; 1235*4882a593Smuzhiyun reg = <0x0 0xff3d0000 0x0 0x1000>; 1236*4882a593Smuzhiyun assigned-clocks = <&pmucru SCLK_I2C4_PMU>; 1237*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 1238*4882a593Smuzhiyun clocks = <&pmucru SCLK_I2C4_PMU>, <&pmucru PCLK_I2C4_PMU>; 1239*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1240*4882a593Smuzhiyun interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH 0>; 1241*4882a593Smuzhiyun pinctrl-names = "default"; 1242*4882a593Smuzhiyun pinctrl-0 = <&i2c4_xfer>; 1243*4882a593Smuzhiyun #address-cells = <1>; 1244*4882a593Smuzhiyun #size-cells = <0>; 1245*4882a593Smuzhiyun status = "disabled"; 1246*4882a593Smuzhiyun }; 1247*4882a593Smuzhiyun 1248*4882a593Smuzhiyun i2c8: i2c@ff3e0000 { 1249*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2c"; 1250*4882a593Smuzhiyun reg = <0x0 0xff3e0000 0x0 0x1000>; 1251*4882a593Smuzhiyun assigned-clocks = <&pmucru SCLK_I2C8_PMU>; 1252*4882a593Smuzhiyun assigned-clock-rates = <200000000>; 1253*4882a593Smuzhiyun clocks = <&pmucru SCLK_I2C8_PMU>, <&pmucru PCLK_I2C8_PMU>; 1254*4882a593Smuzhiyun clock-names = "i2c", "pclk"; 1255*4882a593Smuzhiyun interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH 0>; 1256*4882a593Smuzhiyun pinctrl-names = "default"; 1257*4882a593Smuzhiyun pinctrl-0 = <&i2c8_xfer>; 1258*4882a593Smuzhiyun #address-cells = <1>; 1259*4882a593Smuzhiyun #size-cells = <0>; 1260*4882a593Smuzhiyun status = "disabled"; 1261*4882a593Smuzhiyun }; 1262*4882a593Smuzhiyun 1263*4882a593Smuzhiyun pwm0: pwm@ff420000 { 1264*4882a593Smuzhiyun compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm"; 1265*4882a593Smuzhiyun reg = <0x0 0xff420000 0x0 0x10>; 1266*4882a593Smuzhiyun #pwm-cells = <3>; 1267*4882a593Smuzhiyun pinctrl-names = "active"; 1268*4882a593Smuzhiyun pinctrl-0 = <&pwm0_pin>; 1269*4882a593Smuzhiyun clocks = <&pmucru PCLK_RKPWM_PMU>; 1270*4882a593Smuzhiyun clock-names = "pwm"; 1271*4882a593Smuzhiyun status = "disabled"; 1272*4882a593Smuzhiyun }; 1273*4882a593Smuzhiyun 1274*4882a593Smuzhiyun pwm1: pwm@ff420010 { 1275*4882a593Smuzhiyun compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm"; 1276*4882a593Smuzhiyun reg = <0x0 0xff420010 0x0 0x10>; 1277*4882a593Smuzhiyun #pwm-cells = <3>; 1278*4882a593Smuzhiyun pinctrl-names = "active"; 1279*4882a593Smuzhiyun pinctrl-0 = <&pwm1_pin>; 1280*4882a593Smuzhiyun clocks = <&pmucru PCLK_RKPWM_PMU>; 1281*4882a593Smuzhiyun clock-names = "pwm"; 1282*4882a593Smuzhiyun status = "disabled"; 1283*4882a593Smuzhiyun }; 1284*4882a593Smuzhiyun 1285*4882a593Smuzhiyun pwm2: pwm@ff420020 { 1286*4882a593Smuzhiyun compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm"; 1287*4882a593Smuzhiyun reg = <0x0 0xff420020 0x0 0x10>; 1288*4882a593Smuzhiyun #pwm-cells = <3>; 1289*4882a593Smuzhiyun pinctrl-names = "active"; 1290*4882a593Smuzhiyun pinctrl-0 = <&pwm2_pin>; 1291*4882a593Smuzhiyun clocks = <&pmucru PCLK_RKPWM_PMU>; 1292*4882a593Smuzhiyun clock-names = "pwm"; 1293*4882a593Smuzhiyun status = "disabled"; 1294*4882a593Smuzhiyun }; 1295*4882a593Smuzhiyun 1296*4882a593Smuzhiyun pwm3: pwm@ff420030 { 1297*4882a593Smuzhiyun compatible = "rockchip,rk3399-pwm", "rockchip,rk3288-pwm"; 1298*4882a593Smuzhiyun reg = <0x0 0xff420030 0x0 0x10>; 1299*4882a593Smuzhiyun #pwm-cells = <3>; 1300*4882a593Smuzhiyun pinctrl-names = "active"; 1301*4882a593Smuzhiyun pinctrl-0 = <&pwm3a_pin>; 1302*4882a593Smuzhiyun clocks = <&pmucru PCLK_RKPWM_PMU>; 1303*4882a593Smuzhiyun clock-names = "pwm"; 1304*4882a593Smuzhiyun status = "disabled"; 1305*4882a593Smuzhiyun }; 1306*4882a593Smuzhiyun 1307*4882a593Smuzhiyun dfi: dfi@ff630000 { 1308*4882a593Smuzhiyun reg = <0x00 0xff630000 0x00 0x4000>; 1309*4882a593Smuzhiyun compatible = "rockchip,rk3399-dfi"; 1310*4882a593Smuzhiyun rockchip,pmu = <&pmugrf>; 1311*4882a593Smuzhiyun clocks = <&cru PCLK_DDR_MON>; 1312*4882a593Smuzhiyun clock-names = "pclk_ddr_mon"; 1313*4882a593Smuzhiyun status = "disabled"; 1314*4882a593Smuzhiyun }; 1315*4882a593Smuzhiyun 1316*4882a593Smuzhiyun dmc: dmc { 1317*4882a593Smuzhiyun compatible = "rockchip,rk3399-dmc"; 1318*4882a593Smuzhiyun devfreq-events = <&dfi>; 1319*4882a593Smuzhiyun interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH 0>; 1320*4882a593Smuzhiyun clocks = <&cru SCLK_DDRC>; 1321*4882a593Smuzhiyun clock-names = "dmc_clk"; 1322*4882a593Smuzhiyun ddr_timing = <&ddr_timing>; 1323*4882a593Smuzhiyun status = "disabled"; 1324*4882a593Smuzhiyun }; 1325*4882a593Smuzhiyun 1326*4882a593Smuzhiyun mpp_srv: mpp-srv { 1327*4882a593Smuzhiyun compatible = "rockchip,mpp-service"; 1328*4882a593Smuzhiyun rockchip,taskqueue-count = <2>; 1329*4882a593Smuzhiyun rockchip,resetgroup-count = <2>; 1330*4882a593Smuzhiyun status = "disabled"; 1331*4882a593Smuzhiyun }; 1332*4882a593Smuzhiyun 1333*4882a593Smuzhiyun vpu: video-codec@ff650000 { 1334*4882a593Smuzhiyun compatible = "rockchip,rk3399-vpu"; 1335*4882a593Smuzhiyun reg = <0x0 0xff650000 0x0 0x800>; 1336*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH 0>, 1337*4882a593Smuzhiyun <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH 0>; 1338*4882a593Smuzhiyun interrupt-names = "vepu", "vdpu"; 1339*4882a593Smuzhiyun clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>; 1340*4882a593Smuzhiyun clock-names = "aclk", "hclk"; 1341*4882a593Smuzhiyun iommus = <&vpu_mmu>; 1342*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VCODEC>; 1343*4882a593Smuzhiyun status = "disabled"; 1344*4882a593Smuzhiyun }; 1345*4882a593Smuzhiyun 1346*4882a593Smuzhiyun vepu: vepu@ff650000 { 1347*4882a593Smuzhiyun compatible = "rockchip,vpu-encoder-v2"; 1348*4882a593Smuzhiyun reg = <0x0 0xff650000 0x0 0x400>; 1349*4882a593Smuzhiyun interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH 0>; 1350*4882a593Smuzhiyun interrupt-names = "irq_enc"; 1351*4882a593Smuzhiyun clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>; 1352*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 1353*4882a593Smuzhiyun resets = <&cru SRST_H_VCODEC>, <&cru SRST_A_VCODEC>; 1354*4882a593Smuzhiyun reset-names = "shared_video_h", "shared_video_a"; 1355*4882a593Smuzhiyun iommus = <&vpu_mmu>; 1356*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1357*4882a593Smuzhiyun rockchip,taskqueue-node = <0>; 1358*4882a593Smuzhiyun rockchip,resetgroup-node = <0>; 1359*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VCODEC>; 1360*4882a593Smuzhiyun status = "disabled"; 1361*4882a593Smuzhiyun }; 1362*4882a593Smuzhiyun 1363*4882a593Smuzhiyun vdpu: vdpu@ff650400 { 1364*4882a593Smuzhiyun compatible = "rockchip,vpu-decoder-v2"; 1365*4882a593Smuzhiyun reg = <0x0 0xff650400 0x0 0x400>; 1366*4882a593Smuzhiyun interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH 0>; 1367*4882a593Smuzhiyun interrupt-names = "irq_dec"; 1368*4882a593Smuzhiyun clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>; 1369*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec"; 1370*4882a593Smuzhiyun resets = <&cru SRST_H_VCODEC>, <&cru SRST_A_VCODEC>; 1371*4882a593Smuzhiyun reset-names = "shared_video_h", "shared_video_a"; 1372*4882a593Smuzhiyun iommus = <&vpu_mmu>; 1373*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VCODEC>; 1374*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1375*4882a593Smuzhiyun rockchip,taskqueue-node = <0>; 1376*4882a593Smuzhiyun rockchip,resetgroup-node = <0>; 1377*4882a593Smuzhiyun status = "disabled"; 1378*4882a593Smuzhiyun }; 1379*4882a593Smuzhiyun 1380*4882a593Smuzhiyun vpu_mmu: iommu@ff650800 { 1381*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1382*4882a593Smuzhiyun reg = <0x0 0xff650800 0x0 0x40>; 1383*4882a593Smuzhiyun interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH 0>; 1384*4882a593Smuzhiyun interrupt-names = "vpu_mmu"; 1385*4882a593Smuzhiyun clocks = <&cru ACLK_VCODEC>, <&cru HCLK_VCODEC>; 1386*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1387*4882a593Smuzhiyun #iommu-cells = <0>; 1388*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VCODEC>; 1389*4882a593Smuzhiyun status = "disabled"; 1390*4882a593Smuzhiyun }; 1391*4882a593Smuzhiyun 1392*4882a593Smuzhiyun vdec: video-codec@ff660000 { 1393*4882a593Smuzhiyun compatible = "rockchip,rk3399-vdec"; 1394*4882a593Smuzhiyun reg = <0x0 0xff660000 0x0 0x400>; 1395*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH 0>; 1396*4882a593Smuzhiyun clocks = <&cru ACLK_VDU>, <&cru HCLK_VDU>, 1397*4882a593Smuzhiyun <&cru SCLK_VDU_CA>, <&cru SCLK_VDU_CORE>; 1398*4882a593Smuzhiyun clock-names = "axi", "ahb", "cabac", "core"; 1399*4882a593Smuzhiyun iommus = <&vdec_mmu>; 1400*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VDU>; 1401*4882a593Smuzhiyun status = "disabled"; 1402*4882a593Smuzhiyun }; 1403*4882a593Smuzhiyun 1404*4882a593Smuzhiyun rkvdec: rkvdec@ff660000 { 1405*4882a593Smuzhiyun compatible = "rockchip,rkv-decoder-rk3399"; 1406*4882a593Smuzhiyun reg = <0x0 0xff660000 0x0 0x400>; 1407*4882a593Smuzhiyun interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH 0>; 1408*4882a593Smuzhiyun interrupt-names = "irq_dec"; 1409*4882a593Smuzhiyun clocks = <&cru ACLK_VDU>, <&cru HCLK_VDU>, 1410*4882a593Smuzhiyun <&cru SCLK_VDU_CA>, <&cru SCLK_VDU_CORE>; 1411*4882a593Smuzhiyun clock-names = "aclk_vcodec", "hclk_vcodec", 1412*4882a593Smuzhiyun "clk_cabac", "clk_core"; 1413*4882a593Smuzhiyun resets = <&cru SRST_H_VDU>, <&cru SRST_A_VDU>, 1414*4882a593Smuzhiyun <&cru SRST_H_VDU_NOC>, <&cru SRST_A_VDU_NOC>, 1415*4882a593Smuzhiyun <&cru SRST_VDU_CA>, <&cru SRST_VDU_CORE>; 1416*4882a593Smuzhiyun reset-names = "video_h", "video_a", "niu_h", "niu_a", 1417*4882a593Smuzhiyun "video_cabac", "video_core"; 1418*4882a593Smuzhiyun iommus = <&vdec_mmu>; 1419*4882a593Smuzhiyun rockchip,srv = <&mpp_srv>; 1420*4882a593Smuzhiyun rockchip,taskqueue-node = <1>; 1421*4882a593Smuzhiyun rockchip,resetgroup-node = <1>; 1422*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VDU>; 1423*4882a593Smuzhiyun status = "disabled"; 1424*4882a593Smuzhiyun }; 1425*4882a593Smuzhiyun 1426*4882a593Smuzhiyun vdec_mmu: iommu@ff660480 { 1427*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1428*4882a593Smuzhiyun reg = <0x0 0xff660480 0x0 0x40>, <0x0 0xff6604c0 0x0 0x40>; 1429*4882a593Smuzhiyun interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH 0>; 1430*4882a593Smuzhiyun interrupt-names = "vdec_mmu"; 1431*4882a593Smuzhiyun clocks = <&cru ACLK_VDU>, <&cru HCLK_VDU>; 1432*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1433*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VDU>; 1434*4882a593Smuzhiyun #iommu-cells = <0>; 1435*4882a593Smuzhiyun status = "disabled"; 1436*4882a593Smuzhiyun }; 1437*4882a593Smuzhiyun 1438*4882a593Smuzhiyun iep: iep@ff670000 { 1439*4882a593Smuzhiyun compatible = "rockchip,iep"; 1440*4882a593Smuzhiyun iommu_enabled = <1>; 1441*4882a593Smuzhiyun iommus = <&iep_mmu>; 1442*4882a593Smuzhiyun reg = <0x0 0xff670000 0x0 0x800>; 1443*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH 0>; 1444*4882a593Smuzhiyun clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>; 1445*4882a593Smuzhiyun clock-names = "aclk_iep", "hclk_iep"; 1446*4882a593Smuzhiyun power-domains = <&power RK3399_PD_IEP>; 1447*4882a593Smuzhiyun allocator = <1>; 1448*4882a593Smuzhiyun version = <2>; 1449*4882a593Smuzhiyun status = "disabled"; 1450*4882a593Smuzhiyun }; 1451*4882a593Smuzhiyun 1452*4882a593Smuzhiyun iep_mmu: iommu@ff670800 { 1453*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1454*4882a593Smuzhiyun reg = <0x0 0xff670800 0x0 0x40>; 1455*4882a593Smuzhiyun interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH 0>; 1456*4882a593Smuzhiyun interrupt-names = "iep_mmu"; 1457*4882a593Smuzhiyun clocks = <&cru ACLK_IEP>, <&cru HCLK_IEP>; 1458*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1459*4882a593Smuzhiyun power-domains = <&power RK3399_PD_IEP>; 1460*4882a593Smuzhiyun #iommu-cells = <0>; 1461*4882a593Smuzhiyun status = "disabled"; 1462*4882a593Smuzhiyun }; 1463*4882a593Smuzhiyun 1464*4882a593Smuzhiyun rga: rga@ff680000 { 1465*4882a593Smuzhiyun compatible = "rockchip,rk3399-rga"; 1466*4882a593Smuzhiyun reg = <0x0 0xff680000 0x0 0x10000>; 1467*4882a593Smuzhiyun interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH 0>; 1468*4882a593Smuzhiyun clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru SCLK_RGA_CORE>; 1469*4882a593Smuzhiyun clock-names = "aclk", "hclk", "sclk"; 1470*4882a593Smuzhiyun resets = <&cru SRST_RGA_CORE>, <&cru SRST_A_RGA>, <&cru SRST_H_RGA>; 1471*4882a593Smuzhiyun reset-names = "core", "axi", "ahb"; 1472*4882a593Smuzhiyun power-domains = <&power RK3399_PD_RGA>; 1473*4882a593Smuzhiyun }; 1474*4882a593Smuzhiyun 1475*4882a593Smuzhiyun efuse0: efuse@ff690000 { 1476*4882a593Smuzhiyun compatible = "rockchip,rk3399-efuse"; 1477*4882a593Smuzhiyun reg = <0x0 0xff690000 0x0 0x80>; 1478*4882a593Smuzhiyun #address-cells = <1>; 1479*4882a593Smuzhiyun #size-cells = <1>; 1480*4882a593Smuzhiyun clocks = <&cru PCLK_EFUSE1024NS>; 1481*4882a593Smuzhiyun clock-names = "pclk_efuse"; 1482*4882a593Smuzhiyun 1483*4882a593Smuzhiyun /* Data cells */ 1484*4882a593Smuzhiyun specification_serial_number: specification-serial-number@6 { 1485*4882a593Smuzhiyun reg = <0x06 0x1>; 1486*4882a593Smuzhiyun bits = <0 5>; 1487*4882a593Smuzhiyun }; 1488*4882a593Smuzhiyun cpu_id: cpu-id@7 { 1489*4882a593Smuzhiyun reg = <0x07 0x10>; 1490*4882a593Smuzhiyun }; 1491*4882a593Smuzhiyun cpub_leakage: cpu-leakage@17 { 1492*4882a593Smuzhiyun reg = <0x17 0x1>; 1493*4882a593Smuzhiyun }; 1494*4882a593Smuzhiyun gpu_leakage: gpu-leakage@18 { 1495*4882a593Smuzhiyun reg = <0x18 0x1>; 1496*4882a593Smuzhiyun }; 1497*4882a593Smuzhiyun center_leakage: center-leakage@19 { 1498*4882a593Smuzhiyun reg = <0x19 0x1>; 1499*4882a593Smuzhiyun }; 1500*4882a593Smuzhiyun cpul_leakage: cpu-leakage@1a { 1501*4882a593Smuzhiyun reg = <0x1a 0x1>; 1502*4882a593Smuzhiyun }; 1503*4882a593Smuzhiyun logic_leakage: logic-leakage@1b { 1504*4882a593Smuzhiyun reg = <0x1b 0x1>; 1505*4882a593Smuzhiyun }; 1506*4882a593Smuzhiyun wafer_info: wafer-info@1c { 1507*4882a593Smuzhiyun reg = <0x1c 0x1>; 1508*4882a593Smuzhiyun }; 1509*4882a593Smuzhiyun customer_demand: customer-demand@22 { 1510*4882a593Smuzhiyun reg = <0x22 0x1>; 1511*4882a593Smuzhiyun bits = <4 4>; 1512*4882a593Smuzhiyun }; 1513*4882a593Smuzhiyun }; 1514*4882a593Smuzhiyun 1515*4882a593Smuzhiyun pmucru: pmu-clock-controller@ff750000 { 1516*4882a593Smuzhiyun compatible = "rockchip,rk3399-pmucru"; 1517*4882a593Smuzhiyun reg = <0x0 0xff750000 0x0 0x1000>; 1518*4882a593Smuzhiyun rockchip,grf = <&pmugrf>; 1519*4882a593Smuzhiyun #clock-cells = <1>; 1520*4882a593Smuzhiyun #reset-cells = <1>; 1521*4882a593Smuzhiyun assigned-clocks = <&pmucru PLL_PPLL>; 1522*4882a593Smuzhiyun assigned-clock-rates = <676000000>; 1523*4882a593Smuzhiyun }; 1524*4882a593Smuzhiyun 1525*4882a593Smuzhiyun cru: clock-controller@ff760000 { 1526*4882a593Smuzhiyun compatible = "rockchip,rk3399-cru"; 1527*4882a593Smuzhiyun reg = <0x0 0xff760000 0x0 0x1000>; 1528*4882a593Smuzhiyun rockchip,grf = <&grf>; 1529*4882a593Smuzhiyun #clock-cells = <1>; 1530*4882a593Smuzhiyun #reset-cells = <1>; 1531*4882a593Smuzhiyun assigned-clocks = 1532*4882a593Smuzhiyun <&cru PLL_GPLL>, <&cru PLL_CPLL>, 1533*4882a593Smuzhiyun <&cru PLL_NPLL>, 1534*4882a593Smuzhiyun <&cru ACLK_PERIHP>, <&cru HCLK_PERIHP>, 1535*4882a593Smuzhiyun <&cru PCLK_PERIHP>, 1536*4882a593Smuzhiyun <&cru ACLK_PERILP0>, <&cru HCLK_PERILP0>, 1537*4882a593Smuzhiyun <&cru PCLK_PERILP0>, <&cru ACLK_CCI>, 1538*4882a593Smuzhiyun <&cru HCLK_PERILP1>, <&cru PCLK_PERILP1>, 1539*4882a593Smuzhiyun <&cru ACLK_VIO>, <&cru ACLK_HDCP>, 1540*4882a593Smuzhiyun <&cru ACLK_GIC_PRE>, 1541*4882a593Smuzhiyun <&cru PCLK_DDR>; 1542*4882a593Smuzhiyun assigned-clock-rates = 1543*4882a593Smuzhiyun <594000000>, <800000000>, 1544*4882a593Smuzhiyun <1000000000>, 1545*4882a593Smuzhiyun <150000000>, <75000000>, 1546*4882a593Smuzhiyun <37500000>, 1547*4882a593Smuzhiyun <100000000>, <100000000>, 1548*4882a593Smuzhiyun <50000000>, <600000000>, 1549*4882a593Smuzhiyun <100000000>, <50000000>, 1550*4882a593Smuzhiyun <400000000>, <400000000>, 1551*4882a593Smuzhiyun <200000000>, 1552*4882a593Smuzhiyun <200000000>; 1553*4882a593Smuzhiyun }; 1554*4882a593Smuzhiyun 1555*4882a593Smuzhiyun grf: syscon@ff770000 { 1556*4882a593Smuzhiyun compatible = "rockchip,rk3399-grf", "syscon", "simple-mfd"; 1557*4882a593Smuzhiyun reg = <0x0 0xff770000 0x0 0x10000>; 1558*4882a593Smuzhiyun #address-cells = <1>; 1559*4882a593Smuzhiyun #size-cells = <1>; 1560*4882a593Smuzhiyun 1561*4882a593Smuzhiyun io_domains: io-domains { 1562*4882a593Smuzhiyun compatible = "rockchip,rk3399-io-voltage-domain"; 1563*4882a593Smuzhiyun status = "disabled"; 1564*4882a593Smuzhiyun }; 1565*4882a593Smuzhiyun 1566*4882a593Smuzhiyun mipi_dphy_rx0: mipi-dphy-rx0 { 1567*4882a593Smuzhiyun compatible = "rockchip,rk3399-mipi-dphy"; 1568*4882a593Smuzhiyun clocks = <&cru SCLK_MIPIDPHY_REF>, 1569*4882a593Smuzhiyun <&cru SCLK_DPHY_RX0_CFG>, 1570*4882a593Smuzhiyun <&cru PCLK_VIO_GRF>; 1571*4882a593Smuzhiyun clock-names = "dphy-ref", "dphy-cfg", "grf"; 1572*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VIO>; 1573*4882a593Smuzhiyun #phy-cells = <0>; 1574*4882a593Smuzhiyun status = "disabled"; 1575*4882a593Smuzhiyun }; 1576*4882a593Smuzhiyun 1577*4882a593Smuzhiyun u2phy0: usb2-phy@e450 { 1578*4882a593Smuzhiyun compatible = "rockchip,rk3399-usb2phy"; 1579*4882a593Smuzhiyun reg = <0xe450 0x10>; 1580*4882a593Smuzhiyun clocks = <&cru SCLK_USB2PHY0_REF>; 1581*4882a593Smuzhiyun clock-names = "phyclk"; 1582*4882a593Smuzhiyun #clock-cells = <0>; 1583*4882a593Smuzhiyun clock-output-names = "clk_usbphy0_480m"; 1584*4882a593Smuzhiyun status = "disabled"; 1585*4882a593Smuzhiyun 1586*4882a593Smuzhiyun u2phy0_host: host-port { 1587*4882a593Smuzhiyun #phy-cells = <0>; 1588*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH 0>; 1589*4882a593Smuzhiyun interrupt-names = "linestate"; 1590*4882a593Smuzhiyun status = "disabled"; 1591*4882a593Smuzhiyun }; 1592*4882a593Smuzhiyun 1593*4882a593Smuzhiyun u2phy0_otg: otg-port { 1594*4882a593Smuzhiyun #phy-cells = <0>; 1595*4882a593Smuzhiyun interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH 0>, 1596*4882a593Smuzhiyun <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH 0>, 1597*4882a593Smuzhiyun <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH 0>; 1598*4882a593Smuzhiyun interrupt-names = "otg-bvalid", "otg-id", 1599*4882a593Smuzhiyun "linestate"; 1600*4882a593Smuzhiyun status = "disabled"; 1601*4882a593Smuzhiyun }; 1602*4882a593Smuzhiyun }; 1603*4882a593Smuzhiyun 1604*4882a593Smuzhiyun u2phy1: usb2-phy@e460 { 1605*4882a593Smuzhiyun compatible = "rockchip,rk3399-usb2phy"; 1606*4882a593Smuzhiyun reg = <0xe460 0x10>; 1607*4882a593Smuzhiyun clocks = <&cru SCLK_USB2PHY1_REF>; 1608*4882a593Smuzhiyun clock-names = "phyclk"; 1609*4882a593Smuzhiyun #clock-cells = <0>; 1610*4882a593Smuzhiyun clock-output-names = "clk_usbphy1_480m"; 1611*4882a593Smuzhiyun status = "disabled"; 1612*4882a593Smuzhiyun 1613*4882a593Smuzhiyun u2phy1_host: host-port { 1614*4882a593Smuzhiyun #phy-cells = <0>; 1615*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH 0>; 1616*4882a593Smuzhiyun interrupt-names = "linestate"; 1617*4882a593Smuzhiyun status = "disabled"; 1618*4882a593Smuzhiyun }; 1619*4882a593Smuzhiyun 1620*4882a593Smuzhiyun u2phy1_otg: otg-port { 1621*4882a593Smuzhiyun #phy-cells = <0>; 1622*4882a593Smuzhiyun interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH 0>, 1623*4882a593Smuzhiyun <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH 0>, 1624*4882a593Smuzhiyun <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH 0>; 1625*4882a593Smuzhiyun interrupt-names = "otg-bvalid", "otg-id", 1626*4882a593Smuzhiyun "linestate"; 1627*4882a593Smuzhiyun status = "disabled"; 1628*4882a593Smuzhiyun }; 1629*4882a593Smuzhiyun }; 1630*4882a593Smuzhiyun 1631*4882a593Smuzhiyun emmc_phy: phy@f780 { 1632*4882a593Smuzhiyun compatible = "rockchip,rk3399-emmc-phy"; 1633*4882a593Smuzhiyun reg = <0xf780 0x24>; 1634*4882a593Smuzhiyun clocks = <&sdhci>; 1635*4882a593Smuzhiyun clock-names = "emmcclk"; 1636*4882a593Smuzhiyun drive-impedance-ohm = <50>; 1637*4882a593Smuzhiyun #phy-cells = <0>; 1638*4882a593Smuzhiyun status = "disabled"; 1639*4882a593Smuzhiyun }; 1640*4882a593Smuzhiyun 1641*4882a593Smuzhiyun pcie_phy: pcie-phy { 1642*4882a593Smuzhiyun compatible = "rockchip,rk3399-pcie-phy"; 1643*4882a593Smuzhiyun clocks = <&cru SCLK_PCIEPHY_REF>; 1644*4882a593Smuzhiyun clock-names = "refclk"; 1645*4882a593Smuzhiyun #phy-cells = <1>; 1646*4882a593Smuzhiyun resets = <&cru SRST_PCIEPHY>; 1647*4882a593Smuzhiyun reset-names = "phy"; 1648*4882a593Smuzhiyun status = "disabled"; 1649*4882a593Smuzhiyun }; 1650*4882a593Smuzhiyun 1651*4882a593Smuzhiyun pvtm: pvtm { 1652*4882a593Smuzhiyun compatible = "rockchip,rk3399-pvtm"; 1653*4882a593Smuzhiyun #address-cells = <1>; 1654*4882a593Smuzhiyun #size-cells = <0>; 1655*4882a593Smuzhiyun status = "disabled"; 1656*4882a593Smuzhiyun 1657*4882a593Smuzhiyun pvtm@0 { 1658*4882a593Smuzhiyun reg = <0>; 1659*4882a593Smuzhiyun clocks = <&cru SCLK_PVTM_CORE_L>; 1660*4882a593Smuzhiyun clock-names = "clk"; 1661*4882a593Smuzhiyun resets = <&cru SRST_PVTM_CORE_L>; 1662*4882a593Smuzhiyun reset-names = "rst"; 1663*4882a593Smuzhiyun }; 1664*4882a593Smuzhiyun pvtm@1 { 1665*4882a593Smuzhiyun reg = <1>; 1666*4882a593Smuzhiyun clocks = <&cru SCLK_PVTM_CORE_B>; 1667*4882a593Smuzhiyun clock-names = "clk"; 1668*4882a593Smuzhiyun resets = <&cru SRST_PVTM_CORE_B>; 1669*4882a593Smuzhiyun reset-names = "rst"; 1670*4882a593Smuzhiyun }; 1671*4882a593Smuzhiyun pvtm@2 { 1672*4882a593Smuzhiyun reg = <2>; 1673*4882a593Smuzhiyun clocks = <&cru SCLK_PVTM_DDR>; 1674*4882a593Smuzhiyun clock-names = "clk"; 1675*4882a593Smuzhiyun resets = <&cru SRST_PVTM_DDR>; 1676*4882a593Smuzhiyun reset-names = "rst"; 1677*4882a593Smuzhiyun }; 1678*4882a593Smuzhiyun pvtm@3 { 1679*4882a593Smuzhiyun reg = <3>; 1680*4882a593Smuzhiyun clocks = <&cru SCLK_PVTM_GPU>; 1681*4882a593Smuzhiyun clock-names = "clk"; 1682*4882a593Smuzhiyun resets = <&cru SRST_PVTM_GPU>; 1683*4882a593Smuzhiyun reset-names = "rst"; 1684*4882a593Smuzhiyun }; 1685*4882a593Smuzhiyun }; 1686*4882a593Smuzhiyun }; 1687*4882a593Smuzhiyun 1688*4882a593Smuzhiyun tcphy0: phy@ff7c0000 { 1689*4882a593Smuzhiyun compatible = "rockchip,rk3399-typec-phy"; 1690*4882a593Smuzhiyun reg = <0x0 0xff7c0000 0x0 0x40000>; 1691*4882a593Smuzhiyun clocks = <&cru SCLK_UPHY0_TCPDCORE>, 1692*4882a593Smuzhiyun <&cru SCLK_UPHY0_TCPDPHY_REF>; 1693*4882a593Smuzhiyun clock-names = "tcpdcore", "tcpdphy-ref"; 1694*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_UPHY0_TCPDCORE>; 1695*4882a593Smuzhiyun assigned-clock-rates = <50000000>; 1696*4882a593Smuzhiyun power-domains = <&power RK3399_PD_TCPD0>; 1697*4882a593Smuzhiyun resets = <&cru SRST_UPHY0>, 1698*4882a593Smuzhiyun <&cru SRST_UPHY0_PIPE_L00>, 1699*4882a593Smuzhiyun <&cru SRST_P_UPHY0_TCPHY>; 1700*4882a593Smuzhiyun reset-names = "uphy", "uphy-pipe", "uphy-tcphy"; 1701*4882a593Smuzhiyun rockchip,grf = <&grf>; 1702*4882a593Smuzhiyun status = "disabled"; 1703*4882a593Smuzhiyun 1704*4882a593Smuzhiyun tcphy0_dp: dp-port { 1705*4882a593Smuzhiyun #phy-cells = <0>; 1706*4882a593Smuzhiyun }; 1707*4882a593Smuzhiyun 1708*4882a593Smuzhiyun tcphy0_usb3: usb3-port { 1709*4882a593Smuzhiyun #phy-cells = <0>; 1710*4882a593Smuzhiyun }; 1711*4882a593Smuzhiyun }; 1712*4882a593Smuzhiyun 1713*4882a593Smuzhiyun tcphy1: phy@ff800000 { 1714*4882a593Smuzhiyun compatible = "rockchip,rk3399-typec-phy"; 1715*4882a593Smuzhiyun reg = <0x0 0xff800000 0x0 0x40000>; 1716*4882a593Smuzhiyun clocks = <&cru SCLK_UPHY1_TCPDCORE>, 1717*4882a593Smuzhiyun <&cru SCLK_UPHY1_TCPDPHY_REF>; 1718*4882a593Smuzhiyun clock-names = "tcpdcore", "tcpdphy-ref"; 1719*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_UPHY1_TCPDCORE>; 1720*4882a593Smuzhiyun assigned-clock-rates = <50000000>; 1721*4882a593Smuzhiyun power-domains = <&power RK3399_PD_TCPD1>; 1722*4882a593Smuzhiyun resets = <&cru SRST_UPHY1>, 1723*4882a593Smuzhiyun <&cru SRST_UPHY1_PIPE_L00>, 1724*4882a593Smuzhiyun <&cru SRST_P_UPHY1_TCPHY>; 1725*4882a593Smuzhiyun reset-names = "uphy", "uphy-pipe", "uphy-tcphy"; 1726*4882a593Smuzhiyun rockchip,grf = <&grf>; 1727*4882a593Smuzhiyun status = "disabled"; 1728*4882a593Smuzhiyun 1729*4882a593Smuzhiyun tcphy1_dp: dp-port { 1730*4882a593Smuzhiyun #phy-cells = <0>; 1731*4882a593Smuzhiyun }; 1732*4882a593Smuzhiyun 1733*4882a593Smuzhiyun tcphy1_usb3: usb3-port { 1734*4882a593Smuzhiyun #phy-cells = <0>; 1735*4882a593Smuzhiyun }; 1736*4882a593Smuzhiyun }; 1737*4882a593Smuzhiyun 1738*4882a593Smuzhiyun watchdog@ff848000 { 1739*4882a593Smuzhiyun compatible = "snps,dw-wdt"; 1740*4882a593Smuzhiyun reg = <0x0 0xff848000 0x0 0x100>; 1741*4882a593Smuzhiyun clocks = <&cru PCLK_WDT>; 1742*4882a593Smuzhiyun interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH 0>; 1743*4882a593Smuzhiyun }; 1744*4882a593Smuzhiyun 1745*4882a593Smuzhiyun rktimer: rktimer@ff850000 { 1746*4882a593Smuzhiyun compatible = "rockchip,rk3399-timer"; 1747*4882a593Smuzhiyun reg = <0x0 0xff850000 0x0 0x1000>; 1748*4882a593Smuzhiyun interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH 0>; 1749*4882a593Smuzhiyun clocks = <&cru PCLK_TIMER0>, <&cru SCLK_TIMER00>; 1750*4882a593Smuzhiyun clock-names = "pclk", "timer"; 1751*4882a593Smuzhiyun }; 1752*4882a593Smuzhiyun 1753*4882a593Smuzhiyun spdif: spdif@ff870000 { 1754*4882a593Smuzhiyun compatible = "rockchip,rk3399-spdif"; 1755*4882a593Smuzhiyun reg = <0x0 0xff870000 0x0 0x1000>; 1756*4882a593Smuzhiyun interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH 0>; 1757*4882a593Smuzhiyun dmas = <&dmac_bus 7>; 1758*4882a593Smuzhiyun dma-names = "tx"; 1759*4882a593Smuzhiyun clock-names = "mclk", "hclk"; 1760*4882a593Smuzhiyun clocks = <&cru SCLK_SPDIF_8CH>, <&cru HCLK_SPDIF>; 1761*4882a593Smuzhiyun pinctrl-names = "default"; 1762*4882a593Smuzhiyun pinctrl-0 = <&spdif_bus>; 1763*4882a593Smuzhiyun power-domains = <&power RK3399_PD_SDIOAUDIO>; 1764*4882a593Smuzhiyun #sound-dai-cells = <0>; 1765*4882a593Smuzhiyun status = "disabled"; 1766*4882a593Smuzhiyun }; 1767*4882a593Smuzhiyun 1768*4882a593Smuzhiyun i2s0: i2s@ff880000 { 1769*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s"; 1770*4882a593Smuzhiyun reg = <0x0 0xff880000 0x0 0x1000>; 1771*4882a593Smuzhiyun rockchip,grf = <&grf>; 1772*4882a593Smuzhiyun interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH 0>; 1773*4882a593Smuzhiyun dmas = <&dmac_bus 0>, <&dmac_bus 1>; 1774*4882a593Smuzhiyun dma-names = "tx", "rx"; 1775*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 1776*4882a593Smuzhiyun clocks = <&cru SCLK_I2S0_8CH>, <&cru HCLK_I2S0_8CH>; 1777*4882a593Smuzhiyun resets = <&cru SRST_I2S0_8CH>, <&cru SRST_H_I2S0_8CH>; 1778*4882a593Smuzhiyun reset-names = "reset-m", "reset-h"; 1779*4882a593Smuzhiyun pinctrl-names = "default"; 1780*4882a593Smuzhiyun pinctrl-0 = <&i2s0_8ch_bus>; 1781*4882a593Smuzhiyun power-domains = <&power RK3399_PD_SDIOAUDIO>; 1782*4882a593Smuzhiyun #sound-dai-cells = <0>; 1783*4882a593Smuzhiyun status = "disabled"; 1784*4882a593Smuzhiyun }; 1785*4882a593Smuzhiyun 1786*4882a593Smuzhiyun i2s1: i2s@ff890000 { 1787*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s"; 1788*4882a593Smuzhiyun reg = <0x0 0xff890000 0x0 0x1000>; 1789*4882a593Smuzhiyun interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH 0>; 1790*4882a593Smuzhiyun dmas = <&dmac_bus 2>, <&dmac_bus 3>; 1791*4882a593Smuzhiyun dma-names = "tx", "rx"; 1792*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 1793*4882a593Smuzhiyun clocks = <&cru SCLK_I2S1_8CH>, <&cru HCLK_I2S1_8CH>; 1794*4882a593Smuzhiyun resets = <&cru SRST_I2S1_8CH>, <&cru SRST_H_I2S1_8CH>; 1795*4882a593Smuzhiyun reset-names = "reset-m", "reset-h"; 1796*4882a593Smuzhiyun pinctrl-names = "default"; 1797*4882a593Smuzhiyun pinctrl-0 = <&i2s1_2ch_bus>; 1798*4882a593Smuzhiyun power-domains = <&power RK3399_PD_SDIOAUDIO>; 1799*4882a593Smuzhiyun #sound-dai-cells = <0>; 1800*4882a593Smuzhiyun status = "disabled"; 1801*4882a593Smuzhiyun }; 1802*4882a593Smuzhiyun 1803*4882a593Smuzhiyun i2s2: i2s@ff8a0000 { 1804*4882a593Smuzhiyun compatible = "rockchip,rk3399-i2s", "rockchip,rk3066-i2s"; 1805*4882a593Smuzhiyun reg = <0x0 0xff8a0000 0x0 0x1000>; 1806*4882a593Smuzhiyun interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH 0>; 1807*4882a593Smuzhiyun dmas = <&dmac_bus 4>, <&dmac_bus 5>; 1808*4882a593Smuzhiyun dma-names = "tx", "rx"; 1809*4882a593Smuzhiyun clock-names = "i2s_clk", "i2s_hclk"; 1810*4882a593Smuzhiyun clocks = <&cru SCLK_I2S2_8CH>, <&cru HCLK_I2S2_8CH>; 1811*4882a593Smuzhiyun resets = <&cru SRST_I2S2_8CH>, <&cru SRST_H_I2S2_8CH>; 1812*4882a593Smuzhiyun reset-names = "reset-m", "reset-h"; 1813*4882a593Smuzhiyun power-domains = <&power RK3399_PD_SDIOAUDIO>; 1814*4882a593Smuzhiyun #sound-dai-cells = <0>; 1815*4882a593Smuzhiyun status = "disabled"; 1816*4882a593Smuzhiyun }; 1817*4882a593Smuzhiyun 1818*4882a593Smuzhiyun rng: rng@ff8b8000 { 1819*4882a593Smuzhiyun compatible = "rockchip,cryptov1-rng"; 1820*4882a593Smuzhiyun reg = <0x0 0xff8b8000 0x0 0x1000>; 1821*4882a593Smuzhiyun clocks = <&cru SCLK_CRYPTO1>, <&cru HCLK_S_CRYPTO1>; 1822*4882a593Smuzhiyun clock-names = "clk_crypto", "hclk_crypto"; 1823*4882a593Smuzhiyun assigned-clocks = <&cru SCLK_CRYPTO1>, <&cru HCLK_S_CRYPTO1>; 1824*4882a593Smuzhiyun assigned-clock-rates = <150000000>, <100000000>; 1825*4882a593Smuzhiyun status = "disabled"; 1826*4882a593Smuzhiyun }; 1827*4882a593Smuzhiyun 1828*4882a593Smuzhiyun vopl: vop@ff8f0000 { 1829*4882a593Smuzhiyun compatible = "rockchip,rk3399-vop-lit"; 1830*4882a593Smuzhiyun reg = <0x0 0xff8f0000 0x0 0x600>, 1831*4882a593Smuzhiyun <0x0 0xff8f1c00 0x0 0x200>, 1832*4882a593Smuzhiyun <0x0 0xff8f2000 0x0 0x400>; 1833*4882a593Smuzhiyun reg-names = "regs", "cabc_lut", "gamma_lut"; 1834*4882a593Smuzhiyun interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH 0>; 1835*4882a593Smuzhiyun clocks = <&cru ACLK_VOP1>, <&cru DCLK_VOP1>, <&cru HCLK_VOP1>, <&cru DCLK_VOP1_DIV>; 1836*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop", "dclk_source"; 1837*4882a593Smuzhiyun iommus = <&vopl_mmu>; 1838*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VOPL>; 1839*4882a593Smuzhiyun resets = <&cru SRST_A_VOP1>, <&cru SRST_H_VOP1>, <&cru SRST_D_VOP1>; 1840*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 1841*4882a593Smuzhiyun status = "disabled"; 1842*4882a593Smuzhiyun 1843*4882a593Smuzhiyun vopl_out: port { 1844*4882a593Smuzhiyun #address-cells = <1>; 1845*4882a593Smuzhiyun #size-cells = <0>; 1846*4882a593Smuzhiyun 1847*4882a593Smuzhiyun vopl_out_dsi: endpoint@0 { 1848*4882a593Smuzhiyun reg = <0>; 1849*4882a593Smuzhiyun remote-endpoint = <&dsi_in_vopl>; 1850*4882a593Smuzhiyun }; 1851*4882a593Smuzhiyun 1852*4882a593Smuzhiyun vopl_out_edp: endpoint@1 { 1853*4882a593Smuzhiyun reg = <1>; 1854*4882a593Smuzhiyun remote-endpoint = <&edp_in_vopl>; 1855*4882a593Smuzhiyun }; 1856*4882a593Smuzhiyun 1857*4882a593Smuzhiyun vopl_out_hdmi: endpoint@2 { 1858*4882a593Smuzhiyun reg = <2>; 1859*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_vopl>; 1860*4882a593Smuzhiyun }; 1861*4882a593Smuzhiyun 1862*4882a593Smuzhiyun vopl_out_dsi1: endpoint@3 { 1863*4882a593Smuzhiyun reg = <3>; 1864*4882a593Smuzhiyun remote-endpoint = <&dsi1_in_vopl>; 1865*4882a593Smuzhiyun }; 1866*4882a593Smuzhiyun 1867*4882a593Smuzhiyun vopl_out_dp: endpoint@4 { 1868*4882a593Smuzhiyun reg = <4>; 1869*4882a593Smuzhiyun remote-endpoint = <&dp_in_vopl>; 1870*4882a593Smuzhiyun }; 1871*4882a593Smuzhiyun }; 1872*4882a593Smuzhiyun }; 1873*4882a593Smuzhiyun 1874*4882a593Smuzhiyun vop1_pwm: voppwm@ff8f01a0 { 1875*4882a593Smuzhiyun compatible = "rockchip,vop-pwm"; 1876*4882a593Smuzhiyun reg = <0x0 0xff8f01a0 0x0 0x10>; 1877*4882a593Smuzhiyun #pwm-cells = <3>; 1878*4882a593Smuzhiyun pinctrl-names = "active"; 1879*4882a593Smuzhiyun pinctrl-0 = <&vop1_pwm_pin>; 1880*4882a593Smuzhiyun clocks = <&cru SCLK_VOP1_PWM>; 1881*4882a593Smuzhiyun clock-names = "pwm"; 1882*4882a593Smuzhiyun status = "disabled"; 1883*4882a593Smuzhiyun }; 1884*4882a593Smuzhiyun 1885*4882a593Smuzhiyun vopl_mmu: iommu@ff8f3f00 { 1886*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1887*4882a593Smuzhiyun reg = <0x0 0xff8f3f00 0x0 0x100>; 1888*4882a593Smuzhiyun interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH 0>; 1889*4882a593Smuzhiyun interrupt-names = "vopl_mmu"; 1890*4882a593Smuzhiyun clocks = <&cru ACLK_VOP1>, <&cru HCLK_VOP1>; 1891*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1892*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VOPL>; 1893*4882a593Smuzhiyun #iommu-cells = <0>; 1894*4882a593Smuzhiyun rockchip,disable-device-link-resume; 1895*4882a593Smuzhiyun status = "disabled"; 1896*4882a593Smuzhiyun }; 1897*4882a593Smuzhiyun 1898*4882a593Smuzhiyun vopb: vop@ff900000 { 1899*4882a593Smuzhiyun compatible = "rockchip,rk3399-vop-big"; 1900*4882a593Smuzhiyun reg = <0x0 0xff900000 0x0 0x600>, 1901*4882a593Smuzhiyun <0x0 0xff901c00 0x0 0x200>, 1902*4882a593Smuzhiyun <0x0 0xff902000 0x0 0x1000>; 1903*4882a593Smuzhiyun reg-names = "regs", "cabc_lut", "gamma_lut"; 1904*4882a593Smuzhiyun interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH 0>; 1905*4882a593Smuzhiyun clocks = <&cru ACLK_VOP0>, <&cru DCLK_VOP0>, <&cru HCLK_VOP0>, <&cru DCLK_VOP0_DIV>; 1906*4882a593Smuzhiyun clock-names = "aclk_vop", "dclk_vop", "hclk_vop", "dclk_source"; 1907*4882a593Smuzhiyun iommus = <&vopb_mmu>; 1908*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VOPB>; 1909*4882a593Smuzhiyun resets = <&cru SRST_A_VOP0>, <&cru SRST_H_VOP0>, <&cru SRST_D_VOP0>; 1910*4882a593Smuzhiyun reset-names = "axi", "ahb", "dclk"; 1911*4882a593Smuzhiyun status = "disabled"; 1912*4882a593Smuzhiyun 1913*4882a593Smuzhiyun vopb_out: port { 1914*4882a593Smuzhiyun #address-cells = <1>; 1915*4882a593Smuzhiyun #size-cells = <0>; 1916*4882a593Smuzhiyun 1917*4882a593Smuzhiyun vopb_out_edp: endpoint@0 { 1918*4882a593Smuzhiyun reg = <0>; 1919*4882a593Smuzhiyun remote-endpoint = <&edp_in_vopb>; 1920*4882a593Smuzhiyun }; 1921*4882a593Smuzhiyun 1922*4882a593Smuzhiyun vopb_out_dsi: endpoint@1 { 1923*4882a593Smuzhiyun reg = <1>; 1924*4882a593Smuzhiyun remote-endpoint = <&dsi_in_vopb>; 1925*4882a593Smuzhiyun }; 1926*4882a593Smuzhiyun 1927*4882a593Smuzhiyun vopb_out_hdmi: endpoint@2 { 1928*4882a593Smuzhiyun reg = <2>; 1929*4882a593Smuzhiyun remote-endpoint = <&hdmi_in_vopb>; 1930*4882a593Smuzhiyun }; 1931*4882a593Smuzhiyun 1932*4882a593Smuzhiyun vopb_out_dsi1: endpoint@3 { 1933*4882a593Smuzhiyun reg = <3>; 1934*4882a593Smuzhiyun remote-endpoint = <&dsi1_in_vopb>; 1935*4882a593Smuzhiyun }; 1936*4882a593Smuzhiyun 1937*4882a593Smuzhiyun vopb_out_dp: endpoint@4 { 1938*4882a593Smuzhiyun reg = <4>; 1939*4882a593Smuzhiyun remote-endpoint = <&dp_in_vopb>; 1940*4882a593Smuzhiyun }; 1941*4882a593Smuzhiyun }; 1942*4882a593Smuzhiyun }; 1943*4882a593Smuzhiyun 1944*4882a593Smuzhiyun vop0_pwm: voppwm@ff9001a0 { 1945*4882a593Smuzhiyun compatible = "rockchip,vop-pwm"; 1946*4882a593Smuzhiyun reg = <0x0 0xff9001a0 0x0 0x10>; 1947*4882a593Smuzhiyun #pwm-cells = <3>; 1948*4882a593Smuzhiyun pinctrl-names = "active"; 1949*4882a593Smuzhiyun pinctrl-0 = <&vop0_pwm_pin>; 1950*4882a593Smuzhiyun clocks = <&cru SCLK_VOP0_PWM>; 1951*4882a593Smuzhiyun clock-names = "pwm"; 1952*4882a593Smuzhiyun status = "disabled"; 1953*4882a593Smuzhiyun }; 1954*4882a593Smuzhiyun 1955*4882a593Smuzhiyun vopb_mmu: iommu@ff903f00 { 1956*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1957*4882a593Smuzhiyun reg = <0x0 0xff903f00 0x0 0x100>; 1958*4882a593Smuzhiyun interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH 0>; 1959*4882a593Smuzhiyun interrupt-names = "vopb_mmu"; 1960*4882a593Smuzhiyun clocks = <&cru ACLK_VOP0>, <&cru HCLK_VOP0>; 1961*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1962*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VOPB>; 1963*4882a593Smuzhiyun #iommu-cells = <0>; 1964*4882a593Smuzhiyun rockchip,disable-device-link-resume; 1965*4882a593Smuzhiyun status = "disabled"; 1966*4882a593Smuzhiyun }; 1967*4882a593Smuzhiyun 1968*4882a593Smuzhiyun rkisp1_0: rkisp1@ff910000 { 1969*4882a593Smuzhiyun compatible = "rockchip,rk3399-rkisp1"; 1970*4882a593Smuzhiyun reg = <0x0 0xff910000 0x0 0x4000>; 1971*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH 0>; 1972*4882a593Smuzhiyun interrupt-names = "isp_irq"; 1973*4882a593Smuzhiyun clocks = <&cru SCLK_ISP0>, 1974*4882a593Smuzhiyun <&cru ACLK_ISP0>, <&cru HCLK_ISP0>, 1975*4882a593Smuzhiyun <&cru ACLK_ISP0_WRAPPER>, <&cru HCLK_ISP0_WRAPPER>; 1976*4882a593Smuzhiyun clock-names = "clk_isp", 1977*4882a593Smuzhiyun "aclk_isp", "hclk_isp", 1978*4882a593Smuzhiyun "aclk_isp_wrap", "hclk_isp_wrap"; 1979*4882a593Smuzhiyun devfreq = <&dmc>; 1980*4882a593Smuzhiyun power-domains = <&power RK3399_PD_ISP0>; 1981*4882a593Smuzhiyun iommus = <&isp0_mmu>; 1982*4882a593Smuzhiyun status = "disabled"; 1983*4882a593Smuzhiyun }; 1984*4882a593Smuzhiyun 1985*4882a593Smuzhiyun isp0_mmu: iommu@ff914000 { 1986*4882a593Smuzhiyun compatible = "rockchip,iommu"; 1987*4882a593Smuzhiyun reg = <0x0 0xff914000 0x0 0x100>, <0x0 0xff915000 0x0 0x100>; 1988*4882a593Smuzhiyun interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH 0>; 1989*4882a593Smuzhiyun interrupt-names = "isp0_mmu"; 1990*4882a593Smuzhiyun clocks = <&cru ACLK_ISP0_WRAPPER>, <&cru HCLK_ISP0_WRAPPER>; 1991*4882a593Smuzhiyun clock-names = "aclk", "iface"; 1992*4882a593Smuzhiyun #iommu-cells = <0>; 1993*4882a593Smuzhiyun power-domains = <&power RK3399_PD_ISP0>; 1994*4882a593Smuzhiyun rockchip,disable-mmu-reset; 1995*4882a593Smuzhiyun status = "disabled"; 1996*4882a593Smuzhiyun }; 1997*4882a593Smuzhiyun 1998*4882a593Smuzhiyun rkisp1_1: rkisp1@ff920000 { 1999*4882a593Smuzhiyun compatible = "rockchip,rk3399-rkisp1"; 2000*4882a593Smuzhiyun reg = <0x0 0xff920000 0x0 0x4000>; 2001*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH 0>; 2002*4882a593Smuzhiyun interrupt-names = "isp_irq"; 2003*4882a593Smuzhiyun clocks = <&cru SCLK_ISP1>, 2004*4882a593Smuzhiyun <&cru ACLK_ISP1>, <&cru HCLK_ISP1>, 2005*4882a593Smuzhiyun <&cru ACLK_ISP1_WRAPPER>, <&cru HCLK_ISP1_WRAPPER>, 2006*4882a593Smuzhiyun <&cru PCLK_ISP1_WRAPPER>; 2007*4882a593Smuzhiyun clock-names = "clk_isp", 2008*4882a593Smuzhiyun "aclk_isp", "hclk_isp", 2009*4882a593Smuzhiyun "aclk_isp_wrap", "hclk_isp_wrap", 2010*4882a593Smuzhiyun "pclk_isp_wrap"; 2011*4882a593Smuzhiyun devfreq = <&dmc>; 2012*4882a593Smuzhiyun power-domains = <&power RK3399_PD_ISP1>; 2013*4882a593Smuzhiyun iommus = <&isp1_mmu>; 2014*4882a593Smuzhiyun status = "disabled"; 2015*4882a593Smuzhiyun }; 2016*4882a593Smuzhiyun 2017*4882a593Smuzhiyun isp1_mmu: iommu@ff924000 { 2018*4882a593Smuzhiyun compatible = "rockchip,iommu"; 2019*4882a593Smuzhiyun reg = <0x0 0xff924000 0x0 0x100>, <0x0 0xff925000 0x0 0x100>; 2020*4882a593Smuzhiyun interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH 0>; 2021*4882a593Smuzhiyun interrupt-names = "isp1_mmu"; 2022*4882a593Smuzhiyun clocks = <&cru ACLK_ISP1_WRAPPER>, <&cru HCLK_ISP1_WRAPPER>; 2023*4882a593Smuzhiyun clock-names = "aclk", "iface"; 2024*4882a593Smuzhiyun #iommu-cells = <0>; 2025*4882a593Smuzhiyun power-domains = <&power RK3399_PD_ISP1>; 2026*4882a593Smuzhiyun rockchip,disable-mmu-reset; 2027*4882a593Smuzhiyun status = "disabled"; 2028*4882a593Smuzhiyun }; 2029*4882a593Smuzhiyun 2030*4882a593Smuzhiyun hdmi_sound: hdmi-sound { 2031*4882a593Smuzhiyun compatible = "simple-audio-card"; 2032*4882a593Smuzhiyun simple-audio-card,format = "i2s"; 2033*4882a593Smuzhiyun simple-audio-card,mclk-fs = <256>; 2034*4882a593Smuzhiyun simple-audio-card,name = "hdmi-sound"; 2035*4882a593Smuzhiyun status = "disabled"; 2036*4882a593Smuzhiyun 2037*4882a593Smuzhiyun simple-audio-card,cpu { 2038*4882a593Smuzhiyun sound-dai = <&i2s2>; 2039*4882a593Smuzhiyun }; 2040*4882a593Smuzhiyun simple-audio-card,codec { 2041*4882a593Smuzhiyun sound-dai = <&hdmi>; 2042*4882a593Smuzhiyun }; 2043*4882a593Smuzhiyun }; 2044*4882a593Smuzhiyun 2045*4882a593Smuzhiyun hdmi: hdmi@ff940000 { 2046*4882a593Smuzhiyun compatible = "rockchip,rk3399-dw-hdmi"; 2047*4882a593Smuzhiyun reg = <0x0 0xff940000 0x0 0x20000>; 2048*4882a593Smuzhiyun interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH 0>; 2049*4882a593Smuzhiyun clocks = <&cru PCLK_HDMI_CTRL>, 2050*4882a593Smuzhiyun <&cru SCLK_HDMI_SFR>, 2051*4882a593Smuzhiyun <&cru SCLK_HDMI_CEC>, 2052*4882a593Smuzhiyun <&cru PCLK_VIO_GRF>, 2053*4882a593Smuzhiyun <&cru PLL_VPLL>; 2054*4882a593Smuzhiyun clock-names = "iahb", "isfr", "cec", "grf", "vpll"; 2055*4882a593Smuzhiyun power-domains = <&power RK3399_PD_HDCP>; 2056*4882a593Smuzhiyun reg-io-width = <4>; 2057*4882a593Smuzhiyun rockchip,grf = <&grf>; 2058*4882a593Smuzhiyun #sound-dai-cells = <0>; 2059*4882a593Smuzhiyun pinctrl-names = "default"; 2060*4882a593Smuzhiyun pinctrl-0 = <&hdmi_i2c_xfer>; 2061*4882a593Smuzhiyun status = "disabled"; 2062*4882a593Smuzhiyun 2063*4882a593Smuzhiyun ports { 2064*4882a593Smuzhiyun hdmi_in: port { 2065*4882a593Smuzhiyun #address-cells = <1>; 2066*4882a593Smuzhiyun #size-cells = <0>; 2067*4882a593Smuzhiyun 2068*4882a593Smuzhiyun hdmi_in_vopb: endpoint@0 { 2069*4882a593Smuzhiyun reg = <0>; 2070*4882a593Smuzhiyun remote-endpoint = <&vopb_out_hdmi>; 2071*4882a593Smuzhiyun }; 2072*4882a593Smuzhiyun hdmi_in_vopl: endpoint@1 { 2073*4882a593Smuzhiyun reg = <1>; 2074*4882a593Smuzhiyun remote-endpoint = <&vopl_out_hdmi>; 2075*4882a593Smuzhiyun }; 2076*4882a593Smuzhiyun }; 2077*4882a593Smuzhiyun }; 2078*4882a593Smuzhiyun }; 2079*4882a593Smuzhiyun 2080*4882a593Smuzhiyun dsi: mipi_dsi: dsi@ff960000 { 2081*4882a593Smuzhiyun compatible = "rockchip,rk3399-mipi-dsi", "snps,dw-mipi-dsi"; 2082*4882a593Smuzhiyun reg = <0x0 0xff960000 0x0 0x8000>; 2083*4882a593Smuzhiyun interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH 0>; 2084*4882a593Smuzhiyun clocks = <&cru SCLK_DPHY_PLL>, <&cru PCLK_MIPI_DSI0>, 2085*4882a593Smuzhiyun <&cru SCLK_DPHY_TX0_CFG>, <&cru PCLK_VIO_GRF>; 2086*4882a593Smuzhiyun clock-names = "ref", "pclk", "phy_cfg", "grf"; 2087*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VIO>; 2088*4882a593Smuzhiyun resets = <&cru SRST_P_MIPI_DSI0>; 2089*4882a593Smuzhiyun reset-names = "apb"; 2090*4882a593Smuzhiyun rockchip,grf = <&grf>; 2091*4882a593Smuzhiyun #address-cells = <1>; 2092*4882a593Smuzhiyun #size-cells = <0>; 2093*4882a593Smuzhiyun status = "disabled"; 2094*4882a593Smuzhiyun 2095*4882a593Smuzhiyun ports { 2096*4882a593Smuzhiyun #address-cells = <1>; 2097*4882a593Smuzhiyun #size-cells = <0>; 2098*4882a593Smuzhiyun 2099*4882a593Smuzhiyun port@0 { 2100*4882a593Smuzhiyun reg = <0>; 2101*4882a593Smuzhiyun #address-cells = <1>; 2102*4882a593Smuzhiyun #size-cells = <0>; 2103*4882a593Smuzhiyun 2104*4882a593Smuzhiyun dsi_in_vopb: endpoint@0 { 2105*4882a593Smuzhiyun reg = <0>; 2106*4882a593Smuzhiyun remote-endpoint = <&vopb_out_dsi>; 2107*4882a593Smuzhiyun }; 2108*4882a593Smuzhiyun dsi_in_vopl: endpoint@1 { 2109*4882a593Smuzhiyun reg = <1>; 2110*4882a593Smuzhiyun remote-endpoint = <&vopl_out_dsi>; 2111*4882a593Smuzhiyun }; 2112*4882a593Smuzhiyun }; 2113*4882a593Smuzhiyun }; 2114*4882a593Smuzhiyun }; 2115*4882a593Smuzhiyun 2116*4882a593Smuzhiyun dsi1: mipi_dsi1: dsi@ff968000 { 2117*4882a593Smuzhiyun compatible = "rockchip,rk3399-mipi-dsi", "snps,dw-mipi-dsi"; 2118*4882a593Smuzhiyun reg = <0x0 0xff968000 0x0 0x8000>; 2119*4882a593Smuzhiyun interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH 0>; 2120*4882a593Smuzhiyun clocks = <&cru SCLK_DPHY_PLL>, <&cru PCLK_MIPI_DSI1>, 2121*4882a593Smuzhiyun <&cru SCLK_DPHY_TX1RX1_CFG>, <&cru PCLK_VIO_GRF>; 2122*4882a593Smuzhiyun clock-names = "ref", "pclk", "phy_cfg", "grf"; 2123*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VIO>; 2124*4882a593Smuzhiyun resets = <&cru SRST_P_MIPI_DSI1>; 2125*4882a593Smuzhiyun reset-names = "apb"; 2126*4882a593Smuzhiyun rockchip,grf = <&grf>; 2127*4882a593Smuzhiyun #address-cells = <1>; 2128*4882a593Smuzhiyun #size-cells = <0>; 2129*4882a593Smuzhiyun status = "disabled"; 2130*4882a593Smuzhiyun 2131*4882a593Smuzhiyun ports { 2132*4882a593Smuzhiyun #address-cells = <1>; 2133*4882a593Smuzhiyun #size-cells = <0>; 2134*4882a593Smuzhiyun 2135*4882a593Smuzhiyun port@0 { 2136*4882a593Smuzhiyun reg = <0>; 2137*4882a593Smuzhiyun #address-cells = <1>; 2138*4882a593Smuzhiyun #size-cells = <0>; 2139*4882a593Smuzhiyun 2140*4882a593Smuzhiyun dsi1_in_vopb: endpoint@0 { 2141*4882a593Smuzhiyun reg = <0>; 2142*4882a593Smuzhiyun remote-endpoint = <&vopb_out_dsi1>; 2143*4882a593Smuzhiyun }; 2144*4882a593Smuzhiyun 2145*4882a593Smuzhiyun dsi1_in_vopl: endpoint@1 { 2146*4882a593Smuzhiyun reg = <1>; 2147*4882a593Smuzhiyun remote-endpoint = <&vopl_out_dsi1>; 2148*4882a593Smuzhiyun }; 2149*4882a593Smuzhiyun }; 2150*4882a593Smuzhiyun }; 2151*4882a593Smuzhiyun }; 2152*4882a593Smuzhiyun 2153*4882a593Smuzhiyun mipi_dphy_tx1rx1: mipi-dphy-tx1rx1@ff968000 { 2154*4882a593Smuzhiyun compatible = "rockchip,rk3399-mipi-dphy"; 2155*4882a593Smuzhiyun reg = <0x0 0xff968000 0x0 0x8000>; 2156*4882a593Smuzhiyun clocks = <&cru SCLK_MIPIDPHY_REF>, 2157*4882a593Smuzhiyun <&cru SCLK_DPHY_TX1RX1_CFG>, 2158*4882a593Smuzhiyun <&cru PCLK_VIO_GRF>, 2159*4882a593Smuzhiyun <&cru PCLK_MIPI_DSI1>; 2160*4882a593Smuzhiyun clock-names = "dphy-ref", "dphy-cfg", 2161*4882a593Smuzhiyun "grf", "pclk_mipi_dsi"; 2162*4882a593Smuzhiyun rockchip,grf = <&grf>; 2163*4882a593Smuzhiyun power-domains = <&power RK3399_PD_VIO>; 2164*4882a593Smuzhiyun status = "disabled"; 2165*4882a593Smuzhiyun }; 2166*4882a593Smuzhiyun 2167*4882a593Smuzhiyun edp: edp@ff970000 { 2168*4882a593Smuzhiyun compatible = "rockchip,rk3399-edp"; 2169*4882a593Smuzhiyun reg = <0x0 0xff970000 0x0 0x8000>; 2170*4882a593Smuzhiyun interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH 0>; 2171*4882a593Smuzhiyun clocks = <&cru PCLK_EDP>, <&cru PCLK_EDP_CTRL>, <&cru PCLK_VIO_GRF>; 2172*4882a593Smuzhiyun clock-names = "dp", "pclk", "grf"; 2173*4882a593Smuzhiyun pinctrl-names = "default"; 2174*4882a593Smuzhiyun pinctrl-0 = <&edp_hpd>; 2175*4882a593Smuzhiyun power-domains = <&power RK3399_PD_EDP>; 2176*4882a593Smuzhiyun resets = <&cru SRST_P_EDP_CTRL>; 2177*4882a593Smuzhiyun reset-names = "dp"; 2178*4882a593Smuzhiyun rockchip,grf = <&grf>; 2179*4882a593Smuzhiyun status = "disabled"; 2180*4882a593Smuzhiyun 2181*4882a593Smuzhiyun ports { 2182*4882a593Smuzhiyun #address-cells = <1>; 2183*4882a593Smuzhiyun #size-cells = <0>; 2184*4882a593Smuzhiyun edp_in: port@0 { 2185*4882a593Smuzhiyun reg = <0>; 2186*4882a593Smuzhiyun #address-cells = <1>; 2187*4882a593Smuzhiyun #size-cells = <0>; 2188*4882a593Smuzhiyun 2189*4882a593Smuzhiyun edp_in_vopb: endpoint@0 { 2190*4882a593Smuzhiyun reg = <0>; 2191*4882a593Smuzhiyun remote-endpoint = <&vopb_out_edp>; 2192*4882a593Smuzhiyun }; 2193*4882a593Smuzhiyun 2194*4882a593Smuzhiyun edp_in_vopl: endpoint@1 { 2195*4882a593Smuzhiyun reg = <1>; 2196*4882a593Smuzhiyun remote-endpoint = <&vopl_out_edp>; 2197*4882a593Smuzhiyun }; 2198*4882a593Smuzhiyun }; 2199*4882a593Smuzhiyun }; 2200*4882a593Smuzhiyun }; 2201*4882a593Smuzhiyun 2202*4882a593Smuzhiyun gpu: gpu@ff9a0000 { 2203*4882a593Smuzhiyun compatible = "arm,malit860", 2204*4882a593Smuzhiyun "arm,malit86x", 2205*4882a593Smuzhiyun "arm,malit8xx", 2206*4882a593Smuzhiyun "arm,mali-midgard"; 2207*4882a593Smuzhiyun reg = <0x0 0xff9a0000 0x0 0x10000>; 2208*4882a593Smuzhiyun interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH 0>, 2209*4882a593Smuzhiyun <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH 0>, 2210*4882a593Smuzhiyun <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH 0>; 2211*4882a593Smuzhiyun interrupt-names = "job", "mmu", "gpu"; 2212*4882a593Smuzhiyun clocks = <&cru ACLK_GPU>; 2213*4882a593Smuzhiyun clock-names = "clk_mali"; 2214*4882a593Smuzhiyun #cooling-cells = <2>; 2215*4882a593Smuzhiyun power-domains = <&power RK3399_PD_GPU>; 2216*4882a593Smuzhiyun power-off-delay-ms = <200>; 2217*4882a593Smuzhiyun upthreshold = <40>; 2218*4882a593Smuzhiyun downdifferential = <10>; 2219*4882a593Smuzhiyun status = "disabled"; 2220*4882a593Smuzhiyun 2221*4882a593Smuzhiyun gpu_power_model: power_model { 2222*4882a593Smuzhiyun compatible = "arm,mali-simple-power-model"; 2223*4882a593Smuzhiyun static-coefficient = <411000>; 2224*4882a593Smuzhiyun dynamic-coefficient = <733>; 2225*4882a593Smuzhiyun ts = <32000 4700 (-80) 2>; 2226*4882a593Smuzhiyun thermal-zone = "gpu-thermal"; 2227*4882a593Smuzhiyun }; 2228*4882a593Smuzhiyun }; 2229*4882a593Smuzhiyun 2230*4882a593Smuzhiyun nocp_cci_msch0: nocp-cci-msch0@ffa86000 { 2231*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2232*4882a593Smuzhiyun reg = <0x0 0xffa86000 0x0 0x400>; 2233*4882a593Smuzhiyun }; 2234*4882a593Smuzhiyun 2235*4882a593Smuzhiyun nocp_gpu_msch0: nocp-gpu-msch0@ffa86400 { 2236*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2237*4882a593Smuzhiyun reg = <0x0 0xffa86400 0x0 0x400>; 2238*4882a593Smuzhiyun }; 2239*4882a593Smuzhiyun 2240*4882a593Smuzhiyun nocp_hp_msch0: nocp-hp-msch0@ffa86800 { 2241*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2242*4882a593Smuzhiyun reg = <0x0 0xffa86800 0x0 0x400>; 2243*4882a593Smuzhiyun }; 2244*4882a593Smuzhiyun 2245*4882a593Smuzhiyun nocp_lp_msch0: nocp-lp-msch0@ffa86c00 { 2246*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2247*4882a593Smuzhiyun reg = <0x0 0xffa86c00 0x0 0x400>; 2248*4882a593Smuzhiyun }; 2249*4882a593Smuzhiyun 2250*4882a593Smuzhiyun nocp_video_msch0: nocp-video-msch0@ffa87000 { 2251*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2252*4882a593Smuzhiyun reg = <0x0 0xffa87000 0x0 0x400>; 2253*4882a593Smuzhiyun }; 2254*4882a593Smuzhiyun 2255*4882a593Smuzhiyun nocp_vio0_msch0: nocp-vio0-msch0@ffa87400 { 2256*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2257*4882a593Smuzhiyun reg = <0x0 0xffa87400 0x0 0x400>; 2258*4882a593Smuzhiyun }; 2259*4882a593Smuzhiyun 2260*4882a593Smuzhiyun nocp_vio1_msch0: nocp-vio1-msch0@ffa87800 { 2261*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2262*4882a593Smuzhiyun reg = <0x0 0xffa87800 0x0 0x400>; 2263*4882a593Smuzhiyun }; 2264*4882a593Smuzhiyun 2265*4882a593Smuzhiyun nocp_cci_msch1: nocp-cci-msch1@ffa8e000 { 2266*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2267*4882a593Smuzhiyun reg = <0x0 0xffa8e000 0x0 0x400>; 2268*4882a593Smuzhiyun }; 2269*4882a593Smuzhiyun 2270*4882a593Smuzhiyun nocp_gpu_msch1: nocp-gpu-msch1@ffa8e400 { 2271*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2272*4882a593Smuzhiyun reg = <0x0 0xffa8e400 0x0 0x400>; 2273*4882a593Smuzhiyun }; 2274*4882a593Smuzhiyun 2275*4882a593Smuzhiyun nocp_hp_msch1: nocp-hp-msch1@ffa8e800 { 2276*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2277*4882a593Smuzhiyun reg = <0x0 0xffa8e800 0x0 0x400>; 2278*4882a593Smuzhiyun }; 2279*4882a593Smuzhiyun 2280*4882a593Smuzhiyun nocp_lp_msch1: nocp-lp-msch1@ffa8ec00 { 2281*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2282*4882a593Smuzhiyun reg = <0x0 0xffa8ec00 0x0 0x400>; 2283*4882a593Smuzhiyun }; 2284*4882a593Smuzhiyun 2285*4882a593Smuzhiyun nocp_video_msch1: nocp-video-msch1@ffa8f000 { 2286*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2287*4882a593Smuzhiyun reg = <0x0 0xffa8f000 0x0 0x400>; 2288*4882a593Smuzhiyun }; 2289*4882a593Smuzhiyun 2290*4882a593Smuzhiyun nocp_vio0_msch1: nocp-vio0-msch1@ffa8f400 { 2291*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2292*4882a593Smuzhiyun reg = <0x0 0xffa8f400 0x0 0x400>; 2293*4882a593Smuzhiyun }; 2294*4882a593Smuzhiyun 2295*4882a593Smuzhiyun nocp_vio1_msch1: nocp-vio1-msch1@ffa8f800 { 2296*4882a593Smuzhiyun compatible = "rockchip,rk3399-nocp"; 2297*4882a593Smuzhiyun reg = <0x0 0xffa8f800 0x0 0x400>; 2298*4882a593Smuzhiyun }; 2299*4882a593Smuzhiyun 2300*4882a593Smuzhiyun rockchip_system_monitor: rockchip-system-monitor { 2301*4882a593Smuzhiyun compatible = "rockchip,system-monitor"; 2302*4882a593Smuzhiyun 2303*4882a593Smuzhiyun rockchip,thermal-zone = "soc-thermal"; 2304*4882a593Smuzhiyun rockchip,polling-delay = <200>; /* milliseconds */ 2305*4882a593Smuzhiyun }; 2306*4882a593Smuzhiyun 2307*4882a593Smuzhiyun pinctrl: pinctrl { 2308*4882a593Smuzhiyun compatible = "rockchip,rk3399-pinctrl"; 2309*4882a593Smuzhiyun rockchip,grf = <&grf>; 2310*4882a593Smuzhiyun rockchip,pmu = <&pmugrf>; 2311*4882a593Smuzhiyun #address-cells = <2>; 2312*4882a593Smuzhiyun #size-cells = <2>; 2313*4882a593Smuzhiyun ranges; 2314*4882a593Smuzhiyun 2315*4882a593Smuzhiyun gpio0: gpio0@ff720000 { 2316*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2317*4882a593Smuzhiyun reg = <0x0 0xff720000 0x0 0x100>; 2318*4882a593Smuzhiyun clocks = <&pmucru PCLK_GPIO0_PMU>; 2319*4882a593Smuzhiyun interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH 0>; 2320*4882a593Smuzhiyun 2321*4882a593Smuzhiyun gpio-controller; 2322*4882a593Smuzhiyun #gpio-cells = <0x2>; 2323*4882a593Smuzhiyun 2324*4882a593Smuzhiyun interrupt-controller; 2325*4882a593Smuzhiyun #interrupt-cells = <0x2>; 2326*4882a593Smuzhiyun }; 2327*4882a593Smuzhiyun 2328*4882a593Smuzhiyun gpio1: gpio1@ff730000 { 2329*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2330*4882a593Smuzhiyun reg = <0x0 0xff730000 0x0 0x100>; 2331*4882a593Smuzhiyun clocks = <&pmucru PCLK_GPIO1_PMU>; 2332*4882a593Smuzhiyun interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH 0>; 2333*4882a593Smuzhiyun 2334*4882a593Smuzhiyun gpio-controller; 2335*4882a593Smuzhiyun #gpio-cells = <0x2>; 2336*4882a593Smuzhiyun 2337*4882a593Smuzhiyun interrupt-controller; 2338*4882a593Smuzhiyun #interrupt-cells = <0x2>; 2339*4882a593Smuzhiyun }; 2340*4882a593Smuzhiyun 2341*4882a593Smuzhiyun gpio2: gpio2@ff780000 { 2342*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2343*4882a593Smuzhiyun reg = <0x0 0xff780000 0x0 0x100>; 2344*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO2>; 2345*4882a593Smuzhiyun interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH 0>; 2346*4882a593Smuzhiyun 2347*4882a593Smuzhiyun gpio-controller; 2348*4882a593Smuzhiyun #gpio-cells = <0x2>; 2349*4882a593Smuzhiyun 2350*4882a593Smuzhiyun interrupt-controller; 2351*4882a593Smuzhiyun #interrupt-cells = <0x2>; 2352*4882a593Smuzhiyun }; 2353*4882a593Smuzhiyun 2354*4882a593Smuzhiyun gpio3: gpio3@ff788000 { 2355*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2356*4882a593Smuzhiyun reg = <0x0 0xff788000 0x0 0x100>; 2357*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO3>; 2358*4882a593Smuzhiyun interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH 0>; 2359*4882a593Smuzhiyun 2360*4882a593Smuzhiyun gpio-controller; 2361*4882a593Smuzhiyun #gpio-cells = <0x2>; 2362*4882a593Smuzhiyun 2363*4882a593Smuzhiyun interrupt-controller; 2364*4882a593Smuzhiyun #interrupt-cells = <0x2>; 2365*4882a593Smuzhiyun }; 2366*4882a593Smuzhiyun 2367*4882a593Smuzhiyun gpio4: gpio4@ff790000 { 2368*4882a593Smuzhiyun compatible = "rockchip,gpio-bank"; 2369*4882a593Smuzhiyun reg = <0x0 0xff790000 0x0 0x100>; 2370*4882a593Smuzhiyun clocks = <&cru PCLK_GPIO4>; 2371*4882a593Smuzhiyun interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH 0>; 2372*4882a593Smuzhiyun 2373*4882a593Smuzhiyun gpio-controller; 2374*4882a593Smuzhiyun #gpio-cells = <0x2>; 2375*4882a593Smuzhiyun 2376*4882a593Smuzhiyun interrupt-controller; 2377*4882a593Smuzhiyun #interrupt-cells = <0x2>; 2378*4882a593Smuzhiyun }; 2379*4882a593Smuzhiyun 2380*4882a593Smuzhiyun pcfg_pull_up: pcfg-pull-up { 2381*4882a593Smuzhiyun bias-pull-up; 2382*4882a593Smuzhiyun }; 2383*4882a593Smuzhiyun 2384*4882a593Smuzhiyun pcfg_pull_down: pcfg-pull-down { 2385*4882a593Smuzhiyun bias-pull-down; 2386*4882a593Smuzhiyun }; 2387*4882a593Smuzhiyun 2388*4882a593Smuzhiyun pcfg_pull_none: pcfg-pull-none { 2389*4882a593Smuzhiyun bias-disable; 2390*4882a593Smuzhiyun }; 2391*4882a593Smuzhiyun 2392*4882a593Smuzhiyun pcfg_pull_none_10ma: pcfg-pull-none-10ma { 2393*4882a593Smuzhiyun bias-disable; 2394*4882a593Smuzhiyun drive-strength = <10>; 2395*4882a593Smuzhiyun }; 2396*4882a593Smuzhiyun 2397*4882a593Smuzhiyun pcfg_pull_none_12ma: pcfg-pull-none-12ma { 2398*4882a593Smuzhiyun bias-disable; 2399*4882a593Smuzhiyun drive-strength = <12>; 2400*4882a593Smuzhiyun }; 2401*4882a593Smuzhiyun 2402*4882a593Smuzhiyun pcfg_pull_none_13ma: pcfg-pull-none-13ma { 2403*4882a593Smuzhiyun bias-disable; 2404*4882a593Smuzhiyun drive-strength = <13>; 2405*4882a593Smuzhiyun }; 2406*4882a593Smuzhiyun 2407*4882a593Smuzhiyun pcfg_pull_none_18ma: pcfg-pull-none-18ma { 2408*4882a593Smuzhiyun bias-disable; 2409*4882a593Smuzhiyun drive-strength = <18>; 2410*4882a593Smuzhiyun }; 2411*4882a593Smuzhiyun 2412*4882a593Smuzhiyun pcfg_pull_none_20ma: pcfg-pull-none-20ma { 2413*4882a593Smuzhiyun bias-disable; 2414*4882a593Smuzhiyun drive-strength = <20>; 2415*4882a593Smuzhiyun }; 2416*4882a593Smuzhiyun 2417*4882a593Smuzhiyun pcfg_pull_up_2ma: pcfg-pull-up-2ma { 2418*4882a593Smuzhiyun bias-pull-up; 2419*4882a593Smuzhiyun drive-strength = <2>; 2420*4882a593Smuzhiyun }; 2421*4882a593Smuzhiyun 2422*4882a593Smuzhiyun pcfg_pull_up_8ma: pcfg-pull-up-8ma { 2423*4882a593Smuzhiyun bias-pull-up; 2424*4882a593Smuzhiyun drive-strength = <8>; 2425*4882a593Smuzhiyun }; 2426*4882a593Smuzhiyun 2427*4882a593Smuzhiyun pcfg_pull_up_10ma: pcfg-pull-up-10ma { 2428*4882a593Smuzhiyun bias-pull-up; 2429*4882a593Smuzhiyun drive-strength = <10>; 2430*4882a593Smuzhiyun }; 2431*4882a593Smuzhiyun 2432*4882a593Smuzhiyun pcfg_pull_up_18ma: pcfg-pull-up-18ma { 2433*4882a593Smuzhiyun bias-pull-up; 2434*4882a593Smuzhiyun drive-strength = <18>; 2435*4882a593Smuzhiyun }; 2436*4882a593Smuzhiyun 2437*4882a593Smuzhiyun pcfg_pull_up_20ma: pcfg-pull-up-20ma { 2438*4882a593Smuzhiyun bias-pull-up; 2439*4882a593Smuzhiyun drive-strength = <20>; 2440*4882a593Smuzhiyun }; 2441*4882a593Smuzhiyun 2442*4882a593Smuzhiyun pcfg_pull_down_4ma: pcfg-pull-down-4ma { 2443*4882a593Smuzhiyun bias-pull-down; 2444*4882a593Smuzhiyun drive-strength = <4>; 2445*4882a593Smuzhiyun }; 2446*4882a593Smuzhiyun 2447*4882a593Smuzhiyun pcfg_pull_down_8ma: pcfg-pull-down-8ma { 2448*4882a593Smuzhiyun bias-pull-down; 2449*4882a593Smuzhiyun drive-strength = <8>; 2450*4882a593Smuzhiyun }; 2451*4882a593Smuzhiyun 2452*4882a593Smuzhiyun pcfg_pull_down_12ma: pcfg-pull-down-12ma { 2453*4882a593Smuzhiyun bias-pull-down; 2454*4882a593Smuzhiyun drive-strength = <12>; 2455*4882a593Smuzhiyun }; 2456*4882a593Smuzhiyun 2457*4882a593Smuzhiyun pcfg_pull_down_18ma: pcfg-pull-down-18ma { 2458*4882a593Smuzhiyun bias-pull-down; 2459*4882a593Smuzhiyun drive-strength = <18>; 2460*4882a593Smuzhiyun }; 2461*4882a593Smuzhiyun 2462*4882a593Smuzhiyun pcfg_pull_down_20ma: pcfg-pull-down-20ma { 2463*4882a593Smuzhiyun bias-pull-down; 2464*4882a593Smuzhiyun drive-strength = <20>; 2465*4882a593Smuzhiyun }; 2466*4882a593Smuzhiyun 2467*4882a593Smuzhiyun pcfg_output_high: pcfg-output-high { 2468*4882a593Smuzhiyun output-high; 2469*4882a593Smuzhiyun }; 2470*4882a593Smuzhiyun 2471*4882a593Smuzhiyun pcfg_output_low: pcfg-output-low { 2472*4882a593Smuzhiyun output-low; 2473*4882a593Smuzhiyun }; 2474*4882a593Smuzhiyun 2475*4882a593Smuzhiyun clock { 2476*4882a593Smuzhiyun clk_32k: clk-32k { 2477*4882a593Smuzhiyun rockchip,pins = <0 RK_PA0 2 &pcfg_pull_none>; 2478*4882a593Smuzhiyun }; 2479*4882a593Smuzhiyun }; 2480*4882a593Smuzhiyun 2481*4882a593Smuzhiyun edp { 2482*4882a593Smuzhiyun edp_hpd: edp-hpd { 2483*4882a593Smuzhiyun rockchip,pins = 2484*4882a593Smuzhiyun <4 RK_PC7 2 &pcfg_pull_none>; 2485*4882a593Smuzhiyun }; 2486*4882a593Smuzhiyun }; 2487*4882a593Smuzhiyun 2488*4882a593Smuzhiyun gmac { 2489*4882a593Smuzhiyun rgmii_pins: rgmii-pins { 2490*4882a593Smuzhiyun rockchip,pins = 2491*4882a593Smuzhiyun /* mac_txclk */ 2492*4882a593Smuzhiyun <3 RK_PC1 1 &pcfg_pull_none_13ma>, 2493*4882a593Smuzhiyun /* mac_rxclk */ 2494*4882a593Smuzhiyun <3 RK_PB6 1 &pcfg_pull_none>, 2495*4882a593Smuzhiyun /* mac_mdio */ 2496*4882a593Smuzhiyun <3 RK_PB5 1 &pcfg_pull_none>, 2497*4882a593Smuzhiyun /* mac_txen */ 2498*4882a593Smuzhiyun <3 RK_PB4 1 &pcfg_pull_none_13ma>, 2499*4882a593Smuzhiyun /* mac_clk */ 2500*4882a593Smuzhiyun <3 RK_PB3 1 &pcfg_pull_none>, 2501*4882a593Smuzhiyun /* mac_rxdv */ 2502*4882a593Smuzhiyun <3 RK_PB1 1 &pcfg_pull_none>, 2503*4882a593Smuzhiyun /* mac_mdc */ 2504*4882a593Smuzhiyun <3 RK_PB0 1 &pcfg_pull_none>, 2505*4882a593Smuzhiyun /* mac_rxd1 */ 2506*4882a593Smuzhiyun <3 RK_PA7 1 &pcfg_pull_none>, 2507*4882a593Smuzhiyun /* mac_rxd0 */ 2508*4882a593Smuzhiyun <3 RK_PA6 1 &pcfg_pull_none>, 2509*4882a593Smuzhiyun /* mac_txd1 */ 2510*4882a593Smuzhiyun <3 RK_PA5 1 &pcfg_pull_none_13ma>, 2511*4882a593Smuzhiyun /* mac_txd0 */ 2512*4882a593Smuzhiyun <3 RK_PA4 1 &pcfg_pull_none_13ma>, 2513*4882a593Smuzhiyun /* mac_rxd3 */ 2514*4882a593Smuzhiyun <3 RK_PA3 1 &pcfg_pull_none>, 2515*4882a593Smuzhiyun /* mac_rxd2 */ 2516*4882a593Smuzhiyun <3 RK_PA2 1 &pcfg_pull_none>, 2517*4882a593Smuzhiyun /* mac_txd3 */ 2518*4882a593Smuzhiyun <3 RK_PA1 1 &pcfg_pull_none_13ma>, 2519*4882a593Smuzhiyun /* mac_txd2 */ 2520*4882a593Smuzhiyun <3 RK_PA0 1 &pcfg_pull_none_13ma>; 2521*4882a593Smuzhiyun }; 2522*4882a593Smuzhiyun 2523*4882a593Smuzhiyun rmii_pins: rmii-pins { 2524*4882a593Smuzhiyun rockchip,pins = 2525*4882a593Smuzhiyun /* mac_mdio */ 2526*4882a593Smuzhiyun <3 RK_PB5 1 &pcfg_pull_none>, 2527*4882a593Smuzhiyun /* mac_txen */ 2528*4882a593Smuzhiyun <3 RK_PB4 1 &pcfg_pull_none_13ma>, 2529*4882a593Smuzhiyun /* mac_clk */ 2530*4882a593Smuzhiyun <3 RK_PB3 1 &pcfg_pull_none>, 2531*4882a593Smuzhiyun /* mac_rxer */ 2532*4882a593Smuzhiyun <3 RK_PB2 1 &pcfg_pull_none>, 2533*4882a593Smuzhiyun /* mac_rxdv */ 2534*4882a593Smuzhiyun <3 RK_PB1 1 &pcfg_pull_none>, 2535*4882a593Smuzhiyun /* mac_mdc */ 2536*4882a593Smuzhiyun <3 RK_PB0 1 &pcfg_pull_none>, 2537*4882a593Smuzhiyun /* mac_rxd1 */ 2538*4882a593Smuzhiyun <3 RK_PA7 1 &pcfg_pull_none>, 2539*4882a593Smuzhiyun /* mac_rxd0 */ 2540*4882a593Smuzhiyun <3 RK_PA6 1 &pcfg_pull_none>, 2541*4882a593Smuzhiyun /* mac_txd1 */ 2542*4882a593Smuzhiyun <3 RK_PA5 1 &pcfg_pull_none_13ma>, 2543*4882a593Smuzhiyun /* mac_txd0 */ 2544*4882a593Smuzhiyun <3 RK_PA4 1 &pcfg_pull_none_13ma>; 2545*4882a593Smuzhiyun }; 2546*4882a593Smuzhiyun }; 2547*4882a593Smuzhiyun 2548*4882a593Smuzhiyun i2c0 { 2549*4882a593Smuzhiyun i2c0_xfer: i2c0-xfer { 2550*4882a593Smuzhiyun rockchip,pins = 2551*4882a593Smuzhiyun <1 RK_PB7 2 &pcfg_pull_none>, 2552*4882a593Smuzhiyun <1 RK_PC0 2 &pcfg_pull_none>; 2553*4882a593Smuzhiyun }; 2554*4882a593Smuzhiyun }; 2555*4882a593Smuzhiyun 2556*4882a593Smuzhiyun i2c1 { 2557*4882a593Smuzhiyun i2c1_xfer: i2c1-xfer { 2558*4882a593Smuzhiyun rockchip,pins = 2559*4882a593Smuzhiyun <4 RK_PA2 1 &pcfg_pull_none>, 2560*4882a593Smuzhiyun <4 RK_PA1 1 &pcfg_pull_none>; 2561*4882a593Smuzhiyun }; 2562*4882a593Smuzhiyun }; 2563*4882a593Smuzhiyun 2564*4882a593Smuzhiyun i2c2 { 2565*4882a593Smuzhiyun i2c2_xfer: i2c2-xfer { 2566*4882a593Smuzhiyun rockchip,pins = 2567*4882a593Smuzhiyun <2 RK_PA1 2 &pcfg_pull_none_12ma>, 2568*4882a593Smuzhiyun <2 RK_PA0 2 &pcfg_pull_none_12ma>; 2569*4882a593Smuzhiyun }; 2570*4882a593Smuzhiyun }; 2571*4882a593Smuzhiyun 2572*4882a593Smuzhiyun i2c3 { 2573*4882a593Smuzhiyun i2c3_xfer: i2c3-xfer { 2574*4882a593Smuzhiyun rockchip,pins = 2575*4882a593Smuzhiyun <4 RK_PC1 1 &pcfg_pull_none>, 2576*4882a593Smuzhiyun <4 RK_PC0 1 &pcfg_pull_none>; 2577*4882a593Smuzhiyun }; 2578*4882a593Smuzhiyun 2579*4882a593Smuzhiyun i2c3_gpio: i2c3_gpio { 2580*4882a593Smuzhiyun rockchip,pins = 2581*4882a593Smuzhiyun <4 RK_PC1 RK_FUNC_GPIO &pcfg_pull_none>, 2582*4882a593Smuzhiyun <4 RK_PC0 RK_FUNC_GPIO &pcfg_pull_none>; 2583*4882a593Smuzhiyun }; 2584*4882a593Smuzhiyun 2585*4882a593Smuzhiyun }; 2586*4882a593Smuzhiyun 2587*4882a593Smuzhiyun i2c4 { 2588*4882a593Smuzhiyun i2c4_xfer: i2c4-xfer { 2589*4882a593Smuzhiyun rockchip,pins = 2590*4882a593Smuzhiyun <1 RK_PB4 1 &pcfg_pull_none>, 2591*4882a593Smuzhiyun <1 RK_PB3 1 &pcfg_pull_none>; 2592*4882a593Smuzhiyun }; 2593*4882a593Smuzhiyun }; 2594*4882a593Smuzhiyun 2595*4882a593Smuzhiyun i2c5 { 2596*4882a593Smuzhiyun i2c5_xfer: i2c5-xfer { 2597*4882a593Smuzhiyun rockchip,pins = 2598*4882a593Smuzhiyun <3 RK_PB3 2 &pcfg_pull_none>, 2599*4882a593Smuzhiyun <3 RK_PB2 2 &pcfg_pull_none>; 2600*4882a593Smuzhiyun }; 2601*4882a593Smuzhiyun }; 2602*4882a593Smuzhiyun 2603*4882a593Smuzhiyun i2c6 { 2604*4882a593Smuzhiyun i2c6_xfer: i2c6-xfer { 2605*4882a593Smuzhiyun rockchip,pins = 2606*4882a593Smuzhiyun <2 RK_PB2 2 &pcfg_pull_none>, 2607*4882a593Smuzhiyun <2 RK_PB1 2 &pcfg_pull_none>; 2608*4882a593Smuzhiyun }; 2609*4882a593Smuzhiyun }; 2610*4882a593Smuzhiyun 2611*4882a593Smuzhiyun i2c7 { 2612*4882a593Smuzhiyun i2c7_xfer: i2c7-xfer { 2613*4882a593Smuzhiyun rockchip,pins = 2614*4882a593Smuzhiyun <2 RK_PB0 2 &pcfg_pull_none>, 2615*4882a593Smuzhiyun <2 RK_PA7 2 &pcfg_pull_none>; 2616*4882a593Smuzhiyun }; 2617*4882a593Smuzhiyun }; 2618*4882a593Smuzhiyun 2619*4882a593Smuzhiyun i2c8 { 2620*4882a593Smuzhiyun i2c8_xfer: i2c8-xfer { 2621*4882a593Smuzhiyun rockchip,pins = 2622*4882a593Smuzhiyun <1 RK_PC5 1 &pcfg_pull_none>, 2623*4882a593Smuzhiyun <1 RK_PC4 1 &pcfg_pull_none>; 2624*4882a593Smuzhiyun }; 2625*4882a593Smuzhiyun }; 2626*4882a593Smuzhiyun 2627*4882a593Smuzhiyun i2s0 { 2628*4882a593Smuzhiyun i2s0_2ch_bus: i2s0-2ch-bus { 2629*4882a593Smuzhiyun rockchip,pins = 2630*4882a593Smuzhiyun <3 RK_PD0 1 &pcfg_pull_none>, 2631*4882a593Smuzhiyun <3 RK_PD1 1 &pcfg_pull_none>, 2632*4882a593Smuzhiyun <3 RK_PD2 1 &pcfg_pull_none>, 2633*4882a593Smuzhiyun <3 RK_PD3 1 &pcfg_pull_none>, 2634*4882a593Smuzhiyun <3 RK_PD7 1 &pcfg_pull_none>, 2635*4882a593Smuzhiyun <4 RK_PA0 1 &pcfg_pull_none>; 2636*4882a593Smuzhiyun }; 2637*4882a593Smuzhiyun 2638*4882a593Smuzhiyun i2s0_8ch_bus: i2s0-8ch-bus { 2639*4882a593Smuzhiyun rockchip,pins = 2640*4882a593Smuzhiyun <3 RK_PD0 1 &pcfg_pull_none>, 2641*4882a593Smuzhiyun <3 RK_PD1 1 &pcfg_pull_none>, 2642*4882a593Smuzhiyun <3 RK_PD2 1 &pcfg_pull_none>, 2643*4882a593Smuzhiyun <3 RK_PD3 1 &pcfg_pull_none>, 2644*4882a593Smuzhiyun <3 RK_PD4 1 &pcfg_pull_none>, 2645*4882a593Smuzhiyun <3 RK_PD5 1 &pcfg_pull_none>, 2646*4882a593Smuzhiyun <3 RK_PD6 1 &pcfg_pull_none>, 2647*4882a593Smuzhiyun <3 RK_PD7 1 &pcfg_pull_none>; 2648*4882a593Smuzhiyun }; 2649*4882a593Smuzhiyun 2650*4882a593Smuzhiyun i2s_8ch_mclk: i2s-8ch-mclk { 2651*4882a593Smuzhiyun rockchip,pins = 2652*4882a593Smuzhiyun <4 RK_PA0 1 &pcfg_pull_none>; 2653*4882a593Smuzhiyun }; 2654*4882a593Smuzhiyun }; 2655*4882a593Smuzhiyun 2656*4882a593Smuzhiyun i2s1 { 2657*4882a593Smuzhiyun i2s1_2ch_bus: i2s1-2ch-bus { 2658*4882a593Smuzhiyun rockchip,pins = 2659*4882a593Smuzhiyun <4 RK_PA3 1 &pcfg_pull_none>, 2660*4882a593Smuzhiyun <4 RK_PA4 1 &pcfg_pull_none>, 2661*4882a593Smuzhiyun <4 RK_PA5 1 &pcfg_pull_none>, 2662*4882a593Smuzhiyun <4 RK_PA6 1 &pcfg_pull_none>, 2663*4882a593Smuzhiyun <4 RK_PA7 1 &pcfg_pull_none>; 2664*4882a593Smuzhiyun }; 2665*4882a593Smuzhiyun }; 2666*4882a593Smuzhiyun 2667*4882a593Smuzhiyun sdio0 { 2668*4882a593Smuzhiyun sdio0_bus1: sdio0-bus1 { 2669*4882a593Smuzhiyun rockchip,pins = 2670*4882a593Smuzhiyun <2 RK_PC4 1 &pcfg_pull_up>; 2671*4882a593Smuzhiyun }; 2672*4882a593Smuzhiyun 2673*4882a593Smuzhiyun sdio0_bus4: sdio0-bus4 { 2674*4882a593Smuzhiyun rockchip,pins = 2675*4882a593Smuzhiyun <2 RK_PC4 1 &pcfg_pull_up>, 2676*4882a593Smuzhiyun <2 RK_PC5 1 &pcfg_pull_up>, 2677*4882a593Smuzhiyun <2 RK_PC6 1 &pcfg_pull_up>, 2678*4882a593Smuzhiyun <2 RK_PC7 1 &pcfg_pull_up>; 2679*4882a593Smuzhiyun }; 2680*4882a593Smuzhiyun 2681*4882a593Smuzhiyun sdio0_cmd: sdio0-cmd { 2682*4882a593Smuzhiyun rockchip,pins = 2683*4882a593Smuzhiyun <2 RK_PD0 1 &pcfg_pull_up>; 2684*4882a593Smuzhiyun }; 2685*4882a593Smuzhiyun 2686*4882a593Smuzhiyun sdio0_clk: sdio0-clk { 2687*4882a593Smuzhiyun rockchip,pins = 2688*4882a593Smuzhiyun <2 RK_PD1 1 &pcfg_pull_none>; 2689*4882a593Smuzhiyun }; 2690*4882a593Smuzhiyun 2691*4882a593Smuzhiyun sdio0_cd: sdio0-cd { 2692*4882a593Smuzhiyun rockchip,pins = 2693*4882a593Smuzhiyun <2 RK_PD2 1 &pcfg_pull_up>; 2694*4882a593Smuzhiyun }; 2695*4882a593Smuzhiyun 2696*4882a593Smuzhiyun sdio0_pwr: sdio0-pwr { 2697*4882a593Smuzhiyun rockchip,pins = 2698*4882a593Smuzhiyun <2 RK_PD3 1 &pcfg_pull_up>; 2699*4882a593Smuzhiyun }; 2700*4882a593Smuzhiyun 2701*4882a593Smuzhiyun sdio0_bkpwr: sdio0-bkpwr { 2702*4882a593Smuzhiyun rockchip,pins = 2703*4882a593Smuzhiyun <2 RK_PD4 1 &pcfg_pull_up>; 2704*4882a593Smuzhiyun }; 2705*4882a593Smuzhiyun 2706*4882a593Smuzhiyun sdio0_wp: sdio0-wp { 2707*4882a593Smuzhiyun rockchip,pins = 2708*4882a593Smuzhiyun <0 RK_PA3 1 &pcfg_pull_up>; 2709*4882a593Smuzhiyun }; 2710*4882a593Smuzhiyun 2711*4882a593Smuzhiyun sdio0_int: sdio0-int { 2712*4882a593Smuzhiyun rockchip,pins = 2713*4882a593Smuzhiyun <0 RK_PA4 1 &pcfg_pull_up>; 2714*4882a593Smuzhiyun }; 2715*4882a593Smuzhiyun }; 2716*4882a593Smuzhiyun 2717*4882a593Smuzhiyun sdmmc { 2718*4882a593Smuzhiyun sdmmc_bus1: sdmmc-bus1 { 2719*4882a593Smuzhiyun rockchip,pins = 2720*4882a593Smuzhiyun <4 RK_PB0 1 &pcfg_pull_up>; 2721*4882a593Smuzhiyun }; 2722*4882a593Smuzhiyun 2723*4882a593Smuzhiyun sdmmc_bus4: sdmmc-bus4 { 2724*4882a593Smuzhiyun rockchip,pins = 2725*4882a593Smuzhiyun <4 RK_PB0 1 &pcfg_pull_up>, 2726*4882a593Smuzhiyun <4 RK_PB1 1 &pcfg_pull_up>, 2727*4882a593Smuzhiyun <4 RK_PB2 1 &pcfg_pull_up>, 2728*4882a593Smuzhiyun <4 RK_PB3 1 &pcfg_pull_up>; 2729*4882a593Smuzhiyun }; 2730*4882a593Smuzhiyun 2731*4882a593Smuzhiyun sdmmc_clk: sdmmc-clk { 2732*4882a593Smuzhiyun rockchip,pins = 2733*4882a593Smuzhiyun <4 RK_PB4 1 &pcfg_pull_none>; 2734*4882a593Smuzhiyun }; 2735*4882a593Smuzhiyun 2736*4882a593Smuzhiyun sdmmc_cmd: sdmmc-cmd { 2737*4882a593Smuzhiyun rockchip,pins = 2738*4882a593Smuzhiyun <4 RK_PB5 1 &pcfg_pull_up>; 2739*4882a593Smuzhiyun }; 2740*4882a593Smuzhiyun 2741*4882a593Smuzhiyun sdmmc_cd: sdmmc-cd { 2742*4882a593Smuzhiyun rockchip,pins = 2743*4882a593Smuzhiyun <0 RK_PA7 1 &pcfg_pull_up>; 2744*4882a593Smuzhiyun }; 2745*4882a593Smuzhiyun 2746*4882a593Smuzhiyun sdmmc_wp: sdmmc-wp { 2747*4882a593Smuzhiyun rockchip,pins = 2748*4882a593Smuzhiyun <0 RK_PB0 1 &pcfg_pull_up>; 2749*4882a593Smuzhiyun }; 2750*4882a593Smuzhiyun }; 2751*4882a593Smuzhiyun 2752*4882a593Smuzhiyun suspend { 2753*4882a593Smuzhiyun ap_pwroff: ap-pwroff { 2754*4882a593Smuzhiyun rockchip,pins = <1 RK_PA5 1 &pcfg_pull_none>; 2755*4882a593Smuzhiyun }; 2756*4882a593Smuzhiyun 2757*4882a593Smuzhiyun ddrio_pwroff: ddrio-pwroff { 2758*4882a593Smuzhiyun rockchip,pins = <0 RK_PA1 1 &pcfg_pull_none>; 2759*4882a593Smuzhiyun }; 2760*4882a593Smuzhiyun }; 2761*4882a593Smuzhiyun 2762*4882a593Smuzhiyun spdif { 2763*4882a593Smuzhiyun spdif_bus: spdif-bus { 2764*4882a593Smuzhiyun rockchip,pins = 2765*4882a593Smuzhiyun <4 RK_PC5 1 &pcfg_pull_none>; 2766*4882a593Smuzhiyun }; 2767*4882a593Smuzhiyun 2768*4882a593Smuzhiyun spdif_bus_1: spdif-bus-1 { 2769*4882a593Smuzhiyun rockchip,pins = 2770*4882a593Smuzhiyun <3 RK_PC0 3 &pcfg_pull_none>; 2771*4882a593Smuzhiyun }; 2772*4882a593Smuzhiyun }; 2773*4882a593Smuzhiyun 2774*4882a593Smuzhiyun spi0 { 2775*4882a593Smuzhiyun spi0_clk: spi0-clk { 2776*4882a593Smuzhiyun rockchip,pins = 2777*4882a593Smuzhiyun <3 RK_PA6 2 &pcfg_pull_up>; 2778*4882a593Smuzhiyun }; 2779*4882a593Smuzhiyun spi0_cs0: spi0-cs0 { 2780*4882a593Smuzhiyun rockchip,pins = 2781*4882a593Smuzhiyun <3 RK_PA7 2 &pcfg_pull_up>; 2782*4882a593Smuzhiyun }; 2783*4882a593Smuzhiyun spi0_cs1: spi0-cs1 { 2784*4882a593Smuzhiyun rockchip,pins = 2785*4882a593Smuzhiyun <3 RK_PB0 2 &pcfg_pull_up>; 2786*4882a593Smuzhiyun }; 2787*4882a593Smuzhiyun spi0_tx: spi0-tx { 2788*4882a593Smuzhiyun rockchip,pins = 2789*4882a593Smuzhiyun <3 RK_PA5 2 &pcfg_pull_up>; 2790*4882a593Smuzhiyun }; 2791*4882a593Smuzhiyun spi0_rx: spi0-rx { 2792*4882a593Smuzhiyun rockchip,pins = 2793*4882a593Smuzhiyun <3 RK_PA4 2 &pcfg_pull_up>; 2794*4882a593Smuzhiyun }; 2795*4882a593Smuzhiyun }; 2796*4882a593Smuzhiyun 2797*4882a593Smuzhiyun spi1 { 2798*4882a593Smuzhiyun spi1_clk: spi1-clk { 2799*4882a593Smuzhiyun rockchip,pins = 2800*4882a593Smuzhiyun <1 RK_PB1 2 &pcfg_pull_up>; 2801*4882a593Smuzhiyun }; 2802*4882a593Smuzhiyun spi1_cs0: spi1-cs0 { 2803*4882a593Smuzhiyun rockchip,pins = 2804*4882a593Smuzhiyun <1 RK_PB2 2 &pcfg_pull_up>; 2805*4882a593Smuzhiyun }; 2806*4882a593Smuzhiyun spi1_rx: spi1-rx { 2807*4882a593Smuzhiyun rockchip,pins = 2808*4882a593Smuzhiyun <1 RK_PA7 2 &pcfg_pull_up>; 2809*4882a593Smuzhiyun }; 2810*4882a593Smuzhiyun spi1_tx: spi1-tx { 2811*4882a593Smuzhiyun rockchip,pins = 2812*4882a593Smuzhiyun <1 RK_PB0 2 &pcfg_pull_up>; 2813*4882a593Smuzhiyun }; 2814*4882a593Smuzhiyun }; 2815*4882a593Smuzhiyun 2816*4882a593Smuzhiyun spi2 { 2817*4882a593Smuzhiyun spi2_clk: spi2-clk { 2818*4882a593Smuzhiyun rockchip,pins = 2819*4882a593Smuzhiyun <2 RK_PB3 1 &pcfg_pull_up>; 2820*4882a593Smuzhiyun }; 2821*4882a593Smuzhiyun spi2_cs0: spi2-cs0 { 2822*4882a593Smuzhiyun rockchip,pins = 2823*4882a593Smuzhiyun <2 RK_PB4 1 &pcfg_pull_up>; 2824*4882a593Smuzhiyun }; 2825*4882a593Smuzhiyun spi2_rx: spi2-rx { 2826*4882a593Smuzhiyun rockchip,pins = 2827*4882a593Smuzhiyun <2 RK_PB1 1 &pcfg_pull_up>; 2828*4882a593Smuzhiyun }; 2829*4882a593Smuzhiyun spi2_tx: spi2-tx { 2830*4882a593Smuzhiyun rockchip,pins = 2831*4882a593Smuzhiyun <2 RK_PB2 1 &pcfg_pull_up>; 2832*4882a593Smuzhiyun }; 2833*4882a593Smuzhiyun }; 2834*4882a593Smuzhiyun 2835*4882a593Smuzhiyun spi3 { 2836*4882a593Smuzhiyun spi3_clk: spi3-clk { 2837*4882a593Smuzhiyun rockchip,pins = 2838*4882a593Smuzhiyun <1 RK_PC1 1 &pcfg_pull_up>; 2839*4882a593Smuzhiyun }; 2840*4882a593Smuzhiyun spi3_cs0: spi3-cs0 { 2841*4882a593Smuzhiyun rockchip,pins = 2842*4882a593Smuzhiyun <1 RK_PC2 1 &pcfg_pull_up>; 2843*4882a593Smuzhiyun }; 2844*4882a593Smuzhiyun spi3_rx: spi3-rx { 2845*4882a593Smuzhiyun rockchip,pins = 2846*4882a593Smuzhiyun <1 RK_PB7 1 &pcfg_pull_up>; 2847*4882a593Smuzhiyun }; 2848*4882a593Smuzhiyun spi3_tx: spi3-tx { 2849*4882a593Smuzhiyun rockchip,pins = 2850*4882a593Smuzhiyun <1 RK_PC0 1 &pcfg_pull_up>; 2851*4882a593Smuzhiyun }; 2852*4882a593Smuzhiyun }; 2853*4882a593Smuzhiyun 2854*4882a593Smuzhiyun spi4 { 2855*4882a593Smuzhiyun spi4_clk: spi4-clk { 2856*4882a593Smuzhiyun rockchip,pins = 2857*4882a593Smuzhiyun <3 RK_PA2 2 &pcfg_pull_up>; 2858*4882a593Smuzhiyun }; 2859*4882a593Smuzhiyun spi4_cs0: spi4-cs0 { 2860*4882a593Smuzhiyun rockchip,pins = 2861*4882a593Smuzhiyun <3 RK_PA3 2 &pcfg_pull_up>; 2862*4882a593Smuzhiyun }; 2863*4882a593Smuzhiyun spi4_rx: spi4-rx { 2864*4882a593Smuzhiyun rockchip,pins = 2865*4882a593Smuzhiyun <3 RK_PA0 2 &pcfg_pull_up>; 2866*4882a593Smuzhiyun }; 2867*4882a593Smuzhiyun spi4_tx: spi4-tx { 2868*4882a593Smuzhiyun rockchip,pins = 2869*4882a593Smuzhiyun <3 RK_PA1 2 &pcfg_pull_up>; 2870*4882a593Smuzhiyun }; 2871*4882a593Smuzhiyun }; 2872*4882a593Smuzhiyun 2873*4882a593Smuzhiyun spi5 { 2874*4882a593Smuzhiyun spi5_clk: spi5-clk { 2875*4882a593Smuzhiyun rockchip,pins = 2876*4882a593Smuzhiyun <2 RK_PC6 2 &pcfg_pull_up>; 2877*4882a593Smuzhiyun }; 2878*4882a593Smuzhiyun spi5_cs0: spi5-cs0 { 2879*4882a593Smuzhiyun rockchip,pins = 2880*4882a593Smuzhiyun <2 RK_PC7 2 &pcfg_pull_up>; 2881*4882a593Smuzhiyun }; 2882*4882a593Smuzhiyun spi5_rx: spi5-rx { 2883*4882a593Smuzhiyun rockchip,pins = 2884*4882a593Smuzhiyun <2 RK_PC4 2 &pcfg_pull_up>; 2885*4882a593Smuzhiyun }; 2886*4882a593Smuzhiyun spi5_tx: spi5-tx { 2887*4882a593Smuzhiyun rockchip,pins = 2888*4882a593Smuzhiyun <2 RK_PC5 2 &pcfg_pull_up>; 2889*4882a593Smuzhiyun }; 2890*4882a593Smuzhiyun }; 2891*4882a593Smuzhiyun 2892*4882a593Smuzhiyun testclk { 2893*4882a593Smuzhiyun test_clkout0: test-clkout0 { 2894*4882a593Smuzhiyun rockchip,pins = 2895*4882a593Smuzhiyun <0 RK_PA0 1 &pcfg_pull_none>; 2896*4882a593Smuzhiyun }; 2897*4882a593Smuzhiyun 2898*4882a593Smuzhiyun test_clkout1: test-clkout1 { 2899*4882a593Smuzhiyun rockchip,pins = 2900*4882a593Smuzhiyun <2 RK_PD1 2 &pcfg_pull_none>; 2901*4882a593Smuzhiyun }; 2902*4882a593Smuzhiyun 2903*4882a593Smuzhiyun test_clkout2: test-clkout2 { 2904*4882a593Smuzhiyun rockchip,pins = 2905*4882a593Smuzhiyun <0 RK_PB0 3 &pcfg_pull_none>; 2906*4882a593Smuzhiyun }; 2907*4882a593Smuzhiyun }; 2908*4882a593Smuzhiyun 2909*4882a593Smuzhiyun tsadc { 2910*4882a593Smuzhiyun otp_pin: otp-pin { 2911*4882a593Smuzhiyun rockchip,pins = <1 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>; 2912*4882a593Smuzhiyun }; 2913*4882a593Smuzhiyun 2914*4882a593Smuzhiyun otp_out: otp-out { 2915*4882a593Smuzhiyun rockchip,pins = <1 RK_PA6 1 &pcfg_pull_none>; 2916*4882a593Smuzhiyun }; 2917*4882a593Smuzhiyun }; 2918*4882a593Smuzhiyun 2919*4882a593Smuzhiyun uart0 { 2920*4882a593Smuzhiyun uart0_xfer: uart0-xfer { 2921*4882a593Smuzhiyun rockchip,pins = 2922*4882a593Smuzhiyun <2 RK_PC0 1 &pcfg_pull_up>, 2923*4882a593Smuzhiyun <2 RK_PC1 1 &pcfg_pull_up>; 2924*4882a593Smuzhiyun }; 2925*4882a593Smuzhiyun 2926*4882a593Smuzhiyun uart0_cts: uart0-cts { 2927*4882a593Smuzhiyun rockchip,pins = 2928*4882a593Smuzhiyun <2 RK_PC2 1 &pcfg_pull_none>; 2929*4882a593Smuzhiyun }; 2930*4882a593Smuzhiyun 2931*4882a593Smuzhiyun uart0_rts: uart0-rts { 2932*4882a593Smuzhiyun rockchip,pins = 2933*4882a593Smuzhiyun <2 RK_PC3 1 &pcfg_pull_none>; 2934*4882a593Smuzhiyun }; 2935*4882a593Smuzhiyun }; 2936*4882a593Smuzhiyun 2937*4882a593Smuzhiyun uart1 { 2938*4882a593Smuzhiyun uart1_xfer: uart1-xfer { 2939*4882a593Smuzhiyun rockchip,pins = 2940*4882a593Smuzhiyun <3 RK_PB4 2 &pcfg_pull_up>, 2941*4882a593Smuzhiyun <3 RK_PB5 2 &pcfg_pull_up>; 2942*4882a593Smuzhiyun }; 2943*4882a593Smuzhiyun }; 2944*4882a593Smuzhiyun 2945*4882a593Smuzhiyun uart2a { 2946*4882a593Smuzhiyun uart2a_xfer: uart2a-xfer { 2947*4882a593Smuzhiyun rockchip,pins = 2948*4882a593Smuzhiyun <4 RK_PB0 2 &pcfg_pull_up>, 2949*4882a593Smuzhiyun <4 RK_PB1 2 &pcfg_pull_up>; 2950*4882a593Smuzhiyun }; 2951*4882a593Smuzhiyun }; 2952*4882a593Smuzhiyun 2953*4882a593Smuzhiyun uart2b { 2954*4882a593Smuzhiyun uart2b_xfer: uart2b-xfer { 2955*4882a593Smuzhiyun rockchip,pins = 2956*4882a593Smuzhiyun <4 RK_PC0 2 &pcfg_pull_up>, 2957*4882a593Smuzhiyun <4 RK_PC1 2 &pcfg_pull_up>; 2958*4882a593Smuzhiyun }; 2959*4882a593Smuzhiyun }; 2960*4882a593Smuzhiyun 2961*4882a593Smuzhiyun uart2c { 2962*4882a593Smuzhiyun uart2c_xfer: uart2c-xfer { 2963*4882a593Smuzhiyun rockchip,pins = 2964*4882a593Smuzhiyun <4 RK_PC3 1 &pcfg_pull_up>, 2965*4882a593Smuzhiyun <4 RK_PC4 1 &pcfg_pull_up>; 2966*4882a593Smuzhiyun }; 2967*4882a593Smuzhiyun }; 2968*4882a593Smuzhiyun 2969*4882a593Smuzhiyun uart3 { 2970*4882a593Smuzhiyun uart3_xfer: uart3-xfer { 2971*4882a593Smuzhiyun rockchip,pins = 2972*4882a593Smuzhiyun <3 RK_PB6 2 &pcfg_pull_up>, 2973*4882a593Smuzhiyun <3 RK_PB7 2 &pcfg_pull_up>; 2974*4882a593Smuzhiyun }; 2975*4882a593Smuzhiyun 2976*4882a593Smuzhiyun uart3_cts: uart3-cts { 2977*4882a593Smuzhiyun rockchip,pins = 2978*4882a593Smuzhiyun <3 RK_PC0 2 &pcfg_pull_none>; 2979*4882a593Smuzhiyun }; 2980*4882a593Smuzhiyun 2981*4882a593Smuzhiyun uart3_rts: uart3-rts { 2982*4882a593Smuzhiyun rockchip,pins = 2983*4882a593Smuzhiyun <3 RK_PC1 2 &pcfg_pull_none>; 2984*4882a593Smuzhiyun }; 2985*4882a593Smuzhiyun }; 2986*4882a593Smuzhiyun 2987*4882a593Smuzhiyun uart4 { 2988*4882a593Smuzhiyun uart4_xfer: uart4-xfer { 2989*4882a593Smuzhiyun rockchip,pins = 2990*4882a593Smuzhiyun <1 RK_PA7 1 &pcfg_pull_up>, 2991*4882a593Smuzhiyun <1 RK_PB0 1 &pcfg_pull_up>; 2992*4882a593Smuzhiyun }; 2993*4882a593Smuzhiyun }; 2994*4882a593Smuzhiyun 2995*4882a593Smuzhiyun uarthdcp { 2996*4882a593Smuzhiyun uarthdcp_xfer: uarthdcp-xfer { 2997*4882a593Smuzhiyun rockchip,pins = 2998*4882a593Smuzhiyun <4 RK_PC5 2 &pcfg_pull_up>, 2999*4882a593Smuzhiyun <4 RK_PC6 2 &pcfg_pull_up>; 3000*4882a593Smuzhiyun }; 3001*4882a593Smuzhiyun }; 3002*4882a593Smuzhiyun 3003*4882a593Smuzhiyun pwm0 { 3004*4882a593Smuzhiyun pwm0_pin: pwm0-pin { 3005*4882a593Smuzhiyun rockchip,pins = 3006*4882a593Smuzhiyun <4 RK_PC2 1 &pcfg_pull_none>; 3007*4882a593Smuzhiyun }; 3008*4882a593Smuzhiyun 3009*4882a593Smuzhiyun pwm0_pin_pull_down: pwm0-pin-pull-down { 3010*4882a593Smuzhiyun rockchip,pins = 3011*4882a593Smuzhiyun <4 RK_PC2 1 &pcfg_pull_down>; 3012*4882a593Smuzhiyun }; 3013*4882a593Smuzhiyun 3014*4882a593Smuzhiyun vop0_pwm_pin: vop0-pwm-pin { 3015*4882a593Smuzhiyun rockchip,pins = 3016*4882a593Smuzhiyun <4 RK_PC2 2 &pcfg_pull_none>; 3017*4882a593Smuzhiyun }; 3018*4882a593Smuzhiyun 3019*4882a593Smuzhiyun vop1_pwm_pin: vop1-pwm-pin { 3020*4882a593Smuzhiyun rockchip,pins = 3021*4882a593Smuzhiyun <4 RK_PC2 3 &pcfg_pull_none>; 3022*4882a593Smuzhiyun }; 3023*4882a593Smuzhiyun }; 3024*4882a593Smuzhiyun 3025*4882a593Smuzhiyun pwm1 { 3026*4882a593Smuzhiyun pwm1_pin: pwm1-pin { 3027*4882a593Smuzhiyun rockchip,pins = 3028*4882a593Smuzhiyun <4 RK_PC6 1 &pcfg_pull_none>; 3029*4882a593Smuzhiyun }; 3030*4882a593Smuzhiyun 3031*4882a593Smuzhiyun pwm1_pin_pull_down: pwm1-pin-pull-down { 3032*4882a593Smuzhiyun rockchip,pins = 3033*4882a593Smuzhiyun <4 RK_PC6 1 &pcfg_pull_down>; 3034*4882a593Smuzhiyun }; 3035*4882a593Smuzhiyun }; 3036*4882a593Smuzhiyun 3037*4882a593Smuzhiyun pwm2 { 3038*4882a593Smuzhiyun pwm2_pin: pwm2-pin { 3039*4882a593Smuzhiyun rockchip,pins = 3040*4882a593Smuzhiyun <1 RK_PC3 1 &pcfg_pull_none>; 3041*4882a593Smuzhiyun }; 3042*4882a593Smuzhiyun 3043*4882a593Smuzhiyun pwm2_pin_pull_down: pwm2-pin-pull-down { 3044*4882a593Smuzhiyun rockchip,pins = 3045*4882a593Smuzhiyun <1 RK_PC3 1 &pcfg_pull_down>; 3046*4882a593Smuzhiyun }; 3047*4882a593Smuzhiyun }; 3048*4882a593Smuzhiyun 3049*4882a593Smuzhiyun pwm3a { 3050*4882a593Smuzhiyun pwm3a_pin: pwm3a-pin { 3051*4882a593Smuzhiyun rockchip,pins = 3052*4882a593Smuzhiyun <0 RK_PA6 1 &pcfg_pull_none>; 3053*4882a593Smuzhiyun }; 3054*4882a593Smuzhiyun 3055*4882a593Smuzhiyun pwm3a_pin_pull_down: pwm3a-pin-pull-down { 3056*4882a593Smuzhiyun rockchip,pins = 3057*4882a593Smuzhiyun <0 RK_PA6 1 &pcfg_pull_down>; 3058*4882a593Smuzhiyun }; 3059*4882a593Smuzhiyun }; 3060*4882a593Smuzhiyun 3061*4882a593Smuzhiyun pwm3b { 3062*4882a593Smuzhiyun pwm3b_pin: pwm3b-pin { 3063*4882a593Smuzhiyun rockchip,pins = 3064*4882a593Smuzhiyun <1 RK_PB6 1 &pcfg_pull_none>; 3065*4882a593Smuzhiyun }; 3066*4882a593Smuzhiyun 3067*4882a593Smuzhiyun pwm3b_pin_pull_down: pwm3b-pin-pull-down { 3068*4882a593Smuzhiyun rockchip,pins = 3069*4882a593Smuzhiyun <1 RK_PB6 1 &pcfg_pull_down>; 3070*4882a593Smuzhiyun }; 3071*4882a593Smuzhiyun }; 3072*4882a593Smuzhiyun 3073*4882a593Smuzhiyun hdmi { 3074*4882a593Smuzhiyun hdmi_i2c_xfer: hdmi-i2c-xfer { 3075*4882a593Smuzhiyun rockchip,pins = 3076*4882a593Smuzhiyun <4 RK_PC1 3 &pcfg_pull_none>, 3077*4882a593Smuzhiyun <4 RK_PC0 3 &pcfg_pull_none>; 3078*4882a593Smuzhiyun }; 3079*4882a593Smuzhiyun 3080*4882a593Smuzhiyun hdmi_cec: hdmi-cec { 3081*4882a593Smuzhiyun rockchip,pins = 3082*4882a593Smuzhiyun <4 RK_PC7 1 &pcfg_pull_none>; 3083*4882a593Smuzhiyun }; 3084*4882a593Smuzhiyun }; 3085*4882a593Smuzhiyun 3086*4882a593Smuzhiyun pcie { 3087*4882a593Smuzhiyun pcie_clkreqn_cpm: pci-clkreqn-cpm { 3088*4882a593Smuzhiyun rockchip,pins = 3089*4882a593Smuzhiyun <2 RK_PD2 RK_FUNC_GPIO &pcfg_pull_none>; 3090*4882a593Smuzhiyun }; 3091*4882a593Smuzhiyun 3092*4882a593Smuzhiyun pcie_clkreqnb_cpm: pci-clkreqnb-cpm { 3093*4882a593Smuzhiyun rockchip,pins = 3094*4882a593Smuzhiyun <4 RK_PD0 RK_FUNC_GPIO &pcfg_pull_none>; 3095*4882a593Smuzhiyun }; 3096*4882a593Smuzhiyun }; 3097*4882a593Smuzhiyun 3098*4882a593Smuzhiyun }; 3099*4882a593Smuzhiyun 3100*4882a593Smuzhiyun rockchip_suspend: rockchip-suspend { 3101*4882a593Smuzhiyun compatible = "rockchip,pm-rk3399"; 3102*4882a593Smuzhiyun status = "disabled"; 3103*4882a593Smuzhiyun rockchip,sleep-debug-en = <0>; 3104*4882a593Smuzhiyun rockchip,virtual-poweroff = <0>; 3105*4882a593Smuzhiyun rockchip,sleep-mode-config = < 3106*4882a593Smuzhiyun (0 3107*4882a593Smuzhiyun | RKPM_SLP_ARMPD 3108*4882a593Smuzhiyun | RKPM_SLP_PERILPPD 3109*4882a593Smuzhiyun | RKPM_SLP_DDR_RET 3110*4882a593Smuzhiyun | RKPM_SLP_PLLPD 3111*4882a593Smuzhiyun | RKPM_SLP_OSC_DIS 3112*4882a593Smuzhiyun | RKPM_SLP_CENTER_PD 3113*4882a593Smuzhiyun | RKPM_SLP_AP_PWROFF 3114*4882a593Smuzhiyun ) 3115*4882a593Smuzhiyun >; 3116*4882a593Smuzhiyun rockchip,wakeup-config = < 3117*4882a593Smuzhiyun (0 3118*4882a593Smuzhiyun | RKPM_GPIO_WKUP_EN 3119*4882a593Smuzhiyun ) 3120*4882a593Smuzhiyun >; 3121*4882a593Smuzhiyun }; 3122*4882a593Smuzhiyun}; 3123