1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun/dts-v1/; 8*4882a593Smuzhiyun#include "rk3399-box.dtsi" 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun/ { 11*4882a593Smuzhiyun model = "Rockchip RK3399 Board rev2 (BOX)"; 12*4882a593Smuzhiyun compatible = "rockchip-box-rev2","rockchip,rk3399-box"; 13*4882a593Smuzhiyun}; 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun&pinctrl { 16*4882a593Smuzhiyun pinctrl-names = "default"; 17*4882a593Smuzhiyun pinctrl-0 = <&cpt_gpio>; 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun sdio0 { 20*4882a593Smuzhiyun sdio0_bus1: sdio0-bus1 { 21*4882a593Smuzhiyun rockchip,pins = 22*4882a593Smuzhiyun <2 RK_PC4 1 &pcfg_pull_up_20ma>; 23*4882a593Smuzhiyun }; 24*4882a593Smuzhiyun 25*4882a593Smuzhiyun sdio0_bus4: sdio0-bus4 { 26*4882a593Smuzhiyun rockchip,pins = 27*4882a593Smuzhiyun <2 RK_PC4 1 &pcfg_pull_up_20ma>, 28*4882a593Smuzhiyun <2 RK_PC5 1 &pcfg_pull_up_20ma>, 29*4882a593Smuzhiyun <2 RK_PC6 1 &pcfg_pull_up_20ma>, 30*4882a593Smuzhiyun <2 RK_PC7 1 &pcfg_pull_up_20ma>; 31*4882a593Smuzhiyun }; 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun sdio0_cmd: sdio0-cmd { 34*4882a593Smuzhiyun rockchip,pins = 35*4882a593Smuzhiyun <2 RK_PD0 1 &pcfg_pull_up_20ma>; 36*4882a593Smuzhiyun }; 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun sdio0_clk: sdio0-clk { 39*4882a593Smuzhiyun rockchip,pins = 40*4882a593Smuzhiyun <2 RK_PD1 1 &pcfg_pull_none_20ma>; 41*4882a593Smuzhiyun }; 42*4882a593Smuzhiyun }; 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun sdmmc { 45*4882a593Smuzhiyun sdmmc_bus1: sdmmc-bus1 { 46*4882a593Smuzhiyun rockchip,pins = 47*4882a593Smuzhiyun <4 RK_PB0 1 &pcfg_pull_up_8ma>; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun sdmmc_bus4: sdmmc-bus4 { 51*4882a593Smuzhiyun rockchip,pins = 52*4882a593Smuzhiyun <4 RK_PB0 1 &pcfg_pull_up_8ma>, 53*4882a593Smuzhiyun <4 RK_PB1 1 &pcfg_pull_up_8ma>, 54*4882a593Smuzhiyun <4 RK_PB2 1 &pcfg_pull_up_8ma>, 55*4882a593Smuzhiyun <4 RK_PB3 1 &pcfg_pull_up_8ma>; 56*4882a593Smuzhiyun }; 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun sdmmc_clk: sdmmc-clk { 59*4882a593Smuzhiyun rockchip,pins = 60*4882a593Smuzhiyun <4 RK_PB4 1 &pcfg_pull_none_18ma>; 61*4882a593Smuzhiyun }; 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun sdmmc_cmd: sdmmc-cmd { 64*4882a593Smuzhiyun rockchip,pins = 65*4882a593Smuzhiyun <4 RK_PB5 1 &pcfg_pull_up_8ma>; 66*4882a593Smuzhiyun }; 67*4882a593Smuzhiyun }; 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun fusb30x { 70*4882a593Smuzhiyun fusb0_int: fusb0-int { 71*4882a593Smuzhiyun rockchip,pins = 72*4882a593Smuzhiyun <1 RK_PA2 RK_FUNC_GPIO &pcfg_pull_up>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun }; 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun compat { 77*4882a593Smuzhiyun cpt_gpio: cpt-gpio { 78*4882a593Smuzhiyun rockchip,pins = 79*4882a593Smuzhiyun <1 RK_PC2 RK_FUNC_GPIO &pcfg_output_low>; 80*4882a593Smuzhiyun }; 81*4882a593Smuzhiyun }; 82*4882a593Smuzhiyun}; 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun&i2c4 { 85*4882a593Smuzhiyun status = "okay"; 86*4882a593Smuzhiyun fusb0: fusb30x@22 { 87*4882a593Smuzhiyun compatible = "fairchild,fusb302"; 88*4882a593Smuzhiyun reg = <0x22>; 89*4882a593Smuzhiyun pinctrl-names = "default"; 90*4882a593Smuzhiyun pinctrl-0 = <&fusb0_int>; 91*4882a593Smuzhiyun vbus-5v-gpios = <&gpio1 3 GPIO_ACTIVE_HIGH>; 92*4882a593Smuzhiyun int-n-gpios = <&gpio1 2 GPIO_ACTIVE_HIGH>; 93*4882a593Smuzhiyun status = "okay"; 94*4882a593Smuzhiyun }; 95*4882a593Smuzhiyun}; 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun&cdn_dp { 98*4882a593Smuzhiyun status = "okay"; 99*4882a593Smuzhiyun extcon = <&fusb0>; 100*4882a593Smuzhiyun}; 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun&hdmi_in_vopl { 103*4882a593Smuzhiyun status = "disabled"; 104*4882a593Smuzhiyun}; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun&dp_in_vopb { 107*4882a593Smuzhiyun status = "disabled"; 108*4882a593Smuzhiyun}; 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun&route_hdmi { 111*4882a593Smuzhiyun status = "okay"; 112*4882a593Smuzhiyun}; 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun&hdmi { 115*4882a593Smuzhiyun status = "okay"; 116*4882a593Smuzhiyun rockchip,phy-table = 117*4882a593Smuzhiyun <74250000 0x8009 0x0004 0x0272>, 118*4882a593Smuzhiyun <165000000 0x802b 0x0004 0x0209>, 119*4882a593Smuzhiyun <297000000 0x8039 0x0005 0x028d>, 120*4882a593Smuzhiyun <594000000 0x8039 0x0000 0x019d>, 121*4882a593Smuzhiyun <000000000 0x0000 0x0000 0x0000>; 122*4882a593Smuzhiyun}; 123