xref: /OK3568_Linux_fs/kernel/scripts/dtc/include-prefixes/arm64/rockchip/rk3368-android.dtsi (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun * Copyright (c) 2022 Rockchip Electronics Co., Ltd.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun/ {
8*4882a593Smuzhiyun	chosen: chosen {
9*4882a593Smuzhiyun		bootargs = "earlycon=uart8250,mmio32,0xff690000 firmware_class.path=/system/vendor/firmware";
10*4882a593Smuzhiyun	};
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun	fiq_debugger: fiq-debugger {
13*4882a593Smuzhiyun		compatible = "rockchip,fiq-debugger";
14*4882a593Smuzhiyun		rockchip,serial-id = <2>;
15*4882a593Smuzhiyun		rockchip,wake-irq = <0>;
16*4882a593Smuzhiyun		rockchip,irq-mode-enable = <0>;  /* If enable uart uses irq instead of fiq */
17*4882a593Smuzhiyun		rockchip,baudrate = <115200>;  /* Only 115200 and 1500000 */
18*4882a593Smuzhiyun		pinctrl-names = "default";
19*4882a593Smuzhiyun		pinctrl-0 = <&uart2_xfer>;
20*4882a593Smuzhiyun		interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;   /* signal irq */
21*4882a593Smuzhiyun	};
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun	reserved-memory {
24*4882a593Smuzhiyun		#address-cells = <2>;
25*4882a593Smuzhiyun		#size-cells = <2>;
26*4882a593Smuzhiyun		ranges;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun		drm_logo: drm-logo@00000000 {
29*4882a593Smuzhiyun			compatible = "rockchip,drm-logo";
30*4882a593Smuzhiyun			reg = <0x0 0x0 0x0 0x0>;
31*4882a593Smuzhiyun		};
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun		ramoops: ramoops@110000 {
34*4882a593Smuzhiyun			compatible = "ramoops";
35*4882a593Smuzhiyun			reg = <0x0 0x110000 0x0 0xf0000>;
36*4882a593Smuzhiyun			record-size = <0x20000>;
37*4882a593Smuzhiyun			console-size = <0x80000>;
38*4882a593Smuzhiyun			ftrace-size = <0x00000>;
39*4882a593Smuzhiyun			pmsg-size = <0x50000>;
40*4882a593Smuzhiyun		};
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun		/* global autoconfigured region for contiguous allocations */
43*4882a593Smuzhiyun		linux,cma {
44*4882a593Smuzhiyun			compatible = "shared-dma-pool";
45*4882a593Smuzhiyun			reusable;
46*4882a593Smuzhiyun			size = <0x0 0x2000000>;
47*4882a593Smuzhiyun			linux,cma-default;
48*4882a593Smuzhiyun		};
49*4882a593Smuzhiyun	};
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun	ion {
52*4882a593Smuzhiyun		compatible = "rockchip,ion";
53*4882a593Smuzhiyun		#address-cells = <1>;
54*4882a593Smuzhiyun		#size-cells = <0>;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun		cma-heap {
57*4882a593Smuzhiyun			reg = <0x00000000 0x2800000>;
58*4882a593Smuzhiyun		};
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun		system-heap {
61*4882a593Smuzhiyun		};
62*4882a593Smuzhiyun	};
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun	firmware {
65*4882a593Smuzhiyun		firmware_android: android {};
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun		optee: optee {
68*4882a593Smuzhiyun			compatible = "linaro,optee-tz";
69*4882a593Smuzhiyun			method = "smc";
70*4882a593Smuzhiyun		};
71*4882a593Smuzhiyun	};
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun	rga@ff920000 {
74*4882a593Smuzhiyun		compatible = "rockchip,rga2";
75*4882a593Smuzhiyun		dev_mode = <1>;
76*4882a593Smuzhiyun		reg = <0x0 0xff920000 0x0 0x1000>;
77*4882a593Smuzhiyun		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
78*4882a593Smuzhiyun		clocks = <&cru ACLK_RGA>, <&cru HCLK_RGA>, <&cru SCLK_RGA>;
79*4882a593Smuzhiyun		clock-names = "aclk_rga", "hclk_rga", "clk_rga";
80*4882a593Smuzhiyun		status = "okay";
81*4882a593Smuzhiyun	};
82*4882a593Smuzhiyun};
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun&cluster1_opp {
85*4882a593Smuzhiyun	rockchip,avs = <1>;
86*4882a593Smuzhiyun};
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun&display_subsystem {
89*4882a593Smuzhiyun	status = "okay";
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun	logo-memory-region = <&drm_logo>;
92*4882a593Smuzhiyun	route {
93*4882a593Smuzhiyun		route_dsi: route-dsi {
94*4882a593Smuzhiyun			status = "disabled";
95*4882a593Smuzhiyun			logo,uboot = "logo.bmp";
96*4882a593Smuzhiyun			logo,kernel = "logo_kernel.bmp";
97*4882a593Smuzhiyun			logo,mode = "center";
98*4882a593Smuzhiyun			charge_logo,mode = "center";
99*4882a593Smuzhiyun			connect = <&vop_out_dsi>;
100*4882a593Smuzhiyun		};
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun		route_edp: route-edp {
103*4882a593Smuzhiyun			status = "disabled";
104*4882a593Smuzhiyun			logo,uboot = "logo.bmp";
105*4882a593Smuzhiyun			logo,kernel = "logo_kernel.bmp";
106*4882a593Smuzhiyun			logo,mode = "center";
107*4882a593Smuzhiyun			charge_logo,mode = "center";
108*4882a593Smuzhiyun			connect = <&vop_out_edp>;
109*4882a593Smuzhiyun		};
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun		route_hdmi: route-hdmi {
112*4882a593Smuzhiyun			status = "disabled";
113*4882a593Smuzhiyun			logo,uboot = "logo.bmp";
114*4882a593Smuzhiyun			logo,kernel = "logo_kernel.bmp";
115*4882a593Smuzhiyun			logo,mode = "center";
116*4882a593Smuzhiyun			charge_logo,mode = "center";
117*4882a593Smuzhiyun			connect = <&vop_out_hdmi>;
118*4882a593Smuzhiyun		};
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun		route_lvds: route-lvds {
121*4882a593Smuzhiyun			status = "disabled";
122*4882a593Smuzhiyun			logo,uboot = "logo.bmp";
123*4882a593Smuzhiyun			logo,kernel = "logo_kernel.bmp";
124*4882a593Smuzhiyun			logo,mode = "center";
125*4882a593Smuzhiyun			charge_logo,mode = "center";
126*4882a593Smuzhiyun			connect = <&vop_out_lvds>;
127*4882a593Smuzhiyun		};
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun		route_rgb: route-rgb {
130*4882a593Smuzhiyun			status = "disabled";
131*4882a593Smuzhiyun			logo,uboot = "logo.bmp";
132*4882a593Smuzhiyun			logo,kernel = "logo_kernel.bmp";
133*4882a593Smuzhiyun			logo,mode = "center";
134*4882a593Smuzhiyun			charge_logo,mode = "center";
135*4882a593Smuzhiyun			connect = <&vop_out_rgb>;
136*4882a593Smuzhiyun		};
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun	};
139*4882a593Smuzhiyun};
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun&dsi {
142*4882a593Smuzhiyun	panel@0 {
143*4882a593Smuzhiyun		reg = <0>;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun		ports {
146*4882a593Smuzhiyun			#address-cells = <1>;
147*4882a593Smuzhiyun			#size-cells = <0>;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun			port@0 {
150*4882a593Smuzhiyun				reg = <0>;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun				panel_in_dsi: endpoint {
153*4882a593Smuzhiyun					remote-endpoint = <&dsi_out_panel>;
154*4882a593Smuzhiyun				};
155*4882a593Smuzhiyun			};
156*4882a593Smuzhiyun		};
157*4882a593Smuzhiyun	};
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun	ports {
160*4882a593Smuzhiyun		#address-cells = <1>;
161*4882a593Smuzhiyun		#size-cells = <0>;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun		port@1 {
164*4882a593Smuzhiyun			reg = <1>;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun			dsi_out_panel: endpoint {
167*4882a593Smuzhiyun				remote-endpoint = <&panel_in_dsi>;
168*4882a593Smuzhiyun			};
169*4882a593Smuzhiyun		};
170*4882a593Smuzhiyun	};
171*4882a593Smuzhiyun};
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun&hevc {
174*4882a593Smuzhiyun	status = "okay";
175*4882a593Smuzhiyun};
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun&hevc_mmu {
178*4882a593Smuzhiyun	status = "okay";
179*4882a593Smuzhiyun};
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun&iep {
182*4882a593Smuzhiyun	status = "okay";
183*4882a593Smuzhiyun};
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun&iep_mmu {
186*4882a593Smuzhiyun	status = "okay";
187*4882a593Smuzhiyun};
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun&mailbox {
190*4882a593Smuzhiyun	status = "okay";
191*4882a593Smuzhiyun};
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun&mailbox_scpi {
194*4882a593Smuzhiyun	status = "okay";
195*4882a593Smuzhiyun};
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun&mpp_srv {
198*4882a593Smuzhiyun	status = "okay";
199*4882a593Smuzhiyun};
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun&vdpu {
202*4882a593Smuzhiyun	status = "okay";
203*4882a593Smuzhiyun};
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun&vepu {
206*4882a593Smuzhiyun	status = "okay";
207*4882a593Smuzhiyun};
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun&vpu_mmu {
210*4882a593Smuzhiyun	status = "okay";
211*4882a593Smuzhiyun};
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun&vop {
214*4882a593Smuzhiyun	support-multi-area;
215*4882a593Smuzhiyun	status = "okay";
216*4882a593Smuzhiyun};
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun&vop_mmu {
219*4882a593Smuzhiyun	status = "okay";
220*4882a593Smuzhiyun};
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun&isp {
223*4882a593Smuzhiyun	status = "okay";
224*4882a593Smuzhiyun};
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun&isp_mmu {
227*4882a593Smuzhiyun	status = "okay";
228*4882a593Smuzhiyun};
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun&cif {
231*4882a593Smuzhiyun	status = "okay";
232*4882a593Smuzhiyun};
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun&rng {
235*4882a593Smuzhiyun	status = "okay";
236*4882a593Smuzhiyun};
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun&vip_mmu {
239*4882a593Smuzhiyun	status = "okay";
240*4882a593Smuzhiyun};
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun&video_phy {
243*4882a593Smuzhiyun	status = "okay";
244*4882a593Smuzhiyun};
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun&usb_otg {
247*4882a593Smuzhiyun	status = "okay";
248*4882a593Smuzhiyun};
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun&pinctrl {
251*4882a593Smuzhiyun	isp {
252*4882a593Smuzhiyun		cif_clkout: cif-clkout {
253*4882a593Smuzhiyun			rockchip,pins = <1 RK_PB3 1 &pcfg_pull_none>;//cif_clkout
254*4882a593Smuzhiyun		};
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun		isp_dvp_d2d9: isp-dvp-d2d9 {
257*4882a593Smuzhiyun			rockchip,pins =
258*4882a593Smuzhiyun					<1 RK_PA0 1 &pcfg_pull_none>,//cif_data2
259*4882a593Smuzhiyun					<1 RK_PA1 1 &pcfg_pull_none>,//cif_data3
260*4882a593Smuzhiyun					<1 RK_PA2 1 &pcfg_pull_none>,//cif_data4
261*4882a593Smuzhiyun					<1 RK_PA3 1 &pcfg_pull_none>,//cif_data5
262*4882a593Smuzhiyun					<1 RK_PA4 1 &pcfg_pull_none>,//cif_data6
263*4882a593Smuzhiyun					<1 RK_PA5 1 &pcfg_pull_none>,//cif_data7
264*4882a593Smuzhiyun					<1 RK_PA6 1 &pcfg_pull_none>,//cif_data8
265*4882a593Smuzhiyun					<1 RK_PA7 1 &pcfg_pull_none>,//cif_data9
266*4882a593Smuzhiyun					<1 RK_PB0 1 &pcfg_pull_none>,//cif_sync
267*4882a593Smuzhiyun					<1 RK_PB1 1 &pcfg_pull_none>,//cif_href
268*4882a593Smuzhiyun					<1 RK_PB2 1 &pcfg_pull_none>,//cif_clkin
269*4882a593Smuzhiyun					<1 RK_PB3 1 &pcfg_pull_none>;//cif_clkout
270*4882a593Smuzhiyun		};
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun		isp_dvp_d0d1: isp-dvp-d0d1 {
273*4882a593Smuzhiyun			rockchip,pins =
274*4882a593Smuzhiyun					<1 RK_PB4 1 &pcfg_pull_none>,//cif_data0
275*4882a593Smuzhiyun					<1 RK_PB5 1 &pcfg_pull_none>;//cif_data1
276*4882a593Smuzhiyun		};
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun		isp_dvp_d10d11:isp_d10d11 {
279*4882a593Smuzhiyun			rockchip,pins =
280*4882a593Smuzhiyun					<1 RK_PB6 1 &pcfg_pull_none>,//cif_data10
281*4882a593Smuzhiyun					<1 RK_PB7 1 &pcfg_pull_none>;//cif_data11
282*4882a593Smuzhiyun		};
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun		isp_dvp_d0d7: isp-dvp-d0d7 {
285*4882a593Smuzhiyun			rockchip,pins =
286*4882a593Smuzhiyun					<1 RK_PB4 1 &pcfg_pull_none>,//cif_data0
287*4882a593Smuzhiyun					<1 RK_PB5 1 &pcfg_pull_none>,//cif_data1
288*4882a593Smuzhiyun					<1 RK_PA0 1 &pcfg_pull_none>,//cif_data2
289*4882a593Smuzhiyun					<1 RK_PA1 1 &pcfg_pull_none>,//cif_data3
290*4882a593Smuzhiyun					<1 RK_PA2 1 &pcfg_pull_none>,//cif_data4
291*4882a593Smuzhiyun					<1 RK_PA3 1 &pcfg_pull_none>,//cif_data5
292*4882a593Smuzhiyun					<1 RK_PA4 1 &pcfg_pull_none>,//cif_data6
293*4882a593Smuzhiyun					<1 RK_PA5 1 &pcfg_pull_none>;//cif_data7
294*4882a593Smuzhiyun		};
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun		isp_dvp_d4d11: isp-dvp-d4d11 {
297*4882a593Smuzhiyun			rockchip,pins =
298*4882a593Smuzhiyun					<1 RK_PA2 1 &pcfg_pull_none>,//cif_data4
299*4882a593Smuzhiyun					<1 RK_PA3 1 &pcfg_pull_none>,//cif_data5
300*4882a593Smuzhiyun					<1 RK_PA4 1 &pcfg_pull_none>,//cif_data6
301*4882a593Smuzhiyun					<1 RK_PA5 1 &pcfg_pull_none>,//cif_data7
302*4882a593Smuzhiyun					<1 RK_PA6 1 &pcfg_pull_none>,//cif_data8
303*4882a593Smuzhiyun					<1 RK_PA7 1 &pcfg_pull_none>,//cif_data9
304*4882a593Smuzhiyun					<1 RK_PB6 1 &pcfg_pull_none>,//cif_data10
305*4882a593Smuzhiyun					<1 RK_PC1 1 &pcfg_pull_none>;//cif_data11
306*4882a593Smuzhiyun		};
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun		isp_shutter: isp-shutter {
309*4882a593Smuzhiyun			rockchip,pins =
310*4882a593Smuzhiyun					<3 RK_PC3 2 &pcfg_pull_none>, //SHUTTEREN
311*4882a593Smuzhiyun					<3 RK_PC6 2 &pcfg_pull_none>;//SHUTTERTRIG
312*4882a593Smuzhiyun		};
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun		isp_flash_trigger: isp-flash-trigger {
315*4882a593Smuzhiyun			rockchip,pins = <3 RK_PC4 2 &pcfg_pull_none>; //ISP_FLASHTRIGOU
316*4882a593Smuzhiyun		};
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun		isp_prelight: isp-prelight {
319*4882a593Smuzhiyun			rockchip,pins = <3 RK_PC5 2 &pcfg_pull_none>;//ISP_PRELIGHTTRIG
320*4882a593Smuzhiyun		};
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun		isp_flash_trigger_as_gpio: isp_flash_trigger_as_gpio {
323*4882a593Smuzhiyun			rockchip,pins = <3 RK_PC4 RK_FUNC_GPIO &pcfg_pull_none>;//ISP_FLASHTRIGOU
324*4882a593Smuzhiyun		};
325*4882a593Smuzhiyun	};
326*4882a593Smuzhiyun};
327